# System Tuning & BW monitoring/control on TDA2xx

## **Agenda**

- Introduction
  - System Level Memory Architecture
- System Instrumentation and Measurement Strategies
  - GP Timers & L3 Statistic Collectors
  - CPU Timers/Counters
    - MPU/EVE/DSP
- · Bandwidth Knobs at the IP level.
  - MFLAG
  - Control Module: L3 Pressure
- Bandwidth Knobs at the interconnect level.
  - Bandwidth Regulator
  - Bandwidth Limiter
- Bandwidth Knobs at the DMM/EMIF level
  - DMM Peg Priority
  - DMM Emergency
  - EMIF CoS and other QoS knobs

Refer TDA2xx TRM for exact register programming details



## **Overview: Basic Terminology**

- Master IP Initiates bus requests
- Slave IP Responds to bus requests
- L3 Interconnect Routes/arbitrates bus requests between Masters and Slaves
- Dynamic Memory Manager (DMM)
  - Provides interleaved view of two EMIF's in single address space
  - Provides non-interleaved view of single EMIF in single address space
- External Memory Interface (EMIF) Queues/schedules requests to DDR
- BW (Bandwidth)/Throughput
  - These two terms are used interchangeably to indicate the number of bytes transferred between initiators and slaves every second.
  - Represented in MB/s or GB/s.

## **Overview: TDA2xx Memory Subsystem**



## Overview: Concept of theoretical BW

- Ideal Throughput = Frequency of Limiting Port \* Data Bus Width in Bytes
- Utilization or Efficiency = (Measured Throughput/ Ideal Throughput) \*
   100
- When the source and destination memories are the same (eg. OCMC0 to OCMC0 EDMA transfer.), then the measured bandwidth is multiplied with 2.



## Theoretical Max Bandwidth Examples – OCMC RAM

- For different memories in the system the theoretical bandwidth can be calculated as below:
  - OCMC operating @ 266 MHz
    - OCMC bus width = 128 bits = 16 bytes
    - OCMC Frequency = 266 MHz
    - Theoretical Max bandwidth = 266 \* 16 = 4256 MBps



## Theoretical Max Bandwidth Examples – DDR

- For different memories in the system the theoretical bandwidth can be calculated as below:
  - DDR3 Operating @ 400 MHz
    - DDR3 bus width = 32 bits = 4 bytes
    - DDR3 Frequency of operation = 400 MHz
    - Theoretical Max Bandwidth = 400 \* 4 \* 2 = 3200 MBps
    - (The extra 2 is because data can be sent on the rising edge and falling edge of the clock)



#### **Overview: Quality of Service Mechanisms**

#### QoS mechansims

#### MFlag/MReqPrio Generation

- IP driven
- Control Module

#### **Arbitration Based on**

- Bandwidth Regulator (BR)
- Bandwidth Limiter (BL)
- MFlag

Arbitration Based on Emergency PEG Priority Generation

#### **Arbitration Based on**

- CoS
- EMIF algorithm
- MreqPrio (generated from DMM PEG)



## How to measure system performance?

- Different methods to measure system performance.
- Broadly define system performance along the following vectors:
  - Frames/second achieved by real time IPs, multimedia and vision IPs.
  - Average and Peak DDR bandwidth and utilization.
  - Latency of access from master to slave memories.
  - Average and peak throughput of peripheral IPs.
- Different measurement techniques available in TDA2xx:
  - General Purpose Timers/CPU Timers
  - L3 Statistic collectors
  - EMIF counters
  - SCTM/Processor Trace/Watch Points etc.

## **GP Timers/CPU Timers**

- Provides a quick way to measure throughput.
- Provides a coarse measurement of initiator bandwidth and FPS for real time traffic IPs (VIP/DSS), multimedia IPs (IVAHD/VPE) and vision IPs (EVE/DSP).
- Can't measure latency. Can't know instantaneous traffic peaks.
- Typical flow:

```
/*Get the Timer Start Stamp*/
                                          /* Calculate the bandwidth - Note that one needs to
timerStartStamp = timerRead(TIMER NUM);
                                           * multiply x2 from the calculated value to get
                                             Bandwidth when the source and destination memory
/*Start the transfer*/
                                           * are the same
transferStart();
                                          if (timerEndStamp > timerStartStamp)
                                                 BW = (((float) (TRANSFER SIZE)/ (float)
/*Wait for Transfer Completion*/
                                                 (timerEndStamp - timerStartStamp)) * TIMER FREQ);
waitForTransferCompletion();
                                          else
                                                 BW = (((float) (TRANSFER SIZE)/
                                                        (float) (timerEndStamp - timerStartStamp +
/*Get the Time Stamp*/
timerEndStamp = timerRead(TIMER NUM);
                                                        0xffffffff)) * TIMER FREQ);
```

## **Cortex A15 CPU Timer Configuration**



## **DSP CPU Timer Configuration**

- 64 bit Generic Timer
- Counts at CPU Clock Frequency.
- **Initialization**: The counter is cleared to 0 after reset, and counting is disabled.
- Enabling Counting: The counter is enabled by writing to TSCL.

  The value written is ignored.

- Disabling Counting: Once enabled, counting cannot be disabled under program control. Counting is disabled in the following cases:
  - After exiting the reset state.
  - When the CPU is fully powered down.

#### Reading the counter:

```
MVC B0,TSCL; Start TSC BNOP TSC_Read_Done, 3
MVC TSCL,B0; B0 = 0 MVC TSCL,B0; Read the low half first
MVC TSCL,B1; B1 = 1 ; high half copied to TSCH
MVC TSCH,B1; Read the snapshot of
; the high half
TSC Read Done:
```

12

## **EVE SCTM**

- 8 32-bit counters, out of which 2 can be configured as timers.
- The SCTM module operates at half the clock rate (EVEx\_GFCLK),
   CLK2 = 0.5 x CLK1.

| IP Source    | Name                      | Туре     | SCTM Mode         | Nativ<br>e<br>Clock<br>Freq | SCTM<br>Event? |
|--------------|---------------------------|----------|-------------------|-----------------------------|----------------|
| ARP32_Pcache | cache_miss_count          | Pulse    | Duration          | CLK2                        | 1              |
| ARP32_Pcache | cache_hit_count           | pulse    | Duration          | CLK2                        | 2              |
| ARP32_Pcache | cache_miss_stall          | duration | Duration or Event | CLK2                        | 3              |
| ARP32_Pcache | prefetch_compulsory_count | pulse    | Duration          | CLK2                        | 4              |
| ARP32_Pcache | Prefetch_lookahead_count  | pulse    | Duration          | CLK2                        | 5              |
| ARP32_Pcache | prefetch_hit_count        | pulse    | Duration          | CLK2                        | 6              |
|              |                           |          |                   |                             |                |

 For full list of SCTM events refer TDA2xx TRM and EVE Programming Guide.

## L3 StatColl Overview

- Provides ability to probe OCP (Open Core Bus Protocol) or NTTP (Arteris L3 Interconnect Packet Protocol) links.
- Transmitting results to a debug unit through a dedicated NTTP link.
- Software controlled at run time through the service network.
- Non intrusive monitoring
- Up to 8 probes for monitoring NTTP or OCP links.
- Programmable filters and counters.
- Collect results at programmable time interval
- Provides metrics such as throughput and latency on some data flows.
- Additional filtering capabilities to focus on certain initiators or targets.

## L3 Statistic Collectors (StatColl)

- 10 statcoll instances available on TDA2xx to measure traffic statistics of different subsystems.
- Static Mapping from subsystems to statistic collector.

| StatColl | _0             |         |        |
|----------|----------------|---------|--------|
| Probe #  | Description    | Link    | Port # |
|          | EMIF1 SYS      | OCP REQ | 0      |
| 0        | EIVIIF I_STS   | OCP RSP | 1      |
|          | EMIF2 SYS      | OCP REQ | 2      |
| 1        | EIVIIFZ_S13    | OCP RSP | 3      |
|          | MA MPU P1      | OCP REQ | 4      |
| 2        | IVIA_IVIPU_P I | OCP RSP | 5      |
|          | MA MPU P2      | OCP REQ | 6      |
| 3        | IVIA_IVIPU_PZ  | OCP RSP | 7      |

Refer the TDA2xx TRM (Section 30.10.7.1 L3 Target Load Monitoring) to know the complete Initiator to statcoll mapping.



## Statcoll Probe to Initiator/Slave Mapping

| StatColl_0 |                 |          |        |
|------------|-----------------|----------|--------|
| Probe #    | Description     | Link     | Port # |
|            | EMIF1_SYS       | OCP REQ  | 0      |
| 0          |                 | OCP RSP  | 1      |
|            | EMIF2_SYS       | OCP REQ  | 2      |
| 1          | LIVIII 2_515    | OCP RSP  | 3      |
|            | MA_MPU_P1       | OCP REQ  | 4      |
| 2          |                 | OCP RSP  | 5      |
|            | MA MPU P2       | OCP REQ  | 6      |
| 3          | IVIA_IVII O_I Z | OCP RSP  | 7      |
|            |                 |          |        |
| StatColl_1 |                 |          |        |
| Probe #    | Description     | Link     | Port # |
|            | MPU             | NTTP REQ | 0      |
| 0          | IVII O          | NTTP RSP | 1      |
|            | MMU1            | NTTP REQ | 2      |
| 1          | IVIIVIO         | NTTP RSP | 3      |
|            | EDMA_TC0_RD     | NTTP REQ | 4      |
| 2          | LDIVIA_100_ND   | NTTP RSP | 5      |
|            | EDMA_TC0_WR     | NTTP REQ | 6      |
| 3          | LDIVIA_100_VVIX | NTTP RSP | 7      |
|            | EDMA_TC1_RD     | NTTP REQ | 8      |
| 4          |                 | NTTP RSP | 9      |
|            | EDMA_TC1_WR     | NTTP REQ | 10     |
| 5          | LDIVIA_IOI_VVK  | NTTP RSP | 11     |

| StatColl_5 |      |          |   |
|------------|------|----------|---|
|            | IPU1 | NTTP REQ | 6 |
| 3          | IFUI | NTTP RSP | 7 |

| StatColl_7 |             |          |        |
|------------|-------------|----------|--------|
| Probe #    | Description | Link     | Port # |
|            | GMAC SW     | NTTP REQ | 0      |
| 0          | GIVIAC 3VV  | NTTP RSP | 1      |

| StatColl_9 |               |          |        |
|------------|---------------|----------|--------|
| Probe #    | Description   | Link     | Port # |
|            | OCMC RAM1     | NTTP REQ | 0      |
| 0          | OCIVIC RAIVIT | NTTP RSP | 1      |
|            | OCMC RAM2     | NTTP REQ | 2      |
| 1          | OCIVIC NAIVIZ | NTTP RSP | 3      |
|            | OCMC RAM3     | NTTP REQ | 4      |
| 2          | OCIVIC RAIVIS | NTTP RSP | 5      |

## L3 Statcoll - A Small Caveat

- If CPU has cache enabled, the data read from the L3 Statcoll and actual bytes transferred may differ.
- This is because the L3 statcoll reads bytes at the L3/EMIF interface and lot of data may be cached already.
- ARM performs speculative reads. Not all reads are used by the CPU.

## L3 Statistic Collectors from Software

- In a production board where DEBUG connectivity is difficult to achieve, a spare CPU core and spare timer can be used to read the StatColl registers at regular intervals.
- Eg. To capture the BW profile of a given initiator use the following steps:
  - Set up the StatColl for the initiator to capture number of bytes transferred.
  - Configure a timer to maintain 'x' us time gap.
  - Read the number of bytes transferred every 'x' us at the initiator ports (read + write)
    or the destination memory from the StatColl register.
  - The number of bytes obtained is divided by 'x' us to get the average BW within the 'x' us.
  - The process is repeated multiple times to generate a bandwidth profile.
- x=100 us is found to give good granularity for analyzing the traffic.



## **EMIF Counters**

- The EMIF\_PERFORMANCE\_COUNTER\_1 and EMIF\_PERFORMANCE\_COUNTER\_2 registers are used to monitor or calculate the EMIF Controller bandwidth and efficiency.
- Controller using EMIF\_PERFORMANCE\_COUNTER\_CONFIG

| Bit            | 31               | 30              | 29 | 28 | 27 | 26 | 25  | 24    | 23 | 22 | 21 | 20 | 19 | 18 | 17        | 16 | 15               | 14              | 13 | 12 | 11 | 10 | 9  | 8     | 7 | 6 | 5 | 4 | 3 | 2 | 1         | 0 |
|----------------|------------------|-----------------|----|----|----|----|-----|-------|----|----|----|----|----|----|-----------|----|------------------|-----------------|----|----|----|----|----|-------|---|---|---|---|---|---|-----------|---|
| Field          | CNTR2_MCONNID_EN | CNTR2_REGION_EN |    |    |    |    | Res | serve | d  |    |    |    |    | I  | CNTR2_CFG |    | CNTR1_MCONNID_EN | CNTR1_REGION_EN |    |    |    |    | Re | serve | d |   |   |   |   |   | CNTR1_CFG |   |
| Reset<br>Value |                  | 0               |    | 0  |    |    | 0   | 001   |    | 0  | 0  | 0  |    |    | 0000      |    |                  |                 |    |    |    |    |    |       |   |   |   |   |   |   |           |   |
| Туре           |                  | rw              |    |    |    |    |     | ro    |    |    |    |    |    |    | rw        |    | rw               | rw              |    |    |    |    |    | ro    |   |   |   |   |   |   | rw        |   |

| cntrN_cfg | cntrN_region_en | cntrN_mconnid_en | Description                                                    |
|-----------|-----------------|------------------|----------------------------------------------------------------|
| 0x0       | 0x0             | 0x0 or 0x1       | Count total SDRAM accesses.                                    |
| 0x1       | 0x0             | 0x0 or 0x1       | Count total SDRAM activates.                                   |
| 0x2       | 0x0 or 0x1      | 0x0 or 0x1       | Count total reads.                                             |
| 0x3       | 0x0 or 0x1      | 0x0 or 0x1       | Count total writes.                                            |
| 0x4       | 0x0             | 0x0              | Count number of m_clk cycles OCP Command FIFO is full.         |
| 0x5       | 0x0             | 0x0              | Count number of m_clk cycles OCP Write Data FIFO is full.      |
| 0x6       | 0x0             | 0x0              | Count number of m_clk cycles OCP Read Data FIFO is full.       |
| 0x7       | 0x0             | 0x0              | Count number of m_clk cycles OCP Return Command FIFO is full.  |
| 0x8       | 0x0 or 0x1      | 0x0 or 0x1       | Count number of priority elevations.                           |
| 0x9       | 0x0             | 0x0              | Count number of m_clk cycles that a command was pending.       |
| 0xA       | 0.40            | 0,40             | Count number of m_clk cycles for which the memory data bus was |
| UXA       | 0x0             | 0x0              | transferring data.                                             |
| 0xB - 0xF | 0x0             | 0x0              | Reserved for future use.                                       |



## **EMIF Counter Filtered on an ID**

EMIF\_PERFORMANCE\_COUNTER\_MASTER\_REGION\_SELECT:

| Bit            | 31 30 2 28 27 26 25 24 | 23 22 21 20 19 18 | 17 16           | 15   14   13   12   11   10   9   8 | 7 6 5 4 3 2 | 1 0             |
|----------------|------------------------|-------------------|-----------------|-------------------------------------|-------------|-----------------|
| Field          | MCONNID2               | Reserved          | REGION_<br>SEL2 | MCONNID1                            | Reserved    | REGION_<br>SEL1 |
| Reset<br>Value | 00000000               | 0                 | 00              | 0000000                             | 0           | 00              |
| Type           | Rw                     | ro                | rw              | rw                                  | ro          | rw              |

- Details on conn ID can be seen from the Table 30-53. Statistics Collector Master Address Mapping of the TRM.
- For details on region select look at Table 14-101. MAddrSpace Mapping in the TDA2x TRM.
- No Debug SS support is present to capture this counter. A spare core can be used to monitor this value every 'x' us.

## **Bandwidth Knobs at IP Level**

- Two main knobs at the IP level which can given priority to the traffic it generates:
  - <u>IP Driven MFLAG/MReqPrio:</u> Valid for DSS, VIP, VPE, DSP MDMA, EDMA and EVE TC0/TC1.
  - Control Module: L3 Pressure: Valid for MPU, DSP1, DSP2, IPU1, PRUSS1, GPU P1, GPU P2

## **IP Controlled MFLAG**

#### DSP EDMA + MDMA

- EVTOUT[31] and EVTOUT[30] are used for generation of MFLAGs dedicated to the DSP MDMA and EDMA ports, respectively.
- EVTOUT[31/30] = 1  $\rightarrow$  Corresponding MFLAG is high.

#### • EVE TC0/TC1

- For EVE port 1 and port 2 (EVE TC0 & TC1) MFlag is driven by evex\_gpout[63] and evex\_gpout[62] respectively.
- evex\_gpout[63] is connected to DMM\_P1 and EMIF.
- evex\_gpout[62] is connected to DMM\_P2 and EMIF.

#### VIP/VPE

- In the VIP/VPE Data Packet Descriptor Word 3, can set the priority in [11:9] bits.
- This value is mapped to OCP Reginfo bits.
- 0x0 Highest Priority, 0x7 Lowest Priority.
- VIP Has Dynamic Mflag specific scheme based on internal FIFO status
  - Based on HW set margins to overflow/underflow
  - Enable by default, no MMR control

## **IP Controlled MFLAG**

#### • DSS

- DSS has 4 display read pipes (Graphics, Vid1, Vid2, Vid3) and 1 write pipe (WB).
- DSS will drive MFlag if any of read pipes are made high priority and FIFO levels are below low threshold for high priority display pipe.
- VIDx have 32 KB FIFO & GFX has 16 KB FIFO.
- FIFO threshold is measured in terms of 16 byte word.

Recommended settings for high and low threshold are 75% and 50 %

respectively.



## **DSS MFLAG Programming Model**

- Enable MFlag Generation DISPC\_GLOBAL\_MFLAG\_ATTRIBUTE
   DISPC\_GLOBAL\_MFLAG\_ATTRIBUTE = 0x2;
  Set Video Pipe as High Priority DISPC\_VIDx\_ATTRIBUTES[23]
   DISPC\_VID1\_ATTRIBUTES | = (1<<23);
   DISPC\_VID2\_ATTRIBUTES | = (1<<23);
   DISPC\_VID3\_ATTRIBUTES | = (1<<23);</li>
  Set Graphics Pipe as High Priority DISPC\_GFX\_ATTRIBUTES[14]
   DISPC\_GFX\_ATTRIBUTES | = (1<<14);</li>
  GFX threshold 75 % HT, 50 % LT
- VIDx threshold 75 % HT, 50 % LT
  - DISPC\_VID1\_MFLAG\_THRESHOLD = 0x06000400;
     DISPC\_VID2\_MFLAG\_THRESHOLD = 0x06000400;
     DISPC\_VID3\_MFLAG\_THRESHOLD = 0x06000400;

- DISPC GFX MFLAG THRESHOLD =  $0 \times 03000200$ ;

## **Example – DSS MFLAG**

## DSS Underflows with VID 2 1280x720 60 fps + BB2D 1280x720 3 frame overlay



#### No DSS Underflow with VID 2 High priority and Mflag set



## **Control Module Initiator Pressure**

- The CTRL\_CORE\_L3\_INITIATOR\_PRESSURE\_1 to CTRL\_CORE\_L3\_INITIATOR\_PRESSURE\_4 registers are used for controlling the priority of certain initiators on the L3\_MAIN.
- 0x3 Highest Priority/Pressure
- 0x0 Lowest Priority/Pressure
- For MPU, DSP1, DSP2, IPU1, PRUSS1, GPU P1, GPU P2

## Bandwidth knobs at the Interconnect

- Bandwidth Regulators (BR) Used to regulate the BW from an initiator with in a range.
- Bandwidth Limiters (BL) Used to limit the BW from an Initiator to the given BW cap.
- These are placed at the Initiator Write ports.
- Some initiators may have both BL followed by BR. This is because in the low pressure region of BR only a best case effort of maintaining the BW is done.

Read Path



## **Bandwidth Regulator**

- For a given initiator.
- Increases pressure when the actual consumed bandwidth is lower than expected bandwidth
- Decreases pressure once the expected bandwidth is reached.
- Mechanism
  - A counter is incremented by number of bytes transferred ( read + write )
  - A Watermark/threshold value for the counter is programmed.
  - When counter value is less than Watermark high pressure (as define by PressHigh) is applied for the given packet.
  - Else low pressure (as defined by PressLow) is applied for the given packet.



## **Bandwidth Regulator Programming Model**

- Program the BR register with desired bandwidth divided by the resolution.
- Resolution = L3 Frequency/ 2<sup>5</sup> = 266MHz/ 32 = 8.3125.

```
- L3_BW_REGULATOR_BANDWIDTH =
   (int) (ceil(Required Bandwidth/8.3125));
```

 Set the watermark register by multiplying the required bandwidth in MBps with the time window size in micro seconds:

```
- L3_BW_REGULATOR_WATERMARK =
   (Window size in us * Required Bandwidth);
```

- The pressure that is applied to the initiator packets when the counter value is lower than watermark (High\_pres) and higher than watermark (Low\_press) can be read from L3\_BW\_REGULATOR\_PRESS.
  - By default : 0x3 High Level, 0x0 Low level.
- Write to the clear history to take in the new values.

```
- L3 BW REGULATOR CLEARHISTORY = 0x1;
```

## **Example 1: BR on IVAHD (Impact on BW)**

IVAHD 1080p30 Decode with Synthetic Competing Traffic :

B Frame not able to meet 30 fps



#### IVAHD 1080p30 Bandwidth Regulated @ 1500 MBps



L3 Frequency = 266 MHz, Resolution =  $266/2^5 = 266/32 = 8.3125$ L3\_BW\_REGULATOR\_BANDWIDTH[15:0] BANDWIDTH = ceil(1500 MBps / 8.3125) = 181d = 0xB5L3\_BW\_REGULATOR\_WATERMARK[11:0] WATERMARK = 1500MBps \* 1us = 1500d = 0x5DC.

## **Example 2: DSP MDMA BR (Impact on Latency)**

- Optimized memcopy is executed on DSP: average BW of 2.5 GBps standalone traffic.
- Add a 2 TC edma transfer running from the DSP EDMA
- Observed the DSP1 MDMA bandwidth drops to 981 MBps.
- Setting the BW regulator to 1.5 GBps (with a window of 1 us) leads the latency of the DSP1 MDMA port to improve from ~180 cycles/transaction to ~110 cycles/transaction.

#### Impact of Bandwidth Regulator on DSP MDMA Latency



## IPs supporting Bandwidth Regulator

- Bandwidth regulator available for below IPs
  - MMU2
  - EVE1, EVE2, EVE3, EVE4 both TC0 TC1
  - DSP1, DSP2 MDMA (CPU access port)
  - DSP1, DSP2 EDMA
  - IVA
  - GPU
  - GMAC
  - PCle
- Note, Bandwidth regulator will override any Mflag setting done via Control module for the IP
- Refer to TRM for exact bandwidth regulator base addresses

### **Bandwidth Limiter**

- Bandwidth Limiter mechanism limits a particular initiator from consuming excessive bandwidth.
- This mechanism is implemented for
  - MMU1
  - SYSTEM EDMA
  - VPE
  - GPU
- The bandwidth limiter regulates the packet flow in the L3\_MAIN interconnect by applying flow control when a user-defined bandwidth limit is reached.
- The next packet is served only after an internal timer expires, thus ensuring that traffic does not exceed the allocated bandwidth.
- Bandwidth limiter can be used with a watermark mechanism that allows traffic to temporarily exceed the peak bandwidth.

## **Bandwidth Limiter Programming Model**

• Calculate the Bandwidth integer and fractional numbers with respect to  $2^5 = 32$ .

```
- bandwidth = int(Required Limit bandwidth / 8.3125);
- bandwidth_int = ( bandwidth & 0xFFFFFFE0 ) >> 5;
- bandwidth_frac = ( bandwidth & 0x1F );
```

Program the integer and fractional values in the registers.

```
- L3_BW_LIMITER_BANDWIDTH_FRACTIONAL = bandwidth_frac;
- L3_BW_LIMITER_BANDWIDTH_INTEGER = bandwidth_int;
```

 Program the watermark to have 0x0 to not allow additional traffic than the required.

```
- L3 BW LIMITER WATERMARK = 0 \times 0;
```

Clear the history to fill the newly populated values:

```
- L3_BW_LIMITER_CLEARHISTORY = 0x1;
```

## **Bandwidth Limiter: Example**

#### BB2D BW profile with Limiter Enabled for 700 MBps



#### No DSS Underflow with BW limiter on BB2D



## **Bandwidth Knobs at DMM**

The DMM has the following BW knobs:

## DMM PEG: Priority Extention Generator

 Forwards the packet from the initiator to the EMIF with an updated MReqPrio (OCP MReqInfo)

### DMM Emergency

- Gives higher priority than rest of the initiators to real time traffic of VIP and DSS based on whether MFLAG is high.

### **DMM PEG Priority**

- Reads the required priority from the PEG LUT programmed by the software.
- Each initiator has a 3 bit field (0 ... 7) PEG Priority, 0 is highest priority, 7 is lowest
- Priority determines prioritization of data transfers in EMIF

### **Configuring DMM PEG**

|    | DMM_PEG_PRIO7 : 0x63C |                    |      |                    |      |                    |      |                    |      |    |                  |    |                  |     |                  |
|----|-----------------------|--------------------|------|--------------------|------|--------------------|------|--------------------|------|----|------------------|----|------------------|-----|------------------|
| 31 | 3028                  | 27                 | 2624 | 23                 | 2220 | 19                 | 1816 | 15                 | 1412 | 11 | 108              | 7  | 64               | 3   | 20               |
| Р  | RIO <sub>63</sub>     | PRIO <sub>62</sub> |      | PRIO <sub>61</sub> |      | PRIO <sub>60</sub> |      | PRIO <sub>59</sub> |      | PR | IO <sub>58</sub> | PR | IO <sub>57</sub> | PRI | 1O <sub>56</sub> |
| W7 | P7                    | W6                 | P6   | W5                 | P5   | W4                 | P4   | W3                 | P3   | W2 | P2               | W1 | P1               | Wo  | P0               |

|    | DMM_PEG_PRIO0 : 0x620 |    |                 |    |                   |    |      |    |                 |    |                 |    |     |    |                 |
|----|-----------------------|----|-----------------|----|-------------------|----|------|----|-----------------|----|-----------------|----|-----|----|-----------------|
|    |                       |    |                 |    |                   |    |      |    |                 |    |                 |    |     |    |                 |
| 31 | 3028                  | 27 | 2624            | 23 | 2220              | 19 | 1816 | 15 | 1412            | 11 | 108             | 7  | 64  | 3  | 20              |
| PR | RIO <sub>7</sub>      | PR | 1O <sub>6</sub> | PR | PRIO <sub>5</sub> |    | IO₄  | PR | IO <sub>3</sub> | PR | IO <sub>2</sub> | PR | IO₁ | PR | IO <sub>0</sub> |
| W7 | P7                    | W6 | P6              | W5 | P5                | W4 | P4   | W3 | P3              | W2 | P2              | W1 | P1  | W0 | P0              |

the 3-bit priority coded on the 3 least significant bits (0 is the higher priority) A "W" field-specific active-high local write enable bit, always read as 0

The role of the W bit is to allow the modification of a single entry without requiring a read-modify-write sequence.

Refer to TRM Section to "PEG Description" under DMM to know the mapping from 6 bit MConnId to field of DMM\_PEG\_PRIO Registers.



### **DMM Peg Priority: Example**

- Concurrent traffic from 4 x EDMA TC channels.
- 1 TC doing write to DDR and 3 TC doing read from DDR.
- Avg. Write Latency Increased to ~850 L3 cycles/Transaction.
- Setting DMM PEG to 0x0 for EVE TC helps decrease latency to ~350 L3 Cycles/Transaction.

#### **EVE TC Write with Concurrent EVE EDMA traffic**





### **DMM Emergency Field**



- The initiators with MFLAG set will be classified as higher priority.
- Weighted round robin algorithm is used for arbitration between high priority and other initiators.
- Set DMM\_EMERGENCY[0] to run this arbitration scheme.
- Weight is set in the field DMM\_EMERGENCY[20:16] WEIGHT

#### **Bandwidth Knobs at EMIF**

- The bandwidth knobs at EMIF are as follows:
- <u>EMIF\_OCP\_CONFIG:</u> Helps balance the traffic between the MPU and the system traffic.
- **EMIF Class of Service:** Helps prioritize the traffic from an initiator. Filtering is done on the Initiator Conn ID.
- **EMIF Read vs Write Threshold:** Can prioritize read commands over writes and vice versa.

### EMIF\_OCP\_CONFIG

| Bit            | 30       | 29 | 28  | 27                 | 26 | 25  | 24                | 23 | 22 | 21 | 20 | 19   | 18       | 17 | 16       | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------|----|-----|--------------------|----|-----|-------------------|----|----|----|----|------|----------|----|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Field          | Reserved |    | ⁄ed | SYS_THRESH_<br>MAX |    |     | MPU_THRESH<br>MAX |    |    |    |    | 7000 | Reserved |    | Reserved |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Reset<br>Value | 0        |    |     |                    | 01 | 111 |                   |    | 01 | 11 |    |      |          | 0  |          | 0  |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Туре           | ro       |    |     |                    | r  | W   | rw                |    |    |    |    |      |          | О  |          | ro |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

The command FIFO stores all the commands coming in on the local command interface.

The allocation of entries in the command FIFO is programmable per local interface using the following bit fields:

- EMIF\_OCP\_CONFIG[27:24] SYS\_THRESH\_MAX
- EMIF\_OCP\_CONFIG[23:20] MPU\_THRESH\_MAX



### **EMIF Class of Service (CoS)**

Two Class of Services present in EMIF.



Class of Service



EMIF\_PRIORITY\_TO\_ CLASS\_OF\_SERVICE MAPPING:

Assign a Priority to the class of service

### EMIF\_COS\_CONFIG.C OS COUNT1/2:

Number of EMIF cycles after which the EMIF momentarily raises the priority of the class of service 1/2 commands in the Command FIFO.

#### EMIF\_READ\_WRITE\_EXECUTION\_THRESHOLD

| Bit            | 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 | 12 11 10 9 8 | 7 6 5    | 4 3 2 1 0 |  |  |  |
|----------------|-------------------------------------------------------|--------------|----------|-----------|--|--|--|
| Field          | Reserved                                              | WR_THRSH     | Reserved | RD_THRSH  |  |  |  |
| Reset<br>Value | 0                                                     | 00011        | 0        | 00101     |  |  |  |
| Туре           | ro                                                    | rw           | ro       | rw        |  |  |  |

Usually reads are given more preference than writes:

RD\_THRSH: Number of SDRAM read bursts after which the EMIF arbitration will switch to executing write commands.

WR\_THRSH: Number of SDRAM write bursts after which the EMIF arbitration will switch to executing read commands.

### Resources for BW optimization

- Vayu\_CCS\_Trace\_Debug.pdf: <a href="https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.4960.9266">https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.4960.9266</a>
- CCS\_DEBUG\_SCREEN\_CAST1.7z: <a href="https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.4992.43328">https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.4992.43328</a>
- CCS\_DEBUG\_SCREEN\_CAST2.7z: <a href="https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.48672.25740">https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.48672.25740</a>
- CCS\_DEBUG\_SCREEN\_CAST3.7z: <a href="https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.26816.14527">https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.26816.14527</a>
- A Guide to Debugging with CCS on the DRA7xx TDA2xx and TDA3xx family of devices<a href="https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.4848.9376">https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.4848.9376</a>
- <a href="https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.43616.1592">https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.43616.1592</a> TDA2xx Performance Application Note
- https://cdds.ext.ti.com/ematrix/common/emxNavigator.jsp?objectId=28670.42872.40204.59666 -SPRABX1 Quality of Service Knobs for TDA2x Family of Devices

### **THANK YOU**

## **BACKUP**

## L3 Statcoll Initial Programming for BW Measurement

- Refer Chapter on On-Chip Debug Support -> System instrumentation -> L3 NOC Statistics Collector for mapping of the initiator/slave port to the StatColl instance.
- L3\_STCOL\_EN. EN = 1
- L3\_STCOL\_SOFTEN. SOFTEN = 1
- L3\_STCOL\_REQEVT. REQEVT = 0x5 -> For bandwidth (list of valid values given in the TRM)
- L3\_STCOL\_RSPEVT. RSPEVT = 0x5 -> For bandwidth (list of valid values given in the TRM)
- L3\_STCOL\_EVTMUX\_SEL0/1/2/3 = Mux Select Value ( Read this from initiator/slave port mapping).
- L3\_STCOL\_OP\_i\_SEL = 0x2 -> Add to counter the selected event info value (list of valid values given
  in the TRM)
- L3\_STCOL\_OP\_i\_EVTINFOSEL = 0x0 -> Select len from event info list (gets the number of bytes in each packet)
- L3\_STCOL\_FILTER\_i\_GLOBALEN. FILTER\_i\_GLOBALEN = 1 -> Enable filter.
- L3\_STCOL\_FILTER\_i\_EN\_k. FILTER\_i\_EN0 = 1 -> Enable Filter stage 0.
- L3\_STCOL\_DUMP\_MODE. DUMP\_MANUAL = 1
- To read the register:
  - L3 STCOL SOFTEN. SOFTEN = 0
  - Read L3\_STCOL\_DUMP\_CNTi
  - L3\_STCOL\_SOFTEN. SOFTEN = 1



# L3 Statcoll Initial Programming for Latency Measurement

- Refer Chapter on On-Chip Debug Support -> System instrumentation -> L3 NOC Statistics Collector for mapping of the initiator/slave port to the StatColl instance.
- L3 STCOL EN. EN = 1
- L3 STCOL SOFTEN. SOFTEN = 1
- L3\_STCOL\_REQEVT. REQEVT = 0x8 -> For Latency (list of valid values given in the TRM)
- L3\_STCOL\_RSPEVT. RSPEVT = 0x8 -> For Latency (list of valid values given in the TRM)
- L3\_STCOL\_EVTMUX\_SELi = Mux Select Value ( Read this from initiator/slave port mapping).
- L3\_STCOL\_OP\_i\_SEL = 0x2 -> Add to counter the selected event info value (list of valid values given in the TRM)
- L3 STCOL OP i EVTINFOSEL = 0x2 -> Select latency if available from event info list
- L3\_STCOL\_FILTER\_i\_GLOBALEN. FILTER\_i\_GLOBALEN = 1 -> Enable filter.
- L3\_STCOL\_FILTER\_i\_EN\_k. FILTER\_i\_EN0 = 1 -> Enable Filter stage 0.
- L3\_STCOL\_OP\_(i+1)\_SEL = 0x0 -> Increment counter on each mask/match filter hit (list of valid values given in the TRM)
- L3\_STCOL\_OP\_(i+1)\_EVTINFOSEL = 0x2 -> Select latency if available from event info list
- L3\_STCOL\_FILTER\_(i+1)\_GLOBALEN. FILTER\_i\_GLOBALEN = 1 -> Enable filter.
- L3\_STCOL\_FILTER\_(i+1)\_EN\_k. FILTER\_i\_EN0 = 1 -> Enable Filter stage 0.
- L3\_STCOL\_DUMP\_MODE. DUMP\_MANUAL = 1
- To read the register:
  - L3\_STCOL\_SOFTEN. SOFTEN = 0
  - Read L3\_STCOL\_DUMP\_CNTi
  - Read L3\_STCOL\_DUMP\_CNT(i+1)
  - L3\_STCOL\_SOFTEN. SOFTEN = 1

