## **COLUMBIA UNIVERSITY**

## IN THE CITY OF NEW YORK

## COLUMBIA NANO INITIATIVE

Yuyang Wang, Ph.D.
Postdoctoral Research Scientist
Columbia Nano Initiative
Columbia University in the City of New York
530 West 120th Street, New York, NY 10027
+1 (781) 428-0408
yw3831@columbia.edu

January 30, 2024

Faculty Search Committee School of Electrical, Computer and Energy Engineering Arizona State University Goldwater Center 208 650 E. Tyler Mall PO Box 875706 Tempe, AZ 85287-5706

Dear Members of the Faculty Search Committee,

Re: Application for the Tenure-Track Faculty In Microelectronics Position

I am writing in response to the advertised faculty position (**Tenure-Track Faculty in Microelectronics—Job # 130892**) in the School of Electrical, Computer and Energy Engineering at the Arizona State University. I am currently a Postdoctoral Research Scientist at the Columbia Nano Initiative of the Columbia University under the mentorship of Prof. Keren Bergman. My Ph.D. in Electrical and Computer Engineering was awarded by the University of California, Santa Barbara in 2021, where I was co-advised by Prof. Kwang-Ting Cheng and Prof. John E. Bowers. My research portfolio, which is both diverse and synergistic, focuses on silicon photonics (SiPh) optical interconnects, with significant implications for the design of circuits and systems for next-generation microelectronics, particularly bridging integrated silicon photonics, electronic/photonic design automation, 3D heterogeneous integration, and computing systems for AI/machine learning applications. I believe that my interdisciplinary research background positions me well to contribute to your department's ongoing excellence.

The prevalence of communication bottleneck in the era of data ubiquity—emerged in modern distributed computing infrastructures and exacerbated by the pervasiveness of data-intensive AI/machine learning applications—drives my research that seeks **transformative connectivity solutions** for future system scalability. I aim to cultivate the potential of CMOS-compatible silicon photonics to develop ultra high-bandwidth and energy-efficient optical interconnects. Building upon a unique link architecture that facilitates unprecedented channel parallelism, I envision system-level breakthroughs that boost the density, adaptability, and functionalities of optical interconnects amidst the ever-evolving data landscape.

My Ph.D. research laid the groundwork for this vision, **vertically integrating design enablement technologies** for integrated silicon photonics across device, circuit, and system levels, including modeling, simulation, and variation mitigation techniques to democratize the design of yield- and performance-optimized SiPh devices and circuits. The research resulted in publications at leading design automation conferences like DAC and ICCAD, esteemed photonics venues like OFC and JLT, and a book chapter in press with Springer, bridging electronics and photonics research communities.

Orthogonally expanding on my Ph.D. work, my postdoctoral work at the Columbia University focuses on the design and implementation of massively scalable SiPh chip I/Os, **horizontally integrating optimization techniques** across the entire design cycle, from chip layout to post-fabrication tuning and runtime reconfiguration. I spearheaded two generations of the SiPh transceiver chips—co-designed with both academia and industry partners for 3D-integrated electronic drivers and advanced packaging—integrating over 2,000 microresonators into an 8 mm × 8 mm footprint to

achieve 16 Tbps chip I/O bandwidth with sub-pJ/b energy consumption. The featured link architecture played a pivotal role in securing a \$35M SRC JUMP 2.0 grant involving 23 principal investigators, to which I have contributed through proposal writing and ongoing research efforts. An invited paper detailing the chip's design and characterization is currently under review for CICC 2024, and a manuscript focusing on the end-to-end link demonstration is slated for an invited submission to *Nature Communications Physics*.

Moving forward, I anticipate an even more diverse and dynamic data landscape, shaped by the growing heterogeneity of computing applications. Emerging privacy-focused frameworks such as federated learning emphasize the exchange of models over data, which—coinciding with the expansion of large models like GPTs—further pushes the system bottleneck from computation to communication capabilities. This shift necessitates the next generation of **reconfigurable system connectivity** that can adapt on-demand to varying traffic needs while maintaining high bandwidth and energy efficiency. My foundation work in system reconfiguration techniques, built upon the scalable link architecture, will be the cornerstone of my ongoing research endeavor to equip future computing infrastructures for the ever-evolving data context.

I also foresee opportunities arising from a deeper integration of silicon photonics within computing sockets, a direction that my postdoctoral research is actively pursuing. Anticipating advances in dense 3D optical I/Os—a concept that I helped formulate for showcasing at the 2023 DARPA ERI Summit—I envision **innovative system architectures** that leverage the manifolded reach of on-board optical links. This approach could eliminate the reliance on silicon interposers, currently nearing their performance limits, and surpass the density constraints of conventional fiber optics, thus catalyzing new computational paradigms and interconnect functionalities with redefined chip-to-chip connectivity.

My research agenda is situated at the system level, deeply engaged with the interdisciplinary nexus of electronics/photonics, devices/systems, and design/applications. I am excited about the prospect of collaborating with the diverse faculty in the School of Electrical, Computer and Energy Engineering, who are leading in areas such as integrated electronics/photonics (Stephen Goodnick, Zhaoyang Fan, Yu Yao, Saeed Zeinolabedinzadeh), digital/analog integrated circuits (Bertan Bakkaloglu, Hugh Barnaby, Sayfe Kiaei, Jennifer Kitchen, Arindam Sanyal), hardware architectures for Al/machine learning (Krishnendu Chakrabarty, Robert LiKamWa, Jeff Zhang), and Al for electronic/photonic design automation (Vidya Chhabria, Jiaqi Gu), as well as expertise from collaborating schools in areas such as parallel and distributed computing (Dimitri Bertsekas, Sandeep Gupta, Ming Zhao, Jia Zou) and reconfigurable/adaptable networks and computing systems (Violet Syrotiuk, Aman Arora), to tackle the grand challenge of revolutionizing connectivity in future computing infrastructures across the full system stack.

My training in California and New York has enriched me with diverse and inclusive academic experiences, fueling my passion to contribute to the Arizona State University's community through not only research, but also teaching, mentoring, and outreach. As a teaching assistant and guest lecturer, I have taught at both undergraduate and graduate levels, focusing my teaching philosophy on the balance of engagement, conveyance, and inspiration through visualization. I also value the role of mentoring in fostering students' intellectual growth beyond technical skills and have actively mentored students tailored to their research interests and career aspirations. My advocacy for diversity and inclusion is reflected in my experiences of working with—as well as my efforts to promote the accessibility of STEM education to—underrepresented groups in my endeavors.

I am enthusiastic about joining the School of Electrical, Computer and Energy Engineering at the Arizona State University to further its excellence in research and education. Enclosed are my application materials, and I am glad to provide additional information if required. I look forward to the possibility of discussing my qualifications and research vision with you. Thank you for considering my application, and I anticipate your response.

Yours sincerely,

Yuyang Wang

encl: Curriculum Vitae Research Statement Teaching Statement

Juyangwang

YUYANG WANG COVER LETTER  $\frac{2}{2}$