#### **SIEMENS EDA**

# Calibre<sup>®</sup> Job Deck Editor User's Manual

Software Version 2021.2



#### Unpublished work. © 2021 Siemens

This material contains trade secrets or otherwise confidential information owned by Siemens Industry Software, Inc., its subsidiaries or its affiliates (collectively, "Siemens"), or its licensors. Access to and use of this information is strictly limited as set forth in Customer's applicable agreement with Siemens. This material may not be copied, distributed, or otherwise disclosed outside of Customer's facilities without the express written permission of Siemens, and may not be used in any way not expressly authorized by Siemens.

This document is for information and instruction purposes. Siemens reserves the right to make changes in specifications and other information contained in this publication without prior notice, and the reader should, in all cases, consult Siemens to determine whether any changes have been made. Siemens disclaims all warranties with respect to this document including, without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement of intellectual property.

The terms and conditions governing the sale and licensing of Siemens products are set forth in written agreements between Siemens and its customers. Siemens' **End User License Agreement** may be viewed at: www.plm.automation.siemens.com/global/en/legal/online-terms/index.html.

No representation or other affirmation of fact contained in this publication shall be deemed to be a warranty or give rise to any liability of Siemens whatsoever.

**TRADEMARKS:** The trademarks, logos, and service marks ("Marks") used herein are the property of Siemens or other parties. No one is permitted to use these Marks without the prior written consent of Siemens or the owner of the Marks, as applicable. The use herein of third party Marks is not an attempt to indicate Siemens as a source of a product, but is intended to indicate a product from, or associated with, a particular third party. A list of Siemens' trademarks may be viewed at: <a href="https://www.plm.automation.siemens.com/global/en/legal/trademarks.html">www.plm.automation.siemens.com/global/en/legal/trademarks.html</a>. The registered trademark Linux<sup>®</sup> is used pursuant to a sublicense from LMI, the exclusive licensee of Linus Torvalds, owner of the mark on a world-wide basis.

Support Center: support.sw.siemens.com

Send Feedback on Documentation: support.sw.siemens.com/doc\_feedback\_form

## **Table of Contents**

| Chapter 1                                       |    |
|-------------------------------------------------|----|
| Introduction to the Calibre Job Deck Editor     | 9  |
| Calibre Job Deck Editor Input and Output        | 10 |
| Calibre Job Deck Editor Prerequisites           | 10 |
| Calibre Job Deck Editor Workflow                | 13 |
| 1x Mask                                         | 13 |
| Mix and Match                                   | 13 |
| Calibre Job Deck Editor Modes of Operation      | 14 |
| Chapter 2                                       |    |
| Using the Calibre Job Deck Editor               | 17 |
| 1x Mask Flow                                    | 17 |
| Mix and Match Flow                              | 23 |
| Manual Job Deck Editing                         | 26 |
| Job Deck Editor File and Options Operations     | 28 |
| Appendix A                                      |    |
| Exclusion Rule File Format                      | 31 |
| Exclusion File Syntax                           |    |
| Import Chips from Different Layouts or Patterns | 35 |

#### Index

**Third-Party Information** 

## **List of Figures**

| Figure 1-1. Job Deck Editor                                                 | 9  |
|-----------------------------------------------------------------------------|----|
|                                                                             | 17 |
|                                                                             | 18 |
| Figure 2-3. Enter Wafer Parameters                                          | 18 |
|                                                                             | 19 |
| Figure 2-5. X- and Y-Shift From Center of Wafer Circle                      | 20 |
| Figure 2-6. Add Exclusion Rules.                                            | 20 |
| Figure 2-7. Flat Exclusion                                                  | 21 |
| Figure 2-8. Green Chips to be Contained if Touching Edge Exclusion Boundary | 22 |
| Figure 2-9. Edge Exclusion Boundary                                         | 22 |
| Figure 2-10. Job Deck Editor (Mix and Match Flow)                           | 23 |
| Figure 2-11. Select Input and Output (Mix and Match Flow)                   | 23 |
| Figure 2-12. Example Wafer Map                                              | 24 |
| Figure 2-13. Enter Wafer Parameters (Mix and Match Flow)                    | 24 |
| Figure 2-14. Add Exclusion Rules (Mix and Match Flow)                       | 24 |
| Figure 2-15. Exclude Chips from Exposure                                    | 25 |
| Figure 2-16. Example Assembly                                               | 26 |
| Figure 2-17. Case A and Case B Illustrated                                  | 27 |
| Figure 2-18. User-Defined Fill Region                                       | 28 |
|                                                                             | 29 |
|                                                                             | 29 |

## **List of Tables**

| Table 1-1. Related Products and Their Manuals       | 11 |
|-----------------------------------------------------|----|
| Table 1-2. 1x Mask Process                          | 13 |
| Table 1-3. Mix and Match Process                    | 14 |
| Table 2-1. Run Settings Dialog Box Controls Summary | 29 |
| Table A-1. Rule Parameter Keywords                  | 32 |

## Chapter 1 Introduction to the Calibre Job Deck Editor

The Calibre<sup>®</sup> Job Deck Editor is a feature of Calibre<sup>®</sup> WORKbench<sup>™</sup> and Calibre<sup>®</sup> MDPview<sup>™</sup> used to generate an optimized chip placement on the wafer, with the ability to manually edit chips in the job deck, following one of the two mask flows.

- 1x Mask All layers for a product are exposed on 1x mask.
- **Mix and Match** Only the non-critical backend layers are exposed with 1x masks (full wafer exposure), while the front end layers are exposed using reduction reticles.

You can use the Calibre Job Deck Editor to perform job deck assembly, enabling you to automatically exclude chips according to an exclusion mechanism, through a single interface. You can also use the editing capabilities of Calibre WORKbench and Calibre MDPview to manually correct any errors in the job deck itself.



Calibre Job Deck Editor Input and Output ......

Calibre Job Deck Editor Prerequisites .....

10

10

| Calibre Job Deck Editor Workflow           | 13 |
|--------------------------------------------|----|
| 1x Mask                                    | 13 |
| Mix and Match                              | 13 |
| Calibre Job Deck Editor Modes of Operation | 14 |

## Calibre Job Deck Editor Input and Output

This section describes the input and output options for the Calibre Job Deck Editor.

The input of the Job Deck Editor is:

- 1x MEBES job deck that contains the product chip layout with KERF structures or an OASIS<sup>®1</sup> file using the following hierarchy:
  - o Top Cell > Full Product chip > Chips to be assembled
- Parameters for wafer map optimization:
  - Wafer size
  - Edge exclusion size
  - Main Product size
  - Step size in x and y directions

The output of the Job Deck Editor is:

- OASIS layout
- MEBES job deck fractured from OASIS layout

## **Calibre Job Deck Editor Prerequisites**

There are several prerequisites prior to invoking the Calibre Job Deck Editor.

- **Platform support** Calibre MDPview is available on all supported platforms found in the *Calibre Administrator's Guide*. Refer to that document for instructions on how to install Calibre software.
- Licensing To run the Job Deck Editor, you must have a license for either Calibre<sup>®</sup> WORKbench<sup>™</sup> or Calibre<sup>®</sup> MDPview<sup>™</sup> and the Calibre Job Deck Editor. For more information on licensing, refer to the *Calibre Administrator's Guide*.
- **Required files** 1x MEBES job deck or Wafer Map (for the Mix and Match Flow only).

<sup>1.</sup> OASIS<sup>®</sup> is a registered trademark of Thomas Grebinski and licensed for use to SEMI<sup>®</sup>, San Jose. SEMI<sup>®</sup> is a registered trademark of Semiconductor Equipment and Materials International.

For further information on all products related to the Job Deck Editor, refer to the following table.

**Table 1-1. Related Products and Their Manuals** 

| Related Products                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Documentation                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Calibre® FRACTUREc <sup>TM</sup> Calibre® FRACTUREh <sup>TM</sup> Calibre® FRACTUREj <sup>TM</sup> Calibre® FRACTUREj <sup>TM</sup> Calibre® FRACTUREm <sup>TM</sup> Calibre® FRACTUREn <sup>TM</sup> Calibre® FRACTUREp <sup>TM</sup> Calibre® FRACTUREt <sup>TM</sup> Calibre® FRACTUREt <sup>TM</sup> Calibre® FRACTUREt <sup>TM</sup> Calibre® MDPmerge <sup>TM</sup> Calibre® MDPstat <sup>TM</sup> Calibre® MDPverify <sup>TM</sup> Calibre® MPCpro <sup>TM</sup> Calibre® MASKOPT <sup>TM</sup> Calibre® MDP Embedded SVRF | Calibre Mask Data Preparation User's and Reference Manual Calibre Release Notes                              |
| Calibre® MDPview <sup>™</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Calibre MDPview User's and<br>Reference Manual<br>Calibre Release Notes                                      |
| Calibre® Interactive <sup>TM</sup> Calibre® RVE <sup>TM</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Calibre Interactive User's Manual Calibre RVE User's Manual                                                  |
| Calibre® nmDRC <sup>™</sup> Calibre® nmDRC-H <sup>™</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Calibre Release Notes  Calibre Verification User's  Manual  Standard Verification Rule  Format (SVRF) Manual |
| Calibre® WORKbench™  Tcl/Tk Batch Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Calibre WORKbench User's and<br>Reference Manual<br>Calibre DESIGNrev Reference                              |
| Calibre® Metrology API (MAPI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Manual  Calibre Metrology API (MAPI) User's and Reference Manual                                             |

Table 1-1. Related Products and Their Manuals (cont.)

| Related Products                             | Documentation                                                       |
|----------------------------------------------|---------------------------------------------------------------------|
| Calibre® Job Deck Editor                     | Calibre Job Deck Editor User's<br>Manual                            |
| Calibre® nmMPC <sup>™</sup> Calibre® nmCLMPC | Calibre nmMPC and Calibre<br>nmCLMPC User's and Reference<br>Manual |
| Calibre® MDPDefectAvoidance <sup>™</sup>     | Calibre MDPDefectAvoidance<br>User's Manual                         |
| Calibre® MPCverify                           | Calibre MPCverify User's and<br>Reference Manual                    |
| Calibre® DefectReview <sup>™</sup>           | Calibre DefectReview User's<br>Manual                               |
| Calibre® MDPAutoClassify <sup>™</sup>        | Calibre MDPAutoClassify User's<br>Manual                            |
| Calibre®DefectClassify <sup>™</sup>          | Calibre DefectClassify User's<br>Manual                             |

### Calibre Job Deck Editor Workflow

There are two basic process flows for using the Job Deck Editor.

- 1x Mask: All layers for a product are exposed on 1x mask
- Mix and Match: Only the non-critical backend layers are exposed with 1x masks (full wafer exposure), while the front end layers are exposed using reduction reticles.

| 1x Mask       | 13 |
|---------------|----|
| Mix and Match | 13 |

#### 1x Mask

For this flow there is no predefined wafer map, the tool needs to generate an optimized wafer map to give the maximum number of yielding die on the wafer, based on certain user inputs. The input is either a MEBES job deck or OASIS file.

The 1x Mask Process flow is summarized in Table 1-2:

**Table 1-2. 1x Mask Process** 

| Stage                                 | Description                                                                                                                    |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Stage 1 - Input Layer                 | Input a 1x mask job deck containing the product layout and a wafer map.                                                        |
| Stage 2 - Full Chip Placement         | Generate an optimized full-wafer placement of this product layout according to user inputs.                                    |
| Stage 3 - Exclude Chips From Exposure | Select an exclusion rule to be applied on chips that lay on the excluded zone either to be deleted or replaced by other chips. |
| Stage 4 - Manual Editing              | Manually correct any problems by editing the OASIS file.                                                                       |
| Stage 5 - Generate a Job Deck         | Either save the work as an OASIS layout or fracture to generate a MEBES job deck.                                              |

The full process is documented in the section "1x Mask Flow" on page 17.

#### Mix and Match

For this flow, the wafer map and the optimized chip placement parameters are provided as an input file. The geometry to be placed is also given in MEBES pattern format.

The work flow for the Mix and Match process is summarized in Table 1-3:

Table 1-3. Mix and Match Process

| Stage                                 | Description                                                                          |
|---------------------------------------|--------------------------------------------------------------------------------------|
| Stage 1 - Input Wafer Map             | Input a 1x job deck containing the product layout and a wafer map.                   |
| Stage 2 - Reading Chip Placement      | The chip placement is already done and provided by the input wafer map file.         |
| Stage 3 - Exclude Chips From Exposure | Chip placement can be controlled by specifying the allowed placements for this chip. |
| Stage 4 - Manual Editing              | Manually correct any problems by editing the OASIS file.                             |
| Stage 5 - Generate Job Deck           | Either save the work as an OASIS layout or fracture to generate a MEBES job deck.    |

The full process is documented in the section "Mix and Match Flow" on page 23.

## Calibre Job Deck Editor Modes of Operation

The Job Deck Editor is accessed from the Calibre WORKbench or Calibre MDPview interface.

#### **Procedure**

- 1. Invoke the Job Deck Editor using one of the following methods:
  - From the command line:

```
calibrewb -jobedit
```

- From Calibre WORKbench or Calibre MDPview, select Tools > Jobdeck Editor.
- Interactive GUI mode: When you invoke in the Interactive GUI mode, you have access to both the viewer and the shell (also called terminal) window. In the viewer, you issue commands using the mouse, menus, and dialog boxes. In the shell window, you issue commands by typing them. You invoke in interactive GUI mode whenever you invoke Calibre WORKbench or Calibre MDPview without a script name or use the -a or -shell arguments.
- Batch mode: The Job Deck Editor can also be run in batch mode from the Calibre WORKbench or MDPview command shell. In the command shell, input the following command to run Job Deck Editor commands in batch mode:

```
JobdeckEditor::runBatch filename
```

where the *filename* is a ".jde" file (the saved session from the GUI). This file is generated by saving session in the GUI mode, or you can edit this file and change its values in any text editor. Alternatively, the Job Deck Editor can work in batch mode

without opening the calibrrewb./calibremdpv window using the following command:

```
calibrewb -jobedit -gui -a "JobdeckEditor::filename"
```

2. Begin using the Job Deck Editor to generate an optimized chip placement on the wafer using the flows described in this document.

## Chapter 2 Using the Calibre Job Deck Editor

There are two main workflows of the Calibre Job Deck Editor: 1x Mask and Mix and Match.

| 1x Mask Flow                                | 1  |
|---------------------------------------------|----|
| Mix and Match Flow                          | 23 |
| Manual Job Deck Editing                     | 20 |
| Job Deck Editor File and Options Operations | 28 |

#### 1x Mask Flow

For this flow, there is no predefined wafer map, the tool needs to generate an optimized wafer map to give the maximum number of yielding die on the wafer, based on certain user inputs.



Figure 2-1. Job Deck Editor (1x Mask Flow)

#### **Procedure**

- 1. Invoke Calibre WORKbench or Calibre MDPview, and select **Tools > Jobdeck Editor**. This invokes the Job Deck Editor (see Figure 2-1).
- 2. At the top of the Job Deck Editor, enter the input job deck and output layout. The input job deck should be either a 1x mask MEBES job deck that contains the product chip layout with KERF structures or an OASIS file.

Figure 2-2. Select Input and Output (1x Mask Flow)



- 3. In the Wafer Parameters section (see Figure 2-3), select **1 X** Flow. This reveals several 1 X Flow-specific optimization parameters that must be filled in as input. These include:
  - Wafer size Enter the wafer size.

Figure 2-3. Enter Wafer Parameters



- Edge exclusion size Enter an exclusion size value as well as an exclusion mechanism (Inside or Touch) and an exclusion rule (Remove or Keep).
- **Product size** Enter X and Y coordinates for the main product size.
- **Step Size** Enter X and Y coordinates.
- Center Shift Enter center shift X and Y values from which to start the placement of chips. Center Shift is used to shift the wafer map for the generation of 1X job decks. The 1X job deck places a frame with its center shifted by the specified value from the center of the original 1X mask and generates the new 1X mask considering the exclusion rules provided.

For example following figure shows the JDE run result with the automatic center calculation:



Figure 2-4. Automatic Center Calculation

The center of the placement is shifted from the center of the wafer circle (0,0) as shown in the following figure:



Figure 2-5. X- and Y-Shift From Center of Wafer Circle

The Job Deck Editor issues a warning if these values are not numeric values, and are saved and loaded with the normal JDE sessions. If these fields are empty, the tool automatically calculates the center as before.

4. In the Exclusion Rules section (see Figure 2-6), click the **Add** button to begin adding exclusion rules. A new input row appears each time you click the **Add** button.



Figure 2-6. Add Exclusion Rules

5. Select an exclusion rule to be applied to chips that lay on the excluded zone either to be deleted or replaced by other chips. You can choose the exclusion mechanism to be

applied on a selected chip, select all placements, and apply the exclusion size and mechanism as required. In the input row, enter or select the following information:

- Chip
- Exclusion Size
- Exclusion Mechanism: Select one of the following mechanisms:
  - o Inside: All chips inside of the edge exclusion line are contained
  - o Touch: Chips touching the edge exclusion line are contained
- Rule: Select one of the following:
  - Keep: Keep the existing pattern
  - o Remove: Remove the pattern
  - o Replace: Replace with another pattern
- Replace Chip: Specify the chip to replace the excluded chips.

In addition, there is a flat exclusion for flat and notch areas. In this area, you can add multiple flat exclusion rules by clicking the **Add** button. Enter the direction of the notch/flat areas with the width and length of area to be cleared.

Figure 2-7. Flat Exclusion



Figure 2-8 and Figure 2-9 show what happens when exclusion is applied for a touch edge.

Apply exclusion

Figure 2-8. Green Chips to be Contained if Touching Edge Exclusion Boundary





Exclusions are saved in exclusion rule files (.exl). See "Exclusion Rule File Format" on page 31 for complete details on the exclusion rule files.

- 6. You can use Calibre WORKbench or MDPview to make manual adjustments to the chip itself (see "Manual Job Deck Editing" on page 26 for possible operations).
- 7. Click the **Assemble** button. The tool generates an OASIS layout, which is then fractured to a MEBES pattern and added to the job deck.

You can also save the session by selecting **File > Save Session** (you can reload the session by selection **File > Load Session**). The session is saved as a .jde file.

#### Mix and Match Flow

For this flow, the wafer map and the optimized chip placement parameters are provided as an input file. The geometry to be placed is also given in MEBES pattern format.

File Options Input And Output Input Jobdeck Output Layout Wafer Parameters Flow Mix And Match 1X Flow Wafer Map • 06:00 Flat Location O3:00 O9:00 12:00 Exclusion Rules Add Delete Clear Assemble

Figure 2-10. Job Deck Editor (Mix and Match Flow)

#### **Procedure**

- 1. Invoke Calibre WORKbench or Calibre MDPview, and select **Tools > Jobdeck Editor**. This invokes the Job Deck Editor (see Figure 2-1).
- 2. At the top of the Job Deck Editor, enter the input job deck and output layout.

Figure 2-11. Select Input and Output (Mix and Match Flow)



3. In the Wafer Parameters section (see Figure 2-13), select **Mix and Match**. This reveals a specific Mix and Match Flow parameter, the Wafer Map.

Figure 2-12. Example Wafer Map



Enter the wafer map as input. The chip placement is already done and provided by the input wafer map file.

Figure 2-13. Enter Wafer Parameters (Mix and Match Flow)



In Flat Location, set the flat/notch location by rotating the assembled placements in one of the 4 directions (clock positions) listed (03:00, 06:00, 09:00, and 12:00).

4. In the Exclusion Rules section (see Figure 2-14), click the **Add** button to begin adding exclusion rules. A new input row appears.

Figure 2-14. Add Exclusion Rules (Mix and Match Flow)



- 5. In the input row, you can control chip placement by specifying the allowed placements for this chip. Enter the following:
  - Chip: Select the chip.
  - Exclusion Mechanism: Select one of the following mechanisms:
    - Center on wafer Non-productive chip with center on the wafer
    - Chip on wafer Non-productive chip completely on wafer
    - Center outside wafer in shot
    - Center outside wafer off shot

o Center inside wafer off shot

The following exclusion parameters are for Frame/Kerf structures:

- Shot not exposed
- Shot partially off wafer

For example, in Figure 2-15, chips that are not in green are to be controlled by the user for each pattern.



Figure 2-15. Exclude Chips from Exposure

Exclusions are saved in exclusion rule files (.exl). See "Exclusion Rule File Format" on page 31 for complete details on the exclusion rule files.

- Rule: Given the results of the exclusion mechanism, you can select one of the following:
  - o Keep Keeps the existing placements
  - o Replace Replaces with another pattern
- Replace Chip: Specify the chip to replace the excluded chips.
- 6. You can use Calibre WORKbench or MDPview to make manual adjustments to the chip itself (see "Manual Job Deck Editing" on page 26 for possible operations).
- 7. Click the **Assemble** button. The tool generates an OASIS layout, which is then fractured to a MEBES pattern and added to the job deck.

You can also save the session by selecting **File> Save Session** (you can reload the session by choosing **File> Load Session**). The session is saved as a *.jde* file.



Figure 2-16. Example Assembly

### **Manual Job Deck Editing**

You can use Calibre WORKbench or MDPview to perform additional manual editing operations of the job deck .

The following operations are largely described in the *Calibre DESIGNrev User's Manual*. These include:

• Delete a chip.

Select the chip in the layout and press the **Delete** key.

• Add a chip using **Object > Import Cell**.

Select the pattern to be added with its X and Y location. Identical chips can also be created as Cell References, which enables you to place references of the same cell in the design rather than the actual cell itself.

- Add an array of chips while specifying each of the following:
  - The number of chips
  - The step x and step y for this array
  - The starting position for this array

Arrays of chips can be created by creating Array References, and placing the references in the design in place of arrays of cells (much as you would with cell references).

• Replace a chip or more using **Object > Replace Cell**.

If you created cell references, one replacement can replace all referenced cells.

- Selected chip placements to be replaced by only one placement of another chip with different extent (illustrated as Case A in Figure 2-17).
- Selected chip placements to be replaced by the same number of placements of another chip (illustrated as Case B in Figure 2-18).



Figure 2-17. Case A and Case B Illustrated

- Clear some locations from the wafer layout by performing a Boolean operation with a user defined layout.
- Move a chip

Select a chip in Calibre WORKbench or Calibre MDPview and click the **Move** button to move the location.

You can fill the area between the new placed chips and their neighboring chips. Add the fill pattern as a new cell (as mentioned in in the section "Manual Job Deck Editing" on page 26), then place a reference from this newly imported cell to fill the blank area between the newly-placed cells and their neighboring cells. See Figure 2-18 for an illustration.

Figure 2-18. User-Defined Fill Region

## **Job Deck Editor File and Options Operations**

The Job Deck Editor has a number of operations accessible from the **File** and **Options** menus.

- File Menu
  - o Save Session Saves the current Job Deck Editor settings (.jde).
  - Load Session Loads a previously saved Job Deck Editor session.
  - o **Save Exclusion File** Saves the exclusion rules to a file (.exl).
  - Load Exclusion File Loads previously-saved exclusion rules.
- Options Menu
  - o **Run Settings** Set Calibre options for the execution run (see Figure 2-19).



Figure 2-19. Run Settings Dialog Box

The controls are summarized in Table 2-1.

**Table 2-1. Run Settings Dialog Box Controls Summary** 

| Control       | Description                                                                            |
|---------------|----------------------------------------------------------------------------------------|
| Calibre Path  | Enter the path to the Calibre executable or click  Environment to browse for the path. |
| Run mode      | Select <b>Hier</b> (hierarchical), 64-bit, turbo, or turbo litho.                      |
| Remote File   | Enter the name of the remote file.                                                     |
| Host controls | Select local host or remote host.                                                      |

• **File Types**: Enter the input file names, either a MEBES Job Deck file, or the Wafer Map.

Figure 2-20. File Types Dialog Box



## **Appendix A Exclusion Rule File Format**

| The Calibre Job Deck Editor uses exclusion rule files (.exl files) to specify exclusions used during the workflows. |    |
|---------------------------------------------------------------------------------------------------------------------|----|
| Exclusion File Syntax                                                                                               | 32 |
| Import Chips from Different Layouts or Patterns                                                                     | 35 |

## **Exclusion File Syntax**

The exclusion file consists of parameters and corresponding values, with the starting and ending delimiters between each subsequent rule. The parameter name is 5 characters

#### **Usage**

```
Number_rule
number_value
Rule_1
param_1
...
[param_ n]
Rule_end
[Rule_ n
...
Rule_end]
End
```

#### **Arguments**

• Number\_rule number\_value

Specifies the number rule as the header of the rule exclusion file. The *number\_value* is an integer number.

• Rule\_ 1...[Rule\_*n*]

Begins a particular rule, serving as a delimiter between different rules. The n is a numerical value.

• *param\_1* ...[ *param\_n* ]

Specifies a rule parameter. The parameter can be one of the following:

- o ExMec value— Specifies an exclusion mechanism. Possible values include:
  - Inside: All chips inside of the edge exclusion line are contained.
  - Touch: Chips touching the edge exclusion line are contained.
  - One of the keywords specified in Table A-1.

**Table A-1. Rule Parameter Keywords** 

| Value | Description                                                                                         |
|-------|-----------------------------------------------------------------------------------------------------|
| N     | Non-productive chip with center on the wafer.                                                       |
| Т     | Non-productive chip completely on the wafer but outside the area confined by the technology border. |
| F     | Chip with center outside the wafer included in a placed shot.                                       |

Table A-1. Rule Parameter Keywords (cont.)

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| *     | Chip with center outside the wafer of a fictitious not exposed shot. |
| •     | Chip with center inside the wafer of a fictitious not exposed shot.  |
| &     | Shot not exposed. This is used for Frame/Kerf structures.            |
| D     | Shot partially off wafer. This is used for Frame/Kerf structures.    |
| R     | Marks reference chip locations.                                      |
| Ink   | Indicates "ink" fill location.                                       |
| Out   | Indicates "out" fill location.                                       |
| Skip  | Indicates "skip" fill location.                                      |

- o ExRul *value* Specifies an exclusion rule. Possible *value*s include:
  - Delete Removes the chip.
  - Replace Replaces the chip with another chip.
  - Keep Retains the current chip.
- ExSiz *num* Specifies the exclusion size as a floating number (the *num* value).
- ExChp *value* Specifies the chip to apply the exclusion rule on. Possible *values* can be:
  - A string that contains the name of the chip.
  - ALL for layer specified exclusion rule.
- ReChp *value* Specifies the name of the chip to replace the excluded chip. Possible *values* include:
  - A string contains the name of the chip.
  - NA for no replace.
- State *value* Activates or deactivates the execution of the rule.
- Rule\_end

Specifies the end of a rule.

End

Specifies the end of the file.

#### **Examples**

#### **Example 1**

```
Number_rule 2
Rule_ 1
State Enabled
ExChp S0ZZ09LH2.C2_15_2_0
ExMec F
ExRul Replace
ReChp S0ZZ09LH2.C3_15_3_0
Rule_end
Rule_ 2
ExChp S0ZZ09LH2.C1_15_1_0
ExMec N
ExRul Keep
Rule_end
End
```

#### Example 2

```
Number rule 2
Rule_ 1
State Disabled
ExChp S0ZZ09LH2.C1 15 1 0
ExSiz 80
ExMec Touch
ExRul Replace
ReChp S0ZZ09LH2.C2 15 2 0
Rule end
Rule_ 2
ExChp S0ZZ09LH2.C1 15 1 0
ExSiz 110
ExMec Touch
ExRul Replace
ReChp S0ZZ09LH2.C6 15 6 0
Rule end
End
```

#### **Example 3**

```
Number_rule 0
Rule_ 1
State Disabled
ExChp S0ZZ09LH2.C6_15_0
ExSiz 16
ExMec Touch
ExRul Keep
Rule_end
End
```

## Import Chips from Different Layouts or Patterns

You can automatically import chips from different layouts/patterns in the Job Deck Editor batch mode. To enable this feature, add the fields described in this section to the exclusion file.

#### **Usage**

Imported\_cells
cell\_n
CelNm cellname
SrcCl source\_cell
SrcLy layernum
DesLy layernum
SrcPh path
cell\_imported

#### **Arguments**

• Imported\_cells

Specifies the beginning of import new cell selection.

• cell\_*n* 

Specifies the start of new imported cell.

• CelNm cellname

Specifies the cell name.

• SrcCl source\_cell

Specifies the source cell.

• SrcLy layernum

Specifies the source layer.

• DesLy layernum

Specifies the destination layer.

• SrcPh path

Specifies the layout/pattern path.

• cell\_imported

Specifies the end of import new cell section.

#### **Examples**

```
Imported_cells
cell_1
CelNm ink
SrcCl TOP
SrcLy 0
DesLy 211
SrcPh /export/home/FILL270B1.A2
cell_imported
```

If the Job Deck Editor encounters the following conditions in the exclusion rule file:

- An exclusion rule with replace
- The rule file does not contain chip information

Calibre issues a warning message and the run will fail to complete.

## Index

| — Numerics —                                                                                          |
|-------------------------------------------------------------------------------------------------------|
| 1x mask process, 13, 17                                                                               |
| — A — Add a chip, 26 Add an array of chips, 26 Assembly, 22, 25                                       |
| — B —<br>Boolean operation, 27                                                                        |
| Center inside wafer, 24 Center on wafer, 24 Center outside wafer, 24 Chip array, 26 Chip on wafer, 24 |
| — D —<br>Delete a chip, 26                                                                            |
| Exclusion rule file, 32 Exclusion rules, 20, 24                                                       |
| <b>— F —</b> Fill area, 27                                                                            |
| — I — Importing chips, 35 Inside, 21                                                                  |
| <b>— K —</b><br>Keep chip, 21                                                                         |
| — M —<br>Mix and match process, 13, 23<br>Move a chip, 27                                             |
| Remove chip, 21 Replace chip, 21, 27                                                                  |

— T —
Touch, 21
— W —
Wafer map, 24
Wafer parameters, 18, 24

## **Third-Party Information**

| •                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Details on open source and third-party software that may be included with this product are available in the <your_software_installation_location>/legal directory.</your_software_installation_location> |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |
|                                                                                                                                                                                                          |

