Product Version 23.1 September 2023 © 2023 Cadence Design Systems, Inc.

Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

MMSIM contains technology licensed from, and copyrighted by: C. L. Lawson, R. J. Hanson, D. Kincaid, and F. T. Krogh © 1979, J. J. Dongarra, J. Du Croz, S. Hammarling, and R. J. Hanson © 1988, J. J. Dongarra, J. Du Croz, I. S. Duff, and S. Hammarling © 1990; University of Tennessee, Knoxville, TN and Oak Ridge National Laboratory, Oak Ridge, TN © 1992-1996; Brian Paul © 1999-2003; M. G. Johnson, Brisbane, Queensland, Australia © 1994; Kenneth S. Kundert and the University of California, 1111 Franklin St., Oakland, CA 94607-5200 © 1985-1988; Hewlett-Packard Company, 3000 Hanover Street, Palo Alto, CA 94304-1185 USA © 1994, Silicon Graphics Computer Systems, Inc., 1140 E. Arques Ave., Sunnyvale, CA 94085 © 1996-1997, Moscow Center for SPARC Technology, Moscow, Russia © 1997; Regents of the University of California, 1111 Franklin St., Oakland, CA 94607-5200 © 1990-1994, Sun Microsystems, Inc., 4150 Network Circle Santa Clara, CA 95054 USA © 1994-2000, Scriptics Corporation, and other parties © 1998-1999; Aladdin Enterprises, 35 Efal St., Kiryat Arye, Petach Tikva, Israel 49511 © 1999 and Jean-loup Gailly and Mark Adler © 1995-2005; RSA Security, Inc., 174 Middlesex Turnpike Bedford, MA 01730 © 2005.

All rights reserved. Associated third party license terms may be found at <install dir>/doc/OpenSource/\*

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

Cadence is committed to using respectful language in our code and communications. We are also active in the removal and replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still reflects long-standing

industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor

## **Contents**

| <u> Preface</u>                                                                    |
|------------------------------------------------------------------------------------|
| Licensing                                                                          |
| Related Documents for Spectre FX                                                   |
| Typographic and Syntax Conventions17                                               |
|                                                                                    |
| <u>1</u>                                                                           |
| Introduction to the Spectre FX Circuit Simulator19                                 |
| Features of Spectre FX                                                             |
| <br>Starting a Spectre FX Simulation Run22                                         |
| Command-Line Options for Spectre FX                                                |
| Modes Compatible with Spectre FX                                                   |
| Multithreading in Spectre FX                                                       |
| Enabling Distributed Mode with Multithreading                                      |
| Output Files of a Spectre FX Run                                                   |
| Using the Command-Line Option -outdir to Specify the Output Directory              |
| Using the Command-Line Option -outname to Specify the Names of the Output Files 31 |
| Managing Output Files Using Predefined Percentage Codes                            |
| Creating Filenames by Modifying Input Filenames                                    |
| Predefined Percent Codes                                                           |
| Creating Filenames from Parts of Input Filenames                                   |
| Reviewing the Log File                                                             |
| File Reading and Parsing Related Information                                       |
| Options from the Configuration File and Netlist40                                  |
| Partition Information                                                              |
| Output and IC/Nodeset Related Information41                                        |
| Transient Simulation Information                                                   |
| <u>2</u>                                                                           |
| <u> </u>                                                                           |
| SPICE Control Statements Supported by Spectre FX                                   |

|           | <u>.alter</u>                       | 46 |
|-----------|-------------------------------------|----|
|           | <u>.connect</u>                     | 47 |
|           | <u>.data</u>                        | 48 |
|           | <u>.end</u>                         | 49 |
|           | <u>.endl</u>                        | 50 |
|           | <u>.ends or .eom</u>                | 51 |
|           | <u>.global</u>                      | 52 |
|           | <u>.ic</u>                          | 53 |
|           | <u>.if and .else</u>                | 54 |
|           | <u>.include</u>                     | 56 |
|           | <u>.lib</u>                         | 57 |
|           | <u>.malias</u>                      | 58 |
|           | <u>.model</u>                       | 59 |
|           | <u>.nodeset</u>                     | 60 |
|           | <u>.op</u>                          | 61 |
|           | <u>.options</u>                     | 62 |
|           | <u>.param</u>                       | 63 |
|           | <u>.pat</u>                         | 64 |
|           | .subckt or .macro                   | 66 |
|           | <u>.temp</u>                        | 67 |
|           | <u>.tran</u>                        | 68 |
| <u>SP</u> | ICE Options Supported by Spectre FX | 70 |
|           | <u>autostop</u>                     | 71 |
|           | geoshrink                           | 72 |
|           | <u>gmin</u>                         | 73 |
|           | measdgt                             | 74 |
|           | <u>parhier</u>                      | 75 |
|           | <u>scale</u>                        | 76 |
|           | <u>scalm</u>                        | 77 |
|           | search                              | 78 |
|           | tnom                                | 79 |

| 3<br>Circuit Components, Models, Stimuli, and Verilog-A Support.                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 81                                                                                                                                                                                                                                      |
| Support for Circuit Components and Device Models82Support for Digital Vector File83Spectre Syntax83SPICE Syntax83Arguments83Support for Verilog Value Change Dump Stimuli84Spectre Syntax84SPICE Syntax84Support for Verilog-A Models86 |
| Spectre Syntax                                                                                                                                                                                                                          |
| 4 Analyses Supported in Spectre FX 87  DC Analysis 88                                                                                                                                                                                   |
| Syntax for DC Analysis                                                                                                                                                                                                                  |
| AC Analysis Parameters Supported by Spectre FX                                                                                                                                                                                          |
| Simulation Interval Parameters for tran93Initial Condition Parameters for tran94Convergence Parameter for tran94State-File Parameters for tran95Strobe Output Parameters for tran97Dynamic Parameters for tran97                        |
| Monte Carlo Analysis99Monte Carlo Parameters Supported by Spectre FX101Monte Carlo Analysis Parameters101Saving Process Parameters102                                                                                                   |

| Saving Mismatch Parameters                                                | 102 |
|---------------------------------------------------------------------------|-----|
| ——————————————————————————————————————                                    |     |
| Annotation Parameters                                                     |     |
| Specifying the First Iteration Number                                     | 104 |
| Specifying Parameter Distributions Using Statistics Blocks                |     |
| Multiple Statistics Blocks                                                |     |
| Specifying Distributions                                                  | 107 |
| Distributed Monte Carlo Analysis                                          | 113 |
| Reliability Analysis                                                      |     |
| Reliability Parameters Supported by Spectre FX                            |     |
| Reliability Models for Spectre FX                                         | 116 |
| Reliability Feature Support Matrix for Spectre FX                         | 117 |
|                                                                           |     |
| <u>5</u>                                                                  |     |
| Spectre FX Simulator Options                                              | 110 |
|                                                                           |     |
| Specifying Command-Line Options for Spectre FX                            |     |
| Loading Spectre FX Options from a Configuration File                      |     |
| Specifying Spectre FX Options with the options or .option Argument        |     |
| Setting the Spectre FX Options Locally                                    |     |
| Setting Up Different Speeds for Specific Periods of Transient Simulations |     |
| Viewing the Options in Log Files                                          |     |
| Spectre FX Options for the options or .option Argument                    |     |
| High-Level Accuracy/Performance Tuning Options                            |     |
| Solver Related Options                                                    |     |
| RC Tuning Options                                                         |     |
| Device Model Options  Device Model Options                                |     |
| Parsing Options                                                           |     |
| Probing and Measurement Options                                           |     |
| Backannotation Flow Options                                               |     |
| Miscellaneous Options                                                     |     |
| cmi mosfet                                                                |     |
| dotprobefmt duplicate_subckt                                              |     |
| •                                                                         |     |
| duplicateports       duplicatemodel                                       |     |
| uupiicaleiii0uei                                                          | เงอ |

| duplicate measure                 | 136 |
|-----------------------------------|-----|
| <u>duplicateinstance</u>          | 137 |
| duplicate_module                  | 138 |
| mt format                         | 139 |
| mt_separate_sweep_files           | 140 |
| output_case                       | 141 |
| print section                     | 142 |
| probe_global_term                 | 143 |
| probe_level                       | 144 |
| redefinedparams                   | 145 |
| sfx_accelerate_model_eval         | 146 |
| sfx_ba_bus_delimiter              | 147 |
| sfx ba ccap min                   | 148 |
| sfx ba ccap net                   | 149 |
| sfx ba ccap net file              | 150 |
| sfx ba dspf                       | 151 |
| sfx_ba_dspf_instance              | 152 |
| sfx_ba_dspf_net                   | 153 |
| sfx ba finger delimiter string    | 154 |
| sfx ba gcap net                   | 155 |
| sfx ba gcap net cth               | 156 |
| sfx ba gcap net file              | 157 |
| sfx ba ground dangling ccap       | 158 |
| sfx ba hier delimiter             | 159 |
| sfx ba instance scale             | 160 |
| sfx ba probe node                 | 161 |
| sfx ba probe node name            | 162 |
| sfx ba rc net                     | 163 |
| sfx ba_rc_net_file                | 164 |
| sfx_ba_remove_prefix              | 165 |
| sfx ba rep pin                    | 166 |
| sfx ba_rmin                       | 167 |
| sfx ba skip net                   | 168 |
| sfx ba skip net file              | 169 |
| sfx ba unrecognized subckt action | 170 |
| sfx ba use pre layout model       |     |

| sfx ccap cut                  | 172 |
|-------------------------------|-----|
| sfx ccap esv                  | 173 |
| sfx_compress_waveform         | 174 |
| sfx cshunt                    | 175 |
| sfx cut_floating_gate         | 176 |
| sfx_dump_floating_gate_node   | 177 |
| sfx fast mosfet cap           | 178 |
| sfx floating gate gshunt      | 179 |
| sfx floating node gshunt      | 180 |
| sfx integ method              | 181 |
| sfx lprobe_format             | 182 |
| sfx maxstep window            | 183 |
| sfx optimize                  | 184 |
| sfx optimize power            | 185 |
| sfx optimize signal           | 186 |
| sfx oscillator node           | 187 |
| sfx preset                    | 188 |
| sfx progress percentage       | 189 |
| sfx rcr                       | 190 |
| <u>sfx_rmin</u>               | 191 |
| <u>sfx_rmax</u>               | 192 |
| sfx separate current waveform | 193 |
| sfx_speed                     | 194 |
| sfx_speed_signal              | 195 |
| sfx speed power               | 196 |
| sfx_speed_wi_ndow             | 197 |
| sfx support nqs               | 198 |
| sfx time step errtol factor   | 199 |
| sfx unit time                 | 200 |
| sfx_waveform_flush_percentage | 201 |
| sfx waveform flush minute     | 202 |
| <u>skip</u>                   | 203 |
| soft hin                      | 204 |

| <u>6</u>                                               |
|--------------------------------------------------------|
| Probing and Measuring Statements                       |
| Defining the Level or Depth Rules for Probing          |
| Defining the Measurement Output Format                 |
| Probing Signals in the Backannotation Flow             |
| <u>.probe or.print</u>                                 |
| <u>Syntax</u>                                          |
| Description                                            |
| <u>Arguments</u>                                       |
| Examples211                                            |
| <u>.lprobe or .lprint</u> 213                          |
| <u>Syntax</u>                                          |
| Description                                            |
| <u>Arguments</u>                                       |
| Examples                                               |
| <u>save</u>                                            |
| <u>.measure</u>                                        |
| <u>Syntax</u>                                          |
| Description                                            |
| Functions Supported by .measure in Spectre FX          |
| current and power                                      |
| Average, RMS, Min, Max, Peak-to-Peak, and Integral     |
| Find and When                                          |
| Rise, Fall, and Delay                                  |
| Parameter with Expressions226                          |
| <del>-</del> 7                                         |
| <u>/</u>                                               |
| EMIR Analysis and Post-Layout Simulations 227          |
| <u>EMIR Analysis</u>                                   |
| Spectre FX EMIR Technology, Product, and Flow Overview |
| Getting Started with Spectre FX EMIR Analysis          |
| Power Gate Support                                     |
| Handling the Complexity of DSPF/SPEF files             |
| Advanced Analyses                                      |

| Spectre FX EMIR Analysis Using Voltus-XFi                                | 259 |
|--------------------------------------------------------------------------|-----|
| Post-layout Simulation Methodologies                                     |     |
| The Parasitic Backannotation Flow                                        |     |
| Control Options for the Parasitic Backannotation Flow                    |     |
| Guidelines for Parasitic Backannotation Options                          |     |
| Probing Signals for the Parasitic Backannotation Flow                    |     |
| Parasitic Backannotation Report                                          |     |
| Example 1: Multiple Small SPF/DPF files                                  |     |
| Example 2: A 20GB DSPF File                                              |     |
| Example 3: A Small DSPF File with Discarded Nets                         |     |
| •                                                                        |     |
| <u>8</u>                                                                 |     |
| Circuit Checks                                                           | 273 |
|                                                                          |     |
| Circuit Check Scoping                                                    |     |
| Output Format of Circuit Checks                                          |     |
| Circuit Check Syntax                                                     |     |
| Dynamic Checks                                                           |     |
| Dynamic Active Node Check (dyn_actnode)                                  |     |
| Dynamic Capacitor Voltage Check (dyn_capv)                               |     |
| Dynamic DC Leakage Current Path Check (dyn_dcpath)                       |     |
| Dynamic Delay Check (dyn_delay)                                          |     |
| Dynamic Diode Voltage Check (dyn diodev)                                 |     |
| Dynamic Excessive Element Current Check (dyn_exi)                        |     |
| Dynamic Excessive Rise and Fall Time Check (dyn_exrf)                    |     |
| Dynamic Glitch Check (dyn_glitch)                                        |     |
| Dynamic Float Crosstalk Check (dyn_floatxtalk)                           | 304 |
| Dynamic Floating Gate Induced Leakage Check (dyn_floatdcpath)            | 307 |
| Dynamic High Impedance Node Check (dyn highz)                            | 314 |
| Dynamic MOSFET Voltage Check (dyn_mosv)                                  | 318 |
| Dynamic Node Capacitance Check (dyn_nodecap)                             | 321 |
| Dynamic Pulse Width Check (dyn pulsewidth)                               | 323 |
| Dynamic Setup and Hold Check (dyn_setuphold)                             | 327 |
| Dynamic Subcircuit Port Power Check (dyn_subcktpwr)                      | 333 |
| Static Checks                                                            | 336 |
| Static Always Conducting NMOS/PMOS Check (static nmosvgs/static pmosvgs) | 337 |

| Static Capacitor Check (static capacitor)                            | 341 |
|----------------------------------------------------------------------|-----|
| Static Capacitor Voltage Check (static_capv)                         | 343 |
| Static Coupling Impact Check (static_coupling)                       | 346 |
| Static DC Leakage Path Check (static dcpath)                         | 350 |
| Static Diode Voltage Check (static_diodev)                           | 353 |
| Static ERC Check (static_erc)                                        | 356 |
| Static High Impedance Node Check (static highz)                      | 360 |
| Static Highfanout Check (static_highfanout)                          | 363 |
| Static MOSFET Voltage Check (static_mosv)                            | 365 |
| Static NMOS to VDD Count Check (static nmos2vdd)                     | 368 |
| Static NMOS/PMOS Forward Bias Bulk Check (static_nmosb/static_pmosb) | 371 |
| Static PMOS to GND Count Check (static_pmos2gnd)                     | 375 |
| Static RC Delay Check (static rcdelay)                               | 378 |
| Static Resistor Check (static_resistor)                              | 381 |
| Static Resistor Voltage Check (static_resv)                          | 384 |
| Static Subcircuit Port Voltage Check (static subcktport)             | 387 |
| Static Transmission Gate Check (static_tgate)                        | 389 |
| Static Voltage Domain Device Check (static voltdomain)               | 392 |

## **Preface**

The demand for performance, accuracy, and capacity from transistor-level simulators continues to rise at an increasing pace. On the other hand, the advancement of process nodes, the adoption of new design practices, the need for full-chip simulation, and the stronger effect of parasitic elements greatly increase the size and complexity of the designs to be simulated. Spectre<sup>®</sup> FX is the next-generation FastSPICE simulator from Cadence that addresses such simulation challenges.

The following are the highlights of the Spectre FX simulator:

- Common Spectre front-end for parsing, device models, and infrastructure support
- Built-in SPICE solver that serves as a strong foundation for accuracy in results
- FastSPICE technology innovations that provide better performance, accuracy, and higher capacity
- Out-of-the-box yet simpler use model
- Comprehensive FastSPICE analysis features including back-annotation and circuit checks

### Licensing

Cadence offers both ala carte pricing plus a unique multi-mode simulation (MMSIM) license that can enable the Spectre simulation platform. Spectre circuit simulator, Spectre APS, Spectre<sup>®</sup> XPS, Spectre<sup>®</sup> X, and Spectre<sup>®</sup> FX are the base products. This section lists the features of Spectre FX and the options available with this simulator.

Both Spectre FX and its options are accessible using Spectre MMSIM tokens. Contact Cadence Customer Support for details.

#### Table -1 Spectre FX Features

Unlimited element count
Circuit checks

| Mixed signal CoSim |  |
|--------------------|--|
| EMIR               |  |

**Table -2 Options for Spectre FX** 

| Spectre Option                             | Description                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Spectre FX Multi-Core<br>Simulation Option | Enables multi-core simulation up to 64 cores with the Spectre FX base product on a single machine. To run multi-threading on 4 cores, you need 1 Spectre FX Multi-Core Simulation Option. You need 2 Spectre FX Multi-Core Simulation Options to perform multi-threading computation on 16 cores. To run multi-threading on 64 cores, you need 3 Spectre FX Multi-Core Simulation Options. |
| Spectre Power option                       | Enables EMIR analysis with Spectre X base product. It also enables EMIR analysis with Spectre APS base product and the Spectre CPU Accelerator option.                                                                                                                                                                                                                                     |
|                                            | This option is not available with Spectre base product.                                                                                                                                                                                                                                                                                                                                    |
|                                            |                                                                                                                                                                                                                                                                                                                                                                                            |

## **Related Documents for Spectre FX**

The following documents provide more information about Spectre FX and related products.

- The Spectre FX circuit simulator shares the front end and infrastructure with the Spectre circuit simulator. For more information on the shared features, refer to Spectre Classic Simulator, Spectre APS, Spectre X, and Spectre XPS User Guide.
- To learn more about the specific parameters of components and analyses, refer to the *Spectre Circuit Simulator Reference* manual.
- To learn more about the equations used in the Spectre circuit simulator, refer to the Spectre Circuit Simulator Components and Device Models Reference manual.
- The Virtuoso Visualization and Analysis tool is used to display the simulation results. For more information about the tool, see Virtuoso Visualization and Analysis User Guide.

- For more information about using the Spectre circuit simulator with Verilog-A, see the Cadence Verilog-A Language Reference manual.
- The Spectre circuit simulator is often run within the analog circuit design environment, under the Cadence design framework II. To see how the Spectre circuit simulator is run under the analog circuit design environment, read the *Virtuoso ADE Explorer User Guide*.
- For more information about how you work with the design framework II interface, see Cadence Design Framework II Help.
- For more information about specific applications of the Spectre analyses, see *The Designer's Guide to SPICE & Spectre*<sup>1</sup>.

## **Typographic and Syntax Conventions**

This list describes the syntax conventions used for the Spectre circuit simulator.

| literal  | Nonitalic words indicate keywords that you must enter literally. These keywords represent command (function, routine) or option names, filenames and paths, and any other sort of type-in commands.                                           |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| argument | Words in italics indicate user-defined arguments for which you must substitute a name or a value. (The characters before the underscore (_) in the word indicate the data types that this argument can take. Names are case sensitive.        |
| I        | Vertical bars (OR-bars) separate possible choices for a single argument. They take precedence over any other character.                                                                                                                       |
| [ ]      | Brackets denote optional arguments. When used with OR-bars, they enclose a list of choices. You can choose one argument from the list.                                                                                                        |
| { }      | Braces are used with OR-bars and enclose a list of choices.<br>You must choose one argument from the list.                                                                                                                                    |
| •••      | Three dots () indicate that you can repeat the previous argument. If you use them with brackets, you can specify zero or more arguments. If they are used without brackets, you must specify at least one argument, but you can specify more. |

<sup>1.</sup> Kundert, Kenneth S. The Designer's Guide to SPICE & Spectre. Boston: Kluwer Academic Publishers, 1995.

Preface

1

# Introduction to the Spectre FX Circuit Simulator

Spectre® FX simulator is the next-generation FastSPICE simulator that meets the increasing demand for performance, accuracy, and capacity from transistor-level simulators needed for complex and full-chip designs.

Spectre FX shares a common front-end and infrastructure with the other simulators in the Spectre platform. It provides support for the native Spectre syntax and is fully compatible with HSPICE<sup>®</sup> (from Synopsys, Inc.) netlist files. This built-in SPICE solver provides a strong foundation for accuracy in results.

#### Related Topics

Features of Spectre FX

Starting a Spectre FX Simulation Run

Command-Line Options for Spectre FX

## **Features of Spectre FX**

Spectre FX focuses only on the transient analysis. The following table lists the features supported by Spectre FX:

| Feature                      | Supported | Note                                                                                                                                                                                                                                                       |
|------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPICE Syntax                 | Yes       |                                                                                                                                                                                                                                                            |
| SPICE-Compatible<br>Options  | Partial   | Supports only a few options for case setup, such as gmin, parhier, scale, scalm, geoshrink, measdgt, tnom, search, and autostop.                                                                                                                           |
| SPICE-Compatible<br>Controls | Partial   | Supports only a few controls for case setup, such as <u>.alter</u> , <u>.data</u> , <u>.tran</u> , <u>.measure</u> , <u>.probe or.print</u> , <u>.ic</u> , <u>.connect</u> , <u>.lib</u> , <u>.subckt or .macro/.ends or .eom</u> , <u>.if and .else</u> . |
| Spectre Syntax               | Yes       |                                                                                                                                                                                                                                                            |
| Device Models                | Yes       |                                                                                                                                                                                                                                                            |
| Verilog-A                    | Yes       | Shares the same infrastructure as Spectre APS.                                                                                                                                                                                                             |
| Digital Vector and VCD files | Yes       |                                                                                                                                                                                                                                                            |
| Backannotation               | Yes       | See EMIR Analysis and Post-Layout Simulations for more information.                                                                                                                                                                                        |
| Probing and<br>Measuring     | Yes       | Supports <u>.probe or.print</u> / <u>.measure</u> in SPICE syntax and save in Spectre syntaxprint is converted to .probe.                                                                                                                                  |
| Autostop of<br>Measurement   | Yes       | Enabled using the option <u>autostop</u> . By default, it is disabled.                                                                                                                                                                                     |
| Analyses                     | Partial   | Supports DC, AC, transient, monte carlo, and reliability analyses.                                                                                                                                                                                         |
| Alter and Sweep<br>Analyses  | Limited   | Only the basic flow is supported. Both SPICE and Spectre syntaxes are supported.                                                                                                                                                                           |
| Save and Recover             | Yes       | Supports the same syntax as other Spectre simulators.                                                                                                                                                                                                      |
| Circuit Checks               | Yes       | See <u>Circuit Checks</u> for more information.                                                                                                                                                                                                            |
| Monte Carlo Analysis         | Yes       | See Monte Carlo Analysis for more information.                                                                                                                                                                                                             |

## Spectre FX Circuit Simulator User Guide Introduction to the Spectre FX Circuit Simulator

| Feature                                    | Supported | Note |
|--------------------------------------------|-----------|------|
| Bisection<br>Optimization                  | No        |      |
| IR drop and EM<br>Analysis                 | No        |      |
| Virtuoso <sup>®</sup> ADE<br>Product Suite | Yes       |      |

#### Introduction to the Spectre FX Circuit Simulator

### Starting a Spectre FX Simulation Run

To start a Spectre FX simulation run:

Type the following at the command line:

#### **Examples**

```
% spectrefx -f fsdb +mt=4 top.sp
% spectrefx -f fsdb +mt=8 +preset=mx top.sp
% spectrefx -f fsdb +mt=8 +speed=ax +optimize=mx top.sp -outdir run1
```

Spectre FX automatically sets spice or spectre compatible mode by detecting the input file format and prints an information message in the log file. However, you can add +spice or +spectre at the command line to ensure the compatible mode is used as you expect.

#### **Related Topics**

Command-Line Options for Spectre FX

Modes Compatible with Spectre FX

Multithreading in Spectre FX

Output Files of a Spectre FX Run

Managing Output Files Using Predefined Percentage Codes

Reviewing the Log File

## **Command-Line Options for Spectre FX**

The following table describes the command-line options that can be used for Spectre FX simulator:

| Option                  | Description                                                                                                                                                                                                                                                     |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| spectrefx               | Enables the Spectre FX simulator.                                                                                                                                                                                                                               |
| -help                   | Lists the Spectre FX command options and their descriptions. You can use -h as an abbreviation of -help.                                                                                                                                                        |
| -V                      | Prints the Spectre version information.                                                                                                                                                                                                                         |
| -W                      | Prints the sub-version information.                                                                                                                                                                                                                             |
| +spectre                | Ensures Spectre compatibility.                                                                                                                                                                                                                                  |
| +spice                  | Ensures SPICE compatibility.                                                                                                                                                                                                                                    |
| [+preset=mode]          | Specifies the preset mode. Possible values are baseax, basemx, baselx, basevx, ax, mx, lx, and vx. The default mode is lx.                                                                                                                                      |
| +optimize=value         | Defines the parasitic optimization in Spectre FX. The most accurate parasitic optimization can be obtained using the value $ax$ . The highest parasitic optimization can be obtained using the value $vx$ . Possible values are $ax$ , $mx$ , $1x$ , and $vx$ . |
| +speed=value            | Defines the simulation tolerance for voltage and current calculation. Possible values are $ax$ , $mx$ , $1x$ , and $vx$ . The default value is determined by the preset mode.                                                                                   |
| +multithread=N<br>+mt=N | Turns on the multithreading capability. <i>N</i> is the specified number of threads, up to a maximum of 64 threads. +mt can be used as an abbreviation of +multithread. By default, multithreading is disabled in Spectre FX.                                   |
|                         | You can use +mt as an abbreviation of +multithread.                                                                                                                                                                                                             |
|                         | This option also lets you run simulations in distributed mode with LSF.                                                                                                                                                                                         |
|                         | Related topic: Multithreading in Spectre FX                                                                                                                                                                                                                     |
| +config file            | Enables you to append all the Spectre FX commands defined in $file$ to the netlist. $file$ may contain one or more Spectre FX netlist lines. Multiple $+config$ statements are supported on the same Spectre FX command line and are processed incrementally.   |

## Spectre FX Circuit Simulator User Guide Introduction to the Spectre FX Circuit Simulator

| +pre_config file | Enables you to prepend all Spectre commands defined in $file$ to the netlist. $file$ may contain one or more Spectre netlist lines. Multiple +pre_config statements are supported on the same Spectre command line and are processed incrementally.                                                                                                        |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +echooptions     | Dumps the options specified in the netlist and configuration files.                                                                                                                                                                                                                                                                                        |
| -format fmt      | Generates the raw data in the specified format. Possible values are psfbin, psfascii, psfbinf, psfxl, sst2, and fsdb. You can use -f as an abbreviation of -format.                                                                                                                                                                                        |
| -outdir path     | Changes the default location of the Spectre FX output files. However, this option neither changes the location of the raw directory if explicitly specified by using the -raw option, nor changes the location of the files that have slashes in their names. You can use -o as an abbreviation of -outdir.                                                |
| +top value       | When you specify +top with a subcircuit name, all elements, models, and so on, will be exposed to the top level and the subcircuit will not exist anymore. As a result, instantiation from this subcircuit will be illegal. Instances inside the subcircuit will automatically connect to the instance at the top level, if they connect to the same node. |
| -cmiversion      | Prints CMI version information.                                                                                                                                                                                                                                                                                                                            |
| -cmiconfig file  | Reads the specified file for information to modify the existing CMI configuration.                                                                                                                                                                                                                                                                         |
| -dynchecks       | Disables the dynamic checks capability.                                                                                                                                                                                                                                                                                                                    |
| -log             | Displays the log information on the standard output (shell) only and does not copy it to a log file. You can use -1 as an abbreviation of -log.                                                                                                                                                                                                            |
| +log file        | Displays the log information on the standard output (shell) and copies it to the specified log $file$ . You can use +1 as an abbreviation of +log.                                                                                                                                                                                                         |
| =log file        | Sends the log information to the specified $file$ only and does not display it on the standard output (shell). You can use =1 as an abbreviation of =log.                                                                                                                                                                                                  |
| -raw raw         | Saves the simulation results in the specified file or directory. If $C$ is specified in the file or directory name, it is replaced by circuit name. You can use $-r$ as an abbreviation of $-raw$ .                                                                                                                                                        |

## Spectre FX Circuit Simulator User Guide Introduction to the Spectre FX Circuit Simulator

| +savestate         | Enables the savestate capability. You can use +ss as an abbreviation of +savestate.                                                                                                                                                                       |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| -savestate         | Disables the savestate capability. You can use -ss as an abbreviation of -savestate.                                                                                                                                                                      |  |
| +recover[=filename |                                                                                                                                                                                                                                                           |  |
| +rec[=filename]    | Restarts the simulation using a checkpoint or savestate file. If both checkpoint and savestate files exist and the file name is not specified, the savestate file is used. You can use +rec as an abbreviation of +recover.                               |  |
| -recover           | Does not restart the simulation even if a checkpoint file exists. You can use -rec as an abbreviation of -recover.                                                                                                                                        |  |
| -cols N            | Sets the screen width based on the number of characters specified. This is needed only if the simulator cannot determine the screen width automatically or if the default value of 80 is not acceptable. You can use $-c$ as an abbreviation of $-cols$ . |  |
|                    | <b>Note:</b> Spectre FX cannot determine the screen width if the output is redirected to a file or a pipe.                                                                                                                                                |  |
| -colslog N         | Sets the log file width based on the number of characters specified. The default log file width is 80 characters.                                                                                                                                         |  |
| +error             | Prints the error messages.                                                                                                                                                                                                                                |  |
| -error             | Does not print the error messages.                                                                                                                                                                                                                        |  |
| +warn              | Prints the warning messages on the screen.                                                                                                                                                                                                                |  |
| -warn              | Does not print the warning messages on the screen.                                                                                                                                                                                                        |  |
| -maxwarns <i>N</i> | Specifies the maximum number of times a particular type of warning message will be issued per analysis. You can use -maxw as an abbreviation of -maxwarns.                                                                                                |  |
| -maxnotes N        | Specifies the maximum number of times a particular type of notice message will be issued per analysis. You can use -maxn as an abbreviation of -maxnotes.                                                                                                 |  |
| -maxwarnstolog N   | Specifies the maximum number of times a particular type of warning message will be printed to the log file per analysis. You can use -maxwtl as an abbreviation of -maxwarnstolog.                                                                        |  |

Introduction to the Spectre FX Circuit Simulator

| -maxnotestolog N -maxnt N  | Specifies the maximum number of times a particular type of notice message will be printed to the log file per analysis. You can use -maxntl as an abbreviation of -maxnotestolog.                                                                         |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +note                      | Prints the notice messages on the screen.                                                                                                                                                                                                                 |
| -note                      | Does not print the notice messages on the screen.                                                                                                                                                                                                         |
| +info                      | Prints the informational messages.                                                                                                                                                                                                                        |
| -info                      | Does not print the informational messages.                                                                                                                                                                                                                |
| +lqtimeout <value></value> | Specifies the duration (in seconds) for which Spectre FX should wait to retrieve a license. When set to 0, Spectre FX waits until the license is available. You can use +lqt as an abbreviation of +lqtimeout.                                            |
| +lqsleep <value></value>   | Specifies the wait duration between two attempts made by Spectre FX to check out a license when queuing. Setting the value to a positive number overrides the default wait duration of 30 seconds. You can use $+lqs$ as an abbreviation of $+lqsleep$ .  |
| +1suspend                  | Enables the license suspend/resume capability. When Spectre FX receives SIGTSTP, it checks in all the licenses before it gets suspended. The licenses are checked out again when SIGCONT is received. You can use +1susp as an abbreviation of +1suspend. |
| +liclog                    | Writes the license check-in and check-out information in the log file.                                                                                                                                                                                    |

#### **Related Topics**

Multithreading in Spectre FX

Output Files of a Spectre FX Run

Managing Output Files Using Predefined Percentage Codes

### **Modes Compatible with Spectre FX**

Spectre FX automatically sets spice or spectre compatible mode by detecting the input file format and prints an information message in the log file. However, you can add +spice or +spectre at the command line to ensure the compatible mode is used as you expect.

- +spice ensures that the netlist convention and device models are considered to be in SPICE format
- +spectre ensures that the netlist convention and device models are considered to be in Spectre format.

The following examples show the log file entries with different command-line options:

■ % spectrefx -f fsdb +mt=4 top.sp

#### Comment in the log file:

Enabled Spice mode for Spectre FX.

■ % spectrefx -f fsdb +mt=4 +spice top.sp

#### Comment in the log file:

Enabled Spice mode for Spectre FX based on the command-line option +spice.

■ % spectrefx -f fsdb +mt=4 top.scs

#### Comment in the log file:

Enabled Spectre mode for Spectre FX.

■ % spectrefx -f fsdb +mt=4 +spectre top.scs

#### Comment in the log file:

Enabled Spectre mode for Spectre FX based on the command-line option +spectre.

**Note:** If you do not specify +spice or +spectre at the command line, Spectre FX checks the environment variable SPECTRE\_COMPATIBLE\_FX. If SPECTRE\_COMPATIBLE\_FX is set, Spectre FX enables Spectre compatible mode. This environment variable is ignored if you specify +spice or +spectre at the command line.

#### Introduction to the Spectre FX Circuit Simulator

## Multithreading in Spectre FX

Spectre FX supports multithreading on multi-core computer platforms. The default behavior is to use a single thread. You can enable the multithreading feature by using the +mt=N command-line option to specify the number of threads to be used, as shown below.

```
spectrefx +mt=8 ...
```

Spectre FX enables High Performance Computing (HPC) by default, therefore, it automatically adds multithreading jobs to the CPU cores from the same socket. This enhances the performance of multithreading.

When multithreading and HPC are enabled, the Spectre FX log file displays the following information:

```
HPC is enabled
Binding to socket 1
8 threads are started.
```

#### **Enabling Distributed Mode with Multithreading**

If multiple computer hosts are available, you can use the LSF model to run multi-core simulations on multiple hosts by using the +mt option to enable distributed mode with multithreading.

The following examples shows that each job runs with mt=4 on one host:

```
%bsub -R "(OSNAME==Linux) span[hosts=1]" -n 4 "spectrefx +mt=lsf"
```

#### Related Topics

Command-Line Options for Spectre FX

### Introduction to the Spectre FX Circuit Simulator

### Output Files of a Spectre FX Run

After the simulation completes, Spectre FX writes the following output files based on the design setup:

- Log file: Defined using the +log/=log/-log command-line options
- Measure results: \*.measure and \*.mt0 files
- Waveform files and formats: Defined using the -format (or -f) command-line option
- Operating point files: \*.ic0 or spectre.ic
- Circuit check results

#### Related Topics

Using the Command-Line Option -outdir to Specify the Output Directory

Using the Command-Line Option -outname to Specify the Names of the Output Files

Managing Output Files Using Predefined Percentage Codes

Reviewing the Log File

# **Using the Command-Line Option -outdir to Specify the Output Directory**

You can use the <code>-outdir</code> command-line option to specify the output directory for the simulation files.

The following example demonstrates the location and names of the output files.

```
% spectrefx +lx -f fsdb -outdir SFX out top.sp
```

The following are the filenames and their locations:

```
SFX_out/
|-- top.fsdb
|-- top.log
|-- top.mt0
|-- top.measure
|-- top.raw
|-- logFile
|-- transientl.meas_tran
|-- mmcheck2html.xsl
|-- top.dynamic.xml
|-- top.dynamic.rpt
```

#### Related Topics

Using the Command-Line Option -outname to Specify the Names of the Output Files

Output Files of a Spectre FX Run

# Using the Command-Line Option -outname to Specify the Names of the Output Files

You can use the command-line option <code>-outname</code> to change the names of the output files and their locations. When you use this option, the waveform files are moved from the raw directory to the specified output directory. The following is the syntax to specify the <code>-outname</code> command-line option:

```
-outname out_dir_name/new_file_name
```

Here,  $out\_dir\_name$  is the name of the output directory and  $new\_file\_name$  is the name of the new file. You can specify either of the two options, or both the options in a single statement.

The following are some of the examples of using the -outname command-line option:

#### Example 1

```
% spectrefx +lx -f fsdb -outname new outname top.sp
```

In the above example, only the name is specified with the <code>-outname</code> command-line option. This will cause the filename of the output files to change to the new one and the waveform files to move outside the raw directory. The filenames and their locations are changed as follows:

```
./
|-- new_outname.fsdb
|-- new_outname.log
|-- new_outname.mt0
|-- top.raw
```

#### Example 2

```
% spectrefx +lx -f fsdb -outname SFX out/ top.sp
```

In the above example, the value SFX\_out/ of the command-line option -outname contains a slash (/), which means it is a directory name. Specifying this option causes the waveform files to move outside the raw directory.

The filenames and their locations are changed as follows:

```
SFX_out/
|-- top.fsdb
|-- top.log
|-- top.mt0
|-- top.raw
```

Introduction to the Spectre FX Circuit Simulator

#### Example 3

```
% spectrefx +lx -f fsdb -outname SFX_out/new_outname top.sp
```

In the above example, both the output directory and the output file names are specified with the -outname command-line option. The filenames and their locations are changed as follows:

```
SFX_out/
|-- new_outname.fsdb
|-- new_outname.log
|-- new_outname.measure
|-- new_outname.mtO
|-- top.raw
|-- logFile
|-- transientl.meas tran
|-- mmcheck2html.xsl
|-- traverse.css
|-- sorttable.js
|-- top.sqldb
|-- top.dynamic.xml
|-- top.dynamic.rpt
```

#### Related Topics

Using the Command-Line Option -outdir to Specify the Output Directory

Output Files of a Spectre FX Run

## Managing Output Files Using Predefined Percentage Codes

The Spectre FX filename specification feature helps you manage your data by letting you systematically specify or modify the filenames. You can easily identify data from multiple simulation runs or from single runs containing similar repeated analyses. You can modify the input filenames to easily identify the output file from a specific simulation or analysis. You can also construct output filenames in ways that prevent accidental overwriting of data.

Spectre FX helps you keep track of the simulation data by letting you create the filenames that are variants of the input filenames. For example, with Spectre FX, you can:

- Identify the simulation data by date, time, process ID, or other defining characteristics in the results filenames.
- Keep multiple circuits in a single directory without having subsequent simulations overwrite the previous results. To do this, set the environment variables such that the output filenames are different variants of the input filenames automatically.

#### **Creating Filenames by Modifying Input Filenames**

Spectre FX supports predefined percent codes you can use in your filenames. These predefined codes let you construct filenames that add the defining characteristics, such as date or time, to the input filenames. You specify the predefined percent codes with a percent character (%) followed by an uppercase letter. The uppercase letter tells Spectre FX how to construct the filename. You can use the percent codes in the environment variables, command parameters, or the netlist wherever you need to specify filenames for the simulation results.

For example, %C is the predefined percent code for the name of the input circuit file. If your circuit file is named <code>opamp1</code> and you specify the following <code>-raw</code> setting in the UNIX environment variable, <code>setenv SPECTRE\_DEFAULTS "-raw %C.raw"</code>, Spectre FX sends the simulation results to the directory named <code>opamp1.raw</code>.

## Introduction to the Spectre FX Circuit Simulator

#### **Predefined Percent Codes**

These are the percent code that can help you organize your simulation data:

| Percentage Code | Description                                                                                                                                                                                                                |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| %A              | %A is replaced by the name of the current analysis that is running.                                                                                                                                                        |
|                 | If it is specified in a device statement, it is expanded to a blank string because there is no current analysis.                                                                                                           |
| %B              | %B is replaced by 64bit for 64-bit version of the software.                                                                                                                                                                |
| %C              | %C is replaced by the input circuit filename, as it is used in the command line. If the circuit file-name is opamp1, the specification %C.raw generates a file named opamp1.raw.                                           |
|                 | When the Spectre simulator does not know the name of the input file, as when the circuit is read from the standard input (from a pipe or from a redirected file), the Spectre simulator substitutes the name stdin for %C. |
| %D              | %D is replaced by the date when the program started. For example, the specification %D.opamp1 might generate a file named 94-09-19.opamp1.                                                                                 |
|                 | The date is in year-month-day format. All leading zeros are included. This format generates filenames that you can sort alphabetically into chronological order.                                                           |
| %F              | %F is replaced by the completed analysis name. For example, if you have file named mc1-005_dc1, the specification spectre_%F.dc will expand to spectre_mc1-005_dc1.dc.                                                     |
| %M              | %M is replaced by the current CMI version.                                                                                                                                                                                 |
| %P              | %P is replaced by the process ID.                                                                                                                                                                                          |
|                 | The process ID is a unique integer assigned to the Spectre process by the operating system.                                                                                                                                |

## Introduction to the Spectre FX Circuit Simulator

| Percentage Code | Description                                                                                                                                                                                    |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| %S              | %S is replaced by the simulator name. For example, the specification %S.opamp1 might generate a file named spectre.opamp1.                                                                     |
|                 | If you use a different name or a symbolic link with a different name to access a copy of the executable program, the new name becomes the program name.                                        |
| %T              | $\mbox{\ensuremath{\$T}}$ is replaced by the time when the program started. For example, the specification $\mbox{\ensuremath{\$T}}$ . opamp1 might generate a file named $14:44:07$ . opamp1. |
|                 | Time is in 24-hour format, and all leading zeros are included. This format generates filenames that sort alphabetically into a chronological order.                                            |
| %V              | %V is replaced by the simulator version string. For example, the specification out_%V.raw might generate a file named out_1.0.2.raw.                                                           |
| %I              | %I is replaced by the installation directory.                                                                                                                                                  |
| %O              | %O is replaced by the operating platform.                                                                                                                                                      |
| %U              | %U is replaced by the user name.                                                                                                                                                               |
| 88              | This specifies the % character by itself.  This option lets you use percent characters in filenames. Two                                                                                       |
|                 | percent characters (%%) in a filename specification produce a single percent character in the filename, which is not interpreted as a percent code indicator.                                  |

The predefined percent codes feature does not perform recursive substitutions. For example, if you have an input file named A\$SD.xyz and you create an output file with the percent code designation \$C.raw, the Spectre simulator creates the output file A\$SDxyz.raw. The Spectre simulator does not substitute the simulator name for \$S in this case.

#### **Example**

For a netlist, you may run different modes in the same directory with the same output directory. You can use the predefined percent codes to avoid overwriting the output files, as shown below.

%> spectrefx input.sp -o input.sp\_%H\_%P

Introduction to the Spectre FX Circuit Simulator

```
%> spectrefx +preset=mx input.sp -o input.sp_%H_%P
%> spectrefx +preset=ax input.sp -o input.sp %H %P
```

Here %H is the hostname and %P stands for process id (PID). Since each run is with different PID, the output directories are not overwritten.

#### **Creating Filenames from Parts of Input Filenames**

Colon modifiers (:x) create filenames from parts of input filenames. You can use colon modifiers with all percent codes except the % code.

For example, if you apply %C:r.raw to the input filename opamp.ckt

#### where:

%C is the input filename (opamp.ckt)

:r is the root of the input filename (opamp)

.raw is the new filename extension

The result is the output filename opamp.raw. In this example, (:r) is the colon modifier.

#### **Definitions of Colon Modifiers**

Spectre FX recognizes the following colon modifiers:

| Modifier | Description                                                                                                                                                    |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| :r       | Signifies the root (base name) of the given path for the file.                                                                                                 |
| :e       | Signifies the extension for the given path of the file.                                                                                                        |
| :h       | Signifies the head of the given path for any portion of the file before the last /.                                                                            |
| :t       | Signifies the tail of the given path for any portion of the file after the last /.                                                                             |
| ::       | Signifies the (:) character itself. Use two consecutive colons (::) to place a single colon in an output filename that is not read as a percent code modifier. |

# Introduction to the Spectre FX Circuit Simulator

Any character except a modifier after a colon (:) signals the end of modifications. The Spectre FX simulator appends both the colon and the character to the filename.

Spectre FX applies a chain of colon modifiers in the sequence you specify them.

For example, if you apply %C:e.%C:r:t to the input filename /circuits/opamp.ckt

%C:e is the extension (ckt) of the input filename

%C:r is the root (/circuits/opamp) of the input filename

:t is the tail of the input filename after the last / (opamp.ckt)

The result is the output filename ckt.opamp.

**Note:** If the input filename does not contain a slash and a period, the modifiers :t and :r return the whole filename, and the modifier :h returns a period.

### **Examples of Colon Modifier**

The following table shows the various filenames you can generate from an input filename (%C) of /users/maxwell/circuits/opamp.ckt:

| Colon Modifier | Comments                                                                                                                                             | Output Filename Result              |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| %C             | Input filename                                                                                                                                       | /users/maxwell/circuits/ opamp.ckt  |
| %C:r           | Root of the input filename                                                                                                                           | /users/maxwell/circuits/opamp       |
| %C:e           | Extension of the input filename                                                                                                                      | ckt                                 |
| %C:h           | Head of the input filename                                                                                                                           | /users/maxwell/circuits             |
| %C:t           | Tail of the input filename                                                                                                                           | opamp.ckt                           |
| %C::           | Second colon is appended to the input filename and the end of the modification                                                                       | /users/maxwell/circuits/ opamp.ckt: |
| %C:h:h         | The head of %C:h (such a recursive use of :h might be useful if you want to direct your output to a different directory from that of the input file) | /users/maxwell                      |

Introduction to the Spectre FX Circuit Simulator

| Colon Modifier | Comments                                                                                                         | Output Filename Result |
|----------------|------------------------------------------------------------------------------------------------------------------|------------------------|
| %C:t:r         | The root of %C:t                                                                                                 | opamp                  |
| %C:r:t         | The tail of %C:r                                                                                                 | opamp                  |
| /tmp%C:t:r.raw | The suffix .raw is appended to the root of %C:t, and the full path is altered to put opamp.raw in the /tmp file. | /tmp/opamp.raw         |
| %C:e.%C:r:t    | Extension of %C followed by the tail of %C:r                                                                     | ckt.opamp              |

# Related Topics

Output Files of a Spectre FX Run

Using the Command-Line Option -outdir to Specify the Output Directory

Using the Command-Line Option -outname to Specify the Names of the Output Files

# Introduction to the Spectre FX Circuit Simulator

# **Reviewing the Log File**

The Spectre FX log file provides important information about the simulation. Therefore, it is recommended to review the log file after starting the simulation.

The output log file displays the following information:

- Warning/Info/Error messages related to netlist parsing, and models
- Circuit inventory details
- Output statistics for probe/save/IC and measurement
- Simulation mode and important parameters/options
- Run time and memory consumption information
- Status of transient simulation
- Backannotation statistics for the post-layout simulation (for more information, refer to the EMIR Analysis and Post-Layout Simulations chapter)

The following topics discuss some of the important information stored in the log file and the options to control the log file in detail.

# File Reading and Parsing Related Information

The Spectre FX log file provides information on the files read during a simulation run, as shown below.

```
Reading file: /projects/p1/simulation/Spectre/FX run/top.sp
Reading file: /projects/p1/simulation/Spectre/FX run/netlist.cdl
Reading file: /projects/p1/simulation/Spectre/FX run/PDK/Spectre/v1.1/
16nm model.scs
```

Spectre FX provides an option, print section, with possible values of no and yes, that enables you to print the information about the library files read during the simulation. When this option is set to no, only the library file information is printed in the log file. When this option is set to yes, detailed sections of the library files read during the simulation are printed in the log file.

For example, if you specify print\_section=yes, the log file displays the following information for the same example:

```
Reading file: /projects/pl00/simulation/Spectre/FX run/top.sp
```

Introduction to the Spectre FX Circuit Simulator

```
Reading file: /projects/p100/simulation/Spectre/FX_run/netlist.cdl
Loading section: SS from file: /projects/p100/simulation/Spectre/FX_run//PDK/
Spectre/ v1.1/16nm model.scs
Loading section: TT BIP DIO from file: /projects/p100/simulation/Spectre/FX_run//
PDK/Spectre/v1.1/16nm_model.scs
Loading section:TT RES DISRES from file: /projects/p100/simulation/Spectre/FX_run//
/PDK/Spectre/v1.1/16nm model.scs
```

# **Options from the Configuration File and Netlist**

You can use the command-line option +echooptions to dump the options specified in the netlist and configuration files, as shown in the following example:

```
\ spectrefx -64 -f fsdb +echooptions +config acc_tuning.cfg -outdir SpectreFX_results/ +mt=8 top_ba.sp
```

The options set in the netlist and configuration files are displayed in the log file. Spectre FX dumps all the valid options grouped by global and scoped (local) options.

```
Echo all options:
/case path/top ba.sp
        sfx ba dspf net = test.dspf
        sfx ba dspf instance = test.dspf
        sfx ba remove prefix = m
/case path/acc tuning.cfg
        sfx optimize = mx
        sfx preset = ax subckt=vco
Global user options:
               temp = 30
sfx ba remove prefix = m
       sfx optimize = mx
    sfx ba dspf net = test.dspf
sfx ba dspf instance = test.dspf
Scoped user options:
         sfx preset = ax
                             subckt=vco
```

#### **Partition Information**

The Spectre FX log file displays the information related to the biggest partition. It includes the number of nodes and elements including MOSFETs, resistors, and capacitors, as shown below.

# Introduction to the Spectre FX Circuit Simulator

```
Partition Information:
      The biggest SimUnit: nodes=101586 elements=471861 (M=30664 R=90902 C=350295)
```

# **Output and IC/Nodeset Related Information**

The Spectre FX simulator provides useful information in the log file for the signals probed, measured, or set with IC/nodeset, especially with wildcards.

An example of the log file and the messages is shown below.

```
Output statements:
    .probe 4
   .measure 1
       save 0
Design checks inventory:
    dyn dcpath 2
       dyn exi 1
Wildcard match summary:
       probe v(*) depth= 5:
                                1723
        probe i(vv*) depth=1:
                                18
        ic ncored* 32768
        ic *.bl
                  254
        ic *.nbl 254
Output and IC/nodeset summary:
        probe 3288
        measure
        ic 6438
```

#### **Transient Simulation Information**

The status of the transient simulation is updated in the log file and screen output. You can use the sfx progress percentage option to control the frequency at which the information is updated in the log file.

# Example

```
.option sfx_progress_percentage=10
```

The above statement states that the log file should be updated after every 10 percent of the transient simulation is completed.

The following is printed in the log file:

```
Opening the FSDB file out/sram16k status.raw/../result1.fsdb ...
```

#### Introduction to the Spectre FX Circuit Simulator

```
500.00 ns / 5.00 us (10.00%) # of steps: 13158 time spent: 00:00:07 time left:
00:01:10 CPU: 799.44% mem: 370.777 MB
  1.00 us / 5.00 us (20.05%) # of steps: 26394 time spent: 00:00:15 time left:
00:01:02 CPU: 798.56% mem: 373.973 MB
  1.51 us / 5.00 us (30.15%) # of steps: 39678 time spent: 00:00:23 time left:
00:00:55 CPU: 798.59% mem: 376.562 MB
  2.01 us / 5.00 us (40.10%) # of steps: 52738 time spent: 00:00:31 time left:
00:00:47 CPU: 798.59% mem: 376.562 MB
  2.50 us / 5.00 us (50.05%) # of steps: 65841 time spent: 00:00:39 time left:
00:00:39 CPU: 799.60% mem: 376.562 MB
  3.00 us / 5.00 us (60.03%) # of steps: 78965 time spent: 00:00:47 time left:
00:00:31 CPU: 799.62% mem: 376.562 MB
  3.50 us / 5.00 us (70.00%) # of steps: 92058 time spent: 00:00:55 time left:
00:00:23 CPU: 799.62% mem: 376.562 MB
  4.00 us / 5.00 us (80.02%) # of steps: 105246 time spent: 00:01:03 time left:
00:00:15 CPU: 799.63% mem: 376.562 MB
  4.50 us / 5.00 us (90.05%) # of steps: 118440 time spent: 00:01:11 time left:
00:00:07 CPU: 799.63% mem: 376.562 MB
Tran completed
Number of steps = 131507
```

The log file contains the following information related to the transient simulation:

- The waveform file opened at the beginning
- The current elapsed time
- The estimated time required to complete the rest of the transient simulation
- The current memory usage
- The number of steps taken to complete the transient simulation

If environment variable SPECTRE\_COMPATIBLE\_FX is set, the transient simulation progress format for Spectre FX is same as the format for Spectre, as shown below.

```
tran: time = 125 ns (2.5 %), step = 8 ps (160 u%)
tran: time = 375 ns (7.5 %), step = 8 ps (160 u%)
tran: time = 625 ns (12.5 %), step = 1 ps (20 u%)
tran: time = 875 ns (17.5 %), step = 8 ps (160 u%)
tran: time = 1.125 us (22.5 %), step = 8 ps (160 u%)
```

•••••

2

# **Netlist Compatibility and Support**

The Spectre FX simulator shares the front-end of Spectre platform. It provides support for the native Spectre syntax and is fully compatible with HSPICE® (from Synopsys, Inc.) netlist files.

Spectre FX automatically sets SPICE or Spectre compatibility mode by detecting the input file format. You can specify +spectre or +spice at the command line to ensure the compatibility mode is as expected.

#### Related Topics

SPICE Control Statements Supported by Spectre FX

SPICE Options Supported by Spectre FX

# **SPICE Control Statements Supported by Spectre FX**

Spectre FX supports the following SPICE control statements:

- .alter
- <u>.connect</u>
- .data
- <u>.end</u>
- .endl
- \_ends or .eom
- .global
- .ic
- .if and .else
- .include
- **■** .lib
- .malias
- .model
- \_.nodeset
- .op
- .options
- .param
- <u>.subckt or .macro</u>
- .temp
- .tran

# **Related Topics**

.lprobe or .lprint

.probe or.print

# Spectre FX Circuit Simulator User Guide Netlist Compatibility and Support

.measure

Netlist Compatibility and Support

#### .alter

.alter

#### **Description**

The .alter statement is used to repeat simulations under different conditions by modifying parameters, temperatures, models, circuit topology (different elements and subcircuit definitions), and analysis statements. You can use multiple .alter statements in a netlist file, which is divided into several sections. The part before the first .alter statement is called the main block. Subsequent .alter statements and those between .alter and .end statements are referred to as alter blocks. When simulating an alter block, the information in the alter block is added to the main block where conditions with identical names (for example, parameters, elements, subcircuits, and models) are replaced with those in the alter block. Analysis statements are also treated in the same way.

#### **Arguments**

None

#### **Examples**

In the following example, the value of the capacitor in the first simulation run is 1pf. In the second and third simulation runs, the values change to 100pf and 10ff respectively.

```
V0 (net5 0) vsource type=pulse val0=0.0 val1=1 period=40n rise=10p \
fall=10p width=20n
C0 (cnode 0) capacitor c=cValue
R0 (net5 cnode) resistor r=1K ....
.alter
.param Cvalue=1pF
.alter
.param Cvalue=100pF
.alter
.param Cvalue=10fF
.end
```

In the following example, the first simulation is run at 25 C and the second simulation is run at 50 C:

```
.temp 25
.alter
.temp 50
```

-

Netlist Compatibility and Support

#### .connect

.connect node1 node2

# **Description**

Connects node1 and node2.

# **Arguments**

| Name         | Description |
|--------------|-------------|
| node1, node2 | Node names. |

# **Example**

.connect vdd vdd!

Connects the vdd and vdd! nodes. If probed, the original nodes are retained in the waveform file.

Netlist Compatibility and Support

#### .data

```
.data name param1 [param2 ...]
     + val11 [val21 ...]
     + val12 [val22 ...]
     .enddata
```

#### **Description**

Enables you to perform data-driven analysis in which parameter values can be modified in different simulations. This statement is used in conjunction with a  $\underline{tran}$  statement with the keyword  $\underline{data} = name$ .

#### **Arguments**

| Name           | Description                                              |
|----------------|----------------------------------------------------------|
| name           | Specifies the data name used in the analysis statements. |
| param1, param2 | Specifies the parameter names used in the netlist file.  |
| val11, va21    | Specifies the parameter values.                          |

# **Example**

```
.param res = 1 cap = 1f
.tran 1ns 1us sweep data = allpars
.data allpars res cap
+ 1k 1p
+ 10k 10p
.enddata
```

Tells the Spectre FX simulator to perform two separate simulations with the two pairs of parameters, res and cap.

Netlist Compatibility and Support

| $\sim$ | n | $\sim$ |
|--------|---|--------|
| _      |   |        |
|        |   |        |

.end

# **Description**

Specifies the end of the netlist file description. All subsequent statements are ignored.

# **Arguments**

None

#### **Example**

\*title
...
.end

Netlist Compatibility and Support

# .endl

.endl

# **Description**

Specifies the end of a library definition.

# **Arguments**

None

# **Example**

.lib tt ...
.endl tt

Netlist Compatibility and Support

#### .ends or .eom

.ends

or

.eom

# **Description**

Specifies the end of a subcircuit definition. Subcircuit references or calls can be nested within subcircuits.

# **Arguments**

None

#### Example

```
.subckt inv in out ...
.ends inv

Or
.macro inv in out ...
.eom inv
```

Netlist Compatibility and Support

# .global

```
.global node1 [node2 ... noden]
```

# **Description**

Defines the global nodes. The Spectre FX simulator connects all the references to a global node name, at any hierarchical level, to the same node.

#### **Arguments**

| Name        | Description |
|-------------|-------------|
| node1 node2 | Node names. |

# **Example**

.global vdd gnd

Tells the Spectre FX simulator to define vdd and gnd as global nodes.

Netlist Compatibility and Support

#### .ic

```
.ic v(node1) = val1 [v(node2) = val2] ... [v(noden) = valn] subckt=subckt_name depth=depth val
```

#### **Description**

Specifies the initial voltage condition for nodes. The Spectre FX simulator forces the node voltage to the specified voltage at time=0. A node name can be hierarchical and can contain wildcards. The statement can be embedded within the scope of a subcircuit. In this case, the initial condition is assigned to the nodes local to the subcircuit. If a conflict occurs between an embedded IC and a hierarchical IC, the embedded one is considered.

#### **Arguments**

| Name    | Description                                                                                                                                                                                                                                                       |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| v(node) | Sets the initial voltage for a node. The node name can be hierarchical and can contain wildcards (for example, x?1.*.n*). In this case, the Spectre FX simulator assigns the initial condition to all the nodes that match the name.                              |
| subckt  | Specifies the subcircuit name (by default, applies to the top level). If the statement is already used in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration.     |
| depth   | Specifies the depth in the circuit hierarchy to which a wildcard name applies. This parameter is available only when the * wildcard is used in the output variable. If set to 1, only the nodes at the current level are applied (the default value is infinity). |

### **Example**

```
.ic v(n1) = 0.5 v(n2) = 1.5 subckt=inv
```

Tells the Spectre FX simulator to initialize node n1 to 0.5 V and node n2 to 1.5 V for all instances of the subcircuit inv.

Netlist Compatibility and Support

#### .if and .else

#### **Description**

Specifies the different conditions that determine the components that are instantiated by the Spectre FX simulator for a given simulation. The determining conditions are computed from the values of parameter expressions. You can specify these conditions with the structural .if/.else statement. These statements can be embedded.

#### **Arguments**

| Name       | Description                                                                                                          |
|------------|----------------------------------------------------------------------------------------------------------------------|
| condition  | Boolean-valued expressions where a non-zero value is considered as <i>true</i> .                                     |
| statements | Contains one or more instance statements or .if statements.  The .else or .elseif part of the statement is optional. |

#### **Example**

The following example illustrates the use of the .if statement. There are additional .if statements in the *statement1* and *statement2* fields.

```
.param cvalue=1p
.if (rseries == 0)
c1 a b cvalue
.if (gparallel != 0)
rgp1 a b '1/gparallel'
.endif
.else
r2 a x rseries
c2 x b cvalue
.if (gparallel != 0)
rgp2 x b '1/gparallel'
```

Netlist Compatibility and Support

.endif
.endif

In the above example, the Spectre FX simulator adds different instance statements into the simulation depending on the values of the parameters, rseries and gparallel.

- If both rseries and gparallel are zero, the simulator includes the instance statement for capacitor c1. If rseries is zero and gparallel is a non-zero value, the simulator includes the instance statements for capacitor c1 and resistor rgp1.
- If rseries is non-zero and gparallel is zero, the simulator includes the instance statements for resistor r2 and capacitor c2.
- If neither rseries nor gparallel is zero, the simulator includes the instance statements for resistor r2, capacitor c2, and resistor rgp2.

#### Related Topics

Conditional Instances

Netlist Compatibility and Support

# .include

.include [filepath] filename

# **Description**

Inserts the contents of the specified file into the netlist file.

[filepath] filename can be enclosed within single or double quotation marks.

# **Arguments**

| Name     | Description                                                               |
|----------|---------------------------------------------------------------------------|
| filepath | (Optional) Path from where the specified file is to be read.              |
| filename | Name of the file from which contents are to be inserted into the netlist. |

# **Example**

.include options.txt

Inserts the options.txt file into the netlist file.

Netlist Compatibility and Support

#### .lib

.lib [libpath] library\_name section\_name

# **Description**

Reads the common statements, such as device models, from a library file.

# **Arguments**

| Name         | Description                            |
|--------------|----------------------------------------|
| [libpath]    | Path to the library file.              |
| library_name | Name of the library file.              |
| section_name | Section of the library to be included. |

**Note:** [libpath] and  $library_name$  can be enclosed within single or double quotation marks.

#### **Example**

```
.lib 'models.lib' tt
```

Tells the Spectre FX simulator to read the tt section from the models.lib library file.

Netlist Compatibility and Support

# .malias

.malias model\_name=alias\_name1 <alias\_name2 ...>

# **Description**

Creates an alias name for a model. You can use alias names in the same way as  $model\_name$ .

**Note:** This option is only supported at the top level of the netlist file.

# **Arguments**

| Name       | Description                                        |
|------------|----------------------------------------------------|
| alias_name | Specifies the alias name to be used for the model. |
| model_name | Specifies the model name.                          |

Netlist Compatibility and Support

#### .model

```
.model name type [param1=value1 ... [param2=value2 ]]
```

#### **Description**

Allows certain parameters, which are expected to be shared over many instances, to be specified once. However, for any given component, it is predetermined which parameters can be specified using the .model statement for that component.

#### **Arguments**

| Name            | Description                                                                                                                                                                                                                                                                                                                         |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| name            | Name of the model.                                                                                                                                                                                                                                                                                                                  |  |
| type            | Specifies the type name of the component. Typical device types are:                                                                                                                                                                                                                                                                 |  |
|                 | C: Capacitor Model                                                                                                                                                                                                                                                                                                                  |  |
|                 | ■ D: Diode Model                                                                                                                                                                                                                                                                                                                    |  |
|                 | ■ NMOS: N-channel MOSFET Model                                                                                                                                                                                                                                                                                                      |  |
|                 | ■ NPN: npn Bipolar Junction Transistor (BJT) Model                                                                                                                                                                                                                                                                                  |  |
|                 | ■ PMOS: P-channel MOSFET Model                                                                                                                                                                                                                                                                                                      |  |
|                 | ■ PNP: pnp Bipolar Junction Transistor (BJT) Model                                                                                                                                                                                                                                                                                  |  |
|                 | ■ R: Resistor Model                                                                                                                                                                                                                                                                                                                 |  |
| parameter=value | This is optional. You can repeat it any number of times in a .model statement. Each parameter specification is a model parameter, specified as parameter=value. For more information about the available model parameters for each component, refer to the Spectre Circuit Simulator Components and Device Models Reference manual. |  |

#### **Example**

```
.model nch nmos level = 72 version = 105.03 bulkmod=0 geomod=2
```

Here, a NMOS model with level=72 is defined. It is a BSIM-CMG model.

Netlist Compatibility and Support

#### .nodeset

```
.nodeset v(node1) = val1 [v(node2) = val2] ... [v(noden) = valn]
subckt=subckt name depth=depth val
```

#### **Description**

Specifies the nodesets for the node. The Spectre FX simulator forces the node voltage to the specified value at the first operating point iteration and then the solver calculates the node voltage used at time=0. A node name can be hierarchical and can contain wildcards. The statement can be embedded within the scope of a subcircuit. In this case, the initial guess is assigned to the nodes local to the subcircuit. If a conflict occurs between an embedded nodeset and a hierarchical nodeset, the embedded one is considered.

The .nodeset statement can be used to enhance convergence in the DC analysis. If the node value is set close to the actual DC operating point, convergence can be improved.

#### **Arguments**

| Name    | Description                                                                                                                                                                                                                            |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| v(node) | Specifies the nodeset for the node. The node name can be hierarchical and can contain wildcards (for example, $x?1.*.n*$ ). In this case, the Spectre FX simulator assigns the initial condition to all the nodes that match the name. |

## Example

```
.nodeset v(n1) = 0.5 v(n2) = 1.5
```

In the above example, the initial starting point for the operating point calculation is  $0.5 \,\mathrm{V}$  for n1 and  $1.5 \,\mathrm{V}$  for n2. The final operating point for both nodes may be slightly different because .nodeset is used only at the first iteration.

Netlist Compatibility and Support

#### .op

```
.op [time1] [time2]...[timeN]
```

#### **Description**

Performs an operating point analysis. The Spectre FX simulator reports all the node voltages in a .ic0 file. If multiple time points are specified, the Spectre FX simulator saves the node voltages at all the given time points. If the time is not specified, the Spectre FX simulator performs the operating point analysis at time 0. If the time point in .op is greater than the stop time of the.tran analysis, the Spectre FX simulator does not perform the operating point analysis.

**Note:** Only the voltage format is supported. You cannot specify any other format.

#### **Arguments**

| Name | Description                                                                                                   |
|------|---------------------------------------------------------------------------------------------------------------|
| time | Specifies the time at which the report is printed. The unit is seconds. The default value is $0\ \mathrm{s}.$ |

#### **Example**

```
.op 0 35n 200n
```

Tells the Spectre FX simulator to calculate the operating point at  $0 \, s$ ,  $35 \, ns$ , and  $200 \, ns$ . The simulator generates the output files, as shown below.

```
example_op.ic0
example_op.ic0@3.5e-08
example_op.ic0@2e-07
```

Netlist Compatibility and Support

# .options

.options option1 [option2] ...

# **Description**

Specifies a list of SPICE options to be used in the Spectre FX simulation.

# **Arguments**

| Name                  | Description                              |
|-----------------------|------------------------------------------|
| list of SPICE options | A space-separated list of SPICE options. |

# Related Topics

SPICE Options Supported by Spectre FX

Netlist Compatibility and Support

# .param

```
.param param1=value1 [param2 = value2 ... paramn = valuen]

Or
.param func_name='expression'
```

# **Description**

Defines the parameters and user-defined functions.

# **Examples**

```
.param vcc=2.5
.param half_vcc='0.5*vcc'
.param g(x)='5*x+0.5'
.param f(x)='g(x)+5*x+0.5'
```

Netlist Compatibility and Support

#### .pat

```
Vxx n1 n2 PAT (vhigh vlow td tr tf tsample pat_name [RB=val] [R=val]) Ixx n1 n2 PAT (ihigh ilow td tr tf tsample pat_name [RB=val] [R=val]) .PAT pat_name=data [RB=val] [R=val]
```

#### **Description**

Defines a time-varying pattern that can be used in independent voltage or current sources. The patterns are used to specify digital bit strings. The parameter data, which is a string that consists of characters 1, 0, m, and z, must always be specified. For example, data = "1011mz11". The patterns can be embedded within another pattern.

#### **Arguments**

| Name     | Description                                                                                                                             |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| vhigh    | High voltage for pattern voltage sources (unit: Volts).                                                                                 |
| ihigh    | High current for pattern current sources (unit: Amps).                                                                                  |
| vlow     | Low voltage for pattern voltage sources (unit: Volts).                                                                                  |
| ilow     | Low current for pattern current sources (unit: Amps).                                                                                   |
| td       | Delay time of pattern sources (unit: seconds).                                                                                          |
| tr       | Time of rising edge from low value to high value (unit: seconds).                                                                       |
| tf       | Time of falling edge from high value to low value (unit: seconds).                                                                      |
| tsample  | Time spent in one bit of pattern. For high value, it contains the $tr$ time. For low value, it contains the $tf$ time. (unit: seconds). |
| pat_name | The pattern defined in the .pat statement. The following four values are supported in the string:                                       |
|          | 1: High voltage for voltage sources or high current for<br>current sources.                                                             |
|          | 0: Low voltage for voltage sources or low current for current sources.                                                                  |
|          | m: the middle voltage, (vhigh+vlow) /2, or the middle current, (ihigh+ilow) /2.                                                         |
|          | ■ z: HighZ state for the pattern sources.                                                                                               |

Netlist Compatibility and Support

| Name   | Description                                                                                                                                                                                                                                                                                                               |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB=val | The position of the bit that is used as the starting bit while repeating the string. The string is repeated from the bit specified using this parameter till the last bit present in the string. The parameter should be an integer greater than 1. It can go up to the length of the bit string. The default value is 1. |
| R=val  | The number of times the string is to be repeated. The output maintains the state of the last bit after the last repeat. The parameter should be a non-negative integer. The default value is 0.                                                                                                                           |

#### **Examples**

In the following example, pattern p1 is embedded within another pattern p2:

```
vin in gnd PAT ('vccr' 0 1n 2n 5u 10u p2)
.pat p1=b110m00 rb=3 r=1
.pat p2=[b1z p1 z0] rb=1 r=2
```

The data of p2 appears as follows:

In the following example, the pattern of voltage source  $vin_2$  is the same as vin in the first example:

```
vin 2 in 2 gnd PAT ('vccr' 0 1n 2n 5u 10u [b1z p1 z0] rb=1 r=2) .pat p1=\overline{b}110m00 rb=3 r=1
```

Netlist Compatibility and Support

#### .subckt or .macro

```
.subckt subckt_name [port1 ... portn] [par1 = val1 ... parn = valn] [m = value]

Or
.macro subckt_name [port1 ... portn] [par1 = val1 ... parn = valn] [m = value]
```

#### **Description**

The .subckt or .macro statements specify the beginning of a subcircuit definition. A subcircuit can have zero ports when all the nodes used in the subcircuit definition are declared as global. A subcircuit definition can contain elements, subcircuit calls, nested subcircuit definitions, as well as simulation output statements. The parameters can be declared within the subcircuit definitions using the .subckt or .macro command, or on a subcircuit call. Multipliers are also supported on subcircuits (for example, m=2).

#### **Example**

```
.subckt inv in out w = wval \ l = lval \ ml out in vdd vdd pmos w = vval*3 \ l = lval*2 m2 out in gnd gnd nmos w = wval \ l = lval .eom x1 n1 n2 inv w = le-06 \ l = 2.5e-07
```

Tells the Spectre FX simulator to define a subcircuit named inv that has two ports and takes two parameters, w and 1. It is instantiated by a call named x1, which passes the values for w and 1.

Netlist Compatibility and Support

# .temp

```
.temp val1 [val2 ... valn]
```

# **Description**

Defines the values of the temperature used in simulations.

# **Arguments**

None

## **Example**

```
.temp 0 50 100
```

Tells the Spectre FX simulator to perform simulations for three temperature values: 0, 50, and 100.

Netlist Compatibility and Support

#### .tran

```
.tran tstep tstop [uic][start = tstart]
or
.tran tstep tstop [uic][start = tstart] + [sweep swp_type]
or
.tran tstep tstop [uic][start = tstart] + [sweep data="data_name"]
```

#### **Description**

Defines the transient analysis in which the DC operating point is calculated first using the DC equivalent model of a circuit. The DC operating point is then used as an initial estimate to solve the next time point in the transient analysis.

If uic is specified, the simulator sets the node voltages as defined by the ic statements (or by the ic = parameters in various element statements) and sets the unspecified nodes to 0 volts instead of solving the quiescent operating point. The DC operating points of the unspecified nodes are set to 0 volts.

#### **Arguments**

| Name  | Description                                                                                                                                                     |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tstep | Since the .print statement is not supported in the original way and is converted to .probe, the tstep value is ignored in the Spectre FX simulation.            |
| tstop | Specifies the stop time of the transient simulation.                                                                                                            |
| uic   | Ignores the DC operating point calculation and sets the unspecified nodes to 0 volts.                                                                           |
| start | Specifies the start time to write the output waveforms. The transient simulation still starts from $t=0$ ; however, no waveform is saved before the start time. |
| sweep | Defines the sweep analyses in the transient simulation. The following three types of sweeps are supported:                                                      |
|       | ■ Parameter sweep with DEC, LIN, OCT, or PCI                                                                                                                    |
|       | ■ Data-driven sweep with the .data statement                                                                                                                    |
|       | ■ Monte Carlo sweep                                                                                                                                             |

Netlist Compatibility and Support

| Name                           | Description                                                                                                                             |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| tempvec=(t1<br>temp1 t2 temp2) | Specifies the time points and values pair of temperature change during transient simulation.                                            |
| tempstep                       | Specifies whether the time points and values pair given by the tempvec parameter is to be updated in one step, or as a series of steps. |

## **Examples**

The following example performs the transient analysis from 0 ns to 10 ns. In addition, vcc is swept linearly for five values from 2.0 to 3.0:

```
.tran 1e-12 1e-08 start=0 sweep vcc lin 5 2.0 3.0
```

The following example performs the transient analysis from 0 ns to 1 us. In addition, the dataset allpars is used for performing the sweep:

```
.tran 1ns 1us sweep data = allpars
```

The following example performs the transient analysis from 0 ns to 200 ns in steps of 1 ns without calculating the DC operating point since uic is used:

```
.tran 1ns 200ns uic
```

The following example performs the transient analysis from 0 ns to 200 ns. In addition, the temperature increases by 5C every 10ns from 0ns to 50ns:

```
.tran 1ns 200ns tempvec=(0 25 50n 50) tempstep=10n
```

Netlist Compatibility and Support

# **SPICE Options Supported by Spectre FX**

Spectre FX supports the following SPICE options that you can use with the .options or .option SPICE command:

- autostop
- geoshrink
- gmin
- measdgt
- parhier
- scale
- scalm
- search
- tnom

# **Related Topics**

.options

Netlist Compatibility and Support

# autostop

.option autostop

#### **Description**

Stops the transient simulation when all the measurements are successfully completed. By default, autostop is disabled which means that the full transient simulation is run.

#### **Example**

When the autostop option is specified, Spectre FX stops the transient simulation and the following message is displayed in the log file:

Auto stop simulation at 1.79979e-06s Tran completed

Number of steps = 6746

Netlist Compatibility and Support

# geoshrink

.option geoshrink=value

#### **Description**

The <code>geoshrink</code> option is an alias of the Spectre option <code>scalefactor</code>. It is used for Device Model Technology Scaling. The <code>options</code> parameter <code>scalefactor</code> enables device model providers to scale the device technology independent of the design dimension scaling done by circuit designers. The resulting device instance scaling is defined by <code>'scale \* geoshrink'</code>.

Unlike the options parameter scale, scalefactor cannot be used as a netlist parameter and cannot be altered or used in sweep statements.

#### **Example**

```
.option geoshrink=0.9
.option scale=1e-6
```

The size of the devices is shrunk by 0.9. The compounded scaling of the device instance dimension is 0.9e-6 since scale is specified as 1e-6.

Netlist Compatibility and Support

# gmin

.option gmin=value

# **Description**

Specifies the minimum conductance allowed for transient analysis. The default value is 1e-12.

Netlist Compatibility and Support

# measdgt

.option measdgt=value

#### **Description**

Sets the number of significant digits for the results in the .mt0 and .measure files. The default value is 5.

Netlist Compatibility and Support

### parhier

.option parhier=local | global

#### **Description**

Specifies the rules for parameter passing; applies only to parameters with the same name, but under different levels of hierarchy.

- local Tells the Spectre FX simulator that a parameter name in a subcircuit overrides the same parameter name at a higher level in the hierarchy.
- global Tells the Spectre FX simulator that a parameter name at a higher level of the hierarchy overrides the same parameter name at a lower level.

Netlist Compatibility and Support

#### scale

.option scale=value

# **Description**

Specifies the scaling factor used to scale the parameters in the element card. The default value is  ${\tt 1}.$ 

Netlist Compatibility and Support

#### scalm

.option scalm=value

#### **Description**

Models the scaling factor used to scale the model parameters defined in model cards. The default value is 1.

Netlist Compatibility and Support

#### search

.option search="path"

#### **Description**

Specifies the search path for libraries and included files. While reading the netlist, Spectre FX searches the files in the specified path. It is similar to the -I < path > Spectre command-line option.

Netlist Compatibility and Support

#### tnom

.option tnom=value

#### **Description**

Specifies the reference temperature for the simulation. The default value is 27 degrees Celsius in the Spectre compatible mode, and 25 degrees Celsius in SPICE compatible mode.

# Spectre FX Circuit Simulator User Guide Netlist Compatibility and Support

3

# Circuit Components, Models, Stimuli, and Verilog-A Support

Spectre FX shares the same infrastructure as other tools in Spectre for device models, built-in components, digital vector, VCD/EVCD, and Verilog-A support. Their definitions are supported in both Spectre and SPICE syntax.

#### Related Topics

Support for Circuit Components and Device Models

Support for Digital Vector File

Support for Verilog Value Change Dump Stimuli

Support for Verilog-A Models

Circuit Components, Models, Stimuli, and Verilog-A Support

# **Support for Circuit Components and Device Models**

Spectre FX supports the same circuit components and device models that are supported by other simulators in the Spectre platform.

#### **Related Topics**

Spectre Circuit Simulator Components and Device Models Reference

# Spectre FX Circuit Simulator User Guide Circuit Components, Models, Stimuli, and Verilog-A Support

# **Support for Digital Vector File**

A digital vector file (VEC) defines how to perform vector checks and apply stimuli according to the digital vectors. To process the digital vector file formats, specify the following statement in the netlist file:

#### **Spectre Syntax**

vec\_include "vector\_filename" [HLCheck=0|1] [autostop=yes|no] [insensitive=yes|no]

# **SPICE Syntax**

.vec "vector filename" [HLCheck=0|1] [autostop=true|false] [insensitive=yes|no]

#### **Arguments**

| Name               | Description                                                                                                                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vector_filename    | The filename of the digital vector file.                                                                                                                                                                                                                                                                                        |
| HLCheck = 0   1    | Special flag that enables the checking for the ${\tt H}$ and ${\tt L}$ states for input signals. The default value is 0.                                                                                                                                                                                                        |
| autostop=yes no    | If the value is set to no, Spectre FX uses the end time from the <a href="tran">tran</a> or tran statement. This is the default value.                                                                                                                                                                                          |
|                    | If the value is set to yes, Spectre FX uses the last specified time point in the vector file as the end time. If multiple .vec files are specified, and $\mathtt{autostop=yes}$ is specified in one or all .vec statements, the simulator takes the largest time point available in the .vec files and uses it as the end time. |
|                    | Note: The autostop argument can also be used when loading the .vcd and .evcd files.                                                                                                                                                                                                                                             |
| insensitive=yes no | Specifies whether the vector file content is considered case sensitive or insensitive. The default value is yes. For example, if you are in Spectre mode and a vector file is case sensitive, use insensitive=no.                                                                                                               |

#### Related Topics

#### **Digital Vector File Format**

#### Spectre FX Circuit Simulator User Guide Circuit Components, Models, Stimuli, and Verilog-A Support

# Support for Verilog Value Change Dump Stimuli

The Spectre FX circuit simulator supports the Verilog® value change dump (VCD) and extended VCD (EVCD) file formats. It requires a signal information file to define the signal characteristics.

The VCD file (ASCII format) contains information about the value changes for selected variables in the circuit design. Spectre FX supports the following two types of VCD files:

- Four-state in VCD represents variable changes in 0, 1, x (unknown or "not needed") and z (tri-state) without providing strength information and port direction.
- Extended in EVCD represents variable changes in all the states and provides the strength information and port direction.

To process the VCD or EVCD files in Spectre FX, specify one of the following statement the netlist file:

#### **Spectre Syntax**

```
vcd include "vcd filename" "signal info filename" [autostop=yes|no]
     [insensitive=yes|no]
or
evcd include "evcd filename" "signal info filename" [autostop=yes|no]
     [insensitive=yes|no]
```

# **SPICE Syntax**

```
.vcd "vcd filename" "signal info filename" [autostop=yes|no] [insensitive=yes|no]
or
.evcd "evcd filename" "signal info filename" [autostop=yes|no]
     [insensitive=yes|no]
```

VCD and EVCD formats are widely used in digital circuit design and contain different kinds of information for transistor-level simulation. You need to provide signal information, such as timing characteristics, voltage threshold, and driving ability of input signals for each VCD or EVCD file. Since VCD and EVCD formats are compatible, Spectre FX can share the same signal information file.

By default, Spectre FX handles the VCD and EVCD file content as case-insensitive (insensitive=yes). Case sensitivity can be set using the insensitive=no option.

Circuit Components, Models, Stimuli, and Verilog-A Support

# Related Topics

Verilog Value Change Dump Stimuli

#### Spectre FX Circuit Simulator User Guide Circuit Components, Models, Stimuli, and Verilog-A Support

# **Support for Verilog-A Models**

The Cadence® Verilog®-A language is the analog subset of the Verilog-AMS language. With Verilog-A, you can create and use modules that describe the high-level behavior of components and systems. The Verilog-A language is a high-level language that uses modules to describe the structure and behavior of analog systems and their components. With the analog statements of Verilog-A, you can describe a wide range of conservative systems and signal-flow systems, such as electrical, mechanical, fluid dynamic, and thermodynamic systems. To describe a system, you must specify both the structure of the system and the behavior of its components.

The following is the syntax to invoke a Verilog-A model:

#### **Spectre Syntax**

ahdl\_include "[filepath]veriloga file.va"

### SPICE Syntax

.hdl [filepath] veriloga file.va

#### Related Topics

Cadence Verilog-A Language Reference

4

# **Analyses Supported in Spectre FX**

Spectre FX supports the following analyses:

DC Analysis

**AC Analysis** 

**Transient Analysis** 

Monte Carlo Analysis

Reliability Analysis

Analyses Supported in Spectre FX

# **DC** Analysis

The DC analysis finds the DC operating point or DC transfer curves of the circuit. To generate transfer curves, specify a parameter and a sweep range. The swept parameter can be circuit temperature, a device instance parameter, a netlist parameter, or a subcircuit parameter for a particular subcircuit instance.

You can sweep the circuit temperature by giving the parameter name as param=temp with no dev or sub parameter. You can sweep a top-level netlist parameter by giving the parameter name with no dev or sub parameter.

You can sweep a subcircuit parameter for a particular subcircuit instance by specifying the subcircuit instance name with the  $\operatorname{sub}$  parameter and the subcircuit parameter name with the  $\operatorname{param}$  parameter. After the analysis is complete, the modified parameter returns to its original value.

#### **Syntax for DC Analysis**

Name dc parameter=value ...

You can specify sweep limits by giving the end points or by providing the center value and the span of the sweep. Steps can be linear or logarithmic, and you can specify the number of steps or the size of each step. You can give a step size parameter (step, lin, log, dec) and determine whether the sweep is linear or logarithmic. If you do not give a step size parameter, the sweep is linear when the ratio of stop to start values is less than 10, and logarithmic when this ratio is 10 or greater. If you specify the oppoint parameter, Spectre FX computes and outputs the linearized model for each nonlinear component.

Nodesets help find the DC or initial transient solution. You can supply them in the circuit description file with nodeset statements, or in a separate file using the readns parameter. When nodesets are given, Spectre FX computes an initial guess of the solution by performing a DC analysis while forcing the specified values onto nodes by using a voltage source in series with a resistor whose resistance is rforce. Spectre FX then removes these voltage sources and resistors and computes the true solution from this initial guess.

Nodesets have two important uses:

- If a circuit has two or more solutions, nodesets can bias the simulator towards computing the desired one.
- They are a convergence aid. By estimating the solution of the largest possible number of nodes, you might be able to eliminate a convergence problem or dramatically speed convergence.

Analyses Supported in Spectre FX

When you simulate the same circuit many times, we suggest that you use both the write and readns parameters and give the same filename to both parameters. The DC analysis then converges quickly even if the circuit has changed somewhat since the last simulation, and the nodeset file is automatically updated.

Analyses Supported in Spectre FX

# **AC Analysis**

The AC analysis linearizes the circuit about the DC operating point and computes the response to all specified small sinusoidal stimulus.

The Spectre simulator can perform the analysis while sweeping a parameter. The parameter can be frequency, temperature, component instance parameter, component model parameter, or netlist parameter. If changing a parameter affects the DC operating point, the operating point is recomputed on each step. You can sweep the circuit temperature by giving the parameter name as temp with no dev or mod parameter. You can sweep a netlist parameter by giving the parameter name with no dev or mod parameter. After the analysis has completed, the modified parameter returns to its original value.

#### **Syntax for AC Analysis**

Name ac parameter=value ...

You can specify sweep limits by giving the end points or by providing the center value and the span of the sweep. Steps can be linear or logarithmic, and you can specify the number of steps or the size of each step. You can give a step size parameter (step, lin, log, dec) to determine whether the sweep is linear or logarithmic. If you do not give a step size parameter, the sweep is linear when the ratio of stop to start values is less than 10, and logarithmic when this ratio is 10 or greater. All frequencies are in Hertz.

The small-signal analysis begins by linearizing the circuit about an operating point. By default, this analysis computes the operating point if it is not known or recomputes it if any significant component or circuit parameter has changed. However, if a previous analysis computed an operating point, you can set prevoppoint=yes to avoid recomputing it. For example, if you use this option when the previous analysis was a transient analysis, the operating point is the state of the circuit on the final time point.

# **AC Analysis Parameters Supported by Spectre FX**

# **Sweep Interval Parameters**

| Parameter | Description       |
|-----------|-------------------|
| start     | Start sweep limit |
| stop      | Stop sweep limit  |
| center    | Center of sweep   |

Analyses Supported in Spectre FX

span Sweep limit span

step Step size, linear sweep

lin Number of steps, linear sweep

dec Points per decade

log Number of steps, log sweep

values Array of sweep values

valuesfile Name of the file containing the sweep values

#### **Sweep Variable Parameters**

#### **Parameter Description**

mod Model whose parameter value is to be swept

param Name of parameter to sweep

freq Frequency when a parameter other than frequency is being swept

#### **State-file Parameters**

#### **Parameter Description**

readns File that contains an estimate of the DC solution

write DC operating point output file at the first step of the sweep

#### **Initial condition Parameters**

#### Parameter Description

force The set of initial conditions to use. Possible values are none, node, dev, and

all.

readforce File that contains initial conditions

Analyses Supported in Spectre FX

#### **Output Parameters**

#### Parameter Description

save Signals to output. Possible values are all, IvI, allpub, IvIpub, selected, none,

and no-output

#### **Examples**

The following examples show how you can use the various parameters to run AC analysis:

```
ac1 ac start=0 stop=10G step=2G
;; Runs an AC analysis ac1 at a linear sweep of frequencies from 0 to 10G with a
step at each 2G
ac1 ac center=30M span=1M
;; Runs an AC analysis ac1 at swept frequencies spanning over 1M with center at 30M
ac1 ac start=0 stop=10G lin=100 //Number of steps = 101
; Runs an AC analysis ac1 at 100 steps starting from 0 to 10G. It runs a total of
101 steps
ac1 ac start=1 stop=10G dec=10
ac1 ac start=1 stop=10G log=50
ac1 ac values=[1M 100M 1G 5G 7G 9G 9.5G 10G]
ac1 ac valuesfile="ac valuesfile.txt"
ac1 ac dev=v pulse2 param=dc start=-0.1 stop=5.1 step=0.1 freq=1k
ac2 ac start=7.5e4 stop=8e4 step=1e3 mod=nch freq=1M param=vsat
ac2 ac freq=6G param=Cap1 start=200f stop=300f lin=10 annotate=status
ac all ac start=1K stop=10G dec=10 force=all write="force all.ac"
ac none ac start=1K stop=10G dec=10 force=none write="force none.ac"
ac node ac start=1K stop=10G dec=10 force=node write="force node.ac"
ac dev ac start=1K stop=10G dec=10 force=dev write="force dev.ac"
ac readforce ac start=1K stop=10G dec=10 readforce="./force.ic" force=all
acl ac start=1 stop=10G dec=10 save Rind1
```

Analyses Supported in Spectre FX

# **Transient Analysis**

Spectre FX supports only a few parameters of the tran statement in Spectre. The supported parameters are used to save or recover state and output starting point. The parameters related to the solver are not supported.

Spectre FX supports the following transient analysis parameters:

- Simulation Interval Parameters for tran
- Initial Condition Parameters for tran
- Convergence Parameter for tran
- State-File Parameters for tran
- Strobe Output Parameters for tran
- Dynamic Parameters for tran

**Note:** All examples shown below are in Spectre syntax.

#### **Simulation Interval Parameters for tran**

| stop (s)            | Specifies the stop time for the transient analysis. The stop parameter must be specified in the tran statement.                                                                                                                                     |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Syntax                                                                                                                                                                                                                                              |
|                     | tran1 tran stop=tstop                                                                                                                                                                                                                               |
| start=0 s           | Specifies the start time when the waveform is generated for the transient analysis. Although the simulation starts from 0s, the waveform is not generated before the specified start time. This parameter is the same as the outputstart parameter. |
|                     | Syntax                                                                                                                                                                                                                                              |
|                     | Tran1 tran stop= tstop start=tstart                                                                                                                                                                                                                 |
| outputstart=start s | Specifies that the output be saved only after the time specified with the outputstart parameter is reached. The default value of outputstart is inherited from the parameter start.                                                                 |
|                     | Syntax                                                                                                                                                                                                                                              |
|                     | Tran1 tran stop=tstop outputstart=toutputstart                                                                                                                                                                                                      |

Analyses Supported in Spectre FX

#### **Initial Condition Parameters for tran**

| -         |      | -                      |      |        |
|-----------|------|------------------------|------|--------|
| C k       | י רי | $\gamma \alpha \alpha$ | z=n  | $\cap$ |
| $\sim$ 1. | \    | Jul                    | ~ TI | $\sim$ |

If set to yes, there is no DC analysis for transient. In Spectre FX, only the values no and yes are supported. The default value is no.

#### **Syntax**

Tran1 tran stop=tstop skipdc=no | yes

#### **Example**

Tran1 tran stop=1m skipdc= yes

In the Spectre FX log file, the following message is displayed indicating that DC is skipped before the transient simulation.

```
Starting Skipping DC Simulation ...

Time for Skipping DC Simulation: CPU = 6.999 \text{ ms}, elapsed = 452.995 \text{ us}.
```

readic

Specifies the file that contains the initial condition (IC) information. The format of the IC file in Spectre syntax is different from that in SPICE syntax. The file specified in the SPICE syntax is invoked using the .include statement. The IC file for the parameters readic and readns is generated using the write parameter of the Spectre tran statement.

#### **Syntax**

tran1 tran stop=tstop readic="filename.ic"

# **Convergence Parameter for tran**

readns

Specifies the file that contains an estimate of the initial transient solution. For IC file reading using readic, the nodes voltages strictly follow the specified values at the beginning of the transient simulation; however, if you use readns, it just provides an initial guess for the operating point calculation. The final operating points can be different from the specified ones.

#### Syntax

Tran1 tran stop=tstop readns="filename.ic"

Analyses Supported in Spectre FX

#### State-File Parameters for tran

write

Specifies the file to which the initial transient solution needs to be written at t=0s of the transient analysis.

#### **Syntax**

Tran1 tran stop=tstop write="filename.ic"

savetime=[...]

Saves the analysis states to files at the specified time points.

#### **Syntax**

Tran1 tran stop=tstop savetime=[point1 point2 ...
 pointN]

#### Example

The top level netlist save\_state.scs contains the following:

```
tran1 tran stop=10m savetime=[1m 1.5m 2.03m]
```

In the directory of output files, the state files are saved as follows:

```
save_state.scs.save_state.srf_at_1.00ms
save_state.scs.save_state.srf_at_1.50ms
save_state.scs.save_state.srf_at_2.03ms
```

savefile

Specifies the name of the savestate files.

#### **Syntax**

tran-name tran stop=tstop savefile="filename"

#### **Example**

The top level netlist save\_state.scs contains the following:

```
tran1 tran stop=10m savetime=[1m 1.5m 2.03m]
savefile="ss file"
```

In the directory of output files, the state files are saved as follows:

```
ss_file_at_1.00ms
ss_file_at_1.50ms
ss_file_at_2.03ms
```

Analyses Supported in Spectre FX

recover

Specifies the file to be restored. The transient simulation does not start from t=0s, but from the time point where the statefile was saved. The recover file can also be defined using the command-line option +recover.

#### **Syntax**

tran-name tran stop=tstop recover="filename"

#### **Example**

```
tran1 tran stop=10m recover="ss_file_at_1.00ms"
```

The Spectre FX log file indicates the transient simulation is recovered and resumed at 1ms, as shown below.

```
Transient Analysis `recover': time = (1 ms -> 10 ms)
*************************
Important parameter values:
    start = 1 ms
    outputstart = 1 ms
    stop = 10 ms
    temp = 25 C
    tnom = 25 C
```

Recovering from save-restart file ss\_file\_at\_1.00ms, Restarting at time 1 ms.

Analyses Supported in Spectre FX

# **Strobe Output Parameters for tran**

| skipstart=0 s           | The time to start skipping output data.                                                                |
|-------------------------|--------------------------------------------------------------------------------------------------------|
|                         | Example:                                                                                               |
|                         | tran1 tran stop=10u strobestart=1u strobeperiod=1/1e9/64                                               |
|                         | The value of strobeperiod is the expression '1/1e9/64'=15.625ps and the strobe output starts from 1us. |
| skipstop=stop s         | The time to stop skipping output data.                                                                 |
| strobeperiod=0 s        | The output strobe interval (in seconds) of transient time.                                             |
| strobedelay=0 s         | The delay (phase shift) between the skipstart time and the first strobe point.                         |
| strobeoutput=strobeonly | Specifies which time points to output during strobe. Possible values are strobeonly, all, and none.    |
| strobestep=0 s          | Equivalent to strobeperiod.                                                                            |
| strobefreq              | The reciprocal of strobeperiod (strobestep).                                                           |
| strobestart=0 s         | Equivalent to skipstart.                                                                               |
| strobestop=stop s       | Equivalent to skipstop.                                                                                |
| strobetimes=[] s        | Times in ascending order when strobe output was performed.                                             |

# **Dynamic Parameters for tran**

| param=param_name | Dynamic parameter name. The parameter name can be a |
|------------------|-----------------------------------------------------|
|                  | design parameter, maxstep, speed or temp.           |

#### **Syntax**

```
tran-name tran stop=tstop param=
param_name param_vec=[ t1 val1 t2
val2...]
```

# Example

tran1 tran stop=10u param=temp param\_vec=[0n 20 50n
25 100n 75]
tran1 tran stop=10u param=speed param\_vec=[0n lx 50n
mx]

# Spectre FX Circuit Simulator User Guide Analyses Supported in Spectre FX

| param_vec=[ t1 val1 t2 val2] | Time points and values of the parameter.                  |
|------------------------------|-----------------------------------------------------------|
| param_file=file              | File name if the param_vec is defined in a separate file. |
| paramset                     | Name of the dynamic parameter set.                        |

Analyses Supported in Spectre FX

# **Monte Carlo Analysis**

The montecarlo analysis is a swept analysis with associated child analyses similar to the sweep analysis, see spectre -h sweep. The Monte Carlo analysis refers to statistics blocks, where statistical distributions and correlations of netlist parameters are specified.

For each iteration of the Monte Carlo analysis, new pseudorandom values are generated for the specified netlist parameters (according to their specified distributions) and the list of child analyses are then executed.

The Monte Carlo option allows for scalar measurements to be linked with the Monte Carlo analysis. Calculator expressions are specified that can be used to measure circuit output or performance values (such as the slew rate of an operational amplifier). During a Monte Carlo analysis, these measurement statement results vary as the netlist parameters vary for each Monte Carlo iteration and are stored in a scalar data file for post processing. By varying the netlist parameters and evaluating these measurement statements, the Monte Carlo analysis becomes a tool that allows you to examine and predict circuit performance variations that affect yield.

The statistics blocks allow you to specify batch-to-batch (process) and per- instance (mismatch) variations for netlist parameters. These statistically varying netlist parameters can be referenced by models or instances in the main netlist and can represent IC manufacturing process variation or component variations for board-level designs. The following description gives a simplified example of the Monte Carlo analysis flow:

```
perform nominal run if requested
if any errors in nominal run then stop
for each Monte Carlo iteration {
   if process variations specified then
      apply "process" variation to parameters
   if mismatch variations specified then
      for each subcircuit instance {
        apply "mismatch" variation to parameters
   }
   for each child analysis {
      run child analysis
        evaluate any export statements and
            store results in a scalar data file
      }
}
```

#### The following is the syntax for the Monte Carlo analysis:

```
Name montecarlo parameter=value ... {
    analysis statements ...
    export statements ...
}
```

Analyses Supported in Spectre FX

#### The Monte Carlo analysis:

- Refers to the statistics blocks for how and which netlist parameters to vary
- Generates statistical variation (random numbers according to the specified distributions)
- Runs the specified child analyses (similar to the Spectre FX nested sweep analysis), where the child analyses are either
  - ☐ Multiple data-producing child analyses (such as DC or AC analyses)
  - A single sweep child analysis, which itself has child analyses
- Calculates the export quantities

Each Monte Carlo run processes export statements that implicitly refer to the result of the child analyses. These statements calculate scalar circuit output values for performance characteristics, such as slew rate.

- Organizes the export data appropriately
  - Scalar data, such as bandwidth or slew rate, is calculated from an export statement and saved to an ASCII file, which can be used later for plotting a histogram or scattergram.
- After the Monte Carlo analysis is complete, all parameters are returned to their original values.

#### Related Topics

Monte Carlo Parameters Supported by Spectre FX

Specifying the First Iteration Number

Specifying Parameter Distributions Using Statistics Blocks

**Multiple Statistics Blocks** 

**Specifying Distributions** 

<u>Distributed Monte Carlo Analysis</u>

# **Monte Carlo Parameters Supported by Spectre FX**

# **Monte Carlo Analysis Parameters**

| numruns=100        | Number of Monte Carlo iterations to perform (not including nominal).                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| firstrun=1         | Starting iteration number.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| runpoints=[]       | Specifies the iteration indices to be simulated. Two types of                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                    | settings are accepted; integers and ranges. For example, runpoints=[10 range(15, 18) 20] is an acceptable setting. It specifies that simulation needs to be performed for the 10th, 15th, 16th, 17th, 18th, and 20th iterations.                                                                                                                                                                                                                                                                                                            |
| variations=process | Level of statistical variation to apply. Possible values are process, mismatch, or all.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| sampling=standard  | Method of statistical sampling to apply. Possible values are standard, lhs, and lds.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| seed               | Optional starting seed for random number generator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| scalarfile         | Output file that will contain output scalar data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| paramfile          | Output file that will contain output scalar data labels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| dut=[]             | If set, then the specified subcircuit or device instances will have process and mismatch variations applied, the unspecified instances will only have process variations applied. All subcircuits or devices instantiated under this instance will also have process and mismatch variations enabled. By default, mismatch variation is applied to all subcircuit or device instances in the design and process is applied globally. This parameter allows the testbench to change and not affect the variations seen by the actual design. |
| ignore=[]          | If set, no variation is applied to the specified subcircuit or device instance(s). All subcircuits or devices instantiated under this instance will also have no variation enabled. By default, mismatch is applied to all subcircuit or device instances in the design and process is applied globally.                                                                                                                                                                                                                                    |

Analyses Supported in Spectre FX

# **Saving Process Parameters**

| saveprocessparams | Whether or not to save scalar data for statistically varying process parameters which are subject to process variation. Possible values are no or yes. |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| processscalarfile | Output file that will contain process parameter scalar data.                                                                                           |
| processparamfile  | Output file that will contain process parameter scalar data labels.                                                                                    |

# **Saving Mismatch Parameters**

| dumpdependency       | Whether or not to save the dependency map. Possible values are none and mismatch.                    |
|----------------------|------------------------------------------------------------------------------------------------------|
| dependencyscalarfile | Output random numbers to a file that are used by mismatch parameters.                                |
| dependencyparamfile  | Output the mapping from the mismatch parameters to the corresponding subcircuit instances to a file. |

# Flags

| donominal=yes              | Whether or not to perform nominal run. Possible values are no or yes.                                                                                                                                                                                                  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nullmfactorcorrelation =no | Controls the mismatch variation correlation of parallel devices defined by m-factor. If set to yes, devices are assumed to get uncorrelated mismatch variations. If set to no, devices are assumed to get the same mismatch variation. Possible values are no and yes. |
| savefamilyplots=no         | Whether or not to save data for family plots. If yes, this could require a lot of disk space. Possible values are no or yes.                                                                                                                                           |
| savedatainseparatedir= no  | Whether or not to save data for an each plot in a separate directory. Possible values are no or yes.                                                                                                                                                                   |
|                            | <b>Note:</b> Setting this parameter to yes may require a lot of disk space.                                                                                                                                                                                            |

# Spectre FX Circuit Simulator User Guide Analyses Supported in Spectre FX

| evaluationmode=no  | If set to yes, dumps random numbers used in montecarlo analysis without running any enclosed analyses. Possible values are no and yes.                                                                                          |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| wfseparation=no    | If set to yes, a separate directory for nominal run is created<br>by the name nom and the directory names of individual<br>iterations are simplified by removing the leading analysis<br>names. Possible values are no and yes. |
| usesamesequence=no | If set to yes, the random sequence is maintained for a seed even if there is an empty dut/ignore list. Possible values are no or yes.                                                                                           |

# **Annotation Parameters**

| ignoremode | Controls the type of variation that is applied to ignored devices when variations = $all$ . By default, the variation seen by ignored devices depends on whether the dut or ignore parameter is used. |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | If dut is used, then all non-DUT devices will get process variation.                                                                                                                                  |  |
|            | If the ignore parameter is used, then devices in the ignore list will use nominal values, that means the devices have no variation.                                                                   |  |
|            | When ignoremode = nominal   process, the behavior is consistent for both dut and ignore.                                                                                                              |  |
|            | If ignoremode = nominal, then all devices in the ignore list or devices that are not in the dut list will use nominal values.                                                                         |  |
|            | If ignoremode = process, all devices in the ignore list or devices that are not in the dut list have process variation.                                                                               |  |
|            | Possible values are default, nominal, process and both.                                                                                                                                               |  |

Analyses Supported in Spectre FX

#### **Specifying the First Iteration Number**

The advantages of using the firstrun parameter to specify the first iteration number are as follows:

- You can reproduce a particular run from a previous experiment when you know the starting seed and run number but not the corresponding seed.
- If you are a standalone Spectre FX user, you can run a Monte Carlo analysis of 100 runs, analyze the results, decide they are acceptable, and then decide to do a second analysis of 100 runs to give a total of 200 runs. By specifying the firstrun=101 for the second analysis, the Spectre FX simulator retains the data for the first 100 runs and runs only the second 100 runs. This gives the same results and random sequence as if you ran just a single Monte Carlo analysis of 200 runs.

#### **Specifying Parameter Distributions Using Statistics Blocks**

The statistics blocks are used to specify the input statistical variations for a Monte Carlo analysis. A statistics block can contain one or more process blocks (which represent batch-to-batch type variations) and/or one or more mismatch blocks (which represent on-chip or device mismatch variations), in which the distributions for parameters are specified. Statistics blocks can also contain one or more correlation statements to specify the correlations between specified process parameters and/or to specify correlated device instances (such as matched pairs). Statistics blocks can also contain a truncate statement that can be used for generating truncated distributions.

The statistics block contains the distributions for parameters:

- Distributions specified in the process block are sampled once per Monte Carlo run, are applied at global scope, and are used typically to represent batch-to-batch (process) variations.
- Distributions specified in the mismatch block are applied on a per-subcircuit instance basis, are sampled once per subcircuit instance, and are used typically to represent device-to-device (on chip) mismatch for devices on the same chip.

When the same parameter is subject to both process and mismatch variations, the sampled process value becomes the mean for the mismatch random number generator for that particular parameter.

**Note:** Statistics blocks can be specified using combinations of the Spectre FX keywords statistics, process, mismatch, vary, truncate, and correlate. Braces ({}) are used to delimit blocks.

Analyses Supported in Spectre FX

The following example shows some sample statistics blocks, which are discussed after the example along with syntax requirements.

The following example shows some sample statistics blocks, which are discussed after the example along with syntax requirements.

```
// define some netlist parameters to represent process parameters
// such as sheet resistance and mismatch factors
parameters rshsp=200 rshpi=5k rshpi std=0.4K xisn=1 xisp=1 xxx=20000 uuu=200
// define statistical variations, to be used
// with a MonteCarlo analysis.
statistics {
              // process: generate random number once per MC run
    process {
        vary rshsp dist=gauss std=12 percent=yes
        vary rshpi dist=gauss std=rshpi std // rshpi std is a parameter
        vary xxx dist=lnorm std=12
        vary uuu dist=unif N=10 percent=yes
   mismatch { // mismatch: generate a random number per instance
        vary rshsp dist=gauss std=2
       vary xisn dist=gauss std=0.5
       vary xisp dist=gauss std=0.5
    // some process parameters are correlated
    correlate param=[rshsp rshpi] cc=0.6
    // specify a global distribution truncation factor
   truncate tr=6.0
                       // +/- 6 sigma
}
// a separate statistics block to specify correlated (i.e. matched)
//components
// where m1 and m2 are subckt instances.
statistics {
    correlate dev=[m1 m2] param=[xisn xisp] cc=0.8
// a separate statistics block to specify correlation with wildcard, where
// `I*.M3' matches multiple subckt instances, for examples, I1.M3, I2.M3, I3.M3,
// Only the asterisk (*) is recognized as a valid wildcard symbol.
statistics {
    correlate dev=[ I*.M3 ] param=[misx mixy] cc=0.8
```

**Note:** You can specify the same parameter (for example, rshsp) for both process and mismatch variations.

In the process block, the process parameter rshsp is varied with a Gaussian distribution, where the standard deviation is 12 percent of the nominal value (percent=yes). When percent is set to yes, the value for the standard deviation (std) is a percentage of the nominal value. When percent is set to no, the specified standard deviation is an absolute number. This means that parameter rshsp should be varied with a normal distribution, where the standard deviation is 12 percent of the nominal value of rshsp. The nominal or mean

Analyses Supported in Spectre FX

value for such a distribution is the current value of the parameter just before the Monte Carlo analysis starts. If the nominal value of the parameter rshsp was 200, the preceding example specifies a process distribution for this parameter with a Gaussian distribution with a mean value of 200 and a standard deviation of 24 (12 percent of 200). The parameter rshpi (sheet resistance) varies about its nominal value with a standard deviation of 0.4 K-ohms/square.

In the mismatch block, the parameter rshsp is then subject to *further* statistical variation on a per-subcircuit instance basis for on-chip variation. Here, it varies a little for each subcircuit instance, this time with a standard deviation of 2. For the first Monte Carlo run, if there are multiple instances of a subcircuit that references parameter rshsp, then (assuming variations=all) it might get a process random value of 210, and then the different instances might get random values of 209.4, 211.2, 210.6, and so on. The parameter xisn also varies on a per-instance basis, with a standard deviation of 0.5. In addition, the parameters rshsp and rshpi are correlated with a correlation coefficient (cc) of 0.6.

The .mcdat file, by default, displays the following statistics parameters in the Statistics section: max, min, mean, variance, stddev, avgdev, avgdev, and failedtimes. You can set the mc\_stat\_list option parameter to all to output all statistical parameters in the file.

The following is an example of the .mcdat file. The parameters in blue are added when you set the value of mc\_stat\_list to all.

#### Statistics:

| max             | 1.68571e-08 | 27  | 4.42243e-09 |
|-----------------|-------------|-----|-------------|
| min             | 1.39394e-08 | 27  | 4.03428e-09 |
| mean            | 1.55027e-08 | 27  | 4.19754e-09 |
| variance        | 3.36186e-19 | 0   | 7.31927e-21 |
| stddev          | 5.79816e-10 | 0   | 8.55527e-11 |
| avgdev          | 4.67287e-10 | 0   | 6.99047e-11 |
| skewness        | 0.0611099   | NaN | 0.260798    |
| kurtosis        | -0.213995   | NaN | -0.403713   |
| Q1              | 1.50883e-08 | 27  | 4.13173e-09 |
| median          | 1.55056e-08 | 27  | 4.19708e-09 |
| Q3              | 1.58615e-08 | 27  | 4.25678e-09 |
| CI_mean_2.5%    | 1.53877e-08 | 27  | 4.18057e-09 |
| CI_mean_97.5%   | 1.56178e-08 | 27  | 4.21452e-09 |
| CI_stddev_2.5%  | 5.09082e-10 | 0   | 7.51159e-11 |
| CI_stddev_97.5% | 6.73558e-10 | 0   | 9.93845e-11 |
| failedtimes     | 0           | 0   | 0           |

Analyses Supported in Spectre FX

# **Multiple Statistics Blocks**

You can use multiple statistics blocks, which accumulate or overlay each other. Typically, process variations, mismatch variations, and correlations between process parameters are specified in a single statistics block. This statistics block can be included in a "process" include file, such as the ones shown in the example in "Process Modeling Using Inline Subcircuits" on page 110. A second statistics block can be specified in the main netlist where actual device instance correlations are specified as matched pairs.

The following statistics block can be used to specify the correlations between matched pairs of devices and probably is placed or included into the main netlist by the designer. These statistics are used in addition to those specified in the statistics block in the preceding section so that the statistics blocks "overlay" or "accumulate."

**Note:** You can use a single statistics block containing both sets of statements; however, it is often more convenient to keep the topology-specific information separate from the process-specific information.

### **Specifying Distributions**

Parameter variations are specified using the following syntax:

```
vary PAR_NAME dist=type {std=<value> | N=<value>} {percent=yes|no}
```

Three types of parameter distributions are available: Gaussian, log normal, and uniform, corresponding to the type keywords gauss, lnorm, and unif, respectively. For both gauss and the lnorm distributions, you specify a standard deviation using the std keyword.

**Note:** You can also specify a global parameter as a value for dist. For example:

```
parameters DIST_snd=gauss
statistics {
    process {
       vary AGIDL_snd dist=DIST_snd std=1
    }
}
```

The following distributions (and associated parameters) are supported:

Gaussian

Analyses Supported in Spectre FX

This distribution is specified using <code>dist=gauss</code>. For the Gaussian distribution, the mean value is taken as the current value of the parameter being varied, giving a distribution denoted by Normal(mean,std). Using the example in <a href="Specifying Parameter Distributions Using Statistics Blocks">Specifying Parameter Distributions Using Statistics Blocks</a> parameter <code>rshpi</code> is varied with a distribution of Normal(5k,0.4k). The nominal value for the Gaussian distribution is the value of the parameter before the Monte Carlo analysis is run. The standard deviation can be specified using the <code>std</code> parameter. If you do not specify the <code>percent</code> parameter, the standard deviation you specify is taken as an absolute value. If you specify <code>percent=yes</code>, the standard deviation is calculated from the value of the <code>std</code> parameter multiplied by the nominal value and divided by 100; that is, the value of the <code>std</code> parameter specifies the standard deviation as that percentage of the nominal value.

**Note:** If std=0 or std=<param\_name>=0 is found in the statistics block, Spectre generates an error. You can specify the ignorezerovar=yes parameter in the options statement to bypass this check.

#### Log normal

This distribution is specified using dist=lnorm. The log normal distribution is denoted by

```
log(x) = Normal(log(mean), std)
```

where x is the parameter being specified as having a log normal distribution.

**Note:** log() is the natural logarithm function. For parameter xxx in the example in Specifying Parameter Distributions Using Statistics Blocks the process variation is according to

```
log(xxx) = Normal(log(20000), 12)
```

The nominal value for the log normal distribution is the value of the parameter before the Monte Carlo analysis is run. If you specify a normal distribution for a parameter P1 whose value is 5000 and you specify a standard deviation of 100, the actual distribution is produced such that

```
log(P1) = N(log(5000), 100)
```

#### Uniform

This distribution is specified using dist=unif. The uniform distribution for parameter x is generated according to

```
x = unif(mean-N, mean+N)
```

such that the mean value is the nominal value of the parameter x, and the parameter is varied about the mean with a range of  $\underline{+}$  N. The standard deviation is not specified for the uniform distribution, but its value can be calculated from the formula std=N/sqrt(3). The nominal value for the uniform distribution is the value of the parameter before the Monte Carlo analysis is run. The uniform interval is specified using the parameter x. For

Analyses Supported in Spectre FX

example, specifying dist=unif N=5 for a parameter whose value is 200 results is a uniform distribution in the range 200±N, that is, from 195 to 205. You can also specify percent=yes, in which case, the range is 200±N%, that is, from 190 to 210.

If the parameters max and min are specified, the nominal value is calculated as  $(\max+\min)/2$  and the uniform interval is calculated as  $(\max-\min)/2$ .

### ■ Log uniform

This distribution is specified using dist=lunif. The log uniform distribution is denoted by

```
log(x) = (log(nominal value) - N, log(nominal value) + N)
```

Here, x is the parameter being specified as having a log uniform distribution. The nominal value (nominal\_value) is defined as min\*sqrt(max/min) and the value of N is specified as log(sqrt(max/min)). The parameters max and min specify the distribution range.

Derived parameters that have their default values specified as expressions of other parameters cannot have distributions specified for them. Only parameters that have numeric values specified in their declaration can be subjected to statistical variation.

Parameters that are specified as correlated must have had an appropriate variation specified for them in the statistics block.

For example, if you have the parameters

XISN=XIS+XIB

you cannot specify distribution for XISN or a correlation of this parameter with another.

The percent flag indicates whether the standard deviation std or uniform range N are specified in absolute terms (percent=no) or as a percentage of the mean value (percent=yes). For parameter uuu in the example in Specifying Parameter Distributions Using Statistics Blocks the mean value is 200, and the variation is  $200 \pm 10\%$ \*(200), that is,  $200 \pm 20$ . For parameter rshsp, the process variation is given by Normal(200, 12%\*(200)), that is, Normal(200, 24). Cadence recommends that you do not use the percent=yes with the log normal distribution.

### **Changing Parameter Distributions at Runtime**

At times, you might want to reproduce the design failures with less MonteCarlo iterations and check the design robustness quickly. You can use the dist=default|unif|gauss parameter to force all parameter distributions to a specified type. In addition, you can use the stdscale parameter scale the deviation by a specified value.

Analyses Supported in Spectre FX

The following examples show how to use stdscale and dist options to force a parameter distribution to the specified type.

■ stdscale=k

Consider a scenario where you have the following in the statistics block:

```
statistics {
mismatch {
vary mymismatch1 dist=gauss std=1
     }
}
```

If you specify stdscale=k in the MonteCarlo statement, std=1 of all random variables will be multiplied by k. For example, if you specify the following in the Montecarlo statement:

```
mc1 montecarlo firstrun=1 numruns=5000 dist=unif stdscale=2 {
  dc dc
}
```

the statistics block will change to:

```
statistics {
mismatch {
vary mymismatch1 dist=gauss std=1*k
}
}
```

■ dist=unif gauss

When you specify dist=unif or dist=gauss, distribution of all random variables is converted to unif or gauss.

Consider a scenario where you have the following in the statistics block:

```
statistics {
mymismatch1 = p
mismatch {
vary mymismatch1 dist=gauss std=a
}
}
```

If you specify the following MonteCarlo statement:

mc1 montecarlo numruns=100 variations=mismatch seed=12345 stdscale=k dist=unif

the statistics block will change to:

```
statistics {
mymismatch1 = p
```

Analyses Supported in Spectre FX

```
mismatch {
vary mymismatch1 dist=unif N=a*sqrt(3)*k
}
```

**Note:** When stdscale=k and dist=unif, is specified and if one parameter follows gauss, std=a, mean=b, Spectre automatically converts it into uniform distribution with mean=b, unif(b-sqrt(3)\*a\*k, b+sqrt(3)\*a\*k).

**Note:** By transforming the Gaussian distribution to Uniform, you can identify the design failure at high sigma-corner with small number of samples. However, you cannot predict the yield of the design with this approach.

#### **Truncation Factor**

The default truncation factor for Gaussian distributions (and for the Gaussian distribution underlying the log normal distribution) is 4.0 sigma. Randomly generated values that are outside the range of mean  $\pm$  4.0 sigma are automatically rejected and regenerated until they fall inside the range. If the truncation factor is less than 0, Spectre does not generate truncated distributions and generates a warning. If the truncation factor is specified as 0, then Spectre generates an error.

You can change the truncation factor using the truncate statement. The following is the syntax:

```
truncate tr=value
```

The value of the truncation factor can be a constant or an expression. In addition, you can specify the truncation factor in the process and mismatch blocks. However, if the truncation factor is not specified in the process or mismatch block, then the truncation factor in the statistics block is considered.

**Note:** Parameter correlations can be affected by using small truncation factors.

#### **Correlation Statements**

There are two types of correlation statements that you can use:

Process parameter correlation statements

The following is the syntax of the process parameter correlation statement:

```
correlate param=[list of parameters] cc=value
```

This allows you to specify a correlation coefficient between multiple process parameters. You can specify multiple process parameter correlation statements in a statistics block to

Analyses Supported in Spectre FX

build a matrix of process parameter correlations. During a Monte Carlo analysis, process parameter values are randomly generated according to the specified distributions and correlations.

Instance or mismatch correlation statements (matched devices)

The following is the syntax of the instance or mismatch correlation statement:

```
correlate dev=[list of subckt instances] {param=[list of parameters]}
cc=value
correlate dev=[<wildcard expr>] {param=[list of parameters]} cc=<value>
```

where the device or subcircuit instances to be matched are listed in  $list\ of\ subckt\ instances$ , or regular expressions with asterisk (\*) and  $list\ of\ parameters$  specifies exactly which parameters with mismatch variations are to be correlated. Use the instance mismatch correlation statement to specify correlations for particular subcircuit instances. If a subcircuit contains a device, you can effectively use the instance correlation statements to specify that certain devices are correlated (matched) and give the correlation coefficient. You can optionally specify exactly which parameters are to be correlated by giving a list of parameters (each of which must have had distributions specified for it in a mismatch block) or by specifying no parameter list, in which case all parameters with mismatch statistics specified are correlated with the given correlation coefficient. The correlation coefficients are specified in the <value> field and must be between + 1.0.

**Note:** Correlation coefficients can be constants or expressions, as can std and N when specifying distributions.

### **Characterization and Modeling**

The following statistics blocks can be used with the example in <u>"Process Modeling Using Inline Subcircuits"</u> on page 110 if they are included in the main netlist, anywhere below the main parameters statement. These statistics blocks are meant to be used in conjunction with the modeling and characterization equations in the inline subcircuit example, for a Monte Carlo analysis only.

```
statistics {
    process {
        vary RSHSP dist=gauss std=5
        vary RSHPI dist=lnorm std=0.15
        vary SPDW dist=gauss std=0.25
        vary SNDW dist=gauss std=0.25
}
    correlate param=[RSHSP RSHPI] cc=0.6
    mismatch {
        vary XISN dist=gauss std=1
        vary XBFN dist=gauss std=1
        vary XRSP dist=gauss std=1
}
}
```

Analyses Supported in Spectre FX

```
statistics {
    correlate dev=[R1 R2] cc=0.75
    correlate dev=[TNSA1 TNSA2] cc=0.75
}
```

### Creating same variation for same block in different simulations

At times, it may be necessary to use the same variation of a design in different simulations. This can be achieved by using identical subcircuit and instance definitions for the design in both simulations, and by ordering the netlist with the options statement, as shown below.

```
opt1 options sortinstance=yes
```

### **Distributed Monte Carlo Analysis**

If a Monte Carlo analysis is defined in the netlist and the +mp <numprocesses> command-line option is used, Spectre FX automatically detects the farm environment (LSF, SGE, RTDA, or Network Computer) and distributes the montecarlo analysis to the specified number of child processes. If a farm environment is not detected, Spectre FX uses the fork option to distribute a Monte Carlo analysis by creating multiple jobs on a single system.

Spectre FX supports distribution of Monte Carlo and Sweep analyses; however, any subset analysis defined within the Monte Carlo or Sweep analysis is not distributed.

**Note:** You cannot use relative path (such as scalarfile=../monteCarlo/mcdata) to specify the location of file in distributed montecarlo. This is because distributed results are saved in the root directory. If you use a relative path to specify the location, all child processes will refer to the same directory.

Analyses Supported in Spectre FX

# **Reliability Analysis**

Spectre reliability analysis for Hot-Carrier Injection (HCI), Negative Bias Temperature Instability (NBTI), and Positive Bias Temperature Instability (PBTI) modules is a two-phase simulation flow. The first phase, fresh and stress simulation, calculates the device age or degradation. The second phase, post-stress or aging simulation, simulates the degradation effect on the circuit performance based on the device degradation information obtained during the first phase of stress simulation.

The syntax is as follows:

```
Name reliability [global_options]{
    reliability control statements
    stress statements
    aging/post-stress statements
}
```

# **Reliability Parameters Supported by Spectre FX**

The following table describes the reliability parameters supported with Spectre FX.

| Parameter                           | Description                                                                                                             |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| age time                            | The time in future when the transistor degradation and degraded SPICE model parameters are to be calculated.            |
| <pre>report_model_param value</pre> | Specifies whether to print the stress and aged parameters in the.bm# file.                                              |
|                                     | Possible values are no and yes.                                                                                         |
| accuracy level                      | Specifies the methods used in the reliability simulation when performing integration and substrate current calculation. |
|                                     | Possible values are 1 and 2.                                                                                            |
| minage value                        | Specifies the smallest age value for which degraded SPICE model parameters are calculated.                              |
| igatemethod type                    | Specifies the method used for obtaining the gate currents of MOSFETs.                                                   |
|                                     | Possible values are calc and spice.                                                                                     |

# Spectre FX Circuit Simulator User Guide Analyses Supported in Spectre FX

| Parameter                         | Description                                                                                                                                       |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| isubmethod type                   | Specifies the method used for obtaining the substrate currents of MOSFETs.                                                                        |
|                                   | Possible values are calc and spice.                                                                                                               |
| opmethod type                     | Specifies whether the Igate or Isub value is obtained from the SPICE models, such as BSIM3 and BSIM4 or from the internal Igate or Isub equation. |
|                                   | Possible values are calc and spice.                                                                                                               |
|                                   | Enables negative age value.                                                                                                                       |
| value                             | Possible values are no and yes.                                                                                                                   |
| idmethod type                     | Specifies how the simulator obtains the drain current (Id) of MOSFETs to perform reliability calculations.                                        |
|                                   | Possible values are ids, idrain and idstatic.                                                                                                     |
| enable_ade_process                | Enables reliability analysis in ADE Explorer or ADE Assembler.                                                                                    |
| value                             | Possible values are no and yes.                                                                                                                   |
| <pre>tmi_she_mindtemp value</pre> | Specifies the minimum delta temperature for self-heating flow.                                                                                    |
| rel_mod type                      | Specifies the analysis type used for obtaining the device reliability values.                                                                     |
|                                   | Possible values are aging, she, all, aging_she and aging_thermal.                                                                                 |
| relxtran start                    | Specifies the start time of reliability analysis during transient simulation.                                                                     |
| urilib file                       | Specifies the name of the URI library file.                                                                                                       |
| urilib uri_mode                   | Specifies the method to be used for performing aging simulation.                                                                                  |
|                                   | Possible values are agemos, scaleparam, appendage, new_appendage, appendage2 and appendage1.                                                      |

Analyses Supported in Spectre FX

| Parameter         | Description                                                                                                                                                                                                                                                  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| urilib debug      | Specifies the debug mode for URI library. The value can be either 0 or a positive value. When specified, a flag is added to the URI library indicating whether to print the debug information. If debugMode is not set to 0, the debug messages are printed. |
|                   | Default value is 0.                                                                                                                                                                                                                                          |
| urilib scale_mode | Specifies parameter scale mode for URI library. The value can be original or effective. If value is original, send original parameter value to URI for param scale, else send effective value.                                                               |
|                   | Possible values are original and effective.                                                                                                                                                                                                                  |
| tmi_aging_mode    | Specifies the mode of TMI aging flow.                                                                                                                                                                                                                        |
|                   | Possible values are aging, she, and all.                                                                                                                                                                                                                     |

# **Reliability Models for Spectre FX**

Spectre FX supports the following reliability models:

- Agebsim4
- Agebsim3v3
- Agebsimsoi
- Agepsp102
- Agehisim2
- Agehisim\_hv
- Agebsimcmg
- Ageumos3
- Ageumos4
- Ageumos5
- Ageumos6
- Agepsp103

Analyses Supported in Spectre FX

- Agepsp1020
- Agepsp1021
- Agepsp102e
- Agetmibsimcmg
- Agebsimimg
- Ageutsoi
- Ageutsoi2
- Agelutsoi
- Agetmibsim6
- Agetmibsimbulk
- Agebsim6
- Agesimbulk
- Agehisimhv\_va
- Agemos195
- Agesisim2\_va

# **Reliability Feature Support Matrix for Spectre FX**

This matrix applies to SPECTRE 23.1 and subsequent ISR versions.

| Flow Name | Two Netlist | One Netlist |        |           |      |
|-----------|-------------|-------------|--------|-----------|------|
|           | Age only    | SHE only    | RT SHE | AGE + SHE | Flow |
| Appendage | Yes         | No          | No     | No        | No   |
| TMI       | Yes         | Yes         | Yes    | Yes       | No   |
| EM-IR     | No          | Yes         | Yes    | No        | No   |

Note that the maskdev control statement is not supported in Spectre FX.

# Spectre FX Circuit Simulator User Guide Analyses Supported in Spectre FX

5

# **Spectre FX Simulator Options**

This topic describes the options that are specific to the Spectre FX simulator and cannot be used by other simulators on the Spectre platform.

### Related Topics

Specifying Command-Line Options for Spectre FX

Loading Spectre FX Options from a Configuration File

Specifying Spectre FX Options with the options or .option Argument

Setting the Spectre FX Options Locally

Setting Up Different Speeds for Specific Periods of Transient Simulations

Viewing the Options in Log Files

Spectre FX Options for the options or .option Argument

# **Specifying Command-Line Options for Spectre FX**

You can set the simulation preset mode or the high-level options at the command line. The command-line options help you to further simplify the use model.

You can specify the following command-line options for Spectre FX:

| Option        | Description                                                                                                                                                                                                                                              |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [preset=mode] | Specifies the preset mode. Possible values are <code>baseax</code> , <code>basemx</code> , <code>baselx</code> , <code>basevx</code> , <code>ax</code> , <code>mx</code> , <code>lx</code> , and <code>vx</code> . The default mode is <code>lx</code> . |
| +[option]     | Specifies the additional options that can be used. Possible options are speed and optimize.                                                                                                                                                              |

**Note:** The options specified at the command line have the highest priority and override the same setting in the configuration file or the netlist.

### **Examples**

The following code sets the preset mode to baselx and the parasitic optimization to mx:

```
%> spectrefx +baselx +optimize=mx -f fsdb +mt=8 top.sp
```

The following code sets the speed option for simulation tolerance to mx. By default, the preset mode is 1x.

```
%> spectrefx +speed=mx +mt=8 top.sp
```

### Related Topics

Specifying Spectre FX Options with the options or .option Argument

Loading Spectre FX Options from a Configuration File

Spectre FX Simulator Options

# Loading Spectre FX Options from a Configuration File

Spectre FX can read the simulation configuration files containing a set of options.

You can load configuration files in one of the following ways:

- **spectre.cfg configuration file:** A predefined file name, spectre.cfg, can be used to create a configuration file. This file can be loaded to set the default options for the simulator. This file is located and automatically read from the following locations:
  - ☐ The installation directory < install\_dir>/spectre/etc/configs. This file is always read.
  - One of the following locations, in the given order of precedence:
    - Working directory
    - Home directory

Therefore, if a configuration file exists in both the working directory and the home directory, Spectre reads the one from the working directory.

■ Any other configuration file: You can also specify the options in a configuration file that can be added using the +config command-line option. If you specify multiple files using multiple +config command-line options, all files are read by Spectre FX. In this way, the original netlist need not be changed for the Spectre FX simulation.

```
%> spectrefx +config /path/user1.cfg +config /path/user2.cfg -f fsdb +mt=8
top.sp ...
```

If +echooptions is specified at the command line, Spectre FX displays how the configuration files are read. It also displays the options from the configuration files.



Options in the configuration file added using the +config on command-line option, have higher priority than the options specified in the netlist and spectre.cfg file.

# **Related Topics**

Specifying Command-Line Options for Spectre FX

Specifying Spectre FX Options with the options or .option Argument

Spectre FX Simulator Options

# Specifying Spectre FX Options with the options or .option Argument

Spectre FX supports both Spectre and SPICE syntax to set the options.

To specify a Spectre FX option, use any one of the following syntax:

### **Spectre syntax**

SimOpt1 options <option\_name1>=<option\_value> <option\_name2>=<option\_value> ...

### **SPICE** syntax

.option <option\_name1>=<option\_value> <option\_name2>=<option\_value> ...

**Note:** With the exception of the backannotation flow options, you can set the options multiple times. However, only the option that is specified last is considered. Spectre FX shows a warning message for the options that are specified more than once.

### Related Topics

Setting the Spectre FX Options Locally

Spectre FX Options for the options or .option Argument

Spectre FX Simulator Options

# **Setting the Spectre FX Options Locally**

By default, Spectre FX options are applied at the global level. However, you can set the following options locally for a subcircuit by using the subckt= option or for specific instances by using the inst= option. Wildcards are supported for subckt and inst.

- sfx\_preset
- sfx speed
- sfx\_speed\_window

### **Examples**

Sets the option locally on subcircuit primitives:

```
.option sfx_speed=mx subckt=pll
.option sfx preset=basemx subckt=[osc bandgap]
```

### Sets the option locally on instances:

```
.option sfx_speed=lx inst=x1.x1
.option sfx_speed=ax inst=[x1.x2 x1.x3]
```

In post-layout simulations with flatten DSPF file, there is no design hierarchy. sfx\_preset can apply to specific elements in a DSPF file, as shown below.

```
.option sfx_preset=baseax subckt=[pll] element=[*osc*]
.option sfx preset=baseax subckt=[pll] element=[x1/x2/xosc*]
```

In these examples, pll is the subckt name defined in a DSPF file. \*osc\* or x1/x2/xosc\* is the instance name in DSPF file. element=[\*osc\*] or element=[x1/x2/xosc\*] applies the local option to all MOSFETs in the specified oscillator block.

### Related Topics

Specifying Spectre FX Options with the options or .option Argument

Spectre FX Simulator Options

# **Setting Up Different Speeds for Specific Periods of Transient Simulations**

For a transient simulation, a design may have different accuracy requirements for the whole period. For example, a Flash design in power-up stage might have higher tolerance for the accuracy margin than read/program/erase operation modes.

To better tune accuracy and performance, Spectre FX provides the sfx\_speed\_window option for tuning based on different transient times.

### **Example**

.option sfx speed window=[0 lx 50u ax]

Sets different speeds for specific periods of the transient simulation.

### Related Topics

sfx\_speed\_window

Spectre FX Simulator Options

# **Viewing the Options in Log Files**

The options specified in Spectre FX are displayed in the log file.

A Spectre FX log file displays the following information:

■ The command-line options are displayed at the beginning of the log file. For example:

```
/vols/mmsim/19.10/amazon/install/11-11-2020/tools.lnx86/bin/spectrefx \
-64 +baselx -f fsdb top.sp -outdir sfx results/11-11-2020/blx 8T +mt=8
```

- Warning message for an unrecognized option or wrong value of the supported options. There are also warning messages for the duplicate options set.
- If +echooptions is specified at the command line, Spectre FX displays the options categorized by files.
- The final valid options are listed under the Global user options: and Scoped user options: sections.

### Related Topics

Reviewing the Log File

# Spectre FX Options for the options or .option Argument

The Spectre FX options can be categorized as follows:

- High-Level Accuracy/Performance Tuning Options
- Solver Related Options
- RC Tuning Options
- Device Model Options
- Parsing Options
- Probing and Measurement Options
- Backannotation Flow Options
- Miscellaneous Options

**Note:** Options names that begin with sfx are proprietary to Spectre FX. The other options can be shared with other Spectre simulators.

# **High-Level Accuracy/Performance Tuning Options**

The following table lists the accuracy/performance tuning options:

| Option            | Description                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sfx optimize      | Defines the parasitic optimization, including RC Reduction. Possible values are $\mathtt{ax},\mathtt{mx},\mathtt{1x},\mathtt{and}\mathtt{vx}.$ The option can be set locally |
| <u>sfx_preset</u> | High-level preset for accuracy/performance tradeoff. Possible values are baseax, basemx, baselx, basevx, ax, mx, lx, and $vx$ . This option can be set locally.              |
| sfx_speed         | Defines the simulation tolerance for the voltage and current calculation. The option can be set locally.                                                                     |

Spectre FX Simulator Options

# **Solver Related Options**

The following table lists the options related to resistors and capacitors:

| Option                      | Description                                                                                                    |
|-----------------------------|----------------------------------------------------------------------------------------------------------------|
| sfx integ method            | Defines the integration method for transient simulation.  Possible values are gear, gear2, traponly and euler. |
| sfx speed signal            | Defines the simulation tolerance only for the signal nodes that are detected automatically by Spectre FX.      |
| sfx speed power             | Defines the simulation tolerance only for the power nets that are detected automatically by Spectre FX.        |
| sfx speed window            | Sets the option ${\tt sfx\_speed}$ based on the time window during the transient simulation.                   |
| sfx_maxstep_window          | Sets the transient simulation control parameter maxstep based on the time window.                              |
| sfx_time_step_errtol_factor | Specifies the factor to tune the tolerance of time step.                                                       |
| sfx unit time               | Specifies the transient simulation time unit.                                                                  |

# **RC Tuning Options**

The following table lists the options related to resistors and capacitors:

| Option              | Description                                                                                                 |
|---------------------|-------------------------------------------------------------------------------------------------------------|
| sfx ccap cut        | Defines the threshold value for the capacitors that need not be cut during partitioning.                    |
| sfx ccap esv        | Defines the voltage threshold of the event related to the capacitors.                                       |
| sfx_optimize_power  | Defines the parasitic optimization only for the power nets that are detected automatically by Spectre FX.   |
| sfx optimize signal | Defines the parasitic optimization only for the signal nodes that are detected automatically by Spectre FX. |
| sfx_rcr             | Defines RC Reduction, which is controlled by ${\tt sfx\_optimize}$ if no definition is given.               |
| sfx_rmin            | Resistors with value less than the specified value are shorted.                                             |

Spectre FX Simulator Options

| sfx rmax | Resistors with value more than the specified value are open. |
|----------|--------------------------------------------------------------|

# **Device Model Options**

The following table lists the options related to device models:

| Option              | Description                                                                                                        |
|---------------------|--------------------------------------------------------------------------------------------------------------------|
| <u>cmi_mosfet</u>   | Lists the device names that are treated as mosfet.                                                                 |
| sfx support ngs     | Supports trnqsmod of bsim4 and bsim3v3, if it is defined as 1.                                                     |
| sfx fast mosfet cap | Specifies whether to enable the fast calculation for MOSFET capacitances.                                          |
| soft_bin            | If set to singlemodels, it is used only on non-binned models. Possible values are singlemodels, no, and allmodels. |

# **Parsing Options**

Spectre FX supports both SPICE syntax and Spectre syntax for most of the options and the related parsing options. The following table lists only a few selected options.

| Option                   | Description                                                                                               |
|--------------------------|-----------------------------------------------------------------------------------------------------------|
| <u>duplicate measure</u> | Specifies whether measures are allowed.                                                                   |
| <u>duplicate_module</u>  | Specifies whether duplicate module definitions are allowed.                                               |
| <u>duplicate_subckt</u>  | Specifies whether duplicate subcircuit definitions are allowed.                                           |
| <u>duplicateinstance</u> | Specifies whether duplicate instance definitions are allowed.                                             |
| <u>duplicatemodel</u>    | Specifies whether duplicate model definitions are allowed.                                                |
| <u>duplicateports</u>    | Specifies whether duplicate ports are allowed in the subcircuit definition.                               |
| redefinedparams          | Specifies whether parameters can be redefined in the netlist.                                             |
| skip                     | Defines the simulation tolerance for the voltage and current calculation. This option can be set locally. |

Spectre FX Simulator Options

**Note:** For detailed information, refer to *Spectre Classic Simulator, Spectre APS, Spectre X, and Spectre XPS User Guide.* 

# **Probing and Measurement Options**

The following table lists the options to control output statements and output format.

| Option                         | Description                                                                                                                                                                                                                         |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dotprobefmt                    | Prints the .probe signal with the original name or the hierarchical name. Possible values are flat and hier.                                                                                                                        |
| mt format                      | Specifies the format of the measurement file.                                                                                                                                                                                       |
| mt separate sweep files        | Specifies whether to separate or combine the measurement files for sweep analyses.                                                                                                                                                  |
| output_case                    | Outputs all signal names in lower case or upper case.  Possible values are original, lower, and upper.  The default value is original.                                                                                              |
| probe global term              | Probes the implicit global terminal of the subcircuit which does not exist in the netlist but is drilled because the global node is referred to in the subcircuit. Possible values are $no$ and $yes$ . The default value is $no$ . |
| probe level                    | Specifies how to count hierarchical depths for probe statement.                                                                                                                                                                     |
| sfx_compress_waveform          | High-level option for waveform compression.                                                                                                                                                                                         |
| sfx compress waveform iab stol | Detailed options for waveform compression. Separate options are provided to further tune the absolute and                                                                                                                           |
| sfx compress waveform ire      |                                                                                                                                                                                                                                     |

Spectre FX Simulator Options

| sfx separate current wave form | Specifies whether to save a separate waveform file for current signals. By default, Spectre FX saves both voltage and current signals to the same waveform file. |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sfx waveform flush percentage  | Defines the percentage of transient simulation to dump the waveforms to the file.                                                                                |
| sfx waveform flush minute      | Defines the specified period of transient simulation to dump the waveforms to file.                                                                              |

# **Backannotation Flow Options**

The control options for the parasitic backannotation flow are discussed in the section <u>Control Options for the Parasitic Backannotation Flow</u>.

# **Miscellaneous Options**

| Ontion                               | Description                                                                                                                  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Option                               | Description                                                                                                                  |
| print_section                        | Prints the information about the library files read during the simulation.                                                   |
| sfx cshunt                           | Specifies the value of grounded capacitors to be inserted for each nodes.                                                    |
| sfx_cut_floating_gate                | Adjusts the partition algorithm to perform the cut for the floating gate of the MOSFET.                                      |
| sfx_dump_floating_gate_node          | Specifies whether to dump all the detected floating gate nodes.                                                              |
| <pre>sfx floating gate gshun t</pre> | Specifies the value of gshunt placed on floating gate nodes.                                                                 |
| sfx floating node gshun<br>t         | Specifies the value of gshunt placed on floating nodes without conducting path to both VDD and Ground.                       |
| sfx oscillator node                  | Specifies one node of an oscillator loop. The simulator automatically starts the oscillation when the oscillator is enabled. |
| sfx progress percentage              | Specifies the frequency to update the transient status based on the percentage value.                                        |

Spectre FX Simulator Options

# cmi\_mosfet

### **Syntax**

cmi\_mosfet = [val1 val2]

### **Description**

Specifies a list of device names that are treated as MOSFETs. This option is used for the customized CMI devices for the MOSFET.

Spectre FX Simulator Options

# dotprobefmt

### **Syntax**

dotprobefmt = flat | hier

### **Description**

Print the .probe signal with the original name or the hierarchical name. Possible values are flat and hier.

Spectre FX Simulator Options

# duplicate\_subckt

### **Syntax**

duplicate subckt = error | warning | ignore

### **Description**

Specifies whether duplicate subcircuit definitions are allowed. When this option is set to warning or ignore, the simulator allows duplicate subcircuit definitions. If multiple subcircuit definitions are specified, the last one takes precedence. Possible values are error, ignore, and warning. The default value is error.

Spectre FX Simulator Options

## duplicateports

### **Syntax**

duplicateports = error | warning | ignore

### **Description**

Specifies whether duplicate ports are allowed in the subcircuit definition. When this option is set to warning or ignore, the duplicate ports are shorted. Depending upon the value set, the simulator displays warning messages for duplicate ports, or does not display any message. When set to error, the simulator does not allow duplicate ports in the subcircuit definition and displays an error message. Possible values are error, ignore, and warning. The default value is error.

Spectre FX Simulator Options

## duplicatemodel

### **Syntax**

duplicatemodel = error | warning | ignore

### **Description**

Specifies whether duplicate model definitions are allowed. When set to warning or ignore, the simulator allows duplicate model definitions. However, it honors only the last model definition. Depending upon the value set, the simulator displays warning messages for duplicate model definitions, or does not display any message.

When set to error for a model in Spectre format, the simulator does not allow duplicate model definitions and displays an error message. For a model in SPICE format, the model definition is overridden and the simulator does not display an error message even if duplicatemodel is set to error.

Possible values are error, ignore, and warning. The default value is error for models in Spectre format, and warning for models in SPICE format.

Spectre FX Simulator Options

# duplicate\_measure

### **Syntax**

duplicate measure = error | first win | last win

### **Description**

Specifies whether duplicate measures are allowed. When set to first\_win, the simulator allows duplicate measures. However, it honors only the first measure. When set to last\_win, the simulator honors the last measure. When set to error, the simulator does not allow duplicate measures and displays an error message. Possible values are first\_win, last\_win, and error. The default value is error.

Spectre FX Simulator Options

# duplicateinstance

### **Syntax**

duplicateinstance = error | warning | ignore

### **Description**

Specifies whether duplicate instance definitions are allowed. When this option is set to warning or ignore, the simulator allows duplicate instance definitions. If multiple instance definitions are specified, the last one takes precedence. Possible values are error, ignore, and warning. The default value is error.

Spectre FX Simulator Options

# duplicate\_module

### **Syntax**

duplicate module = error | warning | ignore

### **Description**

Specifies whether duplicate module definitions are allowed. When set to warning or ignore, the simulator allows duplicate module definitions. However, it honors only the last module definition.

Depending upon the value set, the simulator displays warning messages for duplicate module definitions, or does not display any message. When set to error, the simulator does not allow duplicate module definitions and displays an error message. Possible values are error, ignore, and warning. The default value is warning.

Spectre FX Simulator Options

### mt\_format

### **Syntax**

```
mt format = horizontal | vertical
```

### **Description**

You can use the mt\_format option to control the format of the mt0 file. Possible values are horizontal and vertical.

- horizontal: Keeps the original format of the mt0 file. This is the default value.
- vertical: Each measure value is specified in a separate line and the format is meas\_name=val.

### **Examples**

A sample mt0 file with the option mt\_format=horizontal:

```
index temp x load tr2f tf2r cload i temper alter# 1 -40 1e-13 \overline{5}.73137e-09 4.69658e-\overline{0}9 -3.9815e-11 -40 2 2 -40 2e-13 9.47969e-09 7.47218e-09 3.07635e-08 -40 2
```

A sample mt0 file with the option mt\_format=vertical:

```
index = 1
temp = -40
x_load = 1e-13
tr2f = 5.73137e-09
.....

index =2
temp = -40
x_load = 2e-13
tr2f = 9.47969e-09
.....
```

Spectre FX Simulator Options

# mt\_separate\_sweep\_files

### **Syntax**

mt\_separate\_sweep\_files = value

# **Description**

Specifies whether to separate or combine the measurement files for sweep analyses.

Spectre FX Simulator Options

# output\_case

### **Syntax**

outputcase = original | lower | upper

### **Description**

Output all signal names in lower case or upper case. Possible values are original, lower, and upper. The default value is original.

Spectre FX Simulator Options

### print\_section

### **Syntax**

```
print section = yes | no
```

### **Description**

Enables you to print the information about the library files read during the simulation. Possible values of no and yes:

- no: Only the library file information is printed in the log file.
- yes: Detailed sections of the library files read during the simulation are printed in the log file.

### **Example**

If you specify print\_section=yes, the log file displays the following information for the same example:

```
Reading file: /projects/pl00/simulation/amazon_run/top.sp
Reading file: /projects/pl00/simulation/amazon_run/netlist.cdl
Loading section: SS from file: /projects/pl00/simulation/amazon_run//PDK/Spectre/v1.1/16nm model.scs
Loading section: TT BIP DIO from file: /projects/pl00/simulation/amazon_run//PDK/Spectre/v1.1/16nm_model.scs
Loading section:TT RES DISRES from file: /projects/pl00/simulation/amazon_run//PDK/Spectre/v1.1/16nm_model.scs
```

Spectre FX Simulator Options

# probe\_global\_term

### **Syntax**

```
probe_global_term = 0 | 1
```

### **Description**

If probe\_global\_term = 1, Spectre FX probes the implicit global terminal of the subcircuit that does not exist in netlist but is drilled because the global node is referred to in the subcircuit. Possible values are 0 and 1. The default value is 0.

Spectre FX Simulator Options

### probe\_level

### **Syntax**

```
probe level = wildcard | top
```

### **Description**

Specifies how to decide the hierarchical depth. Possible values are top and wildcard.

- top: Count the level starting from the top level.
- wildcard: The level/depth specified in the .probe statement is applied to wildcard(s) only. The hierarchical delimiters explicitly specified in .probe extend the level/depth to be probed (default).

### **Example**

```
.option probe_level=wildcard
.probe v(x1.XIdecod4.*) level=1
.probe v(x1.XIdecod3.*) preserve=all level=2
.probe v(x1.XIdecod2.*) except=[*net*] level=3
```

In the Spectre FX log file, the matching of wildcard is given as:

```
Wildcard match summary:
    probe v(x1.XIdecod3.*) depth= 2: 1098
    probe v(x1.XIdecod2.*) depth= 3: 206
    probe v(x1.XIdecod4.*) depth= 1: 16
```

Here, the option <code>probe\_level</code> is defined as <code>wildcard</code>. As a result, the depth specified with the <code>level</code> parameter is applied to only the wildcard. The parameter <code>preserve=all</code> in the second <code>.probe</code> statement enables Spectre FX to probe all the nodes in different hierarchical levels and parameter <code>except</code> in the third <code>.probe</code> statement excludes all the nodes with the name <code>\*net\*</code>.

Spectre FX Simulator Options

### redefinedparams

#### **Syntax**

redefinedparams= error | warning | ignore

### **Description**

Specifies whether parameters can be redefined in the netlist. If a parameter is redefined multiple times, the last parameter definition takes precedence. Possible values are error, warning, and ignore. The default value is warning in SPICE compatibility mode (+spice) and error in Spectre mode.

Spectre FX Simulator Options

# sfx\_accelerate\_model\_eval

#### **Syntax**

```
sfx_accelerate_model_eval = 0 | 1
```

### **Description**

Specifies whether to disable the model evaluation accelerator for MOSFETs. This option is mostly used for debugging purposes.

Spectre FX Simulator Options

# sfx\_ba\_bus\_delimiter

### **Syntax**

```
sfx_ba_bus_delimiter="char"
```

# **Description**

Defines the bus delimiter in the DSPF file.

### **Example**

```
.option sfx_ba_bus_delimiter = "[]"
```

Spectre FX Simulator Options

# sfx\_ba\_ccap\_min

#### **Syntax**

sfx\_ba\_ccap\_min

### **Description**

Splits and grounds the coupling capacitors whose value is less than the specified value during the backannotation stage. The default value is 0 F, which means that no coupling capacitors are split and grounded.

Spectre FX Simulator Options

# sfx\_ba\_ccap\_net

#### **Syntax**

sfx\_ba\_ccap\_net=[net1 ... netN]

### **Description**

Backannotates the coupling and ground capacitances of the specified nets. All the resistors of the NET are shorted.

Spectre FX Simulator Options

# sfx\_ba\_ccap\_net\_file

### **Syntax**

sfx\_ba\_ccap\_net\_file=filename

# **Description**

Specifies a text file, which contains the list of nets whose total coupling and ground capacitance needs to be backannotated.

Spectre FX Simulator Options

# sfx\_ba\_dspf

#### **Syntax**

sfx ba dspf=filename subckt=[]

#### **Description**

Specifies the DSPF file with both RC NET section and Instance section to be read.

If no subckt=[] is specified in this statement, Spectre FX matches the subcircuit in the parasitic file with the same name in the pre-layout. If no subcircuit is matched, the behavior of Spectre FX is decided by the sfx\_ba\_unrecognized\_subckt\_action option. You can explicitly specify the subcircuit or instance name in the pre-layout using the subckt=[] parameters.

Spectre FX Simulator Options

# sfx\_ba\_dspf\_instance

#### **Syntax**

sfx ba dspf instance=file subckt=[]

### **Description**

This option is similar to the sfx\_ba\_dspf\_net option; however, it reads the part of the Instance section.

For the same subcircuit or instance, you can specify different files for the RC Net section and Instance section.

If a DSPF file contains both the RC NET and Instance sections to be backannotated, you need to specify the same file using the  $sfx_ba_dspf_net$  and  $sfx_ba_dspf_instance$  options.

Spectre FX Simulator Options

### sfx\_ba\_dspf\_net

#### **Syntax**

sfx\_ba\_dspf\_net=file subckt=[]

#### **Description**

Specifies the DSPF file or the SPF file to be read. For each option, only one file can be specified. You need to define multiple options to read more than one DSPF file.

For the file invoked by sfx\_ba\_dspf\_net=, Spectre FX reads only the RC Net part and ignores the Instance section in this file.

If no subckt=[] is specified in this statement, Spectre FX matches the subcircuit in the parasitic file with the same name in the pre-layout. If no subcircuit is matched, Spectre FX behavior is decided by the sfx ba unrecognized subckt action option. You can explicitly specify the subcircuit or instance name in the pre-layout using the subckt=[] parameters.

Spectre FX Simulator Options

# sfx\_ba\_finger\_delimiter\_string

### **Syntax**

sfx\_ba\_finger\_delimiter\_string="string"

# **Description**

Defines the finger delimiter string for instances in the DSPF file.

Spectre FX Simulator Options

# sfx\_ba\_gcap\_net

#### **Syntax**

sfx\_ba\_gcap\_net=[net1 ... netN]

### **Description**

Backannotates the total ground capacitance of the specified nets.

Use the option  $\underline{\texttt{sfx}}$  ba  $\underline{\texttt{ground}}$  dangling  $\underline{\texttt{ccap}} = 1$  together with  $\underline{\texttt{sfx}}$  ba  $\underline{\texttt{gcap}}$  net to keep coupling capacitors that connect to  $\underline{\texttt{gcap}}$  net.

Spectre FX Simulator Options

# sfx\_ba\_gcap\_net\_cth

#### **Syntax**

sfx\_ba\_gcap\_net\_cth=val

### **Description**

Backannotates the total ground capacitance of the net whose total capacitance is smaller than the specified value.

Use the option <u>sfx\_ba\_ground\_dangling\_ccap</u>=1 together with sfx\_ba\_gcap\_net\_cth to keep the coupling capacitors that connect to gcap\_net.

Spectre FX Simulator Options

# sfx\_ba\_gcap\_net\_file

### **Syntax**

sfx\_ba\_gcap\_net\_file=filename

### **Description**

Specifies a text file, which contains the list of nets whose ground capacitances need to be backannotated.

Spectre FX Simulator Options

# sfx\_ba\_ground\_dangling\_ccap

#### **Syntax**

sfx\_ba\_ground\_dangling\_ccap=0 | 1

### **Description**

If set to 1, coupling capacitors with an invalid node connection are grounded. If set to 0, the invalid node connections are dropped. If both nodes are invalid, the capacitor is dropped in all the scenarios. The default value is 0.

Spectre FX Simulator Options

# sfx\_ba\_hier\_delimiter

#### **Syntax**

sfx\_ba\_hier\_delimiter = Char

### **Description**

Defines the hierarchical delimiter in the DSPF file. If \*|divider| is specified in the DSPF file, it has a higher priority. This option works only if \*|divider| is not specified in the DSPF file.

Spectre FX Simulator Options

# sfx\_ba\_instance\_scale

#### **Syntax**

sfx\_ba\_instance\_scale=val

### **Description**

This option is used to scale the geometry of devices in the Instance section of the device, which can be different from the scaling in pre-layout.

Spectre FX Simulator Options

# sfx\_ba\_probe\_node

#### **Syntax**

sfx\_ba\_probe\_node=[val net\_name:val]

#### **Description**

Specifies how to probe the nodes in an RC NET. The net name with a wildcard can be specified to localize this option. If the NET name is not specified, it is considered global.

Possible values are rep, pin, all, gate, and primary\_gate.

- rep: Do not probe backannotated nodes. This is the default.
- pin: Probe the instance pins of the SPF net.
- all: Probe all instance pins and internal nodes of the SPF net.
- gate: Probe the instance pins of all device gates
- primary\_gate: Probe the instance pins of the primary device gate (skip finger devices).

Spectre FX Simulator Options

### sfx\_ba\_probe\_node\_name

#### **Syntax**

sfx\_ba\_probe\_node\_name=full | brief

#### **Description**

Specifies how to define the signal name if you set the <u>sfx ba probe node</u> option to a value other than rep because the backannotated nodes need to be probed. The default value is brief.

- brief: The probed backannotated nodes use the name in the DSPF file as the signal name.
- full: The pre-layout node name and the character # is added as the prefix for the signal name.

For example, if a pre-layout node x1.mid has a pin xp1/mp:d, and you want to probe this pin as v(x1.mid#xp1/mp:d)

Spectre FX Simulator Options

# sfx\_ba\_rc\_net

### **Syntax**

sfx\_ba\_rc\_net=[net1 ... netN]

### **Description**

Backannotates the RC tree of the specified nets as defined in the RC NET section.

Spectre FX Simulator Options

# sfx\_ba\_rc\_net\_file

### **Syntax**

sfx\_ba\_rc\_net\_file=filename

### **Description**

Specifies a text file that contains the list of nets whose RC tree needs to be backannotated.

Spectre FX Simulator Options

# sfx\_ba\_remove\_prefix

#### **Syntax**

sfx\_ba\_remove\_prefix =[prefix1 prefix2 ... prefixN]

### **Description**

This is a string vector option. You can use one or more of these options to specify the characters of an instance to be removed so that the post-layout element can match the one in the pre-layout. There is no default value.

Spectre FX Simulator Options

### sfx\_ba\_rep\_pin

#### **Syntax**

sfx\_ba\_rep\_pin=first\_pin | last\_pin | first\_gate | last\_gate | first\_gate/first\_pin | first\_gate/last\_pin | last\_gate/first\_pin | last\_gate/last\_pin

#### **Description**

Specifies how to choose the representative node for an RC NET. Possible values are:

- first\_pin: The first instance pin listed in \* | I.
- last\_pin: The last instance pin.
- first\_gate: The first gate of MOSFETs.
- last\_gate: The last gate of MOSFETs.
- first\_gate/first\_pin: If no gate is specified, it equals to first\_pin.
- first\_gate/last\_pin: if no gate is specified, it equals to last\_pin.
- last\_gate/first\_pin: If no gate is specified, it equals to first\_pin.
- last\_gate/last\_pin: If no gate is specified, it equals to last\_pin.

Spectre FX Simulator Options

# sfx\_ba\_rmin

### **Syntax**

sfx\_ba\_rmin=val

# **Description**

Shorts the resistor during the backannotation stage. The default value is 0.1 ohm.

Spectre FX Simulator Options

### sfx\_ba\_skip\_net

#### **Syntax**

sfx\_ba\_skip\_net=[net1 ... netN]

#### **Description**

Specifies the nets that are to be skipped for backannotation, that is, none of the parasitic components of the nets are backannotated. If there is a coupling capacitor connected to net A and net B, and net A is skipped, this coupling capacitor is grounded and connected to net B only. Wildcard is supported in net names.

Use the option <u>sfx ba ground dangling ccap</u>=1 together with sfx\_ba\_skip\_net to keep the coupling capacitors that connect to skip\_net.

Spectre FX Simulator Options

# sfx\_ba\_skip\_net\_file

### **Syntax**

sfx\_ba\_skip\_net\_file=filename

# **Description**

Specifies a text file, which contains the list of nets to be skipped for backannotation.

Spectre FX Simulator Options

### sfx\_ba\_unrecognized\_subckt\_action

#### **Syntax**

sfx ba unrecognized subckt action=error | ignore |top

#### **Description**

Specifies how to handle a DPSF file whose subcircuit name does not match any of the subcircuit names in the pre-layout. Possible values are:

- error: Generates an error message if a DSPF file is associated with a subcircuit that is not present in the design.
- ignore: Ignores the DSPF files associated with subcircuits that are not present in the design.
- top: Backannotates the DSPF files to the top-level design if they are associated with a subcircuit that is not present in the design.

Spectre FX Simulator Options

# sfx\_ba\_use\_pre\_layout\_model

#### **Syntax**

```
sfx ba use pre layout model = 0 \mid 1
```

### **Description**

Choose the models if the pre- and post-layout netlists have different models. If set to 0, the model is chosen from the dpf file. If set to 1, the model is chosen from pre-layout. The default value is 0.

Spectre FX Simulator Options

# sfx\_ccap\_cut

#### **Syntax**

sfx\_ccap\_cut=value

### **Description**

Defines the threshold value of capacitors that need not be cut during partitioning. This option only works for the modes with partitioning enabled. The default value is 1e-13F.

Spectre FX Simulator Options

### sfx\_ccap\_esv

#### **Syntax**

sfx\_ccap\_esv=value

### **Description**

Defines the voltage threshold of the event sensitivity related to capacitors. If not set, the value is controlled by the option  $sfx\_speed$ . If you set this option, it overrides the predefined values specified with the option  $sfx\_speed$ .

Spectre FX Simulator Options

### sfx\_compress\_waveform

Spectre FX provides options to control waveform compression to generate a reasonably sized waveform file for a large number of signals to be saved. The high-level option sfx\_compress\_waveform controls the tolerance of voltage and current, as shown below.

| sfx_compress_waveform         | 0                                                     | 1                    | 2 (Default)                  | 3                                                                       |
|-------------------------------|-------------------------------------------------------|----------------------|------------------------------|-------------------------------------------------------------------------|
| sfx_compress_waveform_vabstol |                                                       | 3e-4                 | 1e-3                         | 5e-3                                                                    |
| sfx_compress_waveform_vreltol |                                                       | 0                    | 0                            | 0                                                                       |
| sfx_compress_waveform_iabstol |                                                       | 1e-12                | 1e-12                        | 1e-12                                                                   |
| sfx_compress_waveform_ireltol |                                                       | 0.005                | 0.01                         | 0.02                                                                    |
|                               | Disable<br>compression<br>for<br>debugging<br>purpose | Accurate compression | Meet the<br>general<br>usage | A little more<br>aggressive<br>setting to<br>reduce the<br>size further |

#### sfx\_compress\_waveform\_vabstol

Specifies the absolute voltage error tolerance for waveform compression.

#### sfx\_compress\_waveform\_vreltol

Specifies the relative voltage error tolerance for waveform compression.

#### sfx\_compress\_waveform\_iabstol

Specifies the absolute current error tolerance for waveform compression.

#### sfx\_compress\_waveform\_ireltol

Specifies the relative current error tolerance for waveform compression.

Spectre FX Simulator Options

# sfx\_cshunt

#### **Syntax**

sfx cshunt=value

### **Description**

Specifies the value of grounded capacitors to be inserted for each node. For Spectre compatibility, option cmin is supported and is equivalent to sfx\_cshunt.

Spectre FX Simulator Options

# sfx\_cut\_floating\_gate

#### **Syntax**

sfx\_cut\_floating\_gate=0 | 1

# **Description**

If set to 1, Spectre FX adjusts the partition algorithm to perform the cut for the floating gate of the MOSFET. The default value is 0.

Spectre FX Simulator Options

# sfx\_dump\_floating\_gate\_node

#### **Syntax**

```
sfx_dump_floating_gate_node=0 | 1
```

### **Description**

If set to 1, Spectre FX dumps all the detected floating gate nodes to a separate file with suffix floating\_gate\_node.

If set to 0, the tool dumps only the first 10 floating gate nodes in the log file. This is the default value.

Spectre FX Simulator Options

### sfx\_fast\_mosfet\_cap

#### **Syntax**

```
sfx fast mosfet cap=0 \mid 1
```

### **Description**

Specifies whether to enable the fast calculation for MOSFET capacitances. When set to 1, provides better performance with some accuracy loss. It is recommended to use it only for cases that are not sensitive to nonlinear capacitances. Default value is 0, which means fast calculation is not enabled.

Spectre FX Simulator Options

# sfx\_floating\_gate\_gshunt

#### **Syntax**

sfx\_floating\_gate\_gshunt = value

### **Description**

Specifies the value of gshunt placed on the floating gate nodes. The default value is 0.

### **Example**

.option sfx\_floating\_gate\_gshunt= 1e-06

Spectre FX Simulator Options

# sfx\_floating\_node\_gshunt

#### **Syntax**

sfx\_floating\_node\_gshunt = value

### **Description**

Specifies the value of gshunt placed on the floating nodes without a conducting path to both VDD and Ground.

The default value is 0.

Spectre FX Simulator Options

## sfx\_integ\_method

#### **Syntax**

sfx\_integ\_method= gear | gear2 | traponly | euler

## **Description**

Defines the integration method for transient simulation. Possible values are gear, gear2, traponly, and euler.

The default value is gear.

Spectre FX Simulator Options

## sfx\_lprobe\_format

#### **Syntax**

sfx lprobe format= none |digital prefix

#### **Description**

Specifies the location where you want to save the logic waveforms. The default value is none, it means the logic waveforms will be stored in the original hierarchy location. If set to digital\_prefix, Spectre FX generates a separate hierarchy started with digital. to store the logic waveforms for lprobe statements.

Spectre FX Simulator Options

## sfx\_maxstep\_window

#### **Syntax**

sfx\_maxstep\_window=[time1 val1 time2 val2 ...]

## **Description**

Sets different maxsteps for specific duration of the transient simulation. For example, apply val1 at transient time time1, val2 at time2.

#### **Example**

.option sfx maxstep window=[0 le-8 5u le-9]

Spectre FX Simulator Options

## sfx\_optimize

#### **Syntax**

.option sfx optimize=value

## **Description**

Defines the parasitic optimization in Spectre FX. The most accurate parasitic optimization can be obtained using the value ax. The highest parasitic optimization can be obtained using the value vx. Possible values are ax, mx, 1x, and vx.

#### **Example**

.option sfx optimize=lx

Spectre FX Simulator Options

# sfx\_optimize\_power

#### **Syntax**

 ${\tt sfx\_optimize\_power=} value$ 

## **Description**

Defines the parasitic optimization only for the power nets that are detected automatically by Spectre FX. Possible values are ax, mx, 1x, and vx.

Spectre FX Simulator Options

# sfx\_optimize\_signal

#### **Syntax**

 ${\tt sfx\_optimize\_signal=} value$ 

## **Description**

Defines the parasitic optimization only for the signal nodes that are detected automatically by Spectre FX. Possible values are ax, mx, 1x, and vx.

Spectre FX Simulator Options

## sfx\_oscillator\_node

#### **Syntax**

sfx oscillator node=[nodename]

## **Description**

Specifies one node of an oscillator loop. Simulator automatically starts oscillation when the oscillator is enabled. Now the option only supports ring-type of oscillator.

#### **Examples**

```
.option sfx_oscillator_node=x1.xosc1.node1
.option sfx oscillator node=[x1.xosc1.node1 x1.xosc2.node1]
```

Spectre FX Simulator Options

## sfx\_preset

#### **Syntax**

.option sfx preset=value

#### **Description**

sfx\_preset is a high-level simulator option that allows you to control the tradeoff between the simulation accuracy and performance. Possible values are baseax, basemx, baselx, basevx, ax, mx, 1x, and vx. The value baseax provides the highest accuracy and the value vx provides the highest performance.

The baseax, baselx, and basevx values disable partitioning and provide SPICE-level accuracy while the ax, mx, lx, and vx values enable circuit partitioning and provide high performance, especially for large circuits.

The following table shows the effect of different values of the sfx\_preset option on partitioning, speed, and optimization:

| sfx_preset   | baseax | basemx | baselx | basevx | ax  | mx  | lx  | VX  |
|--------------|--------|--------|--------|--------|-----|-----|-----|-----|
| partitioning | no     | no     | no     | no     | yes | yes | yes | yes |
| speed        | ax     | mx     | lx     | VX     | ax  | mx  | lx  | VX  |
| optimization | ax     | mx     | 1x     | VX     | ax  | mx  | lx  | VX  |

#### **Example**

```
.option sfx preset=lx
```

<sup>.</sup>option sfx preset=ax subckt=pll

Spectre FX Simulator Options

## sfx\_progress\_percentage

#### **Syntax**

.option sfx progress percentage=val

## **Description**

Controls the frequency at which the information is printed in the log file. The value is specified as a percentage.

#### **Example**

.option sfx progress percentage=10

The above statement states that the log file should be updated after every 10 percent of the transient simulation is completed.

Spectre FX Simulator Options

## sfx\_rcr

#### **Syntax**

sfx rcr = value

## **Description**

Defines RC reduction, which is controlled by  $sfx_{optimize}$ , if no definition is given. The possible values are from 0 to 4. If  $sfx_{rcr=0}$ , RC reduction is disabled, which is used only for debugging purpose and the simulation may slow down significantly.

Spectre FX Simulator Options

# sfx\_rmin

#### **Syntax**

sfx rmin = value

## **Description**

Resistors with values less than the specified value are shorted. The default value is 0.01 ohms.

Spectre FX Simulator Options

## sfx\_rmax

#### **Syntax**

sfx rmax = value

# **Description**

Resistors with values greater than the specified value are open. The default value is 1e+9 ohms.

Spectre FX Simulator Options

## sfx\_separate\_current\_waveform

#### **Syntax**

sfx separate current waveform =  $0 \mid 1$ 

#### **Description**

Specifies whether to save a separate waveform file for current signals. By default, Spectre FX saves both voltage and current signals to the same waveform file. If sfx\_separate\_current\_waveform is set to 1, the current signals, including device current and port current, are saved to a separate waveform file. This helps in reducing the file size when many signal are probed.

Spectre FX Simulator Options

## sfx\_speed

#### **Syntax**

.option sfx\_speed=value

## **Description**

Defines the simulation tolerance for voltage and current calculation. Possible values are ax, mx, 1x, and vx. The default value is determined by the preset mode.

#### **Example**

.option sfx\_speed=mx

Spectre FX Simulator Options

## sfx\_speed\_signal

#### **Syntax**

.option sfx speed signal=value

## **Description**

Defines the simulation tolerance for voltage and current calculation only for the signal nodes that are detected automatically by Spectre FX. Possible values are ax, mx, 1x, and vx. The setting overwrites option  $sfx\_speed$  for signal nodes only.

#### **Example**

.option sfx\_speed\_signal=mx

Spectre FX Simulator Options

## sfx\_speed\_power

#### **Syntax**

.option sfx speed power=value

## **Description**

Defines the simulation tolerance for voltage and current calculation only for the power nets that are detected automatically by Spectre FX. Possible values are ax, mx, 1x, and vx. The setting overwrites option  $sfx\_speed$  for power nets only.

#### **Example**

.option sfx\_speed\_power=mx

Spectre FX Simulator Options

## sfx\_speed\_window

#### **Syntax**

```
sfx speed window=[time1 val1 time2 val2 ...]
```

## **Description**

Sets different speeds for specific periods of the transient simulation. For example, apply val1 at transient time time1 and val2 at time2.

#### **Example**

```
.option sfx_speed_window=[0 1x 5u ax]
```

Spectre FX Simulator Options

## sfx\_support\_nqs

#### **Syntax**

```
sfx\_support\_nqs = 0 | 1
```

## **Description**

Supports trnqsmod of bsim4 and bsim3v3, if it is defined as 1. The default value is 0.

Spectre FX Simulator Options

## sfx\_time\_step\_errtol\_factor

#### **Syntax**

```
sfx_time_step_errtol_factor = value
```

## **Description**

Specifies the factor to tune the tolerance of time step.

A value greater than 1.0 is loosening and value less than 1.0 is tightening. The default value is 1.0.

#### **Example**

```
.option sfx_time_step_errtol_factor = 0.1
```

Spectre FX Simulator Options

## sfx\_unit\_time

#### **Syntax**

```
sfx\_unit\_time = value
```

## **Description**

Specifies the transient simulation time unit. The default value is 1e-12 (1ps) for preset ax, mx, lx, vx, and 1e-13 (0.1ps) for preset baseax, basemx, baselx, basevx.

#### **Example**

```
.option sfx_unit_time = 1e-15
```

Spectre FX Simulator Options

# sfx\_waveform\_flush\_percentage

#### **Syntax**

sfx\_waveform\_flush\_percentage = value

## **Description**

Defines the percentage of the transient simulation to dump the waveforms to file.

Spectre FX Simulator Options

## sfx\_waveform\_flush\_minute

#### **Syntax**

sfx waveform flush minute = value

## **Description**

Defines the specified period of transient simulation to dump the waveforms to file.

For example, if option sfx\_waveform\_flush\_minute is set to 10, the waveform data will flush every 10 minutes during transient simulation.

Spectre FX Simulator Options

## skip

Skips the simulation of the specified subcircuit elements. Currently, only the value cut is supported, which leaves the subcircuit ports disconnected. The loading effect of the skipped blocks is discarded. Possible values are none and cut.

Wildcard is supported in the parameters subckt and inst. In addition, multiple values can be specified for these parameters as a vector quoted by [].

#### **Syntax**

```
skip= none | cut subckt|inst=[]
```

#### **Example**

```
.option skip=cut subckt=array
```

Tells the Spectre FX simulator to skip the simulation for all elements of the array subcircuit.

```
.option skip=cut inst=[xtop.xbank left xtop.xbank right]
```

Tells the Spectre FX simulator to skip the simulation for all elements of the xtop.xbank\_left and xtop.xbank\_right instances.

Spectre FX Simulator Options

## soft\_bin

#### **Syntax**

soft bin=singlemodels | no | allmodels

#### **Description**

Defines whether to allow the MOSFETs size to exceed the specified range in the model files, as soft binned model. It can be applied to both non-binned or binned models. Possible value are:

- singlemodels: Soft binned model is used only on non-binned models. This is the default value.
- no: The size of the MOSFETs is not allowed to exceed the given range.
- allmodels: Soft binned model is used on both non-binned and binned models.

# **Probing and Measuring Statements**

This chapter covers the following topics:

- Defining the Level or Depth Rules for Probing
- Defining the Measurement Output Format
- Probing Signals in the Backannotation Flow
- .probe or.print
- .lprobe or .lprint
- save
- \_.measure

**Probing and Measuring Statements** 

# **Defining the Level or Depth Rules for Probing**

You can use the probe\_level option to specify the hierarchical depth. Possible values are:

- top: Count the level starting from the top level.
- wildcard: The level or depth specified in the .probe statement is applied to wildcards only. The hierarchical delimiters explicitly specified in .probe extend the level or depth to be probed.

In Spectre FX, the default value for probe\_level is wildcard.

For compatibility with other Spectre simulators so that the level or depth of hierarchical nodes is counted from the top of the netlist, you need to explicitly set probe\_level=top.

#### Related Topics

.probe or.print

**Probing and Measuring Statements** 

# **Defining the Measurement Output Format**

You can use the mt\_format option to control the format of the mt0 file. Possible values are:

- horizontal: Keeps the original format of the mt0 file. This is the default value.
- vertical: Each measure value is specified in a separate line and the format is meas\_name=val.

#### Related Topics

.measure

# **Probing Signals in the Backannotation Flow**

For information on probing signals in the backannotation flow, refer to the section <u>Probing Signals for the Parasitic Backannotation Flow</u>.

**Probing and Measuring Statements** 

# .probe or.print

#### **Syntax**

```
.probe [tran] [name1 = ]ov1 [[name2 = ]ov2] ... [[namen = ]ovn] [depth = value]
        [subckt = name] net=[name] [exclude = pn1] [exclude = pn2] ...
        [preserve=all|port|none]
```

## **Description**

In Spectre FX, .print is automatically converted to .probe. These statements are used to probe node voltages, device currents, and port currents. The statements can contain hierarchical names and wildcards for nodes, ports, or elements, and can be embedded within the scope of a subcircuit.

The statements also support the following:

- Multiple statements in the netlist file
- Output variables in different formats

**Note:** Spectre FX ignores non-existent signal names and prints a warning message with the names of those signals in the log file.

# Spectre FX Circuit Simulator User Guide Probing and Measuring Statements

# **Arguments**

| Defines the analysis type as transient. This is an optional parameter and can be skipped because Spectre FX supports only transient analysis. |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------------------------------------------------------------------|

**Probing and Measuring Statements** 

ov1 ov2....ovn

Name of the output variable (it can be the node voltage, branch current, port current, Verilog-A instance port voltage, or Verilog-A instance internal variable value).

- v(node\_name) probes the node\_name voltage. node\_name can be hierarchical and can contain question marks and wildcards. For example: v(x?1.\*.n\*).
- i (element\_name) probes the branch current output through the element element\_name. element\_name can be hierarchical and can contain question marks and wildcards. For example: i(x?1.\*.n\*).
- v1(element\_name) probes the voltage of the first terminal for the element element\_name, v2 probes the voltage of the second terminal, v3 probes the voltage of the third terminal, and v4 probes the voltage of the fourth terminal (useful when the node name of a terminal is unknown).
- x (instance\_port\_name) returns the current flowing into the subcircuit port, including all lower hierarchical subcircuit ports. It can be used to probe the power and ground ports of an instance, even if the ports are defined as global nodes and do not appear in the subcircuit port list. The instance\_port\_name can be hierarchical and can contain question marks and wildcards. For example: x(x?1.\*.n\*.vdd).
- $extbf{vol} = v(node1, node2)$  probes the voltage difference between node1 and node2 and assigns the result to the variable vol.
- expr = par('expression') probes the expression of simple output variables and assigns the result to expr. The expression can contain variables and also all the mathematical operators and built-in or user-defined functions. An expression can also contain the names of other expressions.
- var\_name(veriloga\_instance) probes the var\_name voltage for veriloga\_instance. var\_name can be either a port name or an internal variable name of a Verilog-A module. veriloga\_instance is the instance name of a Verilog-A module, which can be hierarchical and can contain question marks and wildcards. For example: PD(IO.AN?.B\*).

Probing and Measuring Statements

|             | all (veriloga_instance) probes all the port voltages and internal variable values for veriloga_instance. veriloga_instance can be hierarchical and can contain question marks and wildcards. For example:  all (IO.AN?.B*).                                                                                           |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| depth=value | Specifies the depth in the circuit hierarchy that a wildcard name applies to. If it is set as 1, only the nodes at the current level are applied (default value is infinity). This parameter has an alias level. The option <a href="mailto:probe_level">probe_level</a> decides how to count the hierarchical depth. |
| subckt=name | Specifies the subcircuit to which this statement applies to. By default, it applies to the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration. Wildcards are supported.     |
| exclude     | Specifies the output variables to be excluded from the probe. The names can be node or element names and can contain wildcards. This parameter has an alias except.                                                                                                                                                   |
| preserve    | Defines the content of the nodes probed with wildcard scoping. Possible values are:  none: Probes all the nodes and ports connected to active devices (default). Nodes connected only to passive elements are not probed.                                                                                             |
|             | all: Probes all nodes, including the nodes connected to passive elements, and probes all ports.                                                                                                                                                                                                                       |
|             | port: Probes only the ports in subcircuits.                                                                                                                                                                                                                                                                           |

## **Examples**

```
.probe v(n1) i1(m1) vdiff = v(n2,n3) expr1 = par('v(n1)+2*v(n2)')
```

Tells the Spectre FX simulator to probe the voltage at node n1 and the current i1 for element m1. The voltage difference between nodes n2 and n3 is probed and assigned to vdiff. In addition, an expression of voltages at nodes n1 and n2 is probed and assigned to expr1.

```
.probe tran v(*) i(r1) depth = 2 subckt = VCO
```

Tells the Spectre FX simulator to probe the voltages for all the nodes in the subcircuit named VCO and one level below in the circuit hierarchy. The current of the resistor r1 is also probed for all the instances of the subcircuit VCO. The reported names of r1 are appended with the

**Probing and Measuring Statements** 

circuit call path from the top level to VCO. This is equivalent to the situation where the statement .probe tran v(\*) i(r1) depth = 2 is written in the subcircuit definition of VCO in the netlist file.

```
.probe tran x(xtop1.block1.in)
```

Tells the Spectre FX simulator to report the current of port in for instance block1, which is instantiated at the top-level block xtop.

```
.print tran x(xtop.*)
```

Tells the Spectre FX simulator to probe the current of ports for instance xtop and all instances below.

```
.probe tran v(*) subckt=VCO preserve=all
```

Probes the voltages for all nodes in VCO, including port names and internal nodes that are only connected to resistors and capacitors.

```
.probe tran v(*) exclude=net* exclude=bl* depth=2
```

Probes all node voltages of the top level and one hierarchy below, except for the voltages of nodes matching the pattern net\* and b1\*.

```
.probe tran v1(x1.x3.mp1) v2(x3.xp.mp4)
```

Probes the drain of x1.x3.mp1 and gate of x3.xp.mp4.

```
.probe tran out(IO.ANA.VREG) ps3(IO.ANA.VREG) all(IO.ANA.C*)
```

Probes the voltage of port out and the value of the internal variable ps3 for the Verilog-A instance IO.ANA.VREG, as well as all the port voltages and internal variable values for Verilog-A instances that match the name IO.ANA.C\*.

#### Related Topics

.lprobe or .lprint

save

.measure

**Probing and Measuring Statements** 

# .lprobe or .lprint

## **Syntax**

```
.lprobe tran [low = value] [high = value] [name1 = ]ov1 [[name2 = ]ov2] ... [[namen = ]ovn] [depth = value] [subckt = name] [exclude = pn1] [exclude = pn2] ... [preserve=none|all|port]
```

#### **Description**

In Spectre FX, .lprint is automatically converted to .lprobe. These statements set up logic probes on nodes for the specified output quantity. The results are sent to a waveform output file. These statements can contain hierarchical names and wildcards for nodes or elements, and can be embedded within the scope of a subcircuit.

**Probing and Measuring Statements** 

# **Arguments**

| Name                       | Description                                                                                                                                                                                                                                                                                       |  |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| tran                       | Defines the analysis type (transient).                                                                                                                                                                                                                                                            |  |
| ov1, ov2                   | Specifies the simple output variables and uses the $v (node\_name)$ format. The name can be hierarchical and contain wildcards (for example, $x?1.*.n*$ ).                                                                                                                                        |  |
| low = value                | Specifies the voltage threshold for the logic 0 (zero) state. To (logic low) state is probed if the node voltage is less than or equal to $low$ . If the node voltage is between $low$ and $high$ , X state is probed.                                                                            |  |
| high = value               | Specifies the voltage threshold for the logic 1 (one) state. The 1 (logic high) state is probed if the node voltage is higher than or equal to high. If the node voltage is between low and high, the X state is probed.                                                                          |  |
| depth = value              | Specifies the depth in the circuit hierarchy to which a wildcard name applies to. If set to $1$ , only the nodes at the current level are applied (the default value is infinity).                                                                                                                |  |
| subckt = name              | Specifies the subcircuit to which the statement applies to. By default, it applies to the top level. If the statement is already specified in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration. |  |
| exclude = pn1, pn2         | Specifies the output variables to be excluded from the probe.<br>Names can be node or element names, and can contain<br>wildcards.                                                                                                                                                                |  |
| preserve=none all <br>port | Defines the content of nodes probed with wildcard probing.  none probes all nodes and ports connected to active devices (default). Nodes connected only to passive elements are not probed.                                                                                                       |  |
|                            | all probes all nodes, including nodes connected to passive elements, and probes all ports.                                                                                                                                                                                                        |  |
|                            | port probes only the ports in subcircuits.                                                                                                                                                                                                                                                        |  |

# **Examples**

Probing and Measuring Statements

```
.lprobe low = 0.5 \text{ high} = 4.5 \text{ v(n1)}
```

The voltage on node n1 is converted to logic values using the low and high thresholds, and then output to the waveform output file.

```
.lprobe low = 0.5 \text{ high} = 4.5 \text{ v(*)} \text{ v(BUF.n1)} \text{ depth} = 2 \text{ subckt} = INV
```

The logic states are probed for all the nodes within the subcircuit named INV and one level below in the circuit hierarchy. In this case, the reported names of BUF are appended to the circuit call path from the top level to INV. This is equivalent to a situation where the statement '.lprobe tran v(\*) depth = 2' is in the subcircuit definition of INV in the netlist file. .lprobe tran v(\*) subckt=VCO preserve=all

RC reduction is constrained to preserve all nodes in VCO. Voltage probing is performed for all nodes in VCO, including internal nodes that are only connected to resistors and capacitors.

```
.lprobe tran low = 0.5 \text{ high} = 4.5 \text{ v(*)} exclude=net* exclude=bl*
```

All node voltages are probed except for node voltages matching the pattern net\* and b1\*.

#### Related Topics

.probe or.print

save

.measure

**Probing and Measuring Statements** 

#### save

Spectre FX enables you to save the signals by using the save statement in Spectre syntax.

**Note:** This simulator does not support the oppoint parameter in the save statement save dev:oppoint.

#### **Related Topics**

save statement

.probe or.print

.lprobe or .lprint

.measure

**Probing and Measuring Statements** 

#### .measure

## **Syntax**

.measure tran meas name trig ... targ ...

## **Description**

Defines the measurement that is performed for propagation, delay, rise time, fall time, average voltage, peak-to-peak voltage, and minimum and maximum voltage over a specified period, and over a number of other user-defined variables. The measurement can be used for power analysis on elements or subcircuits (see Examples).

The .measure statement can also be embedded within a subcircuit definition in the netlist file. The measure name is appended with the call path name from the top level to the instances of the subcircuit. The .measure statement can also be used to perform the measurement of all output variables, including expression probes already defined in the .probe expr() statement.

The Spectre FX simulator supports linked measure statements applicable for all the measure functions listed below. Some measure statements may depend on others by having the names of other measures in expressions (instead of parameters). These expressions cannot contain node voltages and element currents. To avoid confusion, linked measure statements must be in the same scope (that is, either at the top level or in the same subcircuit definition).

#### Related Topics

Functions Supported by .measure in Spectre FX

save statement

.probe or.print

.lprobe or .lprint

**Probing and Measuring Statements** 

## Functions Supported by .measure in Spectre FX

The Spectre FX simulator supports the following measure function types:

- current and power
- Average, RMS, Min, Max, Peak-to-Peak, and Integral
- Find and When
- Rise, Fall, and Delay
- Parameter with Expressions

#### **Related Topics**

.measure

**Probing and Measuring Statements** 

### current and power

#### **Description**

Used for current and power analysis on elements or subcircuits.

#### **Examples**

```
.measure tran current max x(xtop.x23.out) from=0ns to=1us
```

Tells the Spectre FX simulator to measure the maximum current of port out of instance xtop.x23 and all the instances below.

```
.measure tran power max \dot{v}(xtop.x23.out) * x(xtop.x23.out) ` from=Ons to=lus
```

Tells the Spectre FX simulator to measure the maximum power of port out of instance xtop.x23 and all the instances below.

```
.measure tran power avg avg `v(1) * i1(r1)` from=Ons to=lus
```

Tells the Spectre FX simulator to measure the average power on element r1, from 0 ns to 1 us.

```
.measure tran energy integ \dot{v}(xtop.x23.out) * x(xtop.x23.out) from=0ns to=10us
```

Tells the Spectre FX simulator to measure the integral power (total energy) of port out of instance xtop.x23 and all the below instances.

### Related Topics

.measure

**Probing and Measuring Statements** 

## Average, RMS, Min, Max, Peak-to-Peak, and Integral

### **Syntax**

.measure tran meas\_name func ov1 [from = value to = value]

### **Arguments**

| Name       | Description                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------|
| tran       | Specifies the transient analysis for the measurement.                                                              |
|            | <b>Note:</b> The Spectre FX simulator only supports measurement of transient analysis.                             |
| meas_name  | User-defined measurement name.                                                                                     |
| ov1        | Name of the output variable (can be the node voltage, branch current of the circuit, or an expression).            |
| func       | $\mathtt{avg}$ calculates the average area under $\mathtt{ov1},$ divided by the period of time.                    |
|            | $\mathtt{max}$ reports the maximum value of $\mathtt{ov1}$ over the specified interval.                            |
|            | $\mathtt{min}$ reports the minimum value of $\mathtt{ov1}$ over the specified interval.                            |
|            | $\mathtt{pp}$ reports the maximum value, minus the minimum of $\mathtt{ov1},$ over the specified interval.         |
|            | ${\tt rms}$ calculates the square root of the area under the ${\tt ov1}$ curve, divided by the period of interest. |
|            | integ reports the integral of ov1 over the specified period.                                                       |
| from=value | Start time for the measurement period.                                                                             |
| to=value   | End time for the measurement period.                                                                               |

#### **Examples**

.measure tran avg1 avg v(1) from = Ons to = 1us

Tells the Spectre FX simulator to calculate the average voltage of node 1 from 0 ns to 1us, evaluating the result with variable avg1.

.measure tran Q2 integ I(out) from = Ons to = 1us

Probing and Measuring Statements

Tells the Spectre FX simulator to calculate the integral of I (out) from 0 ns to 1 us, evaluating the result with variable Q2.

```
.measure tran rms3 rms v(out) from = Ons to = 1us
```

Tells the Spectre FX simulator to calculate the RMS of the voltage on node out from 0 ns to 1 us, evaluating the result with variable rms3.

```
.measure tran rout pp par('v(out)/i(out)')
```

Tells the Spectre FX simulator to calculate the peak-to-peak value of the output resistance at node out, evaluating the result with variable rout.

#### **Related Topics**

.measure

**Probing and Measuring Statements** 

#### **Find and When**

```
.measure tran\ meas\_name\ find\ ov1 at = value 
 or 
 .measure tran\ meas\_name\ find\ ov1\ when\ ov2 = value\ [td = value]\ [rise = r|last]\ [fall = f|last]\ [cross = c|last]\ [from = <math>value\ to = value]
```

10

```
.measure tran\ meas\_name\ when\ ov1 = ov2\ [td = value]\ [rise = r|last]\ [fall = f|last]\ [cross = c|last]\ [from = value\ to = value]
```

**Note:** The from/to pair, at, and td arguments cannot be specified together in the same .measure statement.

#### **Arguments**

| Name          | Description                                                                                                                              |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------|
| tran          | Specifies the transient analysis for the measurement.                                                                                    |
|               | <b>Note:</b> The Spectre FX simulator only supports measurement of transient analysis.                                                   |
| meas_name     | User-defined measurement name.                                                                                                           |
| when find     | Specifies the when and find functions.                                                                                                   |
| ov1, ov2, ov3 | Names of the output variables (can be the node voltage, branch current of the circuit, or an expression).                                |
| td            | Time at which measurement starts.                                                                                                        |
| rise=r        | Number of rising edges the target signal achieves ${\tt r}$ times (the measurement is executed).                                         |
| fall=f        | Number of falling edges the target signal achieves ${\tt f}$ times (the measurement is executed).                                        |
| cross=c       | Total number of rising and falling edges the target signal achieves c times (the measurement is executed). Crossing can be rise or fall. |
| last          | Last cross, fall, or rise event (measurement is executed the last time the find or when condition is true).                              |
|               | <b>Note:</b> last is a reserved keyword and cannot be used as a parameter name in the .measure statement.                                |

**Probing and Measuring Statements** 

| Name       | Description                            |  |
|------------|----------------------------------------|--|
| from=value | Start time for the measurement period. |  |
| to=value   | End time for the measurement period.   |  |

#### **Examples**

```
.measure tran find1 find v(1) at = 0ns

.measure tran find2 find v(1) when v(2) = 2.5 rise = 1

.measure tran when1 v(1) = 2.5 cross = 1

.measure tran when2 v(1) = v(2) cross = 1

.measure tran_cont cont_find3 find v(1) when v(2) = 2.5 rise = 1

.measure tran_cont cont_when3 v(1) = 2.5 cross = 1

.measure tran_cont cont_when4 v(1) = v(2) cross = 1
```

## **Related Topics**

.measure

**Probing and Measuring Statements** 

## Rise, Fall, and Delay

.measure tran meas\_name trig ... targ ...

#### **Target**

targ  $targ\_var$  val = value [td = value] [cross = value | rise = value | fall = value]

## **Trigger**

trig  $trig\_var$  val = value [td = value] [cross = value] [rise = value] [fall = value]

or

trig at = value

## **Arguments**

| Name      | Description                                                                                                                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tran      | Specifies the transient analysis for the measurement.                                                                                                              |
|           | <b>Note:</b> The Spectre FX simulator only supports measurement of transient analysis.                                                                             |
| meas_name | User-defined measurement name.                                                                                                                                     |
| trig      | Specifies the beginning of trigger specifications.                                                                                                                 |
| targ      | Specifies the beginning of target specifications.                                                                                                                  |
| trig_var  | Name of the output variable that triggers the measurement. If the target is reached before the trigger activates, .measure reports a negative value.               |
| targ_var  | Name of the output variable the Spectre FX simulator uses to determine the propagation delay with respect to trig_var.                                             |
| val=value | Value of trig_var or targ_var.                                                                                                                                     |
| td=value  | Specifies the time the measurement starts. The simulator counts the number of cross, rise, or fall events that occur after the td value. The default value is 0.0. |

**Probing and Measuring Statements** 

| Name        | Description                                                                                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rise=value  | Number of rise, fall, or cross events the target signal                                                                                                        |
| fall=value  | achieves f times (the measurement is executed).                                                                                                                |
| cross=value |                                                                                                                                                                |
| at=value    | Special case for trigger specification of the measurement start time. The value can be a real time or a measurement result from a previous .measure statement. |

#### **Examples**

```
.measure tran delay1 trig v(1) val = 0.5 rise = 1 targ v(2) val = 0.5 fall =1 .measure tran delay2 trig v(1) val = 0.5 rise =1 targ v(2) val = 0.5 fall =1
```

Tells the Spectre FX simulator to measure the delay from time point v(1), when its value is 0.5 volts on the first rising edge, to time point v(2) when its value is 0.5 volts on the first falling edge.

The second .measure statement reports the delay between v(1) and v(2) until the simulation ends. The additional output file is  $cont\_delay2.mt0$ .

```
.measure tran delay1 trig at=1ns targ v(2) val = 0.5 fall = 1
```

Tells the Spectre FX simulator to measure the delay from 1 ns to time point v(2) when its value is 0.5 volts on the first falling edge.

#### Related Topics

.measure

**Probing and Measuring Statements** 

## **Parameter with Expressions**

```
.measure tran meas_name param = 'expr'
```

#### **Description**

This format is specified together with other measures. expr can contain the names of other measures, but cannot contain node voltages or element currents.

**Note:** Since expr is a function of previous measurement results, it cannot be a function of node voltage or branch current.

#### **Examples**

```
.measure tran avg1 avg v(1) from = 0ns to = 1us .measure tran avg2 avg v(1) from = 2ns to = 3us .measure tran avg12 param = 'avg1+avg2'
```

In the above example, the measure avg12 returns the sum of the values from avg1 and avg2.

```
.measure tran avg01 avg v(in) from = 0 to = 1e-08

.measure tran time1 when v(1) = 2.5 cross = 1

.measure tran delay1 trig at = 'time1' targ v(t4) val = '0.5*(avg01+0.0112)' rise = 1
```

In the above example, the measure delay1 is calculated based on the results of time1 and avg01.

## **Related Topics**

.measure

7

# **EMIR Analysis and Post-Layout Simulations**

This section covers the following topics:

**EMIR Analysis** 

Post-layout Simulation Methodologies

The Parasitic Backannotation Flow

Control Options for the Parasitic Backannotation Flow

Guidelines for Parasitic Backannotation Options

Probing Signals for the Parasitic Backannotation Flow

Parasitic Backannotation Report

**EMIR Analysis and Post-Layout Simulations** 

## **EMIR Analysis**

Spectre<sup>®</sup> FX provides a powerful transistor-level EMIR solution. This dynamic power net and signal net EMIR capability uses a patented technology and is designed to provide high-capacity and high-performance EMIR analyses. The Spectre FX EMIR solution provides a set of advanced features covering dynamic and static EMIR, power gate support, and differential IR drop. The flow is fully integrated into Virtuoso<sup>®</sup> ADE Explorer and Virtuoso<sup>®</sup> ADE Assembler and the results can be post-processed with Voltus<sup>TM</sup>- Fi Custom Power Integrity Solution.

#### Related Topics

Spectre FX EMIR Technology, Product, and Flow Overview

Getting Started with Spectre FX EMIR Analysis

Power Gate Support

Handling the Complexity of DSPF/SPEF files

**Advanced Analyses** 

# Spectre FX EMIR Technology, Product, and Flow Overview

In an EMIR flow, a circuit is evaluated together with the parasitic resistor and capacitor network, which models the IR drop or the EM effect. There are two general approaches of solving such a problem:

- Direct EMIR analysis When high accuracy is needed, a brute-force simulation of the entire system (circuit plus parasitic resistances and capacitances) can be performed to accurately calculate the EMIR of any net. The EMIR simulation performance and capacity is subject to the limitation of the circuit simulator being used.
- Iterated EMIR analysis In order to conduct EMIR simulation on circuits with much larger power and signal nets within a much shorter time, an alternative is to decouple the nonlinear circuit simulation from the linear RC net analysis. User can iterate the linear RC net analysis by modifying the layout, however, the nonlinear circuit simulation is performed only once. The decoupling of the linear RC nets from the nonlinear circuit is not mathematically equivalent to the original design and certain inaccuracy is introduced, however, the user receives the benefit of simulation performance and capacity.



High accuracy, limited performance/capacity



High performance/capacity, sufficient accuracy

For high accuracy EMIR analysis of small design blocks, or designs with smaller numbers of RC nets, direct EMIR analysis is recommended.

To gain higher performance and higher capacity on medium-to-large designs, the iterated EMIR analysis method is recommended.

**EMIR Analysis and Post-Layout Simulations** 

The Spectre FX EMIR flow requires a complete testbench that contains the DSPF files (with the parasitic and instance sections describing the circuit to be analyzed) stimuli, device, and models.

Use the +emir option on the Spectre FX command line to enable the EMIR analysis during circuit simulation. The details of EMIR analysis, such as the type of analyses, nets to be analyzed, output to be created, are specified using an EMIR configuration file.

Using either direct EMIR analysis or iterated EMIR analysis, the circuit simulation is first performed with various voltages and currents being calculated. Next, a standalone tool, emirreport/emirutil, is called to post-process the simulation results and generate the IR and EM reports. By default, the post-processing step is invoked automatically.

The output of the EMIR analysis is an EMIR text/html report, which lists the EM and/or IR information of all the nets requested. In addition, *Voltus-Fi XL* can be used to visualize the IR drop and EM current violations in Virtuoso Layout Editor.



**EMIR Analysis and Post-Layout Simulations** 

Note that while the Spectre FX EMIR flow uses the DSPF representation of the designs, it is not dependent on any post-layout backannotation or stitching capability. The flow also covers designs with power gates.

#### **Product Overview and EMIR Flow**

The EMIR product consists of the Spectre FX EMIR simulation and the *Voltus-Fi XL* visualization. The circuit and the RC network simulation are handled by Spectre FX EMIR. The result is stored in a binary database which contains the average, rms, max IR drop, and EM values. *Voltus-Fi XL* reads the information from the binary database, evaluates whether the currents are above the limits defined in the technology file, and visualizes the results in the layout.



Different utilities are responsible for creating the IR drop and EM text reports. For advanced node designs for which the technology file format is ICT or <code>qrctechfile</code>, the utility <code>emirreport</code> (or <code>vpsbatch</code>) is used to generate the text report. For older technology nodes which use <code>emdatafile</code> format, the utility <code>emirutil</code> is used to create the text reports.

#### **DSPF** requirements

The Spectre FX EMIR flow is based on a DSPF representation of the analyzed design. The DSPF file is required to contain all electrical and geometric information needed for EMIR

## **EMIR Analysis and Post-Layout Simulations**

analysis. The following figure shows a representative DSPF netlist with all important information for EMIR being marked in color.

```
*[DSPF 1.5]
                                                                 Important EMIR related information
*[DATE "Tue Sep 18 15:44:21 2012"

    Subckt definition

*|VENDOR "Cadence Design Systems"
* [PROGRAM "Cadence Extraction QRC"
*|VERSION "10.1 Linux 32 bit- (Thu Apr 14 12:02:04 PD T 2011)"

    L/W of wire OR Area of via

*|DESIGN "ado_sample_hold"

    Coordinates (X,Y) of resistor origin

*|DIVIDER /
*|DELIMITER #

    MOSFET Instances

*|DeviceFingerDelim "@"
*|BUSBIT []
.GLOBAL
.SUBCKT_adc_sample_hold outm outp_SIDDQ_VDD_VSS bias100 hold hold_test inm
*Net Section
*|GROUND_NET VSS
*[NET VDD 8.09439 e 14
*[P (VDD I 0 1.4100 103.0500)
*|I (MPM6#s MPM6 s X 0 34,1500 88,6500)
*|S(net0154#49 51.2355 82.8175)
*|S(net0154#50 51.2355 78.5785)
Rg3135 netD154#49 netD154#50 0.978231 $mt3 $L=4.239 $W=0.26 $X=51.235 $Y=80.6985
Rs3247 net0154#150 net0154#162 0.077778 $Via1 $A=0.3528 $X=59.315 $Y=50.34
C5551 net58#104 VSS#155 5.63854e-17 $X=22.285 $Y=64.9865
*Instance Section
MNM0 MNM0#d MNM0#g MNM0#s VSS gpdk090_nmos2v L=0.28U W=3U AD=0.9P AS=0.54P PD=6.6U PS=3.36U
```

#### EM Rule Support

EM rules are defined in DRM, and part of the technology files. The Voltus-Fi XL- Spectre FX EMIR solution supports the following technology file formats.

- ICT, ICT-EM (EM rules only)
- arctechfile
- emdatafile

Advanced node technologies require special EM rules that are only supported in ICT/ICT-EM and gretechfile format. Refer to the Quantus QRC Techgen Reference Manual for details.

emdatafile format is used for legacy technology nodes. In future, it is expected to be replaced by ICT and gratechfile format.

**EMIR Analysis and Post-Layout Simulations** 

Various Cadence EMIR tools support only subsets of these techfile formats (for example, Voltus does not support ICT file, but supports ICT\_em). ICT\_em is the only format supported by all Cadence EMIR technologies, Voltus, EAD, and Voltus-Fi L and XL.

## **Getting Started with Spectre FX EMIR Analysis**

To perform EMIR analysis, first create a complete simulation testbench with the DSPF files containing the postlayout data of the design. Specify the fingered devices in the <code>instance</code> section and the parasitic resistors and capacitors in the <code>net</code> section. Use the <code>dspf\_include</code> statement to read the DSPF content, as shown below.

```
dspf_include "sram.spf" (Spectre syntax)
.dspf_include "sram.spf" (SPICE syntax)
```

dspf\_include provides special features like port order adjustments, or handling of duplicated subcircuits, which are not available in include/.include. Therefore, do not use include/.include in the EMIR flow for including the DSPF file.

Large DSPF files may be split into multiple files, for example, sram.dspf, sram.dspf.1, sram.dspf.2, and so on. If the top-level DSPF file (sram.dspf) is included with the dspf\_include statement, Spectre FX searches for any related file (sram.dspf.1, sram.dspf.2, ...) and read them automatically.

Setting up a correct postlayout simulation test bench is vital to successful EMIR analysis (see <u>Handling the Complexity of DSPF/SPEF files</u>).

Once the testbench is set up, you can perform a regular (non-EMIR) postlayout simulation with the <code>spectrefx</code> command to ensure that the testbench contains no error, and the circuit behavior is as expected.

```
% spectrefx input.sp
```

To perform the same simulation with EMIR analysis added, you need to create and include an EMIR control file with the spectrefx command, as shown below.

```
% spectrefx +emir=emir.conf input.scs
```

The EMIR analyses is enabled by using the +emir Spectre FX command-line option. All EMIR-related commands are defined in the EMIR control file.

#### **EMIR Control File**

EMIR analysis is performed based on the first transient analysis statement in the netlist. An EMIR control file contains all of the settings and options that are relevant to an EMIR analysis. Some of the options that can be specified using the EMIR control file are: the names of the

**EMIR Analysis and Post-Layout Simulations** 

nets to be analyzed, the type of analyses to be performed, the EMIR analysis time window, choice of direct or iterated methods, settings for RC simulation, and location of EM rule file.

The following sample control file describes EMIR analysis based on the x1 instance. A maximum IR drop analysis is performed on nets vdd and vss, while RMS-based EM analysis is performed on all nets inside the x1 instance. The two-stage iterated method is used, and the current density limits for the EM report are referenced from file .emfile.txt. Only one subcircuit instance is allowed for EMIR analysis for a Spectre FX run.

#### **Example EMIR control file (emir.config)**

```
net name=[X1.VDD X1.VSS] analysis=[vmax iavg] net name=[X1.*] analysis=[irms]
solver method=iterated
emirutil techfile="./emfile.txt"
```

The EMIR control file supports the Spectre line continuation character + and comment-line characters \* and //.

The following table summarizes the supported EMIR control file options:

EMIR Analysis and Post-Layout Simulations

The following table summarizes the supported EMIR control file options:

| Keyword | Option Set                                                             | Explanation                                                                                                                                                                                                                                                                                                                                                                          | Default<br>Value |
|---------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| net     | <pre>name=[instance1.net1 instance1.net2]</pre>                        | Defines the nets for which the analysis is performed.  instance defines the instance of the subcircuit containing the net. net defines the net name inside the subcircuit instance as it is defined in the DSPF *    NET definition. If the DSPF file is included at the top level, the instance name is not required. Wildcards are supported for net names but not instance names. | none             |
|         | <pre>analysis=[imax iavg iavgpos iavgneg iavgabs irms vmax vavg]</pre> | peakEM, avgEM, avgEM for i>0, avgEM for i<0, avgabsEM, rmsEM, peakIR, avgIR. imax, iavg, iavgabs, irms, and vmax data are always written to the binary database independent of user settings.                                                                                                                                                                                        | iavg,<br>vmax    |
|         |                                                                        | Note: If Voltus-Fi acpeak analysis is required, then imax and irms analyses need to be enabled in Spectre FX EMIR.                                                                                                                                                                                                                                                                   |                  |
|         |                                                                        | <pre>imax means max(abs(current waveform))</pre>                                                                                                                                                                                                                                                                                                                                     |                  |

| <pre>pwrgate=[I1.VDD I1.VDD_INT]global=[I1 .VDD]</pre> | Enables power gate handling. You need to specify the power supply net driving the power gate (vsource connected) and the internal power supply net driven by the powergate. If one power supply net drives multiple power gates, you need to specify one statement with all internal power supply nets. If none of the powergate nets is driven by vsource, then the global statement can be used to define the global net. | none |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|

**EMIR Analysis and Post-Layout Simulations** 

analysis=[sigvmax
sigvavg] reftype=[avg
max min pin]
[findsrc=yes|no][refnode
=name][vref=value]

analysis=sigvmax - max signal net IR drop.

none

analysis=sigvavg - avg signal net IR drop.

reftype=avg - reference voltage for IR drop is the average voltage of all subnodes at every time point. This is the default.

reftype=max - reference voltage for IR drop is the maximum voltage of all subnodes at every time point.

reftype=min - reference voltage for IR drop is the minimum voltage of all subnodes at every time point.

reftype=pin findsrc=yes - Reference voltage of IR drop is taken from vsource, which is traced back from \*P | node.

reftype=pin findsrc=no - Reference voltage of IR drop is taken from \*P | node.

refnode - use the reference voltage from the specified reference node.

vref - use the voltage value as reference and report the value as vmax and not as sigvmax in the report.

EMIR Analysis and Post-Layout Simulations

| name [instance.net1] r2r_refnet=VSS analysis=[r2rvmin] [r2rvmin_layer=mt1]r2rvm in_refnet_layer=[m2] r2rvmin_tap_inst=[MN1* MN2*] r2rvmin_refnet_tap_inst= [MN3* MN4*] r2rvmin_model=[pch] r2rvmin_refnet_model=[nch] r2rvmin_bbox=[1.0 1.0 269.5 279.5] r2rvmin_refnet_bbox=[] r2rvmin_refnet_bbox=[] r2rvmin_node_report=[on  off] r2rvmin_rule_name=name r2rvmin_excl_layer=[m6] r2rvmin_refnet_excl_laye r=[m9] r2rvmin_excl_tap_inst=[M N5] r2rvmin_refnet_excl_tap_ inst=[MN6] r2rvmin_excl_model=[pch] r2rvmin_refnet_excl_mode l=[pch] r2rvmin_excl_bbox=[32.99 95.92 41.01 99.659] r2rvmin_refnet_excl_bbox =[] | the *.rpt.r2r file. If r2r_refnet is not specified, the ground node is automatically | none |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|
| vref=value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Defines the optional voltage reference value for vmax and vavg analyses.             | none |

|        | exclude=[netname1 netname2]                                                 | Excludes the specified nets when name=[*] is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | none |
|--------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| solver | <pre>method=[auto direct iter ated profonly iteronly  iterated_split]</pre> | auto - direct for Spectre FX and Spectre X direct - forced direct method iterated - forced iterated method profonly - iterated flow - circuit profile generation iteronly - iterated flow - RC network iteration (requires solver inputwf=iterated.emirta p.pwl) iterated_split - iterated flow - Same as iterated; however, it runs the first and second stages as separate processes to reduce peak memory usage                                                                                                                                                             | auto |
|        | <pre>global_pwr_net=[name1 name2]</pre>                                     | By default, IR drop is enabled ony for DSPF subcircuit ports that are driven by a DC vsource. If a subcircuit port is not connected to a DC vsource, it can be defined as a power supply node using the global_pwr_net option and IR drop on this net can be calculated by specifying the analysis=vmax statement on this net. The IR drop reference value used is the maximum value of the voltage waveform at the specified port. This feature is only supported in iterated method. Wildcarding is not allowed. Once enabled, the net can be used in the pwrgate statement. | none |

| tstep=value                 | Change the solver to a fixed timestep specified by $value$ . The unit is in seconds.                                                                                                                                                                                                                                                                                                                                                           | none |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| min_tstep=value             | Minimum time step for adaptive time step. The unit is in seconds.                                                                                                                                                                                                                                                                                                                                                                              | 1ps  |
| rcsolve_multi_proc=[on off] | If set to on, enables parallel (forked) processes for second stage network solving. You can use the +mt command-line option to specify the maximum number of cores to use. Small-sized nets (< rcsolve_1t_netsize) are solved first with eight forked single-thread processes. Medium-sized nets are solved next with two forked four-thread processes. Large nets (>rcsolve_4t_netsize) are solved with one main process using eight threads. | off  |
| ignore_tap=[name1 name2]    | Ignores the specified tap devices in dynamic, static EMIR, and SPGS. The specified tap devices are changed to subnodes and do not carry any current. In addition, they are not reported. It applies to only the second stage of the iterated method and is not supported in the direct method. Wildcards are supported.                                                                                                                        | none |
| report_tapc=[off text]      | Report the net and tap device capacitance values for nets being defined in the UTI command. The capacitance report is written to a file with extension rpt_tapc.                                                                                                                                                                                                                                                                               | off  |

|        | inputwf=file_name                             | Specifies the waveform file that contains the results from circuit simulation when method=iteronly is used.                                                                                                           | none  |
|--------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| static | ifile=filename                                | Enables static EMIR analysis. The filename defines the subcircuit instance port currents. Static EMIR analysis cannot be combined with dynamic EMIR analysis.                                                         | none  |
|        | exclude=[net=[name1 name2] dev=[name1 name2]] | Exclude the tap devices from static current distribution. A 0A current is assigned to the specified tap devices. Wildcarding is supported for both exclude and dev. For example:  exclude=[net=[I1.VDD] dev=[MPM3*]]. | none  |
|        | report_tapi=[true false]                      | Enables the printing of individual tap device currents in static EMIR analysis. The current values are written to a file with the extension rpt_tapi.                                                                 | false |

| emirutil | techfile="emDataFile" | Specifies the EM rule file in the emdatafile, qrctechfile, or ICT file format.  The EM rule file can be predefined in the configuration file using the EMTECHFILE environment variable, as shown below.  setenv EMTECHFILE=" <path>/emdatafile"</path> | none |
|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|          |                       | It can also be defined in the .cdsinit file as follows: envSetVal("spectre.env0 pts" "emTechFile" string <path file="" the="" to=""></path>                                                                                                            |      |
|          |                       | Case-insensitive layer names are supported for easier match between the DPSF file and emData file.                                                                                                                                                     |      |
|          |                       | The rule file defined in the configuration file has higher priority followed by the rule file specified in .cdsinit. The rule file specified using the environment variable has the least priority.                                                    |      |
|          |                       | Alternatively, you can use the emdatafile="emDataFile" option to specify the techfile in the emdata format, qrctechfile="qrcTechFile" to specify the QRC tech files, and ictfile="ictfile" to specify the file in ICT format.                          |      |

| layermapfile="mapfile"        | Optional file that defines the mapping between the layer names in the DSPF file and the layer names in the technology file. | none |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|
| EMOnlyICTFile="emOnlyIC file" | Specifies the file containing only the EM rules. It is usually used in combination with qrcTechFile.                        | none |
| autorun=[true false]          | true: run emirutil automatically after the solver to generate a text report.                                                | true |
|                               | false: manually run emirutil.                                                                                               |      |
| report=[text layout   html]   | Defines the type of report created by emirutil.                                                                             | text |
|                               | text: creates only the text report.                                                                                         |      |
|                               | layout: creates only the layout violation map.                                                                              |      |
|                               | html: creates the report in html format.                                                                                    |      |
|                               | <b>Note:</b> Multiple entries are supported.                                                                                |      |
| notation=[s e]                | Notation for the text and html reports.                                                                                     | е    |
|                               | e: engineering scale number (for example, 5.02m)                                                                            |      |
|                               | s: scientific notation (for example, 5.02e-3)                                                                               |      |
| sort_by_net=yes no            | Report IR and EM results per net, or all nets.                                                                              | yes  |
|                               | yes: report EMIR results per net.                                                                                           |      |
|                               | no: combine EMIR results of all nets into one report.                                                                       |      |

**EMIR Analysis and Post-Layout Simulations** 

| defined. Multiple and overlapping windows are supported. An individual report is created for each time window. You can use different time windows for emirutil v/s Spectre simulation. |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

The EMIR control file supports the Spectre line continuation character +, and the comment lines start with character \* or string //.

#### **Checking the Progress of EMIR Analysis**

As the simulation runs, Spectre FX sends messages to the screen and the simulation log file that show the progress of the simulation and provide statistical information. Following information may be significant to your EMIR analysis when you use the iterated method.

### Hardware configuration and run-time machine loading

In the beginning of a simulation session, Spectre FX prints the hardware configuration (physical memory, CPU core specification) and the run-time machine status (available memory, CPU core operating frequency, CPU loading). Since EMIR analysis often involves large-scale designs with gigabytes of data, it is important to ensure that there is sufficient memory available, with CPU operating at full speed (not in power saving mode), and the machine loading is light.

```
User: user1 Host: lnx-user1 HostID: CD0A1190
                                                PID: 26141
Memory available: 10.2268 GB physical: 16.6236 GB
                 Intel(R) Xeon(R) CPU E5-1650 0 @ 3.20GHz
CPU Type:
          Processor PhysicalID CoreID Frequency Load
                                 Ω
                        0
                                       3192.5
                                                   0.3
                                                   0.2
                                 1
                                       3192.5
                                 2
                                                  0.3
              2
                        0
                                       3192.5
```

**EMIR Analysis and Post-Layout Simulations** 

#### Reading the EMIR Control File

Spectre FX reads the EMIR control file before processing the circuit being simulated. All valid EMIR options are reported in the following section:

```
EMIR Analysis Configuration

nets
name=[i1.VDD i1.VSS] analysis=[vmax iavg]
nets
name=[i1.*] analysis=[irms]
solver
emirutil

method=iterated
emirutil

method=iterated
emirutil
```

If one of the specified EMIR options is not displayed in the summary, check the related warnings, and correct the syntax.

#### Running the Circuit Simulation to Produce Voltage Profiles

At this point, with the simplification of power and signal nets, Spectre FX is ready to simulate the nonlinear circuit and produce voltage profiles needed for iterated EMIR analyses. This step is similar to a regular circuit simulation, where Spectre FX first parses the circuit, reports circuit inventory, initiates a DC analysis, and finishes the step with a transient analysis.

The reported transient time and the accumulated time are important measures to be considered when optimizing performance. The voltage profiles of the tap devices (active devices connecting to the power and signal RC nets) are stored in the pwl files, and used as input for the second stage EMIR simulation.

**EMIR Analysis and Post-Layout Simulations** 

This step of EMIR simulation is fully multi-threaded. It uses the number of cores defined by the +mt command-line option.

#### Simulating the Parasitic RC Nets

In the second stage of the iterated EMIR analysis, the power and signal nets are simulated together with the tap devices. During the simulation, the tap device terminal voltages over time is taken from the voltage profiles created in the first stage. In the second stage, nets are solved individually, except for coupled nets, which are solved together.

The RC network solver writes all IR drop voltage and EM current values to the binary database with the extension <code>emir0\_bin</code>. Important log file content is written to the <code>EMIRPARASITICS</code> ANNOTATION SUMMARY section, which provides information on the nets and R/C elements processed. In addition, the number of solved time steps per net, and the elapsed time for the RC solving are essential when optimizing performance.

```
******
Start EMIR RC Analysis at Sat May 6 00:37:07 2023
Current resident memory used = 153.27 Mbytes.
Reading EMIR configuration file: input.raw/input.emirtap.conf
EMIR Analysis Configuration
solver method = iteronly
             inputwf = input.raw/input.emirtap/input.emirtap.pwl
solver
Current resident memory used = 153.34 Mbytes, Peak memory used = 153.34 Mbytes, at
Sat May 6 00:37:07 2023
emir 2nd stage solver pre sim time is set to On
Time for Pre process : CPU = 0 s (0h 0m 0s), elapsed = 0 s (0h 0m 0s).
Maximum grounded vsource value = 2.5v
Searching and processing cross coupling capacitors in SPF file
./adc sample hold.dspf
Sat May 6 00:37:07 2023
Cross coupling capacitors found and processed: 0
EMIR RC analysis cross coupling capacitor parsing elapsed time: 0.020 s.
```

#### **EMIR Analysis and Post-Layout Simulations**

```
EMIR PARASITICS ANNOTATION SUMMARY
18
                                       18 processed
Nets:
                        parsed
Cross coupling capacitors: parsed
                                         0 processed
                                     3709 processed
                                                           3709
Capacitors:
                        parsed
Resistors:
                        parsed
                                     6803 processed
                                                           6712
                        parsed
                                      5955 processed
Nodes:
                                                            5955
Nets annotated with C-only: 0 Nets annotated with RC: 18
No errors and No warnings (fixed errors)
Postprocessing 2nd stage waveform files Sat May 6 00:37:09 2023
Done at Sat May 6 00:37:09 2023
EMIR NET COVERAGE
~~~~~~~~~~~~~~~~~
Number of non-emir nets = 0
Number of emir nets = 18
        Number of skipped nets
         Number of successfully solved nets = 18
        Number of failed nets
Number of accepted time steps = 4570 (average 253.889 per net)
Number of total time steps = 4570
Number of rejected time steps = 0 (average 0 per net)
average number of Newton Iterations per dc/tran solve = 0.0784656
average number of solver iterations = 3.3846
EMIR PERFORMANCE INFO:
                         Elapsed Time
                                             Time Steps
         Net
         i1.sample
                         0.26s
                                             813
         i1.hold
                         0.25s
                                             780
         i1.Vcm
                                             685
                         0.24s
         i1.Vcp
                          0.24s
                                             685
         il.inp
                          0.18s
                                             559
Finished EMIR RC Analysis at Sat May 6 00:37:09 2023
Total time required for EMIR RC analysis: CPU = 4.1 s (0h 0m 4s), elapsed = 1.6
s (0h 0m 1s).
Peak resident memory used = 158.2 Mbytes
```

This step of the EMIR simulation is fully multi-threaded. It uses the number of cores defined by the +mt command-line option.

After the EMIR data is available in the binary database, another step is performed to create the text reports for IR drop, EM currents, pin currents, and power gate information. The

**EMIR Analysis and Post-Layout Simulations** 

following output shows the related section in the log file (some content is only written to stdout):

```
Creating EMIR report, check 'input.raw/input.emirtap.emirlog' for more information.

Pre process : CPU = 0 s (0h 0m 0s), elapsed = 0 s (0h 0m 0s)

Simulating nets : CPU = 120.0 ms (0h 0m 0s), elapsed = 150.0 ms (0h 0m 0s)

Circuit update : CPU = 4.0 s (0h 0m 4s), elapsed = 1.4 s (0h 0m 1s)

Circuit update : CPU = 290.0 ms (0h 0m 0s), elapsed = 130.0 ms (0h 0m 0s)

RC solver : CPU = 290.0 ms (0h 0m 0s), elapsed = 860.0 ms (0h 0m 0s)

Time step prediction: CPU = 300.0 ms (0h 0m 0s), elapsed = 170.0 ms (0h 0m 0s)

Device evaluation : CPU = 820.0 ms (0h 0m 0s), elapsed = 180.0 ms (0h 0m 0s)

Output : CPU = 470.0 ms (0h 0m 0s), elapsed = 130.0 ms (0h 0m 0s)

Instance section : CPU = 0 s (0h 0m 0s), elapsed = 10.0 ms (0h 0m 0s)

CPU = 0 s (0h 0m 0s), elapsed = 0 s (0h 0m 0s)

CPU = 120.0 ms (0h 0m 0s), elapsed = 140.0 ms (0h 0m 0s)
```

At the end of the simulation, Spectre FX reports the total simulation time and peak memory used.

```
Aggregate audit (3:53:45 \text{ AM}, \text{ Tue Jan } 12, 2016):
Time used: CPU = 2.38 s, elapsed = 63.3 s (1m 3.3s), util. = 3.76%.
Time spent in licensing: elapsed = 60.1 s (1m 0.1s), percentage of total = 94.8%.
Peak memory used = 68.8 Mbytes.
```

### **Viewing EMIR Results**

Spectre FX EMIR writes the IR voltage and EM current values to a binary database with the extension <code>emir0\_bin</code>. In addition, it automatically calls the <code>emirreport</code> or <code>emirutil</code> binary for creating the text or html reports.

The textual/html IR drop report (file extension: rpt\_ir/rpt\_ir.html) lists the voltage drop per net (in the order of largest to smallest), and provides information about the time the maximum IR drop occurred, as well as the layer information and layer coordinates. An example section of an IR drop report is shown below.

**EMIR Analysis and Post-Layout Simulations** 

The EM report (file extension: rpt\_em/rpt\_em.html) lists the pass/fail results for each resistor segment of a net, and provides information about the resistor name, layer, current, layer width, density (current divided by width), density limit, number of vias required, and the coordinates.

ELECTROMIGRATION ANALYSIS RESULTS

...
------ NET "VDD" ------avg

There is no resistor whose current density exceeds the limit.

| %failed |       |        | layer | current    | width   | 1             | density  | limit | needed |
|---------|-------|--------|-------|------------|---------|---------------|----------|-------|--------|
| width/# | ‡vias | X1     | Y1    | X2         | Y2      | resistance    |          |       |        |
| (A)     | (um)  | (um)   | (A    | /um)       | (A/um)  | (um/#)        |          | (um)  | (um)   |
| (um)    | (um)  | (ohm)  | )     |            |         |               |          |       |        |
| pass-16 | 5.05% | rr1027 | via2  | 1.504m     | 4.480   | 155.735       | 335.783u | 400.  | 000u   |
| 14(16)  |       | 61     | 0.190 | 206.060 60 | 0.190   | 206.060 0.087 | 75       |       |        |
| pass-30 | ).86% | rr1026 | via2  | 309.7371   | ı 1.120 | 155.735       | 276.551u | 400.  | 000u   |
| 3(4)    |       | 61     | 0.200 | 199.280 60 | 0.200   | 199.280 0.350 | )        |       |        |
| pass-36 | 5.10% | rr1019 | via2  | 1.145m     | 4.480   | 155.735       | 255.598u | 400.  | 000u   |
| 11 (16) |       |        |       |            |         |               |          |       |        |

The EMIR text and html reports can also be created using an existing EMIR binary database using the following command:

```
$ emirutil -db input.emir0 bin -control emir.conf
```

For more information on emirutil/vpsbatch utility for creating the reports, and for the visualization of the EMIR analysis results in the layout, refer to the *Voltus-Fi* user manual.

If there are multiple <code>emir0\_bin</code> files created by the same Spectre FX EMIR simulation, it is sufficient to specify only the first binary database file with the <code>-db</code> option. The utility automatically identifies all other binary database files created by the Spectre FX EMIR simulation.

#### **Data Flow**

The data flow of the iterated EMIR flow is shown in the following flowchart. The first stage EMIR circuit simulation creates the tap device voltage profiles which are stored in the pwl files, and used in the second stage. The second stage RC network solver writes all IR drop and EM current values to a binary database with the extension <code>emir0\_bin</code>. This binary database is used by <code>emirutil/emirreport</code> for creating the text/html reports, and by <code>Voltus-Fi XL</code> to visualize the results in the layout.

## EMIR Analysis and Post-Layout Simulations



All intermediate and output files are written into the Spectre FX output (raw) directory. Some files shown in the figure are only created when the related feature is enabled in the EMIR config file.

If multiple EMIR windows are used in the same EMIR simulation, a set of files is created for each EMIR time window. For example:

```
Time window 1: emir0_bin, rpt_ir, rpt_em, ...
Time window 2: emir1 bin, rpt ir1, rpt em1, ...
```

The data flow for the direct EMIR method is the same except that the intermediate files are not created. Only the iterated method EMIR files have the emirtap file extension.

```
Direct method: design.emir0_bin, design.rpt_ir, design.rpt_em
```

```
lterated method: design.emirtap.emir0_bin, design.emirtap.rpt_ir,
design.emirtap.rpt_em
```

For large designs, the intermediate (pwl, pdb) and EMIR database files (emir0\_bin) can be compressed by using the eisopt zipfiles=2 option in the EMIR config file.

## **Power Gate Support**

Power networks may contain power gates (four-terminal MOSFET device) which enable or disable the power supply in the circuit. These power gates split the power supply RC network into two parts; the RC network driving the power gate, and the RC network being driven by the power gate. These nets are strongly coupled together and they should be simulated together in EMIR analysis.



To invoke power gating handling, add the power gate setting in the EMIR control file (emir.config), as shown below.

```
net pwrgate=[vdd vdd int] analysis=[vmax]
```

Both, the global power supply net vdd driving the power gates, and the virtual internal power supply net  $vdd\_int$  driven by the power gates, need to be specified in the net statement in any order. Wildcards are supported for internal power supply nets, but not for power supply nets. If one power supply net drives multiple power gates, one statement with all power supply nets needs to be defined, as shown below.

```
net pwrgate=[vdd vdd_int1 vdd_int2] analysis=[vmax]
```

The IR drop report includes both the power supply net in the usual report file name, for example, <code>input.rpt\_ir</code> and the internal power supply net is reported in a file, such as <code>input.rpt\_pwg</code> or <code>input.emirtap.rpt\_pwg</code> for direct and iterated methods respectively. The IR drop for the virtual power net includes the voltage drop on the global power net, the voltage over the power gate, and the voltage drop on the virtual power net. EM analysis is performed as usual, if specified.

**EMIR Analysis and Post-Layout Simulations** 

In addition, an important parameter Ton is also reported in the .rpt\_pwg file. It reports the time taken to power-up the terminal of the internal power supply net to 95% of the power supply level (VDD).

**Note:** The parameter Ton can be infinity if the internal power supply level does not reach 95% of VDD.

Each pwrgate statement allows you to define only one global power node and the related virtual power nodes. If a design contains multiple global nodes with power gates and virtual nodes, then, for each of them, a separate pwrgate statement is required.

Serial power gate structures are supported. For such gate structures, not only the top-level power supply net and the internal supply net, but also the net between the serial power gates needs to be specified.

## Handling the Complexity of DSPF/SPEF files

#### **SPF Checker**

The DSPF files are created with parasitic extraction tools like QRC. The content and format of a DSPF file is heavily dependent on the extraction tool and the settings. Often, simulation problems occur due to problems in the DSPF file.

SPF Checker is a utility that analyses a DSPF file, reports problems which may cause simulation problems, and creates an EMIR configuration file with the recommended mapping statements for EMIR analysis.

The SPF checker utility can be located at spectre\_install\_dir>/tools.<plat>/
bin/ spfchecker.

### The SPF checker utility can be run as follows::

| Argument                      | Description                                                    |
|-------------------------------|----------------------------------------------------------------|
| -dspf                         | If the input is in DSPF format (default).                      |
| -spef                         | If the input is in SPEF format.                                |
| -outdir <dir_name></dir_name> | Set the output directory for the checker results. Default is . |

**EMIR Analysis and Post-Layout Simulations** 

| Argument        | Description                                                                                                                                     |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| -detail         | Report detailed information (statistics) for NETs whose subnodes are more than the value specified using -d. Default is 0.                      |
| -message        | Set the maximum number of messages for each type of error. Default is 50.                                                                       |
| -log name       | Set the checker log file name. If this argument is not specified, a file with the name <code>SPF_FILE_NAME.chklog</code> is created by default. |
| -c name         | Create the EMIR configuration file. If this argument is not specified, a file with the name SPF_FILE_NAME.emir_conf is created by default.      |
| -opt name       | Create a backannotation option file. If this argument is not specified, a file with the name SPF_FILE_NAME.stitch_opt is created by default.    |
| -ckt subckt     | Define the subcircuit scope. Default is the first subcircuit definition found.                                                                  |
| +lorder         | Specify the license checkout order. The default checkout order is PRODUCT: MMSIM                                                                |
| -fix name       | Fix the common connection errors and create a new DSPF file.                                                                                    |
| -dump_cc name   | Dump the cross coupling capacitors into the named file                                                                                          |
| -dump_lvl level | Set the level to dump the original coupling capacitors. Default is 0.                                                                           |
| -force          | Overwrite the previous SPF checker results.                                                                                                     |
| -ctl file       | Exclude the parasitic resistors specified in the list. For example, ctl file: spf_ignore_layers = [M1 M2]                                       |
| -help           | Display help related to the SPF Checker utility.                                                                                                |

#### The SPF checker creates the following files:

- test.spf.chklog Detailed SPF checker log file
- test.spf.spfinfo DSPF element inventory
- test.spf.emir\_conf Recommended settings for EMIR config file

**EMIR Analysis and Post-Layout Simulations** 

test.spf.stitch\_opts - Recommended (SPICE format) settings for DSPF backannotation

Before running any EMIR analyses, ensure that your DSPF file is clean. This can be achieved by running the spfchecker utility and by confirming that spfchecker does not report an error message in the \*chklog file. Typical error messages in the chklog file are:

```
SPF-0003: 2 ERROR: NETs broken into pieces

SPF-0016: 6 ERROR:Instances with different connection from the NET Section

SPF-0019: 430 ERROR: NETs with sub-nodes not connecting to any parasitics

SPF-0028: 1 ERROR: Instance model terminal definition conflicts

SPF-0039: 3854807 ERROR: Layer is extracted as both via and metal layer
```

Simulating a DSPF file for which spfchecker reported errors may generate invalid EMIR simulation results. If spfchecker reports warnings and no errors, the DSPF file can be used in EMIR analysis.

Additionally, spfchecker prepares content for the EMIR config file into the \*.emir\_conf file. This content can either manually be copied into the EMIR config file, or included with an include statement:

```
include test.spf.emir conf
```

#### **Port Order Handling**

When setting up the EMIR simulation, you need to ensure that the subcircuit port order in the DSPF file matches the port order of the instance call in the top-level netlist. The .dspf\_include command provides advanced functionality for port order mapping, as given below.

```
.dpsf include file.spf port order=[spf|sch]
```

- port\_order=sch: (Default). The port order is taken from schematic subcircuit definition. The same port number and names are required. If the schematic subcircuit definition is not available, a war:ning is issued in the log file, and DSPF port order is used.
- port\_order=spf: The port order is taken from the DSPF subcircuit definition.

#### **Advanced Analyses**

#### Signal Net IR Drop Analysis

IR drop analysis (analysis=[vmax vavg]) is typically applied to power nets that are driven by voltage sources, which provides a constant reference voltage over the EMIR window. However, designs may have internal generators or regulators. For the generator driven nets, an IR drop analysis may be important. These nets behave like signal nets since their voltage value changes over time.

The Spectre FX EMIR signal net IR drop analysis (analysis=[sigvmax sigvavg]) allows you to perform IR drop analysis on such nets. However, you need to define the reference voltage being used for the IR drop calculation. The recommended setting for generators is refnode=vdd. At each time point, it calculates the voltage at the reference node vdd, and calculates the IR drop in reference to this voltage.



net name=[i1.vdd] analysis=[sigvmax] refnode=vdd

The following are supported for defining the reference voltage:

- reftype=max Use the maximum voltage of all nodes at each time point.
- reftype=avg Use the average voltage over all nodes at each time point (default).

**EMIR Analysis and Post-Layout Simulations** 

- reftype=pin findsrc=true For the given nets, use the vsource connected to \* | P node.
- reftype=pin findsrc=false For the given nets, use the \* | P node as the reference, and not vsource.
- refnode=name Use the specified sub node of \* | NET as reference.
- vref=value Use the specified voltage as reference.

When using reftype=max for a net with three subnodes: net1:1 (1V), net1:2 (2V), and net1:3 (3V), the detected reference voltage will be 3V, and the IR drop calculated will be 2V for net1:1, 1V for net1:2, and 0V for net1:3. When using reftype=avg the reference voltage will be 2V, and the IR drop calculated will be 1V for net1:1, 0V for net1:2, and -1V for net1:3.

The signal net IR drop analysis is automatically changed to a regular IR drop analysis (vmax), if vref=value is specified, or if the net (during the EMIR time window) is driven by a constant voltage source.

#### Differential (Rail-to-Rail) IR Drop Analysis

The differential IR drop feature allows you to identify the worst-case IR drop between the specified power supply and the ground node. At each time point, it calculates the worst IR drop over all the power supply sub nodes, and the worst IR drop over all the ground sub nodes. At each time point, it also calculates and reports the worst case rail-to-rail voltage for the given EMIR time window.

#### r2rDiff(layer, t) = Vdd\_worst(layer, t) - Vss\_worst(layer, t)



**EMIR Analysis and Post-Layout Simulations** 

The differential IR drop analysis is enabled with the analysis=r2rvmin option. Multiple power supply nodes can be specified. If the ground node is not specified in the r2r\_refnet statement, Spectre FX automatically detects the global ground node.

```
net name=[VDD] r2r refnet=VSS analysis=[r2rvmin]
```

The following is an example of a differential IR drop report:

```
**r2rvmin RESULT

Power_net_name R2rvmin_value R2rvmin@time Attribute Ref_net_name Ideal_r2rvmin Ref_Attribute Rule_name (V)

VDD 2.489 20.781p 0 VSS 2.500
1 R2RVMIN AUTO RULE 1
```

The r2rvmin feature allows you to apply the analysis only to selected layers, selected tap devices, tap devices of a user-defined model, and selected bounding boxes. Combinations are supported and combined with the AND behavior. Excluding tap nodes based on their layer, model, or instance information is also supported. To differentiate between multiple r2rvmin reports, you can apply the rule names to each r2rvmin statement (r2rvmin\_rule\_name). Refer to the r2rvmin option in the table under the EMIR Control File section for more information. The differential (rail-to-rail) IR drop analysis is only supported in the direct method.

#### Static EMIR Analysis

Static EMIR analysis enables you to evaluate IR drop and EM currents based on the specified current consumptions for subcircuit instances without running a transient or DC simulation. The specified currents are distributed to the tap devices based on the width and length ratios of devices in the design. The IR drop and EM current analysis is performed based on the current at each tap device.

To enable static EMIR analysis, you need to use the static ifile option in the EMIR configuration file, as shown below.

```
net name=[I1.VDD I1.VSS] analysis=[vavg iavg]
static ifile="static_currents.txt"
```

For static EMIR analysis, vmax and vavg for IR drop and imax, irms, and iavg values for EM currents remain the same, and therefore, just one can be selected in the statement.

The subcircuit instance currents are defined (in A) in the static\_currents.txt file with the subcircuit instance name, subcircuit port name, and the current flowing in the port. This current is distributed to all MOSFET tap devices. No current distribution is done for non-

**EMIR Analysis and Post-Layout Simulations** 

MOSFET tap devices. In that case, these devices are excluded from the block-level based current distribution. The following is an example of the file:

The accuracy of static EMIR analysis strongly depends on the detailed current information provided in static\_ifile. Therefore, it is highly recommended to provide the current consumption for every subcircuit instance.

The results of static EMIR analysis are written to the same IR drop and EM current text reports, and into the same EM binary database as dynamic EMIR analysis.

**Note:** Only one of static or dynamic EMIR analysis can be performed from the same simulation session, and not both. When you run an static EMIR analysis, all other Spectre FX analyses, such as dc and tran are ignored.

Static EMIR analysis can also be applied to designs with power gates. For this, you need to specify the pwrgate option, as follows:

```
net name=[I1.VDD] analysis=[vavg iavg]
static ifile="static_currents.txt"
net pwrgate=[I1.VDD I1.VDD INT] analysis=[vavg iavg]
```

You need to specify the power gate current in the static\_currents.txt file, as shown below.

```
I1 VDD 0.001
I1 VDD INT 0.0005
```

The static EMIR current file for the top-level EMIR subcircuit can be generated while running a dynamic EMIR analysis by using the output=power option in the time window statement.

**EMIR Analysis and Post-Layout Simulations** 

## **Spectre FX EMIR Analysis Using Voltus-XFi**

Voltus-XFi Custom Power Integrity Solution is used for transistor-level power and signal integrity analysis, which includes multi-mode simulation for EM and IR analysis. This solution combines Cadence<sup>®</sup> Quantus<sup>TM</sup> RC extraction, Spectre FX EMIR simulation, and Voltus-XFi visualization in the Cadence Virtuoso<sup>®</sup> platform. This combination of products simplifies the use model of the flow by using a common setup for all the tools. You do not have to run the flow in separate steps.

## **Post-layout Simulation Methodologies**

There are three post-layout simulation methodologies:

Flat RC Netlist File

A flat netlist containing many elements and devices. One example is to directly include the DSPF file. Another example is the netlist from the Quantus QRC extracted view, which is often used in Virtuoso<sup>®</sup> ADE Explorer or Virtuoso<sup>®</sup> ADE Assembler.

Hierarchical RC Netlist File

A netlist file that contains a hierarchy of extracted subcircuits.

Backannotation of Parasitic Files

DSPF/SPF/DPF files containing parasitic information. This methodology combines the parasitic information with the pre-layout netlist through backannotation. It enables Spectre FX to automatically plug in the parasitic elements during the simulation.

Note: The SPEF format is currently not supported in this release.

#### Related Topics

The Parasitic Backannotation Flow

Control Options for the Parasitic Backannotation Flow

## The Parasitic Backannotation Flow

The following figure shows the parasitic backannotation flow:





The simulation database is built upon the pre-layout netlist, as shown at the left of the figure. The parasitics from the parasitic files (DSPF/SPF/DPF) are backannotated into the database, as shown at the right. The hierarchy and the net names from the pre-layout netlist are

**EMIR Analysis and Post-Layout Simulations** 

retained, and the device models are regenerated according to the device parasitic information (DPF/Instance Section from the DSPF). The nodes are backannotated with R and C from the DSPF/SPF Net section.

#### **Related Topics**

Post-layout Simulation Methodologies

Control Options for the Parasitic Backannotation Flow

## **Control Options for the Parasitic Backannotation Flow**

The control options for the parasitic backannotation flow can be grouped under the following four categories:

- Parasitic File Loading Options
- Parsing Options
- Selective Backannotation Options
- RC Handling Options

The following table describes the options in these categories:

| Option                            | Description                                                                                                                                        |  |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parasitic File Loading Options    |                                                                                                                                                    |  |  |
| sfx ba dspf                       | Specifies the DSPF file with both $\mbox{RC}$ $\mbox{NET}$ section and $\mbox{Instance}$ section to be read.                                       |  |  |
| sfx ba dspf_net                   | Specifies the DSPF file or SPF file to be read for the RC NET section.                                                                             |  |  |
| sfx ba dspf instance              | Specifies the DSPF file or DPF file to be read for the Instance section.                                                                           |  |  |
| sfx ba unrecognized subckt action | Specifies how to handle a DPSF file whose subcircuit name does not match any in pre-layout.                                                        |  |  |
| sfx ba use pre layout model       | Choose the models if the pre-layout and post-layout netlists have different models.                                                                |  |  |
| RC Handling Options               |                                                                                                                                                    |  |  |
| sfx ba rmin                       | Shorts the resistor during the backannotation stage. The default value is 0.1 ohm.                                                                 |  |  |
| sfx ba ccap_min                   | Splits and grounds the coupling capacitors whose value is less than the specified value during the backannotation stage. The default value is 0 F. |  |  |
| Parsing Options                   |                                                                                                                                                    |  |  |
| sfx ba instance scale             | Scales the geometry of devices in the Instance section of the device, which can be different from the scaling in pre-layout.                       |  |  |

# Spectre FX Circuit Simulator User Guide EMIR Analysis and Post-Layout Simulations

| sfx ba remove prefix            | Specifies the characters of an instance to be removed so that the post-layout element can match the one in the pre-layout.                                    |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sfx_ba_hier_delimiter           | Defines the hierarchical delimiter in the DSPF file.                                                                                                          |
| sfx_ba_bus_delimiter            | Defines the bus delimiter in the DSPF file.                                                                                                                   |
| sfx_ba_finger_delimiter_string  | Defines the finger delimiter string for instances in the DSPF file.                                                                                           |
| sfx ba ground dangling ccap     | Defines how to handle coupling capacitors with an invalid node connection.                                                                                    |
| sfx_ba_rep_pin                  | Specifies how to choose the representative node for an RC NET.                                                                                                |
| sfx_ba_probe_node               | Specifies how to probe the nodes in an RC NET.                                                                                                                |
| sfx_ba_probe_node_name          | Specifies how to specify the signal name if you set the sfx_ba_probe_node option to a value other than rep because the backannotated nodes need to be probed. |
| Selective Backannotation Option | ons                                                                                                                                                           |
| sfx ba skip net                 | Specifies the nets that are to be skipped for backannotation.                                                                                                 |
| sfx ba skip net file            | Specifies a text file that contains the list of nets to be skipped for backannotation.                                                                        |
| sfx_ba_gcap_net                 | Backannotates the total ground capacitance of the specified nets.                                                                                             |
| sfx ba gcap net file            | Specifies a text file that contains the list of nets whose ground capacitances need to be backannotated.                                                      |
| sfx ba rc net                   | Backannotates the RC tree of the specified nets as defined in the RC NET section.                                                                             |
| sfx ba rc net file              | Specifies a text file that contains the list of nets whose RC tree needs to be backannotated.                                                                 |
| sfx ba ccap net                 | Backannotates the coupling and ground capacitances of the specified nets.                                                                                     |
| sfx ba ccap net file            | Specifies a text file that contains the list of nets whose total coupling and ground capacitance needs to be backannotated.                                   |

**EMIR Analysis and Post-Layout Simulations** 

| <u> </u> | Backannotates the total ground capacitance of the net whose total capacitance is smaller than the specified value. |
|----------|--------------------------------------------------------------------------------------------------------------------|
|          | value.                                                                                                             |



Unlike traditional simulation options, wherein if the same option is specified multiple times, the last one takes precedence, most backannotation options, when specified multiple times, accumulate the assigned values.

#### Related Topics

Post-layout Simulation Methodologies

The Parasitic Backannotation Flow

**Guidelines for Parasitic Backannotation Options** 

Parasitic Backannotation Report

## **Guidelines for Parasitic Backannotation Options**

For the selective backannotation options, consider the following guidelines to define net in the RC section:

- Wildcards are supported.
- For multiple net names in the option definition, specify them within [].
- If you specify the selective backannotation options multiple times, all specified settings are considered and combined.

**Note:** The above is also applicable to a few other backannotation options, such as sfx\_ba\_dspf\_net and sfx\_ba\_dspf\_instance options, but not all. For example, in case of the sfx\_ba\_instance\_scale option, only the last specified value is considered.

- The hierarchical delimiter is from the DSPF file (because net exists in the DSPF file). The mapping of net in the options is matched with the DSPF file RC NET and not directly with the pre-layout nodes.
- If you are specifying net in files for options sfx\_ba\_skip\_net\_file, sfx\_ba\_gcap\_net\_file, and so on, ensure that each net is specified in a separate line. Multiple net entries in one line are not supported.

If a net is specified using by multiple selective backannotation statements, the precedence is defined by the following two rules:

- Rule 1: The net name without a wildcard overwrites the names matched by wildcards in all the other statements. For signals with wildcard, their priority is the same.
- Rule 2: The precedence of options is: sfx\_ba\_skip\_net > sfx\_ba\_rc\_net > sfx ba ccap net > sfx ba gcap net.

#### Related Topics

Post-layout Simulation Methodologies

The Parasitic Backannotation Flow

Control Options for the Parasitic Backannotation Flow

Probing Signals for the Parasitic Backannotation Flow

Spectre FX Circuit Simulator User Guide EMIR Analysis and Post-Layout Simulations

## **Probing Signals for the Parasitic Backannotation Flow**

Spectre FX supports probing of subnodes and instance pins on an RC net. It is not recommended to do it for all RC nets in a big DSPF file because it may cause a huge number of signals to be saved and a big waveform file to be generated.

To enable this feature, you need to set the following two backannotation options

- <u>sfx ba probe node</u>: Specifies how to probe the nodes in an RC NET that can be set based on RC NET with wildcards supported. Possible values are rep, pin, all, gate, and primary\_gate. The default value is rep.
- <u>sfx ba probe node name</u>: Specifies how to specify the signal name. Possible values are brief and full. The default value is brief.

Wildcards are supported in both the .probe statement and the sfx\_ba\_probe\_node option. You can limit the scope of the final signals saved using either method.

The following example probes all the nodes in the RC Net section of the DSPF file and display the full name for them.

```
.probe v(x1.mid)
.option sfx_ba_probe_node=all
.option sfx ba_probe_node name=full
```

Here, the pre-layout signal v(x1.mid) is specified, therefore, the probed signals are limited to it.

Finally, all the nodes in RC NET corresponding to the pre-layout node x1.mid are probed. The signal list is shown below.



#### Related Topics

Post-layout Simulation Methodologies

The Parasitic Backannotation Flow

Control Options for the Parasitic Backannotation Flow

## **Parasitic Backannotation Report**

The Spectre FX log file displays the statistical data and status update related to parasitic file during parsing and annotation.

This can be explained with the following examples:

#### **Example 1: Multiple Small SPF/DPF files**

In the netlist, the SPF/DPF files are invoked using the following options:

```
.option sfx ba dspf net=test.spf subckt=[inv 2x]
.option sfx ba dspf instance=test.dpf subckt=[inv 2x]
.option sfx ba dspf net=test ver2.spf subckt=[inv 2x ver2]
.option sfx ba dspf instance=test ver2.dpf subckt=[inv 2x ver2]
```

In the log file, Spectre FX displays the updates related to the reading and backannotation of each pair of SPF/DPF files with the elapsed time, and also displays the combined statistical data related to the backannotation of all the files, as shown below.

```
Finished reading and back-annotating test.spf, test.dpf (00:00:00.011)
Finished reading and back-annotating test ver2.spf, test ver2.dpf (00:00:00.011)
DSPF Parsing Summary: (00:00:00.022)
                Bytes parsed: 15633
                Number nets: 10
                Number of elements: 264
                       Number of MOSFETs: 24
                       Number of resistors: 120
                       Number of capacitors: 120
                               Number of grounded capacitors: 82
                               Number of coupled capacitors: 38
                Number of shorted resistors: 8
Backannotation Summary: (00:00:00.000)
                Number of nets: 10 (100.0%)
                Number of elements: 264 (100.0%)
                        Number of MOSFETS: 24 (100.0%)
                        Number of resistors: 120 (100.0%)
                        Number of capacitors: 120 (100.0%)
                               Number of grounded capacitors: 82
                               Number of coupling capacitors: 38
```

## Example 2: A 20GB DSPF File

In the netlist, no subcircuit or instance is specified for the DSPF file. As a result, the subcircuit definition in the DSPF file is used. To read both RC NET and Instance sections, use the following two options for the same DSPF file:

```
.option sfx ba dspf net=./netlist/all.dspf
.option sfx ba dspf instance=./netlist/all.dspf
```

In the log file, while parsing every 1GB file or backannotating every 10M elements, Spectre FX updates the following information to indicate the status:

```
Starting Hierarchical Netlist Creation ...
Starting DSPF parsing (./netlist/all.dspf)...
        1 GB parsed...
        2 GB parsed..
        3 GB parsed...
        19 GB parsed...
Starting backannotation...
        10000000 elements backannotated...
        20000000 elements backnnotated...
        30000000 elements backannotated...
        100000000 elements backannotated...
Finished reading and backannotating ./netlist/all.dspf (00:19:10.592)
DSPF Parsing Summary: (00:10:36.143)
         Bytes parsed: 21130434084
         Number of nets: 1304157
         Number of elements: 108419360
               Number of diodes: 426
         Number of instances: 3532336
         Number of resistors: 17484138
         Number of capacitors: 87402460
                        Number of grounded capacitors: 12017964
                        Number of coupled capacitors: 75384496
         Number of shorted resistors: 47
Backannotation Summary: (00:08:34.448)
        Number of nets: 1153843 (88.5%)
         Number of floating nets: 114763 (8.8%)
         Number of elements: 104189868 (96.1%)
Number of instances: 3532336 (100.0%)
                Number of resistors: 16787246 (96.0%)
                Number of capacitors: 83870286 (96.0%)
                         Number of grounded capacitors: 11594495
                         Number of coupling capacitors: 72275791
Time for Hierarchical Netlist Creation: CPU = 1.79657 ks (29m 56.6s), elapsed =
1.20154 ks (20m 1.5s).
```

## **Example 3: A Small DSPF File with Discarded Nets**

The following example shows how the discarded nets are reported in the DSPF backannotation summary:

```
Finished reading and back-annotating test_discard.spf, test.dpf (00:00:00.007)

DSPF Parsing Summary: (00:00:00.007)

Bytes parsed: 7767

Number nets: 4

Number discarded nets: 1

Number elements: 103

Number MOSFETs: 12

Number resistors: 49
```

#### **EMIR Analysis and Post-Layout Simulations**

#### Related Topics

Post-layout Simulation Methodologies

The Parasitic Backannotation Flow

Control Options for the Parasitic Backannotation Flow

**Guidelines for Parasitic Backannotation Options** 

8

## **Circuit Checks**

Circuit checks enable you to analyze typical design problems, such as high impedance nodes, leakage paths between power supplies, timing errors, power issues, connectivity problems, or extreme rise and fall times. They can be separated into dynamic and static checks. Dynamic checks are performed during transient analysis. Static checks are topology checks that do not require any simulation.

#### **Related Topics**

Circuit Check Scoping

**Output Format of Circuit Checks** 

Circuit Check Syntax

**Dynamic Checks** 

Static Checks

# Spectre FX Circuit Simulator User Guide Circuit Checks

## **Circuit Check Scoping**

Most circuit checks can be applied either globally to the entire design, or locally to specific blocks of a design. The scoping options are available to define the scope of each circuit check. The circuit checks can be applied to a specific subcircuit instance (inst), or all instances of a subcircuit definition (subckt). Exclusion of a specific subcircuit instance (xinst), or all instances of a subcircuit (xsubckt) is supported. All scoping options support wildcards, and the hierarchy level of the scope can be defined by the depth option.

| node    | Non-hierarchical node name. The default value is none.                                                                                           |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| net     | Hierarchical node names between which the leakage path is checked. Wildcards are not supported. The default value is none.                       |
| dev     | Non-hierarchical element name. The default value is none.                                                                                        |
| model   | Non-hierarchical model name. The default value is none.                                                                                          |
| inst    | Subcircuit instances to which the circuit check is applied. The default value is inst=*.                                                         |
| xinst   | Subcircuit instances that are excluded from the circuit check. The default value is none.                                                        |
| subckt  | Instances of the specified subcircuit to which the circuit checks are applied. The default value is subckt=*.                                    |
| xsubckt | Instances of the specified subcircuit that are excluded from the circuit checks. The default value is none.                                      |
| depth   | Hierarchy level (from the top level) to be checked. For example, depth=3 reports errors from top level plus 3 sublevels. The default value is 8. |

The inst and xinst arguments can be used only to specify subcircuit instances and not device instances. Combination of inst/xinst and subckt/xsubckt is not allowed.

The following wildcards are allowed for node, dev, model, inst, xinst, subckt, and xsubckt:

- \* matches any character including an empty string and . (dot)
- ? matches any single character including space and . (dot)

#### Related Topics

#### **Output Format of Circuit Checks**

#### Spectre FX Circuit Simulator User Guide Circuit Checks

## **Output Format of Circuit Checks**

The default output format of all circuit checks is XML. Therefore, the output files have an extension .xml and are present in the raw directory.

You can use the check\_format parameter with the options statement to convert the XML files to a text format, as shown below.

```
opt options check_format=text (Spectre format)
.option check format=text (SPICE format)
```

After the conversion, the converted files in the text format have an extension .rpt and are present in the raw directory. The prefix of these files is the same as the prefix of the XML files.

The check\_format parameter can be assigned one of the following possible values:

- xm1: Saves the output in the xml and sqldb formats
- text: Saves the output in the text and sqldb formats
- csv: Saves the output in the csv and sqldb formats
- sql: Saves the output in the sqldb format
- all: Saves the output in all above-mentioned formats

#### Related Topics

Circuit Check Syntax

Circuit Checks

## **Circuit Check Syntax**

All circuit checks follow the Spectre syntax and can be written either in Spectre syntax or SPICE syntax by adding .cck before the circuit check statement. If you are using the design checks in a SPICE format netlist, you must specify simulator lang=spectre before any circuit check statement.

For example, the following is the syntax for the  $dyn\_highz$  check in Spectre format with line continuation:

```
simulator lang=spectre
chk1 dyn_highz node=[*] inst=[alpha beta \
qamma pll]
```

The following is the syntax in SPICE format:

```
simulator lang=spice
.cck chk1 dyn highz node=[*] inst=[alpha beta gamma pll]
```

**Note:** The example results for the circuit checks are shown in Spectre syntax. In Spectre FX, you just need to add .cck at the beginning of the check statement to convert it to SPICE syntax.

#### Related Topics

**Dynamic Checks** 

Static Checks

Circuit Checks

## **Dynamic Checks**

Dynamic checks are performed during the transient simulation and are stimuli dependent. The checks use the  $dyn_p$  prefix as part of the circuit check keyword and write the report to a file with the extension .dynamic.xml. The XML file can be viewed with any Web browser.

The following dynamic checks are supported in Spectre FX:

- Dynamic Active Node Check (dyn\_actnode)
- Dynamic Capacitor Voltage Check (dyn\_capv)
- Dynamic DC Leakage Current Path Check (dyn\_dcpath)
- Dynamic Delay Check (dyn delay)
- Dynamic Diode Voltage Check (dyn\_diodev)
- Dynamic Excessive Element Current Check (dyn\_exi)
- Dynamic Excessive Rise and Fall Time Check (dyn\_exrf)
- Dynamic Glitch Check (dyn\_glitch)
- Dynamic Float Crosstalk Check (dyn\_floatxtalk)
- Dynamic Floating Gate Induced Leakage Check (dyn\_floatdcpath)
- Dynamic High Impedance Node Check (dyn\_highz)
- Dynamic MOSFET Voltage Check (dyn\_mosv)
- Dynamic Node Capacitance Check (dyn\_nodecap)
- Dynamic Pulse Width Check (dyn\_pulsewidth)
- Dynamic Setup and Hold Check (dyn\_setuphold)
- Dynamic Subcircuit Port Power Check (dyn\_subcktpwr)

Circuit Checks

#### **Dynamic Active Node Check (dyn\_actnode)**

#### **Spectre Syntax**

```
title dyn_actnode node=[n1 n2 ...] dv=<value> type=<value> time_window=[start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> <depth=n> error limit=<value>
```

#### **SPICE Syntax**

```
.cck title dyn_actnode node=[n1 n2 ...] dv=<value> type=<value>
    time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
    <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    <fanout=all|gate|bulk> <depth=n> error limit=<value>
```

#### **Description**

The dynamic active node check detects nodes with voltage changes that exceed the user-defined threshold dv. The voltage change is defined as peak-to-peak voltage (Vpp) within a time window.

The results are written to the dynamic.xml file, which can be viewed in a Web browser.

#### **Arguments**

| node        | Nodes to which the check is applied. Default is none.                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| dv          | Voltage change threshold for the active nodes. Default is 0.1 volt.                                                                       |
| type        | Report inactive or active nodes or both. Possible values are $\mathtt{act}$ , $\mathtt{inact}$ , and $\mathtt{both}$ .                    |
| time_window | Time window to which the circuit check is applied. Multiple non-overlapping time windows are supported. Default time window is 0 to tend. |

Circuit Checks

| save        | Specifies how to probe the signals specified within this circuit check. Possible values are:                        |
|-------------|---------------------------------------------------------------------------------------------------------------------|
|             | no: None of the signals in this circuit check are probed. This is the default value.                                |
|             | violation: Automatically probe the signals with violations<br>under this circuit check.                             |
| spice       | Specifies whether to save the probed signals specified by the save parameter in the SPICE syntax.                   |
|             | Possible values are:                                                                                                |
|             | ■ yes: Saves the signals in SPICE syntax                                                                            |
|             | no: Saves the signals in Spectre syntax. This is the default value.                                                 |
| error_limit | Maximum number of errors to be reported. Default is 10000.                                                          |
| inst        | Subcircuit instances to which the circuit check is applied. Default is inst=*                                       |
| xinst       | Subcircuit instances that are excluded from the circuit check. Default is none.                                     |
| subckt      | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                 |
| fanout      | Fanout setting to filter node with specified connection. Possible values are all, gate, and bulk. Default is all.   |
| xsubckt     | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$          |
| depth       | Hierarchy level (from top level) to be checked. depth=3 reports errors on top level plus 3 sublevels. Default is 8. |

#### **Example**

#### **Spectre Syntax**

chk2 dyn\_actnode node=[\*] dv=4 type=act time\_window=[0 3e-07]

#### **SPICE Syntax**

.cck chk2 dyn\_actnode node=[\*] dv=4 type=act time\_window=[0 3e-07]

The above command reports all nodes that are active. These active nodes will have peak-to-peak voltage above 4V between 0s to 300ns. In addition, the command prints a summary

Circuit Checks

report that lists the percentage of active nodes having peak-to-peak voltage above 4V between 0s to 300ns.

The following is an example of the report that is displayed on the Web browser.

#### dyn\_actnode: chk1

- chk1 dyn\_actnode node=["\*"] dv=4 type=act time\_window=[0 3e-07]
- · Violation Count: 7

#### Dynamic Active Node Check - Summary

| Title | Percentage of active nodes | From(s)      | To(s)        |
|-------|----------------------------|--------------|--------------|
| chk1  | 7.792%                     | 0.000000e+00 | 3.000000e-07 |

#### **Dynamic Active Node Check - Active Nodes**

| Title | Node Name  | Vpp(V)       | From(s)       | To(s)        |
|-------|------------|--------------|---------------|--------------|
| chk1  | X5.N2N1484 | 4.125149e+00 | 0.000000e+00  | 3.000000e-07 |
| chk1  | X5.N2N1485 | 5.344194e+00 | 0.000000e+00  | 3.000000e-07 |
| chk1  | X5.N2N1486 | 5.016927e+00 | 0.000000e+00  | 3.000000e-07 |
| chk1  | X5.N2N1489 | 4.030851e+00 | 0.000000e +00 | 3.000000e-07 |
| chk1  | X5.NA      | 4.235771e+00 | 0.000000e+00  | 3.000000e-07 |
| chk1  | X5.ND      | 4.161615e+00 | 0.000000e+00  | 3.000000e-07 |

#### Related Topics

**Dynamic Checks** 

# Spectre FX Circuit Simulator User Guide Circuit Checks

#### **Dynamic Capacitor Voltage Check (dyn\_capv)**

#### **Spectre Syntax**

```
title dyn_capv cond=<expression> duration=<value> time_window=[start1 stop1
    start2 stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1
    inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
    <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error limit=<value>
```

#### **SPICE Syntax**

```
.cck title dyn_capv cond=<expression> duration=<value> time_window=[start1 stop1
    start2 stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1
    inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
    <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error limit=<value>
```

#### **Description**

Reports capacitor elements fulfilling the conditional expression on element voltages for a duration longer than the user-defined duration threshold (duration).

Supported capacitor variables are: V(1,2), V(1), and V(2).

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

The results are written to a file with the extension dynamic.xml, which can be viewed with a Web browser.



#### **Arguments**

cond

Condition to be checked (default is none).

Circuit Checks

| duration    | Conditions with duration longer than the specified value are reported (default is $5 \mathrm{ns}$ ).                                      |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| time_window | Time window to which the circuit check is applied. Multiple non-overlapping time windows are supported. Default time window is 0 to tend. |
| save        | Specifies how to probe the signals specified within this circuit check. Possible values are:                                              |
|             | no: None of the signals in this circuit check are probed. This is the default value.                                                      |
|             | violation: Automatically probe the signals with violations<br>under this circuit check.                                                   |
| spice       | Specifies whether to save the probed signals specified by the save parameter in the SPICE syntax.                                         |
|             | Possible values are:                                                                                                                      |
|             | ■ yes: Saves the signals in SPICE syntax                                                                                                  |
|             | no: Saves the signals in Spectre syntax. This is the default value.                                                                       |
| inst        | Subcircuit instances to which the circuit check is applied. Default is ${\tt inst=*}$                                                     |
| xinst       | Subcircuit instances that are excluded from the circuit check. Default is none.                                                           |
| subckt      | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                                       |
| xsubckt     | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$                                |

#### **Example**

depth

#### **Spectre Syntax**

error\_limit

capv dyn capv cond="V(1, 2)>0.2" duration=0.5n

## **SPICE Syntax**

errors on top level plus 3 sublevels. Default is 8.

Hierarchy level (from top level) to be checked. depth=3 reports

Maximum number of errors to be reported. Default is 10000.

Circuit Checks

.cck capv dyn capv cond="V(1, 2)>0.2" duration=0.5n

The above command will report the capacitor elements that fulfill the condition V(1,2) > 0.2V for a duration longer than 5e-10s. The following is an example of the report that is displayed in the Web browser:

# Dynamic Capacitor Voltage Check Violations dyn\_capv: capv2 capv2 dyn\_capv cond="v(1,2)>0.2" duration=5e-10 Violation Count: 1 Title Instance Name Start(s) Model Name Term1 Name Term2 Name Duration(s) Dissatisfied Violating Value Check Time(s) capv2 c1 1.011000e-09 capacitor in in1 6.850000e-10 (v(1,2)>(0.2)) v(1,2)=0.206731 1.011000e-09

#### **Related Topics**

**Dynamic Checks** 

# Spectre FX Circuit Simulator User Guide Circuit Checks

#### Dynamic DC Leakage Current Path Check (dyn\_dcpath)

#### **Spectre Syntax**

#### **SPICE Syntax**

```
.cck title dyn_dcpath net=[n1 n2 ...] duration=<value> ith=<value>
    time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
    <spice=no|yes> <leaki_times=[t1 t2 ...]> <xinst=[xinst1 xinst2...]>
    error limit=<value> <sort=no|current>
```

#### **Description**

Reports the conductance paths between user-specified nets. The check is based on transient analysis and reports th qualifying paths carrying an absolute current higher than the parameter ith for a duration longer than the specified duration, within the specified time\_window. If you specify leaki\_times, Spectre FX treats it like a special time window with only one time point.

If more than two nets are specified, Spectre FX checks the leakage path between each net combination. For example, if net=[vdc1 vdc2 0] is specified, then the conducting path between vdc1 and vdc2, vdc1 and 0, and vdc2 and 0 is checked.

The results are written to a file with the extension dynamic.xml.



Circuit Checks

#### **Arguments**

| net | Hierarchical node names between which the leakage path is checked.        |
|-----|---------------------------------------------------------------------------|
|     | Wildcarding is not allowed. All combinations of nets are checked. Default |
|     | io nono                                                                   |

is none.

duration Leakage paths with a duration longer than specified value are reported

(default is 5ns).

sort If set to no, sorting is not performed. If set to current, the violations

are sorted by max current. Possible values are no and current. The

default value is no.

ith Leakage paths with absolute current higher than the specified value are

reported (default is 50uA).

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is 0 to

tend.

save Specifies how to probe the signals specified within this circuit check.

Possible values are:

■ no: None of the signals in this circuit check are probed. This is the

default value.

violation: Automatically probe the signals with violations under

this circuit check.

spice Specifies whether to save the probed signals specified by the save

parameter in the SPICE syntax.

Possible values are:

■ yes: Saves the signals in SPICE syntax

■ no: Saves the signals in Spectre syntax. This is the default value.

leaki times Defines the times at which the check is performed.

xinst Subcircuit instances to be excluded from the check. Default is none.

error\_limit Maximum number of errors to be reported. Default is 10000.

#### **Example**

#### **Spectre Syntax**

dcpath1 dyn\_dcpath ith=200u net=[vdd 0] duration=1n time\_window=[1n 20n]

Circuit Checks

#### SPICE Syntax

.cck dcpath1 dyn dcpath ith=200u net=[vdd 0] duration=1n time window=[1n 20n]

The above command will report the DC conductance path between vdd and 0. The command will report the paths that carry current higher than 200u for a duration longer than 1n within the time window between 1n and 20n. The following is an example of the report that is displayed in the Web browser:



The path report has three sections. Each section is explained below.

- The first section shows that a path is found starting from net vdd to net 0. Since this is a check based on transient-analysis, the name of the table is *Dynamic dcpath check based on transient analysis*.
- The second section shows the actual instances in the path. The first column *Instance* contains instances in the path. The second column contains the current through the instances. The current is taken at the end of violation, that is, at 1.52e-8 seconds (start + duration = 1.03e-8 + 4.94e-9).
- The third section shows the state of MOSFETs in the path. It does not report anything other than MOSFETs. The first column *Instance Name* is the MOSFET name. The second column is the model name. The following columns are the terminal names and voltages. The last two columns show the drain and source terminal currents. The values are taken at the end of violation.

#### Spectre FX Circuit Simulator User Guide Circuit Checks

Similar to the XML report, the text report is shown below:



#### **Related Topics**

**Dynamic Checks** 

Circuit Checks

## Dynamic Delay Check (dyn\_delay)

#### **Spectre Syntax**

```
title dyn_delay node=[node] ref_node=[node] min_time=<value> max_time=<value>
    edge=[rise|fall|both] ref_edge=[rise|fall|both] vlth=<value>
    ref_vlth=<value> vhth=<value> ref_vhth=<value> time_window=[ start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes> <subckt=[subckt1]> <fanout=all|gate|bulk> error limit=<value>
```

#### **SPICE Syntax**

```
.cck title dyn_delay node=[node] ref_node=[node] min_time=<value>
    max_time=<value> edge=[rise|fall|both] ref_edge=[rise|fall|both]
    vlth=<value> ref_vlth=<value> vhth=<value> ref_vhth=<value> time_window=[
    start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes>
    <subckt=[subckt1]> <fanout=all|gate|bulk> error limit=<value>
```

#### **Description**

Checks timing delays between two signals and reports nodes with edge delay errors.

The delay is measured between user-specified nodes and a reference node. A timing delay error occurs when the transition time of a signal falls outside the range of refTime + min\_time and refTime + max\_time, where refTime is the transition time of the reference signal. In other words, a timing delay error occurs when the delay between the signal and the reference signal is outside the range of min\_time and max\_time.

The  $ref\_vhth$  and vhth parameters are used for triggering rising edge measurements, while  $ref\_vlth$  and vlth parameters are used for triggering falling edge measurements. For example, a delay measurement from a rising reference signal to a falling signal includes measuring the delay from the time the reference signal crosses  $ref\_vhth$  to the time the signal crosses vlth.

If the subckt parameter is specified, then node and ref\_node are considered as local nodes to the specified subcircuit. In other words, node and ref\_node belong to the instances of the specified subcircuit. Only one subckt value can be specified per check, with no wildcard.

If the subckt parameter is not specified, node and ref\_node are considered as global nodes with hierarchical names starting from the top level.

# Spectre FX Circuit Simulator User Guide Circuit Checks

The results are written to the dynamic.xml file, which can be viewed in a Web browser.



In the figure above, an error is reported if the signal net transition occurs outside the green marked area.

# **Arguments**

| node     | Nodes to which the check is applied. Default is none.                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------------------------|
| ref_node | Name of the referenced node. Wildcards are not supported.                                                                       |
| min_time | Minimum time delay between the signal and the reference signal transition. The specified value can be negative, 0, or positive. |
| max_time | Maximum time delay between the signal and the reference signal transition. The specified value can be negative, 0, or positive. |
| edge     | Edge type of the signal net. Possible values are rise, fall, and both. Default value is rise.                                   |
| ref_edge | Edge type of the reference signal. Possible values are rise, fall, and both. Default value is rise.                             |
| vlth     | Low voltage threshold for the signal net.                                                                                       |

Circuit Checks

ref\_vlth Low voltage threshold for the referenced net.

vhth High voltage threshold for the signal net.

ref\_vhth High voltage threshold for the referenced net.

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 to tend.

save Specifies how to probe the signals specified within this circuit

check. Possible values are:

■ no: None of the signals in this circuit check are probed. This

is the default value.

violation: Automatically probe the signals with violations

under this circuit check.

spice Specifies whether to save the probed signals specified by the

save parameter in the SPICE syntax.

Possible values are:

■ yes: Saves the signals in SPICE syntax

■ no: Saves the signals in Spectre syntax. This is the default

value.

error\_limit Maximum number of errors reported. Default is 10000.

subckt Instances of the specified subcircuit to which the check is applied.

Default is none.

#### **Example**

#### **Spectre Syntax**

d1 dyn\_delay ref\_node=out8 node=out1 ref\_edge=rise edge=fall min\_time=100p
max\_time=5n time\_window=[115n 200n]

#### **SPICE Syntax**

.cck d1 dyn\_delay ref\_node=out8 node=out1 ref\_edge=rise edge=fall min\_time=100p
max time=5n time window=[115n 200n]

The above command reports any transition of signal data having delay of more than 5n seconds or having delay of less than 100p seconds. The delay is evaluated from the rising edge of out8 node to the falling edge of out1 node.

Circuit Checks

If the subckt parameter is not specified, then node and ref\_node are considered as global nodes with the hierarchical names starting from the top level.

The following is an example of the report that is displayed on the Web browser:

# **Dynamic Delay Check Violations**

# dyn\_delay: d1

- d1 dyn\_delay ref\_node="out8" node=["out1"] ref\_edge=rise edge=fall min\_time=1e-10 max\_time=5e-09 time window=[1.15e-07 2e-07]
- Violation Count: 1

| Title     | Ref Node<br>Name | Node<br>Name | Ref<br>Edge | Edge | Reference<br>Time(s) | Time(s)      | Delay(s)     |
|-----------|------------------|--------------|-------------|------|----------------------|--------------|--------------|
| <u>d1</u> | out8             | out1         | rise        | fall | 1.195470e-07         | 1.911900e-07 | 7.164300e-08 |

# **Related Topics**

Circuit Checks

# Dynamic Diode Voltage Check (dyn\_diodev)

#### **Spectre Syntax**

```
title dyn_diodev model=[m1 m2 ...] cond=<expression> duration=<value>
    time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
    <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <depth=n>
    error limit=<value>
```

#### **SPICE Syntax**

```
.cck title dyn_diodev model=[m1 m2 ...] cond=<expression> duration=<value>
    time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
    <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <depth=n>
    error limit=<value>
```

#### **Description**

Reports diode devices fulfilling the conditional expression on device voltages for a duration longer than the user-defined duration threshold (duration).

Supported diode variables are: v(a,c), v(a), and v(c).

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

The results are written to a file with the extension dynamic.xml, which can be viewed with a Web browser.



Circuit Checks

#### **Arguments**

model Diode device model names to be checked.

cond Condition to be checked (default is none).

duration Conditions with duration longer than the specified value are

reported (default is 5ns).

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 **to** tend.

save Specifies how to probe the signals specified within this circuit

check. Possible values are:

■ no: None of the signals in this circuit check are probed. This

is the default value.

violation: Automatically probe the signals with violations

under this circuit check.

spice Specifies whether to save the probed signals specified by the

save parameter in the SPICE syntax.

Possible values are:

■ yes: Saves the signals in SPICE syntax

■ no: Saves the signals in Spectre syntax. This is the default

value.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

error\_limit Maximum number of errors to be reported. Default is 10000.

Circuit Checks

# **Example**

#### **Spectre Syntax**

dv1 dyn diodev model=["diode1"] cond="v(a,c)>0.5" duration=2.5e-08

#### **SPICE Syntax**

.cck dv1 dyn\_diodev model=["diode1"] cond="v(a,c)>0.5" duration=2.5e-08

The above command will report the instances of diode1 that fulfill the condition v(a,c)>0.5 for a duration longer than 25n. The following is an example of the report that is displayed in the Web browser:

#### **Dynamic Diode Voltage Check Violations**

#### dyn\_diodev: dv1

dv1 dyn\_diodev model=["diode1"] cond="v(a,c)>0.5" duration=2.5e-08

Violation Count: 2

| Ti         | tle | Instance Name | Start(s)     | Model Name | Anode Name | Cathode Name | Duration(s)  | Dissatisfied        | Violating Value  | Check Time(s) |
|------------|-----|---------------|--------------|------------|------------|--------------|--------------|---------------------|------------------|---------------|
| d١         | /1  | d2            | 3.968000e-09 | diode1     | mid        | vdd          | 4.638400e-08 | ( v(a, c) > (0.5) ) | v(a, c)=0.535796 | 3.968000e-09  |
| <u>d</u> \ | /1  | d1            | 5.169600e-08 | diode1     | 0          | mid          | 5.288000e-08 | ( v(a, c) > (0.5) ) | v(a, c)=0.510379 | 5.169600e-08  |

#### **Related Topics**

# Spectre FX Circuit Simulator User Guide Circuit Checks

# Dynamic Excessive Element Current Check (dyn\_exi)

#### **Spectre Syntax**

```
title dyn_exi dev=[d1 d2 ...] duration=<value> ith=<value> <inst=[inst1
   inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
   <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error_limit=<value>
   time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
   <spice=no|ves>
```

#### **SPICE Syntax**

```
.cck title dyn_exi dev=[d1 d2 ...] duration=<value> ith=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error_limit=<value> time_window=[start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes>
```

#### **Description**

Reports elements and devices carrying currents (absolute value) above a threshold specified by ith for a time longer than the duration threshold specified by duration. The results are written to a file with the extension dynamic.xml, which can be viewed with a Web browser.



#### **Arguments**

dev Device (MOSFET, R, C, and so on) instance names to be checked

(default is none).

duration Excessive currents with a duration longer than value are reported

(default is 5ns).

Circuit Checks

ith Elements with current higher than the specified value are reported

(default is none).

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

error\_limit Maximum number of errors to be reported. Default is 10000.

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 to tend.

save Specifies how to probe the signals specified within this circuit

check. Possible values are:

■ no: None of the signals in this circuit check are probed. This

is the default value.

■ violation: Automatically probe the signals with violations

under this circuit check.

spice Specifies whether to save the probed signals specified by the

save parameter in the SPICE syntax.

Possible values are:

■ yes: Saves the signals in SPICE syntax

■ no: Saves the signals in Spectre syntax. This is the default

value.

#### Example

#### **Spectre Syntax**

exi dyn\_exi dev=["\*"] ith=1e-06 duration=1e-09

# **SPICE Syntax**

Circuit Checks

.cck exi dyn exi dev=["\*"] ith=1e-06 duration=1e-09

The above command will report all device instances that carry excessive currents higher than 1e-06 for a duration longer than 1e-09s. The following is an example of the report that is displayed in the Web browser:

#### **Dynamic Excessive Element Current Check Violations** dyn\_exi: exi1 • exi1 dyn\_exi dev=["\*"] ith=1e-06 duration=1e-09 • Violation Count: 2 Max Current(A) Instance Name Start(s) Duration(s) x1.mn1 4.923000e-09 2.320818e-03 exi1 9.872000e-09 3.000000e-03 exi1 x2.r1 1.280000e-10

#### **Related Topics**

# Spectre FX Circuit Simulator User Guide Circuit Checks

# Dynamic Excessive Rise and Fall Time Check (dyn\_exrf)

#### **Spectre Syntax**

title dyn\_exrf node=[n1 n2 ...] rise=<value> fall=<value> utime=<value>
 vlth=<value> vhth=<value> time\_window=[start1 stop1 start2 stop2 ....]
 <save=no|violation> <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <subckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> <filter=[no|rc]> <inverse=[no|yes]> <sort=[no|duration]> <depth=n> error limit=<value>

# **SPICE Syntax**

.cck title dyn\_exrf node=[n1 n2 ...] rise=<value> fall=<value> utime=<value>
 vlth=<value> vhth=<value> time\_window=[start1 stop1 start2 stop2 ....]
 <save=no|violation> <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> <filter=[no|rc]> <inverse=[no|yes]> <sort=[no|duration]> <depth=n> error limit=<value>

#### **Description**

Reports nodes with excessive rise and fall times, or nodes with an undefined state. The results are written to a file with the extension <code>dynamic.xml</code>, which can be viewed with a Web browser.



#### **Arguments**

node

Nodes to be checked. Default is none.

rise

Rise times longer than specified value are reported (default is none). The rise time is measured between low (vlth) and high (vhth) voltage thresholds.

Circuit Checks

| fall        | Fall times longer than specified value are reported (default is none). The fall time is measured between low (vlth) and high (vhth) voltage thresholds. |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| utime       | Undefined time threshold. Undefined state is defined by node voltages between the low and high voltage thresholds.                                      |
| vlth        | Low voltage threshold for rise, fall, and utime measurements (default is none).                                                                         |
| vhth        | High voltage threshold for rise, fall, and utime measurements (default is none).                                                                        |
| time_window | Time window to which the circuit check is applied. Multiple non-overlapping time windows are supported. Default time window is 0 to tend.               |
| save        | Specifies how to probe the signals specified within this circuit check. Possible values are:                                                            |
|             | no: None of the signals in this circuit check are probed. This is the default value.                                                                    |
|             | violation: Automatically probe the signals with violations<br>under this circuit check.                                                                 |
| spice       | Specifies whether to save the probed signals specified by the save parameter in the SPICE syntax.                                                       |
|             | Possible values are:                                                                                                                                    |
|             | ■ yes: Saves the signals in SPICE syntax                                                                                                                |
|             | no: Saves the signals in Spectre syntax. This is the default value.                                                                                     |
| inst        | Subcircuit instances to which the circuit check is applied. Default is ${\tt inst=*}$ .                                                                 |
| xinst       | Subcircuit instances that are excluded from the circuit check. Default is none.                                                                         |
| subckt      | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                                                     |
| xsubckt     | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$                                              |
| fanout      | Fanout setting to filter node with specified connection. Possible values are all, gate, and bulk. Default is all.                                       |

Circuit Checks

filter If set to no, filtering is not performed. If set to rc, dyn\_exrf

checks only one node in the same parasitic sub. Possible values

are no and rc.

inverse If set to no, reports rise times and fall times longer than the

specified value. If set to yes, reports rise times and fall times smaller than the specified value. Possible values are no and yes.

Default is no.

sort Sort the violations. If set to no, no sorting is performed. If set to

duration, violations are sorted based on duration. Possible

values are no and duration. The default value is no.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

error\_limit Maximum number of errors to be reported. Default is 10000.

#### **Example**

#### **Spectre Syntax**

exrf1 dyn\_exrf node=["\*"] rise=5e-10 fall=5e-10 utime=1e-09 vlth=0.3 vhth=2.7 time window=[1e-09 9e-09]

#### **SPICE Syntax**

.cck exrf1 dyn\_exrf node=["\*"] rise=5e-10 fall=5e-10 utime=1e-09 vlth=0.3 vhth=2.7 time window=[1e-09 9e-09]

The above command will report nodes with rise and fall times larger than 5e-10s and nodes with undefined states longer than 1e-09s. Measurements are performed between the voltage thresholds 0.3V and 2.7V and within the time window between 1e-09s and 9e-09s. The following is an example of the report that is displayed in the Web browser:

#### Dynamic Excessive Rise, Fall, Undefined State Time Check Violations

#### dyn\_exrf: exrf1

- exrf1 dyn\_exrf node=[\*\*\*] rise=5e-10 fall=5e-10 utime=1e-09 vlth=0.3 vhth=2.7 time\_window=[1e-09 9e-09]
- Violation Count: 5



Circuit Checks

# Related Topics

Circuit Checks

# Dynamic Glitch Check (dyn\_glitch)

#### **Spectre Syntax**

title dyn glitch parameter=value ...

#### **SPICE Syntax**

.cck title dyn\_glitch parameter=value ...

## **Description**

A glitch occurs when:

- A low signal goes above the mid level, and crosses the mid level again in a time less than the user-defined duration.
- A high signal goes below mid level, and crosses the mid level again in a time less than the user-defined duration.

The check applies only to blocks with single and constant power supply.

The results are written to a file with the extension dynamic.xml, which can be viewed with a Web browser.

Circuit Checks

# Arguments

node Nodes to which the check is applied. Default is none.

duration Duration threshold of a glitch (default is 5ns).

min\_duration Minimum glitch duration threshold. Default is 0 sec.

max\_duration Maximum glitch duration threshold Default is 5ns.

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 to tend.

high High voltage level (default is none).

low voltage level (default is 0V).

mid Mid voltage level (default is 0.5\* (high+low).

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

fanout Fanout setting to filter node with specified connection. Possible

values are all, gate, and bulk. Default is all. This option is

supported only in Spectre FastSPICE mode.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

error\_limit Maximum number of errors to be reported. Default is 10000.

#### **Related Topics**

Circuit Checks

# Dynamic Float Crosstalk Check (dyn\_floatxtalk)

#### **Spectre Syntax**

title dyn floatxtalk parameter=value ...

#### **SPICE Syntax**

.cck title dyn\_floatxtalk parameter=value ...

#### **Description**

Reports the glitches of high impedance nodes caused by crosstalk of parasitic capacitors in DSPF file. A high impedance state occurs when there is no conducting path from the node to any power supply or ground.

The following device conducting rules are used for the floating node detection:

- MOSFET is conducting if mos region is triode or saturation
- Resistors, controlled resistors, phy\_res, relay and inductors are conducting if R<=res\_th</p>
- BJT is conducting if Vbe>bit vbe OR Ic>bit ith
- Diode is conducting if V>diode\_vth
- Vsources and iprobes are considered conducting
- Isources, VCCS, and CCCS are conducting if i>isource\_ith
- JFET is considered conducting
- Mutual inductors and controlled capacitors are not conducting
- VerilogA: conducting path depends on module details

The results are written to the dynamic.xml file, which can be viewed in a Web browser.

Circuit Checks

# **Arguments**

# **Design Check Parameters**

| leaki_times  | Times at which the check is performed.                                                                                                                                                               |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rise_vth=0.2 | The threshold of voltage change caused by pulling up of an aggressor.                                                                                                                                |
| fall_vth=0.2 | The threshold of voltage change caused by pulling down of an aggressor. Default is 0.2 V.                                                                                                            |
| cmin=1.0e-16 | If the lumped capacitance between highZ NET and its aggressor is less than cmin, Caggr <cmin, 1.0e-16="" aggressor="" default="" f.<="" ignored.="" is="" such="" td=""></cmin,>                     |
| capr=0.2     | If the ratio of between the lumped capacitance and the total capacitor of HighZ NET is less than capr, Caggr/Ctotal <capr, 0.2.<="" aggressor="" default="" ignored.="" is="" such="" td=""></capr,> |
| error_limit  | Maximum number of errors to be reported. Default is 10000.                                                                                                                                           |

# Floating Node Detection Parameters

| Floating Node Dete | ection Parameters                                                                                                                                                                           |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mos_ith            | Mosfet ids conducting threshold for high impedance node detection. Default is 100 nA.                                                                                                       |
| mos_gds            | Mosfet gds conducting threshold for floating node detection. Default is 1e-5.                                                                                                               |
| bjt_vbe            | BJT vbe conducting threshold for high impedance node detection. BJT is conducting if i>bjt_ith or vbe>bjt_vbe.                                                                              |
|                    | Default is 0.4V.                                                                                                                                                                            |
| bjt_ith            | BJT ith conducting threshold for high impedance node detection. BJT is conducting if i>bjt_ith or vbe>bjt_vbe. Default is 50nA.                                                             |
| res_th_va          | Verilog-A resistor conducting threshold for high impedance node detection. This parameter is applicable only on AMS ie element, and on one or two-port AHDL module. Default is 10 $$ MOhms. |
| res_th             | Resistor conducting threshold for high impedance node detection. Resistor is conducting if $R. Default is 1TOhms.$                                                                          |
| diode_vth          | Diode voltage conducting threshold for high impedance node detection. Diode is conducting if v>diode_vth. Default is 0.6v.                                                                  |

Circuit Checks

Current sources are conducting if i>isource\_ith. Default is

1pA.

mos\_conduct\_rul
e=tri\_sat

The conducting rule to decide if a mosfet is on. Use tri\_sat for triode or saturation region based rule. Use tri\_sat\_sub for triode or saturation or subthreshold region based rule. Use ids\_gds for ids>mos\_ith or gds>mos\_gds rule. Use vgs for vgs>vth rule (Only supported in Fastspice). Possible values are tri\_sat, tri\_sat\_sub, ids\_gds, and vgs. Default is tri\_sat.

Possible values are vgs, ids\_gds, tri\_sat and

tri\_sat\_sub.

#### Floating Node Detection Filtering Parameters

node Nodes to which the floating node detection is applied.

Default is node=\*.

xnode Nodes that are excluded from floating node detection. Default is

none.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*.

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

## Related Topics

# Spectre FX Circuit Simulator User Guide Circuit Checks

# Dynamic Floating Gate Induced Leakage Check (dyn\_floatdcpath)

#### **Spectre Syntax**

```
title dyn_floatdcpath net=[n1 n2 ...] <leaki_times=[t1 t2 ...]> ith=<value>
    error_limit=<value> <save=no|violation> <spice=no|yes>
        <detailed_path=[yes|per_fm|per_fn]> <sort=[no|current]> res_th_va=<value>
        res_th=<value> isource_ith=<value> bjt_vbe=<value> bjt_ith=<value>
        diode_vth=<value> <floatgate=[yes|no|gate_has_driver_no_cap]> node=[n1 n2...]        xnode=[n1 n2...] <inst=[inst1 inst2...]> <subckt=[subckt1 subckt2....]>
```

#### **SPICE Syntax**

```
.cck title dyn_floatdcpath net=[n1 n2 ...] <leaki_times=[t1 t2 ...]> ith=<value>
    error_limit=<value> <save=no|violation> <spice=no|yes>
        <detailed_path=[yes|per_fm|per_fn]> <sort=[no|current]> res_th_va=<value>
        res_th=<value> isource_ith=<value> bjt_vbe=<value> bjt_ith=<value>
        diode_vth=<value> <floatgate=[yes|no|gate_has_driver_no_cap]> node=[n1 n2...]        xnode=[n1 n2...] <inst=[inst1 inst2...]> <subckt=[subckt1 subckt2....]>
```

#### **Description**

Reports the DC leakage paths that are caused by floating gate. The check based on leakage analysis is evoked when parameter <code>leaki\_times</code> is specified. <code>leaki\_times</code> should be carefully selected in standby or power-down mode. The check is performed for a transient simulation at the time points specified by <code>leaki\_times</code>.

Worst leakage paths caused by floating gate MOSFET devices are estimated and reported. The leakage paths are checked between the specified power supply nodes (net).

Circuit Checks

The floating node detection and path detection in the leakage analysis-based method comprises of two steps.



#### Step 1: Floating node detection

This stage is like  $dyn_higz$  check. A node is considered floating (or in high impedance state) if it has no conducting path to a power supply or ground. A report of all MOSFETs with floating gates can be printed by using the parameter floatgate. The following device conducting rules are used for floating node detection:

- A MOSFET is considered to be conducting if region is either triode or saturation.
- Resistors, controlled resistors, phy\_res, relay, and inductors are considered to be conducting if R<= res\_th.</p>
- A BJT is considered to be conducting if vbe>bjt\_vbe or ic>bjt\_ith.
- A diode is considered to be conducting if v>diode\_vth.
- Vsource, and iprobes are considered to be conducting.
- Isources, VCCS, and CCCS are considered to be conducting if i>isource\_ith.
- A JFET is considered to be conducting.
- Mutual inductors and controlled capacitors are considered to be non-conducting.
- In Verilog-A, conducting path depends on module details

#### **Step 2: Current path detection**

In the violation report of dyn\_floatdcpath, the current is not from a transient simulation, but from the estimation of a worst scenario and the purpose is to trigger the violations.

Circuit Checks

The current path detection is like dyn\_dcpath. If more than two nets are specified, Spectre checks the leakage path between each pair of nets. For example, if net=[vdc1 vdc2 0], the conducting path between vdc1 and vdc2, vdc1 and 0, and vdc2 and 0 is checked.

#### **Arguments**

#### **General Parameters**

leaki\_times Times at which the check is performed.

error\_limit Maximum number of errors to be reported. Default is 10000.

save Specifies how to probe the signals specified within this circuit check. Possible values are:

- no: None of the signals in this circuit check are probed. This is the default value.
- violation: Automatically probe the signals with violations under this circuit check.

spice Specifies whether to save the probed signals specified by the save parameter in the SPICE syntax.

Possible values are:

- yes: Saves the signals in SPICE syntax
- no: Saves the signals in Spectre syntax. This is the default value.

#### **Path Detection Parameters**

net Hierarchical node names between which the leakage path is

checked. Wildcards are not allowed. All combination of nets are

checked.

Default is none.

ith Leakage paths more than ith to be reported. The default value is

50uA.

#### **Path Detection Filtering Parameters**

Circuit Checks

detailed\_path Specifies how to print the path.

Possible values are:

- yes: Prints the detailed path.
- per\_fm: Prints one path per floating MOSFET. This is the default value.
- per\_fn: Print one path per floating node. This value is not supported in Spectre FastSPICE.

sort Specifies how to sort the violations.

Possible values are:

- no: No sorting is done. This is the default value.
- current: dyn\_floatdcpath sorts the violations based on maximum current.

#### **Floating Node Detection Parameters**

| bjt_vbe     | BJT vbe conducting threshold for high impedance node detection. BJT is conducting if i>bjt_ith or vbe>bjt_vbe.                                                                              |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Default is 0.4V.                                                                                                                                                                            |
| bjt_ith     | BJT ith conducting threshold for high impedance node detection. BJT is conducting if i>bjt_ith or vbe>bjt_vbe. Default is 50nA.                                                             |
| res_th_va   | Verilog-A resistor conducting threshold for high impedance node detection. This parameter is applicable only on AMS ie element, and on one or two-port AHDL module. Default is 10 $$ MOhms. |
| res_th      | Resistor conducting threshold for high impedance node detection. Resistor is conducting if $R. Default is 1TOhms.$                                                                          |
| diode_vth   | Diode voltage conducting threshold for high impedance node detection. Diode is conducting if $v>diode\_vth$ . Default is 0 . 6 $v$ .                                                        |
| isource_ith | Current source conducting threshold for floating node detection. Current sources are conducting if i>isource_ith. Default is 1pA.                                                           |

#### Floating Node Detection Filtering Parameters

Circuit Checks

| floatgate | Specifies whether to report all MOSFETs with floating gate at |
|-----------|---------------------------------------------------------------|
|           | <pre>specified leaki_times.</pre>                             |

Possible values are:

gate\_has\_driver\_no\_moscap: Floating MOSCAPs are not reported.

yes: All MOSFETs with floating gates at the specified leaki\_times are reported.

■ no: The report is not generated. This is the default.

node Nodes to which the floating node detection is applied.

Default is node=\*.

xnode Nodes that are excluded from floating node detection. Default is

none.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*.

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

## **Example**

dyn1 dyn\_floatdcpath net=[vdd1 0] leaki\_times=[7.5n]

Circuit Checks

This example reports the high impedance node induced DC leakage paths between the nets vdd1 and 0 at the specified leaki times based on leakage analysis. This examples displays the following report in the Web browser.

# dyn\_floatdcpath: dyn1

- dyn1 dyn\_floatdcpath net=["vdd1" "0"] leaki\_times=[7.5e-09]
- Violation Count: 1

#### Dynamic Floating Node Induced DC Leakage Path Check - DC Path Violations

|   | Title | From Net | To Net | Violation Time(s) |
|---|-------|----------|--------|-------------------|
| d | yn1   | vdd1     | 0      | 7.500000e-09      |

#### Fdcpath datas: size=3

| Instance | Current(A)    | Floating Gate Node | Floating Gate Node Volt(V) |  |  |
|----------|---------------|--------------------|----------------------------|--|--|
| MPA2     | -2.886785e-06 | N/A                | 0.000000e+00               |  |  |
| MNA1     | 8.553140e-06  | float              | 4.436366e-01               |  |  |
| MNA2     | 8.551934e-06  | N/A                | 0.000000e+00               |  |  |

|      |     |    |       |     | _ |
|------|-----|----|-------|-----|---|
| Mos  | nto | da | 200   | CIT | 2 |
| IVIO |     | ua | Ld 5. | 34  |   |

| Device | Model | Drain<br>Name | Drain Volt(V) | Gate<br>Name | Gate Volt(V) | Source<br>Name | Source<br>Volt(V) | Bulk<br>Name | Bulk Volt(V) |
|--------|-------|---------------|---------------|--------------|--------------|----------------|-------------------|--------------|--------------|
| MPA2   | bsim4 | outA          | 1.098577e+00  | 0            | 0.000000e+00 | vdd1           | 1.100000e+00      | vdd1         | 1.100000e+00 |
| MNA1   | bsim4 | outA          | 1.098577e+00  | float        | 4.436366e-01 | temp           | 2.054808e-03      | 0            | 0.000000e+00 |
| MNA2   | bsim4 | temp          | 2.054808e-03  | vdd1         | 1.100000e+00 | 0              | 0.000000e+00      | 0            | 0.000000e+00 |

The report contains the following three sections:

- The first section shows the From Net vdd To Net 0 between which the path is found.
- The second section shows the actual instances in the path. The first column Instance shows instances in the path. The second column Current (A) shows the current through the instances. The third column Floating Gate Node establishes the link between the floating gate node and MOSFET. The third column may contain either a node name or N/A. If it contains a node name, it means that the corresponding element is a MOSFET whose gate is floating. The fourth column shows the voltage of the floating gate.
- The third section shows the state of MOSFETs in the path. It does not report anything other than MOSFET. The first column Device is the MOSFET name. The second column Model shows the model name. The remaining columns show the terminal names and voltages.

Circuit Checks

# Related Topics

# Dynamic High Impedance Node Check (dyn\_highz)

#### **Spectre Syntax**

title dyn\_highz node=[n1 n2 ...] duration=<value> time\_window=[start1 stop1
 start2 stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1
 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
 <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error\_limit=<value>
 rest\_th\_va=<value> res\_th=<value> isource\_ith=<value> bjt\_vbe=<value>
 bjt\_ith=<value> diode\_vth=<value> cinverse=no|yes> <sort=no|duration]
 <fanout=all|gate|bulk> <xnode=[node1 node2...]>

#### **SPICE Syntax**

.cck dyn\_highz node=[n1 n2 ...] duration=<value> time\_window=[start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error\_limit=<value> rest\_th\_va=<value> res\_th=<value> isource\_ith=<value> bjt\_vbe=<value> bjt\_ith=<value> diode\_vth=<value> cinverse=no|yes> <sort=no|duration] <fanout=all|gate|bulk> <xnode=[node1 node2...]>

#### Description

Reports the nodes that are in high impedance state (also known as floating) for a duration longer than the user-defined threshold. A high impedance state occurs when there is no conducting path from the node to any power supply or ground.



The following device conditions are used:

- MOSFET is conducting if region is either triode or saturation.
- Resistors, controlled resistors, phy\_res, relay, and inductors are conducting if R<=res\_th.

Circuit Checks

- BJT is conducting if vbe>bjt\_vbe or ic>bjt\_ith.
- Diode is considered to be conducting if v>diode\_vth.
- Vsource and iprobes are conducting.
- Isource, VCCS, and CCCS are conducting if i>isource\_ith.
- JFET is considered to be conducting.
- Mutual inductor and controlled capacitors are considered to be non conducting.
- Verilog-A: Conducting path depends on the module details.

The results are written to the dynamic.xml file, which can be viewed in a Web browser.

#### **Arguments**

#### **Design Check Parameters**

| node        | Nodes to which the check is applied. Default is none.                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xnode       | Nodes to be excluded from the check. Default is none.                                                                                                                                      |
| duration    | HighZ states with a duration longer than value are reported (default is 5ns).                                                                                                              |
| bjt_vbe     | BJT vbe conducting threshold. Default is 0.4V.                                                                                                                                             |
| bjt_ith     | BJT ith conducting threshold. Default is 50nA.                                                                                                                                             |
| res_th_va   | Verilog-A resistor conducting threshold for high impedance node detection. This parameter is applicable only on AMS $ie$ element, and on one or two-port AHDL module. Default is 10 MOhms. |
| res_th      | Resistor conducting threshold. Default is 1TOhms.                                                                                                                                          |
| isource_ith | Current source conducting threshold. Default is 1pA.                                                                                                                                       |
| diode_vth   | Diode voltage conducting threshold. Default is 0.6V.                                                                                                                                       |
| inverse     | If set to no, reports all nodes that are in highz state. If set to yes, reports all nodes that are not in highz state. Possible values are no and yes. Default is no.                      |
| sort        | Sort the violations. If set to no, no sorting is performed. If set to duration, violations are sorted based on duration. Possible values are no and duration. The default value is no.     |

#### **Filtering Parameters**

Circuit Checks

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 to tend.

save Specifies how to probe the signals specified within this circuit

check. Possible values are:

no: None of the signals in this circuit check are probed. This

is the default value.

violation: Automatically probe the signals with violations

under this circuit check.

spice Specifies whether to save the probed signals specified by the

save parameter in the SPICE syntax.

Possible values are:

■ yes: Saves the signals in SPICE syntax

no: Saves the signals in Spectre syntax. This is the default

value.

error limit Maximum number of errors to be reported. Default is 10000.

fanout Fanout setting to filter node with specified connection. Possible

values are all, gate, and bulk. Default is all.

Wildcard Scoping

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

#### **Example**

#### Spectre Syntax

hz1 dyn highz node=["\*"] duration=2e-09 time window=[1e-09 1e-08]

Circuit Checks

## **SPICE Syntax**

.cck hz1 dyn highz node=["\*"] duration=2e-09 time window=[1e-09 1e-08]

The above command will report all nodes that were in a high impedance state for a duration longer than 2e-09s within the time window between 1e-09s and 1e-08s. The following is an example of the report that is displayed in the Web browser:



## **Related Topics**

Circuit Checks

# **Dynamic MOSFET Voltage Check (dyn\_mosv)**

#### **Spectre Syntax**

```
title dyn_mosv model=[m1 m2 ...] cond=<expression> <sample=extreme|start>
    duration=<value> <sort=[no|duration]> time_window=[start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error limit=<value>
```

#### **SPICE Syntax**

```
.cck title dyn_mosv model=[m1 m2 ...] cond=<expression> <sample=extreme|start>
   duration=<value> <sort=[no|duration]> time_window=[start1 stop1 start2
   stop2 ....] <save=no|violation> <spice=no|yes> <inst=[inst1 inst2...]>
   <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
   <xsubckt=[xsubckt1 xsubckt2....]> <depth=n> error limit=<value>
```

#### **Description**

Reports MOSFET devices fulfilling the conditional expression on device voltages and device size (w, 1) for a duration longer than the user-defined duration threshold (duration).

```
Supported MOSFET variables are: v(g,s), v(g,d), v(g,b), v(d,s), v(d,b), v(s,b), v(g), v(d), v(s), v(b), 1, and w.
```

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

When sample is set to extreme, the extreme value of voltage function is reported. If the expression contains > or >=, the max value is reported as the extreme value. If the expression contains < or <= the min value is reported as the extreme value. Expressions having voltage function to the right and left of the comparison operator such as v(g)>v(s) are not supported. However, v(g,s)>0 is supported.

In Spectre, Spectre APS, Spectre X, and Spectre FASTSPICE, the expression specified in cond can have multiple key expressions. For example, cond="v(g,s)>0.4 && v(d,s)>0.4".

Circuit Checks

The results are written to a file with the extension dynamic.xml, which can be viewed with a Web browser.



#### **Arguments**

MOSFET device model names to be checked. model

Condition to be checked (default is none). cond

Report the extreme value or the start point. Possible values are sample

extreme and start.

Sort the violations. If set to no, no sorting is performed. If set to sort

duration, violations are sorted based on duration. Possible

values are no and duration. The default value is no.

duration Conditions with duration longer than the specified value are

reported (default is 5ns).

Time window to which the circuit check is applied. Multiple nontime window

overlapping time windows are supported. Default time window is

0 to tend.

Specifies how to probe the signals specified within this circuit save

check. Possible values are:

no: None of the signals in this circuit check are probed. This

is the default value.

violation: Automatically probe the voltage signals of four terminals and drain current, i(), of MOSFET for which

violations are reported in this circuit check.

Circuit Checks

| spice       | Specifies whether to save the probed signals specified by the save parameter in the SPICE syntax.                   |  |
|-------------|---------------------------------------------------------------------------------------------------------------------|--|
|             | Possible values are:                                                                                                |  |
|             | ■ yes: Saves the signals in SPICE syntax                                                                            |  |
|             | no: Saves the signals in Spectre syntax. This is the default value.                                                 |  |
| inst        | Subcircuit instances to which the circuit check is applied. Default is $inst=*$ .                                   |  |
| xinst       | Subcircuit instances that are excluded from the circuit check. Default is none.                                     |  |
| subckt      | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                 |  |
| xsubckt     | Instances of the specified subcircuit which are excluded from the circuit checks. Default is none.                  |  |
| depth       | Hierarchy level (from top level) to be checked. depth=3 reports errors on top level plus 3 sublevels. Default is 8. |  |
| error_limit | Maximum number of errors to be reported. Default is 10000.                                                          |  |

# **Example**

#### **Spectre Syntax**

mos1 dyn mosv model=[nmos] cond=" v(g,s)>1.9" duration=2n

# **SPICE Syntax**

```
.cck mos1 dyn_mosv model=[nmos] cond=" v(g,s)>1.9" duration=2n
```

The above command will report a MOSFET instance of NMOS that fulfills the condition v(g,s)>1.9 for a duration longer than 2n. The following is an example of the report that is displayed in the Web browser:

#### **Dynamic MOSFET Voltage Check Violations**

# dyn\_mosv: mos1 mos1 dyn\_mosv model=["nmos"] cond="v(g,s)>1.9" duration=2e-09 Violation Count: 2 Dynamic mosv check - Violation Title Instance Name Start(s) Model Name Drain Name Gate Name Source Name Bulk Name Duration(s) Dissatisfied Violating Value Check Time(started) mos1 x1.mn2 1.058000e-09 nmos mid in gnd 3.984000e-09 (v(g, s)>1.9) v(g, s)=1.914000000000 1.058000e-09 mos1 x2.mn2 5.187000e-09 nmos out mid gnd 4.813000e-09 (v(g, s)>1.9) v(g, s)=1.909126953081 5.187000e-09

Circuit Checks

# Dynamic Node Capacitance Check (dyn\_nodecap)

#### **Spectre Syntax**

```
title dyn_nodecap <node=[node1 node2...]> <time=[t1 t2...]> <inst=[inst1
   inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
   <xsubckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> <depth=n>
   error limit=<value><intrinsic cap merge=no|yes>
```

#### **SPICE Syntax**

```
.cck title dyn_nodecap <node=[node1 node2...]> <time=[t1 t2...]> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> <depth=n> error limit=<value><intrinsic cap merge=no|yes>
```

#### **Description**

Reports the node capacitance at the specified time (time) of a transient simulation. Device capacitances, voltage dependent capacitances, grounded and coupling caps are combined into one value. The results are written to a file with the extension dynamic.xml, which can be viewed using a Web browser.

#### **Arguments**

| node                            | Nodes for which the capacitance needs to be checked. Default value is none.                                                              |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| time                            | Time points at which the check needs to be performed.                                                                                    |
| inst                            | Subcircuit instances to which the circuit check is applied. Default is $inst=*$ .                                                        |
| xinst                           | Subcircuit instances that are excluded from the circuit check. Default is none.                                                          |
| subckt                          | Instances of the specified subcircuit to which the circuit checks are applied. Default is ${\tt subckt=*}$ .                             |
| xsubckt                         | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$                               |
| <pre>intrinsic_cap_m erge</pre> | Merges the internal captab node with the external node. Possible values are ${\tt yes}$ and ${\tt no}.$ The default value is ${\tt no}.$ |
|                                 | This option is supported only in Spectre and Spectre APS.                                                                                |

Circuit Checks

| fanout      | Fanout setting to filter node with specified connection. Possible values are all, gate, and bulk. Default is all.             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------|
|             | This option is supported only in Spectre FastSPICE mode.                                                                      |
| depth       | Hierarchy level (from top level) to be checked. $depth=3$ reports the errors on top level with three sublevels. Default is 8. |
| error_limit | Maximum number of errors to be reported. Default is 10000.                                                                    |

#### **Example**

n1 dyn nodecap node=[\*] time=[0 3n 7n]

This example reports the node capacitance for all nodes at times 0, 3ns and 7ns.

The following is an example report displayed in the Web browser.

# **Dynamic Node Capacitance Check Violations**

# dyn\_nodecap: n1

n1 dyn\_nodecap node=["\*"] time=[0 3e-09 7e-09]

Violation Count: 6

| Title     | Node Name | Time(s)      | Capacitance(F) |
|-----------|-----------|--------------|----------------|
| <u>n1</u> | mid       | 0.000000e+00 | 3.239651e-13   |
| <u>n1</u> | out       | 0.000000e+00 | 1.035941e-13   |
| <u>n1</u> | mid       | 3.000000e-09 | 2.545755e-13   |
| n1        | out       | 3.000000e-09 | 1.982198e-13   |
| n1        | mid       | 7.000000e-09 | 3.234888e-13   |
| <u>n1</u> | out       | 7.000000e-09 | 1.035941e-13   |

# Related Topics

Circuit Checks

# Dynamic Pulse Width Check (dyn\_pulsewidth)

#### **Spectre Syntax**

```
title dyn_pulsewidth node=[n1 n2 ...] pwmin_low=<value> pwmax_low=<value>
    pwmin_high=<value> pwmax_high=<value> vlth=<value> vhth=<value>
    time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
    <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <subckt=[xsubckt1 xsubckt2....]>
    <fanout=all|gate|bulk> <depth=n> error limit=<value>
```

#### **SPICE Syntax**

```
.cck title dyn_pulsewidth node=[n1 n2 ...] pwmin_low=<value> pwmax_low=<value>
    pwmin_high=<value> pwmax_high=<value> vlth=<value> vhth=<value>
    time_window=[start1 stop1 start2 stop2 ....] <save=no|violation>
    <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <save=no|violation>
    <spice=no|yes> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <fanout=all|gate|bulk> <depth=n> error limit=<value>
```

#### **Description**

The pulse width of a logic low state signal is the duration between which the signal crosses the low voltage threshold (vlth) while falling and again crosses vlth while rising. If this duration is outside the range specified using the pwmin\_low and pwmax\_low parameters, the dyn pulsewidth check reports the pulse width of such signals.

Similarly, the pulse width of a logic high state signal is the duration between which the signal crosses the high voltage threshold (vhth) while rising and again crosses vhth while falling.

# Spectre FX Circuit Simulator User Guide Circuit Checks

If this duration is outside the range of pwmin\_high and pwmax\_high parameters, the dyn\_pulsewidth check reports the pulse width of such signals.



The results are written to a file with the extension dynamic.xml, which can be viewed with a Web browser.

# **Arguments**

| node        | Nodes to which the check is applied. Default is none.                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| pwmin_low   | Minimum value of the pulse width in logic low state. Default is 0.0 sec.                                                                  |
| pwmax_low   | Maximum value of the pulse width in logic low state. Default is infinity sec.                                                             |
| pwmin_high  | Minimum value of the pulse width in logic high state. Default is 0.0 sec.                                                                 |
| pwmax_high  | Maximum value of the pulse width in logic high state. Default is infinity sec.                                                            |
| vlth        | Low voltage threshold for the signal net. Default is 0.2v.                                                                                |
| vhth        | High voltage threshold for the signal net. Default is 0.8v.                                                                               |
| time_window | Time window to which the circuit check is applied. Multiple non-overlapping time windows are supported. Default time window is 0 to tend. |

Circuit Checks

| save        | Specifies how to probe the signals specified within this circuit check. Possible values are:                        |
|-------------|---------------------------------------------------------------------------------------------------------------------|
|             | no: None of the signals in this circuit check are probed. This is the default value.                                |
|             | violation: Automatically probe the signals with violations<br>under this circuit check.                             |
| spice       | Specifies whether to save the probed signals specified by the save parameter in the SPICE syntax.                   |
|             | Possible values are:                                                                                                |
|             | ■ yes: Saves the signals in SPICE syntax                                                                            |
|             | no: Saves the signals in Spectre syntax. This is the default value.                                                 |
| error_limit | Maximum number of errors to be reported. Default is 10000.                                                          |
| inst        | Subcircuit instances to which the circuit check is applied. Default is ${\tt inst=*}$                               |
| xinst       | Subcircuit instances that are excluded from the circuit check. Default is none.                                     |
| subckt      | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                 |
| xsubckt     | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$          |
| fanout      | Fanout setting to filter node with specified connection. Possible values are all, gate, and bulk. Default is all.   |
| depth       | Hierarchy level (from top level) to be checked. depth=3 reports errors on top level plus 3 sublevels. Default is 8. |

## **Example**

### **Spectre Syntax**

chk1 dyn\_pulsewidth node=[\*] pwmin\_low=20n pwmax\_low=40n pwmin\_high=20n pwmax\_high=40n vlth=0.2 vhth=1.0

## **SPICE Syntax**

.cck chk1 dyn\_pulsewidth node=[\*] pwmin\_low=20n pwmax\_low=40n pwmin\_high=20n pwmax high=40n vlth=0.2 vhth=1.0

Circuit Checks

The above command reports all nodes that specify either of the following conditions:

- The pulse width in logic low state is outside the range of parameters pwmin\_low (20n) and pwmax\_low (40n).
- The pulse width in logic high state is outside the range of parameters pwmin\_high (20n) and pwmax\_high (40n).

The following is an example of the report that is displayed in the Web browser.

## **Dynamic Pulse Width Check Violations**

## dyn pulsewidth: chk1

chk1 dyn\_pulsewidth node=["\*"] pwmin\_low=2e-08 pwmax\_low=4e-08 pwmin\_high=2e-08 pwmax\_high=4e-08 vlth=0.2 vhth=1

Violation Count: 4

| Title | Node Name | Туре | Time(s)      | Pulse Width(s) |
|-------|-----------|------|--------------|----------------|
| chk1  | out1      | low  | 1.039700e-08 | 9.843000e-09   |
| chk1  | out1      | high | 2.035600e-08 | 4.994700e-08   |
| chk1  | out1      | high | 1.003570e-07 | 9.946000e-09   |
| chk1  | out1      | low  | 1.103970e-07 | 4.984300e-08   |

## Related Topics

**Dynamic Checks** 

## Spectre FX Circuit Simulator User Guide Circuit Checks

## Dynamic Setup and Hold Check (dyn\_setuphold)

### **Spectre Syntax**

title dyn\_setuphold node=[node] ref\_node=[node] setup\_time=<value>
 hold\_time=<value> setup\_chk\_time=<value> setup\_hold\_time=<value>
 delay=<value> edge=[rise|fall|both] ref\_edge=[rise|fall|both] vlth=<value>
 ref\_vlth=<value> vhth=<value> ref\_vhth=<value> time\_window=[start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes> margin\_stats=[yes|no] <subckt=[subckt1 subckt2....]> <fanout=all|gate|bulk> error\_limit=<value>
 report=[violation|all]

## **SPICE Syntax**

.cck title dyn\_setuphold node=[node] ref\_node=[node] setup\_time=<value>
 hold\_time=<value> setup\_chk\_time=<value> setup\_hold\_time=<value>
 delay=<value> edge=[rise|fall|both] ref\_edge=[rise|fall|both] vlth=<value>
 ref\_vlth=<value> vhth=<value> ref\_vhth=<value> time\_window=[start1 stop1 start2 stop2 ....] <save=no|violation> <spice=no|yes> margin\_stats=[yes|no] <subckt=[subckt1 subckt2....]> <fanout=all|gate|bulk> error\_limit=<value>
 report=[violation|all]

## Description

Measures the timing of a signal net in comparison to a referenced (clock) net. It reports the setup or hold timing errors if the signal net transition happens within the specified violation window.

The violation window of the setup timing check is refTime + delay - setup\_time and refTime + delay. The violation window for the hold timing check is refTime + delay and refTime + delay + hold\_time. refTime is the transition time of the reference net.

ref\_vhth and vhth parameters trigger the rising edge measurements, whereas ref\_vlth and vlth parameters trigger the falling edge measurements.

If subcircuit parameter (subckt) is specified then the node (node) and reference node (ref\_node) are considered local nodes to that subcircuit. That is, the nodes and reference nodes will belong to the instances of the specified subcircuit. Only one subckt value can be specified per check, with no wildcard.

If the subckt parameter is not specified then node and ref\_node are considered as global nodes with hierarchical names starting from the top level.

## Spectre FX Circuit Simulator User Guide Circuit Checks

The results are written to a file with the extension <code>dynamic.xml</code>, which can be viewed with a Web browser.



In the figure above, a setup or hold error is reported if the signal net transition occurs in the red marked area.

Circuit Checks

#### **Arguments**

node Node to which the check is applied. Default is none.

ref\_node Name of the referenced clock (net). Wildcards are not supported.

Default is 0.0 sec.

hold time Hold time violation window. If specified, hold check is enabled.

Default is 0.0 sec.

delay Delay time of the referenced signal. Default is 0.0 sec.

edge Edge type of the signal net. Possible values are rise, fall, or

both. **Default is** rise.

ref\_edge Edge type of the referenced signal net. Possible values are rise,

fall, or both. Default is rise.

the signal states within refTime+delay-setup\_chk\_time and refTime+delay window. Signal states outside the window are ignored. This argument is enabled only when setup check is enabled and the value of report is all. The specified value

must be greater than setup time. Default value is

2\*setup\_time.

hold\_chk\_time Specifies the hold time checking window. Spectre only checks the

signal states within refTime+delay+hold\_chk\_time and refTime+delay window. Signal states outside the window are ignored. This argument is enabled only when hold check is enabled and the value of report is all. The specified value

must be greater than hold time. Default value is

2\*hold\_time.

vlth Low voltage threshold for the signal net. Default is 0.2v.

ref\_vlth Low voltage threshold for the referenced net. Default is 0.2v

vhth High voltage threshold for the signal net. Default is 0.8v

ref\_vhth High voltage threshold for the referenced net. Default is 0.8v.

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 to tend.

Circuit Checks

| save         | Specifies how to probe the signals specified within this circuit check. Possible values are:                                                                               |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | no: None of the signals in this circuit check are probed. This is the default value.                                                                                       |
|              | violation: Automatically probe the signals with violations<br>under this circuit check.                                                                                    |
| spice        | Specifies whether to save the probed signals specified by the ${\tt save}$ parameter in the SPICE syntax.                                                                  |
|              | Possible values are:                                                                                                                                                       |
|              | ■ yes: Saves the signals in SPICE syntax                                                                                                                                   |
|              | no: Saves the signals in Spectre syntax. This is the default value.                                                                                                        |
| margin_stats | Specifies whether or not to print the margin statistics. By default, margin statistics are not printed. Possible values are $no$ and $yes$ . The default value is $no$ .   |
| error_limit  | Maximum number of errors to be reported. Default is 10000.                                                                                                                 |
| subckt       | Instances of the specified subcircuit to which the circuit checks are applied. Default is none.                                                                            |
| fanout       | Fanout setting to filter node with specified connection. Possible values are all, gate, and bulk. Default is all. This option is supported only in Spectre FastSPICE mode. |
| report       | Reports all checks or violations only. Possible values are all and                                                                                                         |

## Example 1

## **Spectre Syntax**

```
s4 dyn_setuphold node=["*"] edge=rise ref_node="I9.I1.clk" ref_edge=rise setup_time=5e-11 vhth=0.5 ref_vhth=0.5
```

## **SPICE Syntax**

```
.cck s4 dyn_setuphold node=["*"] edge=rise ref_node="19.I1.clk" ref_edge=rise setup_time=5e-11 vhth=0.5 ref_vhth=0.5
```

violation. **Default value is** violation.

The above command reports any transition of signal node in the time window between 0.5ns before the signal clk rises.

Circuit Checks

Since subckt parameter is not specified, it will compare all nodes with ref\_node I9.I1.sig\_2 and report any violations.

The following is an example of the report that is displayed on the Web browser.

- s4 dyn\_setuphold node=["\*"] edge=rise ref\_node="I9.I1.clk" ref\_edge=rise setup\_time=5e-11 vhth=0.5
   ref\_vhth=0.5
- Violation Count: 3

| Title     | Ref<br>Node<br>Name | Node<br>Name | Туре  | Edge | Ref<br>Edge | Time(s)      | Reference<br>Time(s) | Violation<br>Window<br>Start(s) | Violation<br>Window<br>End(s) |
|-----------|---------------------|--------------|-------|------|-------------|--------------|----------------------|---------------------------------|-------------------------------|
| <u>s4</u> | 19.11.clk           | signal_2     | setup | rise | rise        | 1.800000e-10 | 2.197383e-10         | 1.697383e-10                    | 2.197383e-10                  |
| <u>s4</u> | 19.11.clk           | signal_4     | setup | rise | rise        | 1.900000e-10 | 2.197383e-10         | 1.697383e-10                    | 2.197383e-10                  |
| <u>s4</u> | 19.11.clk           | 19.11.sig_1  | setup | rise | rise        | 2.099673e-10 | 2.197383e-10         | 1.697383e-10                    | 2.197383e-10                  |

## **Example 2**

## **Spectre Syntax**

s1 dyn\_setuphold node=["\*"] edge=rise ref\_node="clk" ref\_edge=rise setup\_time=5e11 vhth=0.5 ref vhth=0.5 subckt=ckt1

## **SPICE Syntax**

```
.cck s1 dyn_setuphold node=["*"] edge=rise ref_node="clk" ref_edge=rise setup time=\overline{5}e-11 vhth=0.5 ref vhth=0.5 subckt=ckt1
```

The above command reports any transition of the signal data in the time window between 0.5ns before the signal clk rises.

Since subckt=ckt1 is specified, it will compare all nodes in subckt ckt1 with ref\_node sig\_2 and report any violations. Note that node and ref\_node belongs to same subckt ckt1.

The following is an example of the report that is displayed on the Web browser.

Circuit Checks

- s1 dyn\_setuphold node=["\*"] edge=rise ref\_node="clk" ref\_edge=rise setup\_time=5e-11 vhth=0.5 ref\_vhth=0.5 subckt=["ckt1"]
- Violation Count: 2

| Title     | Ref<br>Node<br>Name | Node<br>Name | Туре  | Edge | Ref<br>Edge | Time(s)      | Reference<br>Time(s) | Violation<br>Window<br>Start(s) | Violation<br>Window<br>End(s) |
|-----------|---------------------|--------------|-------|------|-------------|--------------|----------------------|---------------------------------|-------------------------------|
| <u>s1</u> | 19.11.clk           | 19.11.sig_1  | setup | rise | rise        | 2.099673e-10 | 2.197383e-10         | 1.697383e-10                    | 2.197383e-10                  |
| <u>s1</u> | 19.10.clk           | 19.10.sig_1  | setup | rise | rise        | 2.497238e-10 | 2.593195e-10         | 2.093195e-10                    | 2.593195e-10                  |

## **Related Topics**

**Dynamic Checks** 

## Spectre FX Circuit Simulator User Guide Circuit Checks

## Dynamic Subcircuit Port Power Check (dyn\_subcktpwr)

## **Spectre Syntax**

### **SPICE Syntax**

```
.cck title dyn_subcktpwr <port=[port1 port2...] > <inst=[inst1 inst2...] > <net=[n1
    n2...] > <power=[on|off] > error_limit=<value> time_window=[start1 stop1
    start2 stop2 ....] <save=no|violation> <spice=no|yes> <depth=n>
    filter=[none|gates] ith=<value>
```

### **Description**

Reports port currents, port powers, and subcircuit powers.

The port current is positive when the current is going into a subcircuit. This check will report average, RMS, and maximum values of the current entering a port.

Any port name matching inst and port parameters are reported.

Power analysis can be done by using the parameter power. When the parameter power is set to on, then two additional sections are generated. The first section reports the average, RMS and the maximum power entering the ports, specified using the parameter port. The second section reports the average, RMS, and the maximum power consumed by each instance of a subcircuit, specified using the parameter inst.

**Note:** The wildcard in port parameter only considers the ports defined in the subcircuit definition. For global nodes, you need to add the ports manually.

Circuit Checks

## **Arguments**

port The ports that need to be analyzed. Default value is none.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

power If set to off (default), report only port currents. If set to on, report

port currents, and power of ports and subcircuits.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is none.

filter If set to none (default), all gates are checked. If set to gates,

ports connected to MOSFET gates are skipped.

error\_limit Maximum number of errors to be reported. Default is 10000.

time\_window Time window to which the circuit check is applied. Multiple non-

overlapping time windows are supported. Default time window is

0 to tend.

save Specifies how to probe the signals specified within this circuit

check. Possible values are:

■ no: None of the signals in this circuit check are probed. This

is the default value.

violation: Automatically probe the signals with violations

under this circuit check.

spice Specifies whether to save the probed signals specified by the

save parameter in the SPICE syntax.

Possible values are:

■ yes: Saves the signals in SPICE syntax

no: Saves the signals in Spectre syntax. This is the default

value.

If all the abs (AVG), RMS and abs (MAX) values are below ith,

the values will be filtered out.

## **Example**

ith

## Spectre Syntax

chk1 dyn\_subcktpwr inst=[\*] port=[\*] depth=1 time\_window=[0 10m] power=on

Circuit Checks

## **SPICE Syntax**

.cck chk1 dyn\_subcktpwr inst=[\*] port=[\*] depth=1 time\_window=[0 10m] power=on

The above command reports the port current for all ports of all instances in the time window between 0 and 10ms. The report includes the current and power information for all subcircuit instances one level down the hierarchy.

The following is an example of the report that is displayed in the Web browser:

## dyn subcktpwr: chk1

- chk1 dyn\_subcktpwr inst=["\*"] port=["\*"] depth=1 time\_window=[0 0.01] power=on
- Violation Count: 5

#### Dynamic Subckt Port Power Check - Port Current Report

| Title | Port<br>Name | Avg(A)        | RMS(A)       | Max(A)        | Max Time(s)  | From(s)      | To(s)        |
|-------|--------------|---------------|--------------|---------------|--------------|--------------|--------------|
| chk1  | x_top.A      | 8.000015e-04  | 1.260086e-03 | 2.000004e-03  | 1.100000e-03 | 0.000000e+00 | 1.000000e-02 |
| chk1  | x_top.B      | -8.000015e-04 | 1.260086e-03 | -2.000004e-03 | 1.100000e-03 | 0.000000e+00 | 1.000000e-02 |

#### Dynamic Subckt Port Power Check - Port Power Report

| Title | Port<br>Name | Avg(W)       | RMS(W)       | Max(W)       | Max Time(s)  | From(s)      | To(s)        |
|-------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| chk1  | x_top.A      | 7.939066e-04 | 1.255858e-03 | 2.000004e-03 | 1.100000e-03 | 0.000000e+00 | 1.000000e-02 |
| chk1  | x_top.B      | 7.939066e-04 | 1.255858e-03 | 2.000004e-03 | 1.100000e-03 | 0.000000e+00 | 1.000000e-02 |

#### Dynamic Subckt Port Power Check - Sum of Port Powers by Instance

| Title | Instance<br>Name | Avg(W)       | RMS(W)       | Max(W)       | Max Time(s)  | From(s)      | To(s)        |
|-------|------------------|--------------|--------------|--------------|--------------|--------------|--------------|
| chk1  | x_top            | 1.587813e-03 | 2.511717e-03 | 4.000008e-03 | 1.100000e-03 | 0.000000e+00 | 1.000000e-02 |

#### Related Topics

## **Dynamic Checks**

Circuit Checks

## **Static Checks**

Static checks are performed after parsing, using the topology information and voltage propagation. They apply to digital and SRAM circuits only and do not require a transient simulation. Static checks use the static\_keyword prefix and write the results into a file with the extension.static.xml. The XML file can be viewed with any Web browser.

**Note:** Static checks are supported only in Spectre APS, Spectre X, Spectre XPS SPICE, Spectre XPS FastSPICE, Spectre FX and Spectre MS. These static circuit checks are not supported in Spectre.

The following static checks are supported by Spectre FX:

- Static Always Conducting NMOS/PMOS Check (static nmosvgs/static pmosvgs)
- Static Capacitor Check (static\_capacitor)
- Static Capacitor Voltage Check (static capv)
- Static Coupling Impact Check (static\_coupling)
- Static DC Leakage Path Check (static\_dcpath)
- Static Diode Voltage Check (static diodev)
- Static ERC Check (static erc)
- Static High Impedance Node Check (static\_highz)
- Static Highfanout Check (static highfanout)
- Static MOSFET Voltage Check (static mosv)
- Static NMOS to VDD Count Check (static\_nmos2vdd)
- Static NMOS/PMOS Forward Bias Bulk Check (static nmosb/static pmosb)
- Static PMOS to GND Count Check (static pmos2gnd)
- Static RC Delay Check (static\_rcdelay)
- Static Resistor Check (static resistor)
- Static Resistor Voltage Check (static resv)
- Static Subcircuit Port Voltage Check (static\_subcktport)
- Static Transmission Gate Check (static tgate)
- Static Voltage Domain Device Check (static voltdomain)

## Spectre FX Circuit Simulator User Guide Circuit Checks

# Static Always Conducting NMOS/PMOS Check (static\_nmosvgs/static\_pmosvgs)

## **Spectre Syntax**

## **SPICE Syntax**

## Description

Reports MOSFET devices potentially always conducting due to connectivity problems. The following conditions are checked, and an error is reported if they are fulfilled:

```
■ NMOS: min(Vg) > min(Vs/Vd) + abs(vt)
```

■ PMOS: max(Vg) < max(Vs/Vd) - abs(vt)

Circuit Checks

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



## **Arguments**

| model MOSFET device model names to be checked. Detauit is none. | model | MOSFET device model names to be checked. Default is none. |
|-----------------------------------------------------------------|-------|-----------------------------------------------------------|
|-----------------------------------------------------------------|-------|-----------------------------------------------------------|

vnth NMOS threshold voltage. This value is used to calculate the

voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

vpth PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

(the default value is -0.4 v).

vt MOSFET threshold voltage. Default is 0V.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

pwl\_time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

Circuit Checks

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

error\_limit Maximum number of errors to be reported. Default is 10000.

### Example

## **Spectre Syntax**

mos1 static nmosvgs model="nmos" vt=0.5

## **SPICE Syntax**

.cck mos1 static nmosvgs model="nmos" vt=0.5

The above command will check all instances of the nmos device for a potential "always on" state. The NMOS vt is defined with 500mV.

The following is an example of the report that is displayed in the Web browser:

## Static Always Conducting MOSFET Check Violations

## static\_nmosvgs: mos1

mos1 static\_nmosvgs model=["nmos"] vt=0.5

Violation Count: 1

## Static Always Conducting MOSFET Check - Violation

| Title | Instance Name | Model Name | Sub Name | Vd    | Vg         | Vs    | Vb    |  |
|-------|---------------|------------|----------|-------|------------|-------|-------|--|
| mos1  | x2.mn2        | nmos       | inv      | (0,0) | (1.8, 1.8) | (0,0) | (0,0) |  |

Circuit Checks

## Related Topics

Static Checks

Circuit Checks

## Static Capacitor Check (static\_capacitor)

## **Spectre Syntax**

title static\_capacitor type=[range|distr|print] cmin=<value> cmax=<value>
 error limit=<value>

## **SPICE Syntax**

.cck title static\_capacitor type=[range|distr|print] cmin=<value> cmax=<value>
 error limit=<value>

### **Description**

Reports all capacitors within or outside the range cmin and cmax. Moreover, it also generates a distribution list of all capacitors in the circuit.

If the parameter type is set to range, then all capacitors outside the range of cmin and cmax will be reported.

If the parameter type is set to print, then all capacitors between cmin and cmax will be reported. The capacitor names can be sorted by clicking the *Device name* header.

If the parameter type is set to distr, then a distribution report will be generated for all capacitors. There are 9 bins that are:

```
-Inf - 0, 0 - 10a, 10a - 100a, 100a - 1f, 1f - 10f, 10f - 100f, 100f - 1p, 1p - 10p, 10p - Inf
```

However, if two or more consecutive bins are empty then they will merge into one bin, reducing the number of bins. The parameters cmin, cmax, and error\_limit are ignored when the parameter type is set to distr.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.

#### **Arguments**

| type=range distr<br> print | Type of report requested.                                         |
|----------------------------|-------------------------------------------------------------------|
| cmin                       | Lower bound of capacitor value to be reported. Default is $-1F$ . |
| cmax                       | Upper bound of capacitor value to be reported. Default is 1F.     |

Circuit Checks

error\_limit

Maximum number of errors to be reported when type=print or type=range. Default is 10000.

## **Example**

### **Spectre Syntax**

chk1 static\_capacitor type=distr

### **SPICE Syntax**

.cck chk1 static\_capacitor type=distr

The simulator reports a capacitor distribution based on their value, as shown below.

## **Static Capacitor Check Violations**

## static capacitor: chk1

chk1 static\_capacitor type=distr

Violation Count: 9

#### Static Capacitor Check - Capacitor Value Distribution

| Title | Range           | Count |
|-------|-----------------|-------|
| chk1  | ( -Inf, 0 )     | 0     |
| chk1  | [ 0, 10 a )     | 1     |
| chk1  | [ 10 a, 100 a ) | 1     |
| chk1  | [ 100 a, 1 f )  | 1     |
| chk1  | [ 1 f, 10 f)    | 1     |
| chk1  | [ 10 f, 100 f ) | 1     |
| chk1  | [ 100 f, 1 p )  | 1     |
| chk1  | [1p, 10p)       | 1     |
| chk1  | [ 10 p, Inf )   | 5     |

#### Related Topics

Static Checks

## Spectre FX Circuit Simulator User Guide Circuit Checks

## Static Capacitor Voltage Check (static\_capv)

### **Spectre Syntax**

```
title static_capv cond=<expression> <inst=[inst1 inst2...]> vnth=<value>
    vpth=<value> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
    <xsubckt=[xsubckt1 xsubckt2....]> pwl_time=<value> <depth=n>
    <rpt node=no|all|top|selected> error limit=<value>
```

### **SPICE Syntax**

```
.cck title static_capv cond=<expression> <inst=[inst1 inst2...]> vnth=<value>
    vpth=<value> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
    <xsubckt=[xsubckt1 xsubckt2....]> pwl_time=<value> <depth=n>
    <rpt node=no|all|top|selected> error limit=<value>
```

### **Description**

Reports capacitor elements fulfilling the conditional expression on device voltages.

Supported capacitor variables are: v(1,2), v(1), and v(2).

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



## **Arguments**

cond

Condition to be checked

Circuit Checks

vnth NMOS threshold voltage. This value is used to calculate the

voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

vpth PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

(the default value is -0.4 v).

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

pwl time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

### **Example**

#### Spectre Syntax

capv1 static capv cond="v(1,2)>0

#### **Spice Syntax**

.cck capv1 static\_capv cond="v(1,2)>0

Circuit Checks

The above command will report the capacitor elements that fulfill the condition v(1,2)>0. The following is an example of the report that is displayed in the Web browser:

## **Static Capacitor Voltage Check Violations**

## static\_capv: capv1

capv1 static\_capv cond="v(1,2)>0"

Violation Count: 1

## Static Capacitor Voltage Check - Violation

|    | Title | Instance Name | Model Name | Sub Name | V1      | V2      |
|----|-------|---------------|------------|----------|---------|---------|
| Ca | apv1  | c1            | capacitor  | -        | (0,3.3) | (0,3.3) |

## Related Topics

Static Checks

Circuit Checks

## Static Coupling Impact Check (static\_coupling)

## **Spectre Syntax**

### **SPICE Syntax**

### **Description**

Evaluates the possible coupling effects in the circuit.

For each victim node, the check identifies its coupling impact from aggressor(s) by dividing the total charge of the aggressor with its node capacitance (including cc+gc+device cap). The charge of each aggressor is calculated by multiplying the voltage level of the coupling

## Spectre FX Circuit Simulator User Guide Circuit Checks

aggressors (using Vmax for worst case analysis) with the coupling capacitance. In this check, only the capacitors written in netlist are counted.



The results are written to a file with the extension static.xml, which can be viewed with a Web browser.

## **Arguments**

| node        | Nodes to which the check is applied. Default is none.                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| error_limit | Maximum number of errors reported. Default is 100.                                                                                               |
| vpth        | PMOS threshold voltage. This value is used to calculate the voltage drop across a PMOS channel during voltage propagation. Default is -0.4 V.    |
| vnth        | NMOS threshold voltage. This value is used to calculate the voltage drop across an NMOS channel during voltage propagation. Default is $0.5\ V.$ |
| pwl_time    | Time for pwl source to be considered as constant vsource.                                                                                        |
| inst        | Subcircuit instances to which the check is applied. Default includes all instances (inst=*).                                                     |

Circuit Checks

node Nodes to which the check is applied. Default is none.

xinst Subcircuit instances to be excluded from the check. Default is none.

subckt The instances of the specified subcircuit to which the check is

applied. Default includes all subcircuits (subckt=\*).

xsubckt The instances of the specified subcircuits that are excluded from

the check. Default is none.

depth Hierarchy levels (starting from top, instance, or subcircuit scope) to

be checked. Default is 8.

## **Example**

#### **Spectre Syntax**

coup static coupling node=[\*]

## **SPICE Syntax**

.cck coup static coupling node=[\*]

The above statement reports all victims that are impacted by aggressors. The following is an example of the report that is displayed in the Web browser:

#### Static Coupling Impact Check - Violation

| т  | itle | Node<br>Name | Node Cap(F)  | Node Min<br>Voltage(V) | Node Max<br>Voltage(V) | Coupling<br>Impact |
|----|------|--------------|--------------|------------------------|------------------------|--------------------|
| cc | oup  | victim1      | 1.979802e-13 | 0.000000e+00           | 0.000000e+00           | 1.666834e+01       |

#### Coupling node datas: size=1

| Coupling  | Coupling Node Min | Coupling Node  | Coupling | Coupling        |
|-----------|-------------------|----------------|----------|-----------------|
| Node Name | Voltage(V)        | Max Voltage(V) | Instance | Instance Cap(F) |
| aggressor | 0.000000e+00      | 3.300000e+00   | cc1      | 1.000000e-12    |

This report has the following two sections:

The first section displays the node name of the victim. Next, the node capacitance (with respect to ground) of the victim is shown. The min/max voltage columns display the possible voltage range for this node. The coupling impact is a gauge used to measure the coupling impact of aggressor(s) on the victim. The coupling impact is a relative term and does not have any physical meaning.

Circuit Checks

■ The second section displays the list of aggressors. The min/max voltage columns display the possible voltage range for this node. The coupling instance name (and its capacitance) is the capacitor connected between the aggressor and the victim. This section can have multiple rows for multiple aggressors.

**Related Topics** 

Static Checks

Circuit Checks

## Static DC Leakage Path Check (static\_dcpath)

## **Spectre Syntax**

title static\_dcpath net=[n1 n2 ...] vnth=<value> vpth=<value> pwl\_time=<value>
 error limit=<value> <rpt node=no|all|top|selected>

## **SPICE Syntax**

.cck title static\_dcpath net=[n1 n2 ...] vnth=<value> vpth=<value>
 pwl\_time=<value> error\_limit=<value> <rpt\_node=no|all|top|selected>

### **Description**

Reports the always conducting paths between the power supply nodes. If more than two nets are specified, Spectre checks the leakage path between each net combination. For example, if  $net=[vdc1 \ vdc2 \ 0]$  is specified, then the conducting path between vdc1 and vdc2, vdc1 and vdc2 and

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



#### **Arguments**

net Hierarchical node names between which the leakage path is

checked. Wildcarding is not allowed. All combination of nets are

checked. Default is none.

vnth NMOS threshold voltage. This value is used to calculate the

voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

Circuit Checks

vpth PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

(the default value is -0.4 v).

pwl time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

## **Example**

#### **Spectre Syntax**

dc1 static dcpath net=["vdd 0"]

### **SPICE Syntax**

dc1 static dcpath net=["vdd 0"]

Circuit Checks

The above command will report potential DC leakage paths between the power supply nodes vdd and 0. The following is an example of the report that is displayed in the Web browser:

## Static DC Leakage Path Check Violations

## static\_dcpath: dc1

dc1 static\_dcpath net=["vdd" "0"]

Violation Count: 1

## Static DC Leakage Path Check - Violation

| Title | From Net | To Net |
|-------|----------|--------|
| dc1   | vdd      | 0      |

#### Path Elements:

mp1

mn2

## Related Topics

Static Checks

Circuit Checks

## Static Diode Voltage Check (static\_diodev)

## **Spectre Syntax**

### **SPICE Syntax**

```
.cck title static_diodev model=[m1 m2 ...] cond=<expression> vnth=<value>
    vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected>
    error limit=<value>
```

## **Description**

Reports diode elements fulfilling the conditional expression on device voltages.

Supported diode variables are: v(a,c), v(a), and v(c).

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



#### **Arguments**

model

Diode device model names to be checked.

Circuit Checks

cond Condition to be checked (default is none).

vnth NMOS threshold voltage. This value is used to calculate the

voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

vpth PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

(the default value is -0.4 v).

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

pwl\_time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level and three sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

#### **Example**

## **Spectre Syntax**

dv1 static diodev model=["diode1"] cond="v(a,c)>0"

## **SPICE Syntax**

.cck dv1 static diodev model=["diode1"] cond="v(a,c)>0"

Circuit Checks

The above command will report the instances of diodel that fulfill the condition v(a,c)>0. The following is an example of the report that is displayed in the Web browser:

## **Static Diode Voltage Check Violations**

## static\_diodev: dv1

dv1 static\_diodev model=["diode1"] cond="v(a,c)>=0"

Violation Count: 2

## Static Diode Voltage Check - Violation

| Title      | Instance Name | Model Name | Sub Name | Va           | Vc           |
|------------|---------------|------------|----------|--------------|--------------|
| <u>dv1</u> | x1.d1         | diode1     | inv_esd  | (0.00,0.00)  | (-5.00,5.00) |
| <u>dv1</u> | x1.d2         | diode1     | inv_esd  | (-5.00,5.00) | (3.30,3.30)  |

## **Related Topics**

Static Checks

Circuit Checks

## Static ERC Check (static\_erc)

## **Spectre Syntax**

```
title static_erc hotwell=[off|on] dangle=[off|all|no_top]
    floatgate=[off|all|no_top|no_moscap|no_top_moscap|pode] <gate2power=off|on>
        <gate2ground=on|off> floatbulk=[off|all|no_top <inst=[inst1 inst2...]>
        vnth=<value> vpth=<value> vlth=<value> vhth=<value> <xinst=[xinst1
        xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
        rmax=<value> error_limit=<value> pwl_time=<value> <depth=n>
        <rpt_node=no|all|top|selected>
```

## **SPICE Syntax**

```
.cck title static_erc hotwell=[off|on] dangle=[off|all|no_top]
    floatgate=[off|all|no_top|no_moscap|no_top_moscap|pode] <gate2power=off|on>
        <gate2ground=on|off> floatbulk=[off|all|no_top <inst=[inst1 inst2...]>
        vnth=<value> vpth=<value> vlth=<value> vhth=<value> <xinst=[xinst1
        xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
        rmax=<value> error_limit=<value> pwl_time=<value> <depth=n>
        <rpt node=no|all|top|selected>
```

#### Description

Enables you to detect the following electrical design rule violations without running the simulation:

- MOSFET with bulk not hard-wired to power supply.
- Unconnected MOSFET gate.
- Unconnected MOSFET bulk.
- Dangling node.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.

#### **Arguments**

hotwell Report MOSFET with bulk not connected to VDD or GND. Possible values are off and on.

Circuit Checks

| dangle      | Report dangling nodes. If set to off (default), dangling nodes are not checked. If set to all, all nodes are checked. If set to no_top, the top-level nodes are excluded from the check.                                                                                                                                                                                                                                                                                                                           |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| floatgate   | Report unconnected MOSFET gates. If set to off (default), no nodes are checked. If set to all, all nodes are checked. If set to no_top, top-level nodes are excluded from the check. If set to no_moscap, MOSCAP gates are excluded from the check. If set to no_top_moscap, all top-level nodes and the MOSCAP gates are excluded from the check. If set to pode, all pode devices whose gates are floating are reported as violations. Possible values are off, all, no_top, no_moscap, no_top_moscap, and pode. |
| floatbulk   | Report unconnected MOSFET bulk. If set to off (default), nodes are not checked. If set to all, all nodes are checked. If set to no_top, the top-level nodes are excluded from the check.                                                                                                                                                                                                                                                                                                                           |
| gate2power  | Reports PMOS with gate connected to ground and NMOS with gate connected to VDD. Possible values are on and off. The default value is off.                                                                                                                                                                                                                                                                                                                                                                          |
| gate2ground | Reports NMOS gate nodes connected to ground and PMOS gate nodes connected to VDD. The gate must be a vsource node. Possible values are on and off. The default value is off.                                                                                                                                                                                                                                                                                                                                       |
| vnth        | NMOS threshold voltage. This value is used to calculate the voltage drop across a NMOS channel during voltage propagation (the default value is 0.5 v).                                                                                                                                                                                                                                                                                                                                                            |
| vpth        | PMOS threshold voltage. This value is used to calculate the voltage drop across a PMOS channel during voltage propagation (the default value is -0.4 v).                                                                                                                                                                                                                                                                                                                                                           |
| vlth        | Voltage below vlth is considered GND. Applicable only with hotwell, gate2ground, and gate2power. Default is 0.2V.                                                                                                                                                                                                                                                                                                                                                                                                  |
| vhth        | Voltage above vhth is considered VDD. Applicable only with hotwell, gate2ground, and gate2power. Default value is 0.8V.                                                                                                                                                                                                                                                                                                                                                                                            |
| inst        | Subcircuit instances to which the circuit check is applied. Default is ${\tt inst=*}$                                                                                                                                                                                                                                                                                                                                                                                                                              |
| xinst       | Subcircuit instances that are excluded from the circuit check.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Default is none.

Circuit Checks

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

rmax The maximum resistance value where a node is still considered

connected to voltage source node. Default is 100M.

error\_limit Maximum number of errors to be reported per check. Default is

10000.

pwl\_time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

#### Example

## **Spectre Syntax**

chk1 static erc floatgate=all

#### **SPICE Syntax**

.cck chk1 static erc floatgate=all

The above command reports all MOSFETs with a floating gate.

The following is an example of the report that is displayed in the Web browser:

Circuit Checks

## **Static ERC Check Violations**

static\_erc: chk1

chk1 static\_erc floatgate=all

Violation Count: 2

## Static ERC Check - Floating Gate Violations

| Title | Instance Name |
|-------|---------------|
| chk1  | MP1           |
| chk1  | Q1.MP1        |

## **Related Topics**

Static Checks

## Spectre FX Circuit Simulator User Guide Circuit Checks

## Static High Impedance Node Check (static\_highz)

## **Spectre Syntax**

```
title static_highz node=[n1 n2 ...] vnth=<value> vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> pwl_time=<value> <depth=n> error limit=<value> <rpt node=no|all|top|selected>
```

### **SPICE Syntax**

```
.cck title static_highz node=[n1 n2 ...] vnth=<value> vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <fanout=all|gate|bulk> pwl_time=<value> <depth=n> error limit=<value> <rpt node=no|all|top|selected>
```

### **Description**

Reports nodes without a possible conducting path to a DC power supply or ground. The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



#### Arguments

vnth

node Nodes to be checked for the highz state. Default is none.

NMOS threshold voltage. This value is used to calculate the voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

Circuit Checks

vpth PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

(the default value is -0.4 v).

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

fanout Fanout setting to filter node with specified connection. Possible

values are all, gate, and bulk. Default is all.

pwl\_time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl time.

Default is infinity.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

#### Example

## **Spectre Syntax**

static\_hz1 static\_highz node=["\*"]

## SPICE Syntax

static hz1 static highz node=["\*"]

Circuit Checks

The above command will report all possible high impedance nodes. The following is an example of the report that is displayed in the Web browser:

# Static HighZ Node Check Violations

static\_highz: static\_hz1

static\_hz1 static\_highz node=["\*"]

Violation Count: 1

## Static HighZ Node Check - Violation

| Title      | Node Name |
|------------|-----------|
| static hz1 | inp       |

### Related Topics

Circuit Checks

## Static Highfanout Check (static\_highfanout)

## **Spectre Syntax**

## **SPICE Syntax**

```
.cck title static_highfanout node=[n1 n2 ...] upth=<value> downth=<value>
    rcut=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> <depth=n>
    error limit=<value>
```

### **Description**

The static\_highfanout check detects MOSFETs that have a gate connected to a high fanout node. The check reports nodes that have a count greater than the specified count.

The results are written to the static.xml file, which can be viewed in a Web browser.

## **Arguments**

| node        | Nodes to which the check is applied. Default is none.                                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| upth        | Defines the ratio of the width of PMOS (pull-up) and the loading of MOSFETs (with gate connection). The load of transmission gate is also considered. The default value is 10. |
| downth      | Defines the ratio of the width of NMOS (pull-down) and the loading of MOSFETs The default value is 20.                                                                         |
| rcut        | Cuts the resistor having value greater than rcut. The default value is 1e6.                                                                                                    |
| error_limit | Maximum number of errors reported. Default is 10000.                                                                                                                           |
| inst        | Subcircuit instances to which the check is applied. Default includes all instances (inst=*).                                                                                   |
| xinst       | Subcircuit instances to be excluded from the check. Default is none.                                                                                                           |
| subckt      | The instances of the specified subcircuit to which the check is applied. Default includes all subcircuits (subckt=*).                                                          |

Circuit Checks

xsubckt The instances of the specified subcircuits that are excluded from

the check. Default is none.

depth Hierarchy levels (starting from top, instance, or subcircuit scope)

to be checked. Default is 8.

## **Example**

## **Spectre Syntax**

chk1 static\_highfanout node=["\*"] upth=10 downth=20

## **SPICE Syntax**

.cck chk1 static highfanout node=["\*"] upth=10 downth=20

The above statement reports pMOSFETs whose loading-width to driving-width ratio is more than 10. In addition, nMOSFETs whose loading-width to driving-width ratio is more than 20 are reported. The report includes the violation type, displaying if it is a pull-up violation, pull-down violation, or both.

The following is an example of the report that is displayed in the Web browser:

## **Static Highfanout Check Violations**

#### static\_highfanout: chk1

- chk1 static\_highfanout node=["\*"] upth=10 downth=20
- Violation Count: 3

#### Static Highfanout Node Check - Violation

| Title | Node Name | UpDrivesWidth | DownDrivesWidth | LoadsWidth   | UpThreshold | DownThreshold | ViolationType |
|-------|-----------|---------------|-----------------|--------------|-------------|---------------|---------------|
| chk1  | x2.out    | 4.800000e-05  | 4.800000e-05    | 1.800000e-03 | 10          | 20            | up and down   |
| chk1  | x3.inn1   | 3.000000e-06  | 0.000000e+00    | 9.000000e-05 | 10          | 20            | up            |
| chk1  | x3.inn2   | 0.000000e+00  | 3.000000e-06    | 9.000000e-05 | 10          | 20            | down          |

## Related Topics

## Static MOSFET Voltage Check (static\_mosv)

## **Spectre Syntax**

## **SPICE Syntax**

```
.cck title static_mosv model=[m1 m2 ...] cond=<expression> vnth=<value>
    vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected>
    error limit=<value>
```

## **Description**

Reports MOSFET devices fulfilling the conditional expression on device voltages and device size (w, 1).

Supported MOSFET variables are: v(g,s), v(g,d), v(g,b), v(d,s), v(d,b), v(s,b), v(g), v(d), v(s), v(b), 1, and w.

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



Circuit Checks

### **Arguments**

model MOSFET device model names to be checked.

cond Condition to be checked

vnth NMOS threshold voltage. This value is used to calculate the

voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

vpth PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

(the default value is -0.4 v).

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

pwl time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error limit Maximum number of errors to be reported. Default is 10000.

#### Example

#### **Spectre Syntax**

Circuit Checks

mos1 static mosv model="nmos" cond="v(g,s)>1.9"

## **SPICE Syntax**

.cck mos1 static\_mosv model="nmos" cond="v(g,s)>1.9"

The above command will report the instances of nmos that fulfill the condition v(g,s)>1.9.

The following is an example of the report that is displayed in the Web browser:

# Static MOSFET Voltage Check Violations

# static\_mosv: mos1

mos1 static\_mosv model=["nmos"] cond="v(g,s)>1.9"

Violation Count: 2

#### Static MOSFET Voltage Check - Violation

| Title | Instance Name | Model Name | Sub Name | Vd       | Vg       | Vs    | Vb    |
|-------|---------------|------------|----------|----------|----------|-------|-------|
| mos1  | x1.mn2        | nmos       | invhi    | (0, 3.3) | (0,3.3)  | (0,0) | (0,0) |
| mos1  | x2.mn2        | nmos       | inv      | (0, 1.8) | (0, 3.3) | (0,0) | (0,0) |

## Related Topics

## Static NMOS to VDD Count Check (static\_nmos2vdd)

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

Counts unpaired NMOS in the charging path from a fanout node to VDD and reports paths having NMOS count greater than the specified count

The check only analyzes the fanout nodes. It does not check the nodes connecting only to MOSDIODEs or MOSCAPs.

The check counts NMOS from a fanout node to VDD. It does not include NMOS in the count under the following conditions but does report them.

- it is connected to vdd
- it is connected parallel to PMOS as in a transmission gate



Circuit Checks

The results are written to the static.xml file, which can be viewed in a Web browser.

### **Arguments**

node Nodes to which the check is applied. Default is none.

count Maximum number of permitted NMOS. Default is 3.

inst Subcircuit instances to which the check is applied. Default

includes all instances (inst=\*).

xinst Subcircuit instances to be excluded from the check. Default is

none.

subckt The instances of the specified subcircuit to which the check is

applied. Default includes all subcircuits (subckt=\*).

xsubckt The instances of the specified subcircuits that are excluded from

the check. Default is none.

depth Hierarchy levels (starting from top, instance, or subcircuit scope)

to be checked. Default is 8.

error\_limit Maximum number of errors reported. Default is 10000.

## **Example**

#### **Spectre Syntax**

chk1 static nmos2vdd node=[\*] count=1

#### **SPICE Syntax**

.cck chk1 static nmos2vdd node=[\*] count=1

Circuit Checks

The above statement reports all paths from all fanout nodes having NMOS count greater than 1. The following is an example of the report that is displayed in the Web browser:

- chk1 static\_nmos2vdd node=["\*"] count=1
- Violation Count: 1

## Static NMOS to vdd Count

| Title | Node Name | Count |
|-------|-----------|-------|
| chk1  | n3        | 2     |

#### Drivers datas: size=3

|     | Driver |
|-----|--------|
| mn3 |        |
| mn2 |        |
| mp1 |        |

It reports one path from fanout n3 to vdd. The number of NMOS found in this path is two. Note that mp1 is a PMOS therefore does not contribute in the count.

## **Related Topics**

# Static NMOS/PMOS Forward Bias Bulk Check (static\_nmosb/static\_pmosb)

### **Spectre Syntax**

```
title static_nmosb model=[m1 m2 ...] mode=[definite|possible] vt=<value>
    vnth=<value> vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected>
    error_limit=<value>

title static_pmosb model=[m1 m2 ...] mode=[definite|possible] vt=<value>
    vnth=<value> vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected>
    error limit=<value>
```

## **SPICE Syntax**

```
.cck title static_nmosb model=[m1 m2 ...] mode=[definite|possible] vt=<value>
    vnth=<value> vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected>
    error_limit=<value>

.cck title static_pmosb model=[m1 m2 ...] mode=[definite|possible] vt=<value>
    vnth=<value> vpth=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]>
    <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected>
    error limit=<value>
```

### **Description**

Reports MOSFET devices with forward biased bulk condition. The results are written to a file with the extension static.xml, which can be viewed with a Web browser. A violation is generated when the bulk bias voltage meets the following conditions:

#### For NMOS:

- When mode=definite: min( Vb ) >= min( Vd, Vs ) + abs( vt )
- When mode=possible: max( Vb ) >= min( Vd, Vs ) + abs( vt )

#### For PMOS:

■ When mode=definite: max( Vb ) <= max( Vd, Vs ) - abs( vt )

Circuit Checks

■ When mode=possible: min( Vb ) <= max( Vd, Vs ) - abs( vt )



## **Arguments**

| model    | Model(s) to which the forward bias bulk condition is applied. Default is none.                                                                           |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| mode     | When mode=possible, all possible violations are reported. When mode=definite, definite violations are reported. The default value is definite.           |
| vt       | Threshold voltage for p-n junction being checked (the default value is $0.3\ v)$                                                                         |
| vnth     | NMOS threshold voltage. This value is used to calculate the voltage drop across a NMOS channel during voltage propagation (the default value is 0.5 v).  |
| vpth     | PMOS threshold voltage. This value is used to calculate the voltage drop across a PMOS channel during voltage propagation (the default value is -0.4 v). |
| inst     | Subcircuit instances to which the circuit check is applied. Default is $\ensuremath{\mathtt{inst=*}}$                                                    |
| xinst    | Subcircuit instances that are excluded from the circuit check. Default is none.                                                                          |
| subckt   | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                                                      |
| xsubckt  | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$                                               |
| pwl_time | If specified, all pwl sources are considered constant sources with a value equal to the voltage of the pwl source at pwl_time.                           |

Default is infinity.

Circuit Checks

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

### Example

### **Spectre Syntax**

nmosb1 static nmosb model=["nmos"]

## **SPICE Syntax**

.cck nmosb1 static nmosb model=["nmos"]

The above command will report all instances of the nmos model with potential forward bias bulk conditions. The following is an example of the report that is displayed in the Web browser:

## Static Forward Bias Bulk Check Violations

## static\_nmosb: nmosb1

nmosb1 static\_nmosb model=["nmos"]

Violation Count: 1

#### Static Forward Bias Bulk Check - Violation

| Title  | Instance Name | Model Name | Sub Name | Vd    | Vg    | Vs    | Vb    |  |
|--------|---------------|------------|----------|-------|-------|-------|-------|--|
| nmosb1 | x1.mn1        | nmos       | inv      | (0,3) | (0,3) | (0,0) | (3,3) |  |

Circuit Checks

## Related Topics

## Static PMOS to GND Count Check (static\_pmos2gnd)

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

Counts unpaired PMOS in the discharging path from a fanout node to GND and reports paths having PMOS count greater than the specified count.

The check only analyzes the fanout nodes. It does not check the nodes connecting only to MOSDIODEs or MOSCAPs.

The check counts PMOS from a fanout node to gnd. It does not include PMOS in the count under the following conditions but does report them.

- it is connected to gnd
- it is connected parallel to NMOS as in a transmission gate



Circuit Checks

The results are written to the static.xml file, which can be viewed in a Web browser.

## **Arguments**

node Nodes to which the check is applied. Default is none.

count Maximum number of permitted NMOS. Default is 3.

inst Subcircuit instances to which the check is applied. Default

includes all instances (inst=\*).

xinst Subcircuit instances to be excluded from the check. Default is

none.

subckt The instances of the specified subcircuit to which the check is

applied. Default includes all subcircuits (subckt=\*).

xsubckt The instances of the specified subcircuits that are excluded from

the check. Default is none.

depth Hierarchy levels (starting from top, instance, or subcircuit scope)

to be checked. Default is 8.

error\_limit Maximum number of errors reported. Default is 10000.

## **Example**

#### **Spectre Syntax**

chk1 static pmos2gnd node=[\*] count=0

#### SPICE Syntax

.cck chk1 static pmos2gnd node=[\*] count=0

Circuit Checks

The above statement reports all paths from all fanout nodes having PMOS count greater than 0. The following is an example of the report that is displayed in the Web browser:

- chk1 static\_pmos2gnd node=["\*"] count=0
- Violation Count: 1

## Static PMOS to gnd Count

|   | Title | Node Name | Count |
|---|-------|-----------|-------|
| Γ | chk1  | n3        | 2     |

#### Drivers datas: size=3

|     | Driver |
|-----|--------|
| mp3 |        |
| mp2 |        |
| mn1 |        |

It reports one path from fanout n3 to gnd. The number of PMOS found in this path is two. Note that mn1 is an NMOS therefore does not contribute in the count.

## Related Topics

Circuit Checks

## Static RC Delay Check (static\_rcdelay)

## **Spectre Syntax**

```
title static_rcdelay node=[n1 n2 ...] maxnrise=<value> minnrise=<value>
    maxnfall=<value> minnfall=<value> maxtrise=<value> mintrise=<value>
    maxtfall=<value> mintfall=<value> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]>
    <depth=n> fanoutmargin=[lower_margin higher margin] cmin=<value>
    <detailed path=[yes|no]>
```

## **SPICE Syntax**

### **Description**

Reports nodes with excessive rise or fall times. Rise and fall times are based on estimation.

The static\_rcdelay check analyzes only the fanout nodes. It does not check nodes that connect to MOSDIODEs or MOSCAPs. The check reports either the top worst case rise/fall times (maxnrise, maxnfall) or nodes with rise/fall times above the user-defined thresholds (maxtrise, maxtfall). In addition, the check reports the driving MOSFETs and the receiving MOSFET (gate connected to the analyzed node) for each node.

For postlayout netlist, the check supports only the backannotation (stitching) flow.

The results are reported into a file with the extension static.xml, which can be read with a Web browser.

#### **Arguments**

| node     | Nodes to which the check is applied. Default is none.                |
|----------|----------------------------------------------------------------------|
| maxnrise | Report the top number nodes with highest rise time. Default is none. |
| minnrise | Report the top number nodes with lowest rise time. Default is none.  |

Circuit Checks

| maxnfall      | Report the top number nodes with highest fall time. Default is none.                                                                                                                                                      |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| minnfall      | Report the top number nodes with lowest fall time. Default is none.                                                                                                                                                       |
| maxtrise      | Report only those node names with rise time higher than the specified value. Default is infinity.                                                                                                                         |
| mintrise      | Report only those node names with rise time lower than the specified value. Default is none.                                                                                                                              |
| maxtfall      | Report only those node names with fall time higher than the specified value. Default is infinity.                                                                                                                         |
| mintfall      | Report only those node names with fall time lower than the specified value. Default is none.                                                                                                                              |
| inst          | Subcircuit instances to which the circuit check is applied. Default is inst=*                                                                                                                                             |
| xinst         | Subcircuit instances that are excluded from the circuit check. Default is none.                                                                                                                                           |
| subckt        | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                                                                                                                       |
| xsubckt       | Instances of the specified subcircuit which are excluded from the circuit checks. Default is ${\tt none}.$                                                                                                                |
| depth         | Hierarchy level (starting from top, instance, or subcircuit scope) to be checked. Default is 8.                                                                                                                           |
| fanoutmargin  | Relative fanout level (in ratio of VDD voltage) for which rise and fall time is measured. The range of values is $[0.01\ 0.99]$ . The default range is $[0.1\ 0.9]$ . Lower margin should be less than the higher margin. |
| cmin          | Node capacitance threshold. Only nodes with total capacitance higher than the specified value are reported. Default is 1e-14.                                                                                             |
| detailed_path | Report all possible (yes) or worst case (no) rise/fall time per node.Possible values are yes and no.                                                                                                                      |
|               |                                                                                                                                                                                                                           |

## Example

## **Spectre Syntax**

chk static\_rcdelay node=[\*] maxnrise=10 cmin=1e-14 detailed\_path=no

Circuit Checks

## **SPICE Syntax**

.cck chk static rcdelay node=[\*] maxnrise=10 cmin=1e-14 detailed path=no

The above command will estimate the RC delay for all nodes. It will report four tables, one table for each parameter. It will report the maximum (highest) two rise delays.

The following is an example of the report that is displayed in the Web browser:

## static\_rcdelay: chk

- chk static\_rcdelay node=["\*"] maxnrise=10 cmin=1e-14 detailed\_path=no
- Violation Count: 4

## Static RC Delay Check - Max Rise-time Delays

| Title      | Node Name | Delay(s)     | Receiver | Node Cap(F)  |
|------------|-----------|--------------|----------|--------------|
| <u>chk</u> | E         | 1.217681e-09 | x_d2.mp2 | 2.029682e-13 |

#### Drivers datas: size=2

|          | Driver |  |
|----------|--------|--|
| x_r1.mp2 |        |  |
| x_r1.mp1 |        |  |

#### **Related Topics**

Circuit Checks

## Static Resistor Check (static\_resistor)

## **Spectre Syntax**

```
title static_resistor type=[range|distr|print] rmin=<value> rmax=<value>
    error limit=<value>
```

## **SPICE Syntax**

```
.cck title static_resistor type=[range|distr|print] rmin=<value> rmax=<value>
    error limit=<value>
```

### **Description**

Reports all resistors within or outside the range rmin and rmax. Moreover, it also generates a distribution list of all resistors in the circuit.

If the parameter type is set to range, then all resistors outside the range of rmin and rmax will be reported.

If the parameter type is set to print, then all resistors between rmin and rmax will be reported. The resistor names can be sorted by clicking the *Device name* header.

If the parameter type is set to distr then a distribution report will be generated for all resistors. There are 12 bins that are:

```
-Inf - 0, 0 - 1m, 1m - 10m, 10m - 0.1, 0.1 - 1, 1 - 10, 10 - 100, 100 - 1k, 1k - 10k, 10k - 100k, 100k - 1Meg, and 1Meg - Inf
```

However, if two or more consecutive bins are empty then they will merge into one bin, reducing the number of bins. The parameters rmin, rmax and error\_limit are ignored when the parameter type is set to distr.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.

### **Arguments**

```
type=range|distr Type of report requested.
|print
```

rmin Lower bound of resistor value to be reported. Default is -1000G Ohm.

Circuit Checks

Tmax Upper bound of resistor value to be reported. Default is 1000G Ohm.

error\_limit Maximum number of errors to be reported when type=print or

type=range. Default is 10000.

## **Example**

## **Spectre Syntax**

chk1 static resistor type=distr

## **SPICE Syntax**

.cck chkl static resistor type=distr

The simulator generates a resistor value distribution report, as shown below.

## Static Resistor Check Violations

## static\_resistor: chk1

chk1 static\_resistor type=distr

Violation Count: 12

## Static Resistor Check - Resistor Value Distribution

| Title | Range           | Count |
|-------|-----------------|-------|
| chk1  | (-Inf, 0)       | 0     |
| chk1  | [ 0, 1 m )      | 1     |
| chk1  | [ 1 m, 10 m )   | 1     |
| chk1  | [ 10 m, 100 m ) | 1     |
| chk1  | [ 100 m, 1 )    | 1     |
| chk1  | [1,10)          | 1     |
| chk1  | [10,100)        | 1     |
| chk1  | [100,1K)        | 1     |
| chk1  | [1K, 10K)       | 1     |
| chk1  | [ 10 K, 100 K)  | 1     |
| chk1  | [ 100 K, 1 M )  | 1     |
| chk1  | [ 1 M, Inf )    | 2     |

Circuit Checks

## Related Topics

Circuit Checks

## Static Resistor Voltage Check (static\_resv)

## **Spectre Syntax**

```
title static_resv cond=<expression> <inst=[inst1 inst2...]> vnth=<value>
    vpth=<value> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]>
    <xsubckt=[xsubckt1 xsubckt2....]> pwl_time=<value> <depth=n>
    <rpt node=no|all|top|selected> error limit=<value>
```

## **Description**

Reports resistor elements fulfilling the conditional expression on device voltages.

Supported resistor variables are: v(1,2), v(1), and v(2).

Supported operators are: +, -, \*, /, ==,!=, <, <=, >, >=,||, &&, and !.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



#### **Arguments**

cond Condition to be checked

vnth NMOS threshold voltage. This value is used to calculate the

voltage drop across a NMOS channel during voltage propagation

(the default value is 0.5 v).

Circuit Checks

PMOS threshold voltage. This value is used to calculate the

voltage drop across a PMOS channel during voltage propagation

|          | (the default value is -0.4 v).                                                                                                                      |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| inst     | Subcircuit instances to which the circuit check is applied. Default is ${\tt inst=*}$                                                               |
| xinst    | Subcircuit instances that are excluded from the circuit check. Default is none.                                                                     |
| subckt   | Instances of the specified subcircuit to which the circuit checks are applied. Default is subckt=*.                                                 |
| xsubckt  | Instances of the specified subcircuit which are excluded from the circuit checks. Default is none.                                                  |
| pwl_time | If specified, all pwl sources are considered constant sources with a value equal to the voltage of the pwl source at pwl_time. Default is infinity. |
|          |                                                                                                                                                     |

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

Hierarchy level (from top level) to be checked. depth=3 reports

written to a file named

<netlist\_name>.<check\_name>.nv.

errors on top level plus 3 sublevels. Default is 8.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

## **Example**

depth

vpth

resv1 static resv cond="v(1,2)>0

The above command will report the resistor elements that fulfill the condition v(1,2) > 0.

The following is an example of the report that is displayed in the Web browser:

# **Static Resistor Voltage Check Violations**

## static\_resv: resv1

resv1 static\_resv cond="v(1,2)>0"

Violation Count: 1

## Static Resistor Voltage Check - Violation

| Title | Instance Name | Model Name | Sub Name | V1      | V2      |  |
|-------|---------------|------------|----------|---------|---------|--|
| resv1 | r1            | resistor   | -        | (0,3.3) | (0,3.3) |  |

## **Related Topics**

Circuit Checks

## Static Subcircuit Port Voltage Check (static\_subcktport)

## **Spectre Syntax**

title static\_subcktport cond=<expression> vnth=<value> vpth=<value> subckt=<value>
 pwl\_time=<value> error\_limit=<value>

### **SPICE Syntax**

.cck title static\_subcktport cond=<expression> vnth=<value> vpth=<value>
 subckt=<value> pwl time=<value> error limit=<value>

### **Description**

Reports instances of the user-specified subckt fulfilling the conditional expression on port voltages. Only one subcircuit is allowed per statement.

Voltages of a port can be referenced by the port name of a subcircuit. For example, consider the subcircuit definition .subckt INV port\_A port\_B. Here, supported port names are: v(port\_A), v(port\_B) and v(port\_A,port\_B).

Supported operators are: +, -,\*, /, ==,!=, <, <=, >, >=, | | |, &&, and !.

All design instances of the subcircuit, specified using subckt are checked.

The results are written to the static.xml file, which can be viewed in a Web browser.

#### **Arguments**

| cond        | Conditional expression to be fulfilled. Default is none.                                                                                                    |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vnth        | NMOS threshold voltage. This value is used to calculate the voltage drop across an NMOS channel during voltage propagation (default value is 0.5 v).        |
| vpth        | PMOS threshold voltage. This value is used to calculate the voltage drop across a PMOS channel during voltage propagation (default value is $-0.4~\rm v$ ). |
| pwl_time    | If specified, all pwl sources are considered constant sources with a value equal to the voltage of the pwl source at pwl_time. Default is infinity.         |
| error_limit | Maximum number of errors reported. Default is 10000.                                                                                                        |

Circuit Checks

subckt

Instances of the specified subcircuit to which the check is applied. Wildcard is not supported. Default is none.

## **Example**

## **Spectre Syntax**

sp1 static subcktport subckt="decand3 pre" cond="v(Z)>1.7"

## **SPICE Syntax**

```
.cck sp1 static_subcktport subckt="decand3_pre" cond="v(Z)>1.7"
```

The above command will report all instances satisfying the condition v(Z) > 1.7. The following is an example of the report that is displayed in the Web browser:

## static subcktport: sp1

- sp1 static subcktport subckt="decand3 pre" cond="v(Z)>1.7"
- Violation Count: 16

#### Static Subckt Port Check - Violation

| Title      | Inst Name      | Key Sub-expressions | Operands Value |
|------------|----------------|---------------------|----------------|
| sp1        | XTOP.XPRE1.XI2 | (v(Z)>1.7)          | v(Z)=(0, 1.8)  |
| <u>sp1</u> | XTOP.XPRE1.XI7 | (v(Z)>1.7)          | v(Z)=(0, 1.8)  |

## **Related Topics**

## Static Transmission Gate Check (static\_tgate)

## **Spectre Syntax**

## **SPICE Syntax**

```
.cck title static_tgate node=[n1 n2 ...] <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <depth=n> error limit=<value>
```

## **Description**

Reports transmission gates which may cause potential leakage currents between power supplies. Such gates can be characterized by their node connectivity, based on the following:

- Nodes which connect to gate and NMOS drain/source terminals, but not to PMOS drain/source terminals
- Nodes which connect to gate and PMOS drain/source terminals, but not to NMOS drain/source terminals

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



Circuit Checks

## **Arguments**

node Nodes to be checked. Default is none.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

error\_limit Maximum number of errors to be reported. Default is 10000.

## Example

## **Spectre Syntax**

tgate1 static tgate node=["\*"]

## **SPICE Syntax**

.cck tgate1 static tgate node=["\*"]

The above command will report all nodes connecting to transmission gates that may cause design problems like leakage currents. The following is an example of the report that is displayed in the Web browser:

#### Static Transfer Gate Check Violations

#### static tgate: tgate1

- tgate1 static\_tgate node=["\*"]
- Violation Count: 2

| Title  | Node Name |
|--------|-----------|
| tgate1 | in2       |
| tgate1 | in4       |

Circuit Checks

## Related Topics

## Static Voltage Domain Device Check (static\_voltdomain)

## **Spectre Syntax**

```
title static_voltdomain model=[m1 m2 ...] <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <subckt=[subckt1 subckt2....]> <xsubckt=[xsubckt1 xsubckt2....]> pwl_time=<value> <depth=n> <rpt_node=no|all|top|selected> error_limit=<value>
```

### **SPICE Syntax**

### **Description**

Reports high voltage driving the low-voltage MOSFETS and low voltage driving the high-voltage MOSFETs.

The results are written to a file with the extension static.xml, which can be viewed with a Web browser.



Circuit Checks

## **Arguments**

| model | MOSEL | device model | names to | be ch | hecked. | Ву | detaul | t, all |
|-------|-------|--------------|----------|-------|---------|----|--------|--------|
|-------|-------|--------------|----------|-------|---------|----|--------|--------|

types of MOSFETs are checked.

inst Subcircuit instances to which the circuit check is applied. Default

is inst=\*

xinst Subcircuit instances that are excluded from the circuit check.

Default is none.

subckt Instances of the specified subcircuit to which the circuit checks

are applied. Default is subckt=\*.

xsubckt Instances of the specified subcircuit which are excluded from the

circuit checks. Default is none.

pwl\_time If specified, all pwl sources are considered constant sources with

a value equal to the voltage of the pwl source at pwl\_time.

Default is infinity.

depth Hierarchy level (from top level) to be checked. depth=3 reports

errors on top level plus 3 sublevels. Default is 8.

rpt\_node Report node voltages. If set to no, no node voltages are reported.

If set to all, all node voltages are reported. If set to top, voltages of only the top-level nodes are reported. If set to selected, voltages of only the specified nodes are reported. The report is

written to a file named

<netlist\_name>.<check\_name>.nv.

Possible values are no, all, top, and selected. The default

value is no.

error\_limit Maximum number of errors to be reported. Default is 10000.

#### **Example**

#### Spectre Syntax

chk1 static\_voltdomain model=[\*]

## SPICE Syntax

.cck chk1 static voltdomain model=[\*]

The above command will check all instances of MOSFETS. The *HighV Driving LowV* table reports MOSFETs whose gate voltage is higher than the drain/source voltage. The *LowV* 

*Driving HighV* table reports MOSFETs whose gate voltage is lower than the drain/source voltage.



The following is an example of the report that is displayed in the Web browser:

## Static Voltage Domain Device Check - HighV Driving LowV

| Title | Gate Name | Instance Name | Subckt Name | Vd      | Vg       | Vs         | Vb         |
|-------|-----------|---------------|-------------|---------|----------|------------|------------|
| chk1  | out_1     | X1.MN2        | inv         | (0,0.9) | (0, 1.8) | (0,0)      | (0,0)      |
| chk1  | out_1     | X1.MP2        | inv         | (0,0.9) | (0, 1.8) | (0.9, 0.9) | (0.9, 0.9) |

#### Static Voltage Domain Device Check - LowV Driving HighV

| Title | Gate Name | Instance Name | Subckt Name | Vd       | Vg      | Vs         | Vb         |
|-------|-----------|---------------|-------------|----------|---------|------------|------------|
| chk1  | in        | MN1           | N/A         | (0, 1.8) | (0,0.9) | (0,0)      | (0,0)      |
| chk1  | out_2     | миз           | N/A         | (0, 1.8) | (0,0.9) | (0,0)      | (0,0)      |
| chk1  | in        | MP1           | N/A         | (0, 1.8) | (0,0.9) | (1.8, 1.8) | (1.8, 1.8) |
| chk1  | out_2     | мР3           | N/A         | (0, 1.8) | (0,0.9) | (1.8, 1.8) | (1.8, 1.8) |

Note that the *Subckt Name* is the name of subcircuit containing the instance x1.MN2. This helps in locating level-shifters. If an instance is at the top-level then *Subckt Name* will show N/A.

Circuit Checks

## Related Topics