Product Version 18.1 January 2019

© 2003–2019 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Product MMSIM contains technology licensed from, and copyrighted by: C. L. Lawson, R. J. Hanson, D. Kincaid, and F. T. Krogh © 1979, J. J. Dongarra, J. Du Croz, S. Hammarling, and R. J. Hanson © 1988, J. J. Dongarra, J. Du Croz, I. S. Duff, and S. Hammarling © 1990, University of Tennessee, Knoxville, TN and Oak Ridge National Laboratory, Oak Ridge, TN © 1992-1996; Brian Paul © 1999-2003; M. G. Johnson, Brisbane, Queensland, Australia © 1994; Kenneth S. Kundert and the University of California, 1111 Franklin St., Oakland, CA 94607-5200 © 1985-1988; Hewlett-Packard Company, 3000 Hanover Street, Palo Alto, CA 94304-1185 USA © 1994; Silicon Graphics Computer Systems, Inc., 1140 E. Arques Ave., Sunnyvale, CA 94085 © 1996-1997; Moscow Center for SPARC Technology, Moscow, Russia © 1997; Regents of the University of California, 1111 Franklin St., Oakland, CA 94607-5200 © 1990-1994; Sun Microsystems, Inc., 4150 Network Circle Santa Clara, CA 95054 USA © 1994-2000; Scriptics Corporation and other parties © 1998-1999; Aladdin Enterprises, 35 Efal St., Kiryat Arye, Petach Tikva, Israel 49511 © 1999; and Jean-loup Gailly and Mark Adler © 1995-2005, RSA Security, Inc., 174 Middlesex Turnpike Bedford, MA 01730 © 2005.

All rights reserved. Associated third party license terms may be found at <install\_dir>/doc/OpenSource/\*.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seg. or its successor

# **Contents**

| <u>Preface</u>                                    | 17 |
|---------------------------------------------------|----|
| Licensing in Virtuoso UltraSim Simulator          | 18 |
| Virtuoso UltraSim Licenses                        | 18 |
| License Checkout Order                            | 19 |
| Suspending and Resuming Licenses                  | 20 |
| Tracking Token Licenses                           | 20 |
| Related Documents for Virtuoso UltraSim Simulator | 21 |
| Typographic and Syntax Conventions                | 22 |
|                                                   |    |
| <u>1</u>                                          |    |
| Introduction to Virtuoso UltraSim Simulator       | 25 |
| Virtuoso UltraSim Simulator Features              | 25 |
| Related Documents for Extended Analyses           |    |
| Virtuoso UltraSim Simulator in IC Design Flow     |    |
| Command Line Format                               |    |
| Running the Virtuoso UltraSim Simulator           | 29 |
| Virtuoso UltraSim Simulator Options               | 30 |
| Virtuoso UltraSim 64-Bit Software                 | 36 |
| Virtuoso UltraSim Simulator Configuration File    | 37 |
| Setting Virtuoso UltraSim Simulator Options       | 38 |
| Virtuoso UltraSim Simulator Input/Output Files    | 38 |
| Waveform Name Syntax                              | 41 |
| <u> Virtuoso UltraSim Return Codes</u>            | 43 |
| Error and Warning Messages                        | 43 |
| <u> UltraSim Workshop</u>                         | 43 |
|                                                   |    |
| <u>2</u>                                          |    |
| Netlist File Formats                              | 45 |
| Supported Netlist File Formats                    | 45 |
| Spectre                                           |    |

| HSPICE                                                   |
|----------------------------------------------------------|
| Mixed Spectre and HSPICE                                 |
| Structural Verilog                                       |
| Compressed Netlist File                                  |
| Supported Spectre Model Features                         |
| Spectre                                                  |
|                                                          |
| Supported HSPICE Model Features                          |
| Syntax Rules                                             |
| Unit Prefix Symbols                                      |
| Supported HSPICE Devices and Elements                    |
| Bipolar Junction Transistor                              |
| <u>Capacitor</u>                                         |
| Current-Controlled Current Source (F-Element)            |
| Current-Controlled Voltage Source (H-Element)65          |
| <u>Diode</u>                                             |
| Independent Sources                                      |
| JFET and MESFET71                                        |
| Lossless Transmission Line (T-Element)73                 |
| Lossy Transmission Line (W-Element)74                    |
| MOSFET77                                                 |
| Mutual Inductor                                          |
| Resistor 81                                              |
| Self Inductor                                            |
| Voltage-Controlled Current Sources (G-Elements)85        |
| Voltage-Controlled Voltage Source (E-Elements)89         |
| Supported HSPICE Sources                                 |
| <u>dc</u> 93                                             |
| <u>exp</u> 94                                            |
| <u>pwl</u> 95                                            |
| <u>pwlz</u> 96                                           |
| <u>pulse</u> 97                                          |
| <u>sin</u> 98                                            |
| pattern99                                                |
| Supported SPICE Format Simulation and Control Statements |
| alter 103                                                |

| .connect                                                    | 105 |
|-------------------------------------------------------------|-----|
|                                                             | 106 |
| <u>.end</u>                                                 |     |
| <br>.endl                                                   |     |
| <u>.ends or .eom</u>                                        | 109 |
| <u>.global</u>                                              | 110 |
| <u>.ic</u>                                                  | 111 |
| <u>.include</u>                                             | 112 |
| <u>.lib</u>                                                 | 113 |
| <u>.nodeset</u>                                             | 114 |
| <u>.op</u>                                                  | 115 |
| <u>.options</u>                                             | 118 |
| <u>.param</u>                                               | 120 |
| .subckt or .macro                                           | 121 |
| <u>.temp</u>                                                | 122 |
| <u>.tran</u>                                                | 123 |
| Supported SPICE Format Simulation Output Statements         | 125 |
| <u>.lprobe and .lprint</u>                                  | 126 |
| <u>.malias</u>                                              | 129 |
| <u>.measure</u>                                             | 130 |
| .probe, .print                                              | 137 |
| Supported SPICE Format Expressions                          | 144 |
| Built-In Functions                                          | 144 |
| Constants                                                   | 146 |
| Operators                                                   | 148 |
|                                                             |     |
| <u>3</u>                                                    |     |
| Simulation Options                                          | 151 |
| Setting Virtuoso UltraSim Simulator Options in Netlist File |     |
| Simulation Modes and Accuracy Settings                      |     |
| Simulation Modes                                            |     |
| Supported Representative Models Summary                     |     |
| Accuracy Settings                                           |     |
| Recommended Simulation Modes and Accuracy Settings          |     |
| High-Sensitivity Analog Option                              | 163 |
|                                                             |     |

5

| <u>analog</u>                                          | 63 |
|--------------------------------------------------------|----|
| Analog Autodetection                                   |    |
| DC Operating Simulation Control Options                |    |
| Operating Point Calculation Method                     |    |
| DC Operating Point Calculation Exit and Report Options |    |
| Integration Method                                     |    |
| Simulation Tolerances                                  |    |
|                                                        |    |
| Simulation Convergence Options                         |    |
| Save and Restart                                       |    |
| Strobing Control Options                               |    |
| Modeling Options                                       |    |
| MOSFET Modeling                                        |    |
| Analog Representative Model for Generic MOSFET Devices |    |
| Diode Modeling                                         |    |
| <u>minr</u>                                            |    |
| Operating Voltage Range                                |    |
| Treatment of Analog Capacitors19                       |    |
| Inductor Shorting                                      |    |
| Waveform File Format and Resolution Options            |    |
| Waveform Format                                        |    |
| <u>Updating Waveform Files</u>                         | 98 |
| Waveform File Size19                                   | 99 |
| Waveform File Resolution                               | 00 |
| Node Name Format Control                               | 05 |
| Miscellaneous Options 20                               | 07 |
| Model Library Specification                            | 09 |
| Warning Settings 2                                     | 10 |
| Simulation Start Time Option 2                         | 14 |
| Simulation Progress Report Control Options             | 14 |
| Model Building Progress Report                         | 15 |
| Local Options Report                                   | 16 |
| Node Topology Report                                   | 19 |
| Resolving Floating Nodes                               | 19 |
| Flattening Circuit Hierarchy Option                    | 20 |
| hier                                                   |    |
| Device Binning                                         | 21 |

|     | Element Compaction                                                                  | 222      |
|-----|-------------------------------------------------------------------------------------|----------|
|     | Threshold Voltages for Digital Signal Printing and Measurements                     |          |
|     | Hierarchical Delimiter in Netlist Files                                             |          |
|     | MOSFET Gate Leakage Modeling with Verilog-A                                         | 226      |
|     | Automatic Detection of Parasitic Bipolar Transistors                                | 227      |
|     | Duplicate Subcircuit Handling                                                       | 228      |
|     | Duplicate Port Handling                                                             | 229      |
|     | Duplicate Instance Handling                                                         | 231      |
|     | Bus Signal Notation                                                                 | 232      |
|     | Bus Node Mapping for Verilog Netlist File                                           | 233      |
|     | Structural Verilog Dummy Node Connectivity                                          | 235      |
|     | skip Option                                                                         | 237      |
|     | probe preserve Option                                                               | 238      |
|     | default_chk_substrate Option                                                        | 239      |
|     | Print File Options                                                                  | 240      |
|     | Disabling .print Command                                                            | 241      |
|     | Controlling Text Wrapping of Circuit Check Reports                                  | 241      |
|     | Limiting the Number of Errors Generated by Design Checking Commands                 | 242      |
|     | <u>Limiting the Number of Errors Generated by Power Checking Commands</u>           | 243      |
|     | Limiting the Number or Errors Generated by the Timing Analysis Commands             | 244      |
|     | Modifying the Report Format of Violation Conditions for Design Checking Command 245 | <u>s</u> |
|     | Changing Resistor, Capacitor, or MOSFET Device Values                               | 246      |
|     | <u>.reconnect</u>                                                                   | 247      |
|     | UMI or CMI Models for Source Elements                                               | 249      |
|     | Transistor Subcircuit Definition or verilogA Model Selection                        | 249      |
| Sir | mulator Options: Default Values                                                     | 252      |
|     |                                                                                     |          |
| 4   |                                                                                     |          |
| P   | ost-Layout Simulation Options                                                       | 257      |
|     | Reduction Options                                                                   |          |
| 110 | <u>ccut</u>                                                                         |          |
|     | <u>cand</u>                                                                         |          |
|     | <u>cgndr</u>                                                                        |          |
|     | rcr fmax                                                                            | 265      |
|     | IVE HUGA                                                                            | / 11     |

7

| <u>rcut</u>                                          | 36             |
|------------------------------------------------------|----------------|
| <u>rshort</u>                                        | 37             |
| <u>rvshort</u>                                       | 38             |
| <u>postl</u>                                         | 39             |
| Excluding Resistors and Capacitors from RC Reduction | 71             |
| <u>preserve</u>                                      | 71             |
| Stitching Files                                      | 73             |
| <u>capfile</u> 27                                    | 73             |
| <u>dpf</u>                                           | 74             |
| <u>spf</u>                                           | 76             |
| <u>spef</u>                                          | 77             |
| Parsing Options for Parasitic Files27                | 79             |
| <u>cmin</u>                                          | 31             |
| <u>cmingnd</u>                                       | 32             |
| cmingndratio                                         | 33             |
| dpfautoscale                                         | 34             |
| <u>dpfscale</u>                                      | 35             |
| <u>dpfskipinst</u>                                   | 36             |
| dpfskipinstfile                                      | 37             |
| <u>dpfskipsubckt</u>                                 | 38             |
| dpfskipsubcktfile                                    | 39             |
| <u>rmax</u>                                          | <del>)</del> 0 |
| <u>rmaxlayer</u>                                     | <del>)</del> 1 |
| <u>rmin</u>                                          | <del>)</del> 2 |
| <u>rminlayer</u>                                     | <del>)</del> 3 |
| <u>rvmin</u>                                         | <del>)</del> 4 |
| speftriplet                                          | <del>)</del> 5 |
| spfaliasterm                                         | 96             |
| <u>spfbusdelim</u>                                   |                |
| spfcaponly                                           |                |
| <u>spfccreport</u>                                   |                |
| <u> </u>                                             |                |
| <u>spfconn</u>                                       | )3             |
| <u>spfdeletepin</u>                                  |                |
| spffingerdelim                                       |                |
| spfhierdelim                                         | _              |
|                                                      |                |

| spfinstancesection                                  | 309 |
|-----------------------------------------------------|-----|
| spfipin                                             | 310 |
| spfkeepcoupling                                     | 313 |
| spfkeepbackslash                                    | 315 |
| spfnegvalue                                         | 316 |
| spfnetpin                                           | 317 |
| spfparadiodes                                       | 319 |
| spfrcreduction                                      | 320 |
| spfrecover                                          | 321 |
| <u>spfscalec</u>                                    | 323 |
| spfscalecrossc                                      | 324 |
| <u>spfscaler</u>                                    | 326 |
| spfserres                                           | 327 |
| spfserresmod                                        | 329 |
| spfskipncap                                         | 331 |
| spfsplitfinger                                      | 333 |
| spfswapterm                                         | 334 |
| spfxtorintop                                        | 335 |
| spfxtorprefix                                       | 336 |
| Selective RC Backannotation                         | 337 |
| spfactivenet                                        | 338 |
| spfactivenetfile                                    | 339 |
| spfchlevel                                          | 340 |
| spfcnet                                             | 341 |
| spfcnetfile                                         | 342 |
| spfhlevel                                           | 343 |
| spfnetcmin                                          | 344 |
| spfrcnet                                            | 345 |
| spfrcnetfile                                        | 346 |
| spfskipnet                                          | 347 |
| spfskipnetfile                                      | 348 |
| spfskippwnet                                        | 349 |
| spfskipsignet                                       | 350 |
| Error/Warning Message Control Options for Stitching | 351 |
| spferrorreport                                      |     |
| spfmsglimit                                         | 352 |

| Stitching Statistical Reports  Frequently Asked Questions  How can I minimize memory consumption?  How can I reduce the time it takes to run a DC simulation? | 354<br>354 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <u>5</u>                                                                                                                                                      |            |
| Voltage Regulator Simulation                                                                                                                                  | 357        |
| Overview of Voltage Regulator Simulation                                                                                                                      |            |
| usim_vr                                                                                                                                                       |            |
| <u>6</u>                                                                                                                                                      |            |
| Power Network Solver                                                                                                                                          | 363        |
| Detecting and Analyzing Power Networks                                                                                                                        | 363        |
| <u>usim_pn</u>                                                                                                                                                |            |
|                                                                                                                                                               |            |
| pn max res                                                                                                                                                    | 365        |
| <u>pn</u>                                                                                                                                                     | 366        |
| UltraSim Power Network Solver                                                                                                                                 | 367        |
| 7                                                                                                                                                             |            |
| _                                                                                                                                                             | 074        |
| Interactive Simulation Debugging                                                                                                                              |            |
| Overview of Interactive Simulation Debugging                                                                                                                  |            |
| General Commands                                                                                                                                              |            |
| <u>alias</u>                                                                                                                                                  |            |
| <u>exec</u>                                                                                                                                                   |            |
| <u>exit</u>                                                                                                                                                   |            |
| <u>help</u>                                                                                                                                                   |            |
| <u>history</u>                                                                                                                                                | 377        |
| <u>runcmd</u>                                                                                                                                                 | 378        |
| <u>Log File Commands</u>                                                                                                                                      | 379        |
| <u>close</u>                                                                                                                                                  | 380        |
| <u>flush</u>                                                                                                                                                  | 381        |
| <u>open</u>                                                                                                                                                   | 382        |
| Analysis Commands                                                                                                                                             | 383        |

|          | <u>conn</u>                        | 384 |
|----------|------------------------------------|-----|
|          | describe                           |     |
|          | elem i                             | 388 |
|          | <u>exi</u>                         | 390 |
|          | exitdc                             | 392 |
|          | force                              | 393 |
|          | <u>forcev</u>                      | 395 |
|          | hier tree                          | 396 |
|          |                                    | 398 |
|          | <u>match</u>                       | 399 |
|          | <u>meas</u>                        | 400 |
|          | <u>name</u>                        | 401 |
|          | nextelem                           | 402 |
|          | <u>node</u>                        | 403 |
|          | <u>nodecon</u>                     | 404 |
|          | <u>op</u>                          | 405 |
|          | <u>probe</u>                       | 406 |
|          | release                            | 407 |
|          | restart                            | 408 |
|          | <u>run</u>                         | 409 |
|          | <u>save</u>                        | 411 |
|          | <u>spfname</u>                     | 412 |
|          | <u>stop</u>                        | 413 |
|          | <u>time</u>                        | 414 |
|          | <u>value</u>                       | 415 |
|          | <u>vni</u>                         | 416 |
|          |                                    |     |
| <u>8</u> |                                    |     |
| V        | irtuoso UltraSim Advanced Analysis | 417 |
| Dv       | rnamic Checks                      | 417 |
|          | Active Node Checking               |     |
|          | Design Checking                    |     |
|          | Dynamic Power Checking             |     |
|          | Node Activity Analysis             |     |
|          | Node Glitch Analysis               | 452 |

| Power Analysis                                  |
|-------------------------------------------------|
| Wasted and Capacitive Current Analysis 464      |
| Power Checking                                  |
| Timing Analysis                                 |
| Bisection Timing Optimization498                |
| Static Checks                                   |
| Netlist File Parameter Check 505                |
| Print Parameters in Subcircuit515               |
| Resistor and Capacitor Statistical Checks517    |
| Substrate Forward-Bias Check 522                |
| Static MOS Voltage Check525                     |
| Static Diode Voltage Check531                   |
| Static Resistance and Capacitance Voltage Check |
| Static NMOS and PMOS Bulk Forward-Bias Checks   |
| Detect Conducting NMOSFETs and PMOSFETs553      |
| Detect NMOS Connected to VDD564                 |
| Detect PMOS Connected to GND566                 |
| Static Maximum Leakage Path Check568            |
| Static High Impedance Check569                  |
| Static RC Delay Path Check571                   |
| Static ERC Check 575                            |
| Static DC Path Check                            |
| info Analysis 580                               |
| Partition and Node Connectivity Analysis583     |
| Warning Message Limit Categories587             |
|                                                 |
| <u>9</u>                                        |
| Static Power Grid Calculator                    |
|                                                 |
| Analyzing Parasitic Effects on Power Net Wiring |
| <u>ultrasim -r</u>                              |
| Filtering Routine                               |
| 10                                              |
| <u>10</u>                                       |
| Virtuoso UltraSim Reliability Simulation 595    |
| Hot Carrier Injection Models                    |

| MOSFET Substrate and Gate Current Model                          | 598 |
|------------------------------------------------------------------|-----|
| Hot Carrier Lifetime and Aging Model                             | 598 |
| DC Lifetime and Aging Model                                      | 598 |
| AC Lifetime and Aging Model                                      | 598 |
| Negative/Positive Bias Temperature Instability Model (NBTI/PBTI) | 599 |
| Aged Model                                                       | 600 |
| <u>AgeMOS</u>                                                    | 600 |
| Reliability Control Statements                                   | 603 |
| <u>.age</u>                                                      | 605 |
| <u>.agemethod</u>                                                | 606 |
| <u>.ageproc</u>                                                  | 607 |
| <u>.deltad</u>                                                   | 608 |
| <u>.hci only</u>                                                 | 609 |
| <u>.maskdev</u>                                                  | 610 |
| <u>.minage</u>                                                   | 611 |
| <u>.nbti only</u>                                                | 612 |
| .pbti_only                                                       | 613 |
| Virtuoso UltraSim Simulator Option                               | 614 |
| deg mod                                                          |     |
| Reliability Shared Library                                       | 614 |
| <u>uri_lib</u>                                                   | 614 |
| <u>Virtuoso UltraSim Simulator Output File</u>                   | 615 |
|                                                                  |     |
| <u>11</u>                                                        |     |
| Digital Vector File Format                                       | 619 |
| General Definition                                               | 621 |
| Vector Patterns                                                  | 624 |
| <u>radix</u>                                                     | 625 |
| <u>io</u>                                                        | 626 |
| <u>vname</u>                                                     | 627 |
| <u>hier</u>                                                      | 629 |
| <u>tunit</u>                                                     | 630 |
| chk_ignore                                                       | 631 |
| <u>chk window</u>                                                | 632 |
| enable                                                           | 635 |

| period                                                                   | 637 |
|--------------------------------------------------------------------------|-----|
| Signal Characteristics                                                   | 638 |
| Timing                                                                   | 639 |
| <u>idelay</u>                                                            | 640 |
| <u>odelay</u>                                                            | 641 |
| tdelay                                                                   | 642 |
| slope                                                                    | 643 |
| <u>tfall</u>                                                             | 644 |
| trise                                                                    | 645 |
| Voltage Threshold                                                        | 646 |
| <u>vih</u>                                                               | 647 |
| <u>vil</u>                                                               | 648 |
| <u>voh</u>                                                               | 649 |
| <u>vol</u>                                                               | 650 |
| <u>avoh</u>                                                              | 651 |
| <u>avol</u>                                                              | 652 |
| <u>vref</u>                                                              | 653 |
| <u>vth</u>                                                               | 654 |
| Driving Ability                                                          | 655 |
| <u>hlz</u>                                                               | 656 |
| <u>outz</u>                                                              | 657 |
| <u>triz</u>                                                              | 658 |
| Tabular Data                                                             | 659 |
| Absolute Time Mode                                                       | 659 |
| Period Time Mode                                                         | 659 |
| Valid Values                                                             | 660 |
| Vector Signal States                                                     | 660 |
| <u>Input</u>                                                             |     |
| <br>Output                                                               |     |
| Digital Vector Waveform to Analog Waveform Conversion                    |     |
| Expected Output and Comparison Result Waveforms for Digital Vector Files |     |
| Example of a Digital Vector File                                         |     |
| Frequently Asked Questions                                               |     |
| Can I replace the bidirectional signal with an input and output vector?  |     |
| How do I verify the input stimuli?                                       |     |
| How do I verify the vector check?                                        |     |
|                                                                          |     |

| <u>12</u>                             |
|---------------------------------------|
| Verilog Value Change Dump Stimuli 667 |
| Processing the Value Change Dump File |
| <u>VCD Commands</u>                   |
| VCD File Format                       |
| Definition Commands                   |
| <u>\$date</u>                         |
| <u>\$enddefinitions</u>               |
| <u>\$scope</u>                        |
| <u>\$timescale</u> 674                |
| <u>\$upscope</u> 675                  |
| <u>\$var</u> 676                      |
| <u>\$version</u>                      |
| <u>Data Commands</u> 679              |
| <u>data</u>                           |
| time_value 680                        |
| Signal Information File               |
| Signal Information File Format        |
| Signal Matches                        |
| <u>.alias</u> 684                     |
| <u>.scope</u> 686                     |
| <u>.in</u>                            |
| <u>.out</u>                           |
| <u>.bi</u>                            |
| <u>.chk_ignore</u> 691                |
| <u>.chkwindow</u>                     |
| Signal Timing                         |
| <u>.idelay</u>                        |
| <u>.odelay</u>                        |
| <u>.tdelay</u> 698                    |
| <u>.tfall</u>                         |
| <u>.trise</u>                         |
| Voltage Threshold 701                 |
| <u>.vih</u>                           |
| <u>.vil</u> 703                       |

| <u>.voh</u>                                                                 | 704   |
|-----------------------------------------------------------------------------|-------|
| <u>.vol</u>                                                                 | 705   |
| Driving Ability                                                             |       |
| <u>.outz</u>                                                                | 706   |
| <u>.triz</u>                                                                | 706   |
| Hierarchical Signal Name Mapping                                            | 707   |
| Enhanced VCD Commands                                                       | 711   |
| Signal Strength Levels                                                      | 711   |
| Value Change Data Syntax                                                    | 711   |
| Port Direction and Value Mapping                                            | 713   |
| Enhanced VCD Format Example                                                 | 716   |
| Expected Output and Comparison Result Waveforms for Value Change Dump Files | . 717 |
| Frequently Asked Questions                                                  | 718   |
| Is it necessary to modify the VCD/EVCD file to match the signals?           | 718   |
| How can I verify the input stimuli?                                         | 718   |
| How do I verify the output vector check?                                    | 719   |
| Why should I use hierarchical signal name mapping?                          | 719   |
| What is the difference between CPU and user time?                           | 719   |
| 13                                                                          |       |
| Flash Core Cell Models                                                      | 721   |
| <u>Device</u>                                                               |       |
| Models                                                                      |       |
| <u>iviodeis</u>                                                             |       |
| <u>14</u>                                                                   |       |
| VST/VAVO/VAEO Interfaces                                                    | 727   |
| VST Interface                                                               | 727   |
| VAVO/VAEO Interface                                                         |       |
| Index                                                                       | 729   |

# **Preface**

The *Virtuoso*<sup>®</sup> *UltraSim Simulator User Guide* is intended for integrated circuit designers who want to use the Virtuoso UltraSim<sup>™</sup> Fast SPICE simulator to analyze the function, timing, power, noise, and reliability of their circuit designs.

This manual describes the following topics:

- Chapter 1, "Introduction to Virtuoso UltraSim Simulator"
- Chapter 2, "Netlist File Formats"
- Chapter 3, "Simulation Options"
- Chapter 4, "Post-Layout Simulation Options"
- Chapter 5, "Voltage Regulator Simulation"
- Chapter 6, "Power Network Solver"
- Chapter 7, "Interactive Simulation Debugging"
- Chapter 8, "Virtuoso UltraSim Advanced Analysis"
- Chapter 9, "Static Power Grid Calculator"
- Chapter 10, "Virtuoso UltraSim Reliability Simulation"
- Chapter 11, "Digital Vector File Format"
- Chapter 12, "Verilog Value Change Dump Stimuli"
- Chapter 13, "Flash Core Cell Models"
- Chapter 14, "VST/VAVO/VAEO Interfaces"

# Licensing in Virtuoso UltraSim Simulator

- Virtuoso UltraSim Licenses
- License Checkout Order
- Suspending and Resuming Licenses
- Tracking Token Licenses

#### **Virtuoso UltraSim Licenses**

Starting with the MMSIM 11.1 release, Cadence offers a base product plus MMSIM option licensing model. The Virtuoso<sup>®</sup> UltraSim<sup>®</sup> Circuit simulator is the base product, which offers the features shown in <u>Table -1</u> on page 18:

#### Table -1 Virtuoso UltraSim® Simulator

| Features                                          |
|---------------------------------------------------|
| Analog and Mixed Signal verification              |
| Solver option/modes: A, S, MX, MS, DA, DF, and DX |
| Parasitic stitching                               |
| Parasitic reduction                               |
| Voltage regulator options                         |
| Static and dynamic device checks                  |
| Reliability analysis                              |
| AHDL Linter                                       |

The Spectre MMSIM options offered with the base product are shown in <u>Table -2</u> on page 19. Both base product and options are accessible by using an a la carte license or Spectre MMSIM tokens.

Table -2 Spectre MMSIM Options to Virtuoso UltraSim

| Product Option                 | Description                                                                                                                                                                                                                                                                       |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Spectre Power option           | An option used to run EMIR analysis with Virtuoso UltraSim simulator.                                                                                                                                                                                                             |
| Spectre CPU Accelerator option | An option used to enable multi-core simulation up to 16 cores with Virtuoso UltraSim simulator base product. A quantity of 1 Spectre CPU accelerator option enables multi-core simulation for up to 4 cores and a quantity of 2 enables multi-core simulation for up to 16 cores. |

**Note:** For additional details on licensing, pricing, and packaging contact your account manager.

The following documents give more information about Cadence token licenses and the  $\mathsf{FLEXIm}^\mathsf{TM}$  license manager.

- Cadence Installation Guide
- Cadence License Guide
- Virtuoso Software Licensing and Configuration Guide

#### **License Checkout Order**

The default license checkout priority for the Virtuoso UltraSim simulator is an a la carte license first and then Spectre MMSIM tokens. You can change the order of priority by using the +lorder command-line option. To make it easier to specify license names with the +lorder option, mnemonic license names are provided. <u>Table -3</u> on page 19 shows the mnemonic license names and the corresponding license features.

Table -3 Mnemonic License Names and Corresponding License Feature

| Mnemonic Name | License Feature                |
|---------------|--------------------------------|
| MMSIM         | Virtuoso_Multi_mode_Simulation |
| ULTRASIM      | ULTRASIM_L                     |

Using the mnemonic names mentioned above, the default license checkout order for features in the Virtuoso UltraSim simulator base product is:

ULTRASIM: MMSIM

Mixing of a la carte license and Spectre MMSIM tokens is not allowed. Therefore, the checkout order for the Spectre MMSIM options follows the checkout order of the base product.

Following is an example of specifying a customized checkout order, where an attempt is made to checkout the Spectre MMSIM tokens before the a la carte license:

+lorder MMSIM:ULTRASIM

#### **Suspending and Resuming Licenses**

You can direct UltraSim to release license(s) when suspending a simulation job. This feature is beneficial when you are using simulation farms wherein the licenses in use by a group of lower priority jobs might be needed for a group of higher priority jobs.

To enable this feature, start UltraSim with the +1suspend command-line option. You can then suspend the simulation and release all the licenses in use by pressing Ctrl Z on your keyboard. If you want to resume a suspended simulation, enter fg.

**Note:** Pressing Ctrl Z will release the license only if you have used the +lsuspend command-line option. If not, pressing Ctrl Z will stop the simulation but the license will not be released. In addition, these keystrokes might not work if you have changed the default key bindings.

#### **Tracking Token Licenses**

You can use the UltraSim log file or the lmstat UNIX shell command to track token license activity.

#### UltraSim Log File

The UltraSim log file shows the license checkout status. For example:

```
Connecting to License Server ... Done.

Successful checkout of ULTRASIM L license with total wait time of 0 sec.
```

#### Imstat Utility

The lmstat utility can be used to track token license activity. This utility reads the license.file and displays specific information when using the following options.

| Option            | Description                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------|
| -a                | Display all of the information                                                                 |
| -c license_file   | Use "license_file" as license file                                                             |
| -f [feature_name] | List usage information about specified (or all) features                                       |
| -i [feature_name] | List information about specified (or all) features from the increment line in the license file |
| -S [DAEMON]       | Display all users of DAEMONs licenses                                                          |
| -s [server_name]  | Display status of all license files on server node(s)                                          |
| -t timeout_value  | Set connection timeout to "timeout_value"                                                      |
| -A                | Display FLEXIm version, revision, and patch                                                    |

For more information on lmstat, refer to the Cadence License Manager manual.

### Related Documents for Virtuoso UltraSim Simulator

For additional information about the Virtuoso UltraSim simulator and related products, refer to the following manuals:

- Virtuoso Analog Design Environment L User Guide describes how to use the Virtuoso analog design environment (ADE) to simulate analog designs. The manual also includes important information about the Virtuoso UltraSim/ADE interface and UltraSimVerilog (Chapter 12).
- Virtuoso RelXpert Reliability Simulator User Guide describes the Virtuoso RelXpert simulator and how to characterize and extract reliability parameters, generate model files for the simulator, prepare the SPICE input netlist file for the simulator, and run and interpret simulation results.
- <u>Virtuoso Unified Reliability Interface Reference</u> shows how the Virtuoso Unified reliability interface allows you to add your own reliability models to the Virtuoso UltraSim simulator and how the interface supports user-defined degradation models.

- <u>Virtuoso UltraSim Waveform Interface Reference</u> describes how to write Virtuoso UltraSim probe data and read probe data into the Virtuoso UltraSim simulator.
- <u>Virtuoso UltraSim Simulator What's New</u> introduces the new features for the Virtuoso UltraSim simulator release.

# **Typographic and Syntax Conventions**

The following typographic and syntax conventions are used in this manual.

#### **Commands**

```
command_name [argument(s)]
argument types: keyword | value | tag = keyword | tag = value
```

Table -4 Virtuoso UltraSim Argument Types

| Argument Type | Definition                                                                                                                                                                                                                                                                      |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| keyword       | Keywords are the identifiers in a card that are defined by the Virtuoso UltraSim simulator.                                                                                                                                                                                     |
| value         | Values are user-defined. These include elements names, node names, expected values, and value arguments to tags. They are shown in <i>italics</i> to emphasize that they are user-defined, as opposed to keywords and tags that are defined by the Virtuoso UltraSim simulator. |
| tag           | Tags are identifiers in a card to which a value or keyword can be assigned. An example are the tags for element instance parameters (for example, MOSFET W, L, AS, AD). Tags can have values or keywords as arguments, as specified by the command syntax.                      |

Table -5 Virtuoso UltraSim Symbol Types

| Symbol Type | Definition                                                   |
|-------------|--------------------------------------------------------------|
| bar l       | Represents the word OR, so you can choose between arguments. |
| ellipsis    | Allows you to specify multiple arguments.                    |
| brackets [] | Indicates the enclosed argument is optional.                 |

Preface

Table -5 Virtuoso UltraSim Symbol Types, continued

| Symbol Type    | Definition                                                                                                                                  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| parentheses () | Indicates there is a choice between the enclosed arguments (two or more), and is only used when a command uses several groups of arguments. |

In the following example, the statement specifies a Cxx capacitor, and n1 and n2 nodes. The c and m keywords have values assigned to them to specify the capacitance and multiplier factors, respectively (keywords are optional and are defined by square brackets). The values are displayed in *italics* to emphasize that the values are user-defined.

```
Cxx n1 n2 [c=value] [m=value]
```

In this Spectre format example, the usim\_opt speed command expects a 1 or 2 as a value argument.

```
usim opt speed=1|2
```

**Note:** A period (.) is required when using SPICE language syntax (for example, .usim\_opt speed).

#### **Syntax**

- Numeric values in the control statement can be specified in decimal notation (xx.xx) or in engineering notation (x.xxe+xx).
- Values for *time* are specified in units of seconds. The key scale factor can be used by attaching a suffix y (year), h (hour), or m (minute).

**Note:** Do not leave a space between the number and suffix (for example, 10m, 1e-5sec).

- Values for *current* are expected in units of A. The key scale factor can be used by attaching the suffix m=1e-3, u=1e-6, or n=1e-9.
- Values for *voltage* are expected in units of V. The key scale factor can be used by attaching the suffix m=1e-3, u=1e-6, or n=1e-9.
- Values for *length/width* are expected in units of meters.
- Values for temperature are expected in units of C (Celsius).
- The Virtuoso UltraSim simulator uses its default values if some of the control statements are not specified.

1

# Introduction to Virtuoso UltraSim Simulator

The Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator is a fast and multi-purpose single engine, hierarchical simulator, designed to verify analog, mixed signal, memory, and digital circuits. The simulator can be used for functional verification of billion-transistor memory circuits and for high-precision simulation of complex analog circuits. Based on hierarchical simulation technology, the Virtuoso UltraSim simulator is faster and uses less memory than traditional circuit simulators, while maintaining near SPICE accuracy.

The Virtuoso UltraSim simulator supports all major netlist file formats and industry standard device models. It includes a comprehensive post-layout simulation solution and provides powerful deep-submicron analysis capabilities, including timing, power, noise, reliability, and IR drop analysis.

## **Virtuoso UltraSim Simulator Features**

The main features of the Virtuoso UltraSim simulator include:

- Advanced transient pre- and post-layout simulation technology for analog, mixed signal, memory, and digital circuits delivering near SPICE accuracy, with significant performance acceleration over conventional SPICE, and virtually limitless capacity for hierarchically structured designs.
- 32- and 64-bit software available on Linux, Solaris, and IBM platforms (for detailed platform information, refer to <a href="http://support.cadence.com/wps/mypoc/cos?uri=deeplinkmin:DocumentViewer;src=wp;q=ProductInformation/LifeCycle/platform.html">http://support.cadence.com/wps/mypoc/cos?uri=deeplinkmin:DocumentViewer;src=wp;q=ProductInformation/LifeCycle/platform.html</a>).
- Support of Spectre<sup>®</sup> and HSPICE netlist file formats, Verilog-A language, post-layout detailed standard parasitic format (DSPF) and standard parasitic exchange format (SPEF) netlist files, and structural Verilog<sup>®</sup> netlist files.
- Support of digital vector file format, and Verilog<sup>®</sup> value change dump (VCD) and extended VCD (EVCD) digital stimuli formats.

#### Introduction to Virtuoso UltraSim Simulator

- SignalScan Turbo 2 (SST2), fast signal database (FSDB), parameter storage format (PSF), and waveform data format (WDF) generation.
- Superior RC reduction algorithms for post-layout simulation.
- Support of all major Spectre and HSPICE device models, including BSIM3, BSIM4,
   BSIMSOI, TFT, HVMOS, BJT, Mextram, Hicum, VBIC, and the flash memory cell model.
- Timing checks for setup and hold, rise and fall times, and pulse width.
- Power analysis at the element, subcircuit, and chip level.
- Design and device checks, including device voltage check, high impedance node analysis, DC leakage current analysis, and excessive device current check.
- Noise analysis, which monitors voltage overshoot (VO) and voltage undershoot (VU) effects on nodes.
- IR drop simulation using the Virtuoso UltraSim power network solver (UPS).
- Reliability simulation, including hot carrier degradation (HCI), negative bias temperature instability (NBTI), aged simulation, and compatibility with Virtuoso RelXpert reliability simulator commands.
- Virtuoso Unified reliability interface (URI) for implementing user-specific reliability models.
- Virtuoso UltraSim waveform interface (UWI) for customizing output of waveform formats.
- Integration into the Cadence analog design environment (ADE).
- Matlab toolbox to import PSF or SST2 data into MATLAB® (refer to the *Spectre Circuit Simulator RF Analysis User Guide* for more information).
- Standalone measurement tool to apply .meas to existing SST2 or FSDB waveform files.

Along with being the Cadence Fast SPICE transistor level simulator, the Virtuoso UltraSim simulator engine is used with the following Cadence tools:

- AMSUltra for Verilog/VHDL co-simulation with NCSIM.
- UltraSimVerilog for mixed signal co-simulation with VerilogXL.
- Virtuoso Power System (VPS) for static and dynamic transistor-level power and signal net EMIR analyses.

Introduction to Virtuoso UltraSim Simulator

#### **Related Documents for Extended Analyses**

Refer to the following Cadence documentation for more information about these extended analyses:

- Virtuoso AMS Designer Simulator User Guide describes AMS UltraSim for Verilog/ VHDL co-simulation with NCSIM.
- Virtuoso Analog Design Environment L User Guide describes UltraSimVerilog and mixed signal co-simulation with VerilogXL.
- Power IR/EM User Guide describes the data preparation and steps necessary for power-grid and electromigration (EM) analysis using the Virtuoso Power system (VPS) product, Power IR/EM.

# Virtuoso UltraSim Simulator in IC Design Flow

The Virtuoso UltraSim simulator can be used for pre- and post-layout simulation of analog, mixed signal, memory circuits, and logic designs. <u>Figure 1-1</u> on page 28 shows how the simulator fits into the IC design flow.

#### Introduction to Virtuoso UltraSim Simulator

Logic Design Analog / Memory Design Synthesizer / Schematic Capture Logic Netlist (and Simulation) Schematic Capture Transistor Netlister Hier. Pre-Layout Netlist Virtuoso UltraSim Device Models, Input Stimuli, Est. Parasitics Function/Timing OK? -No Yes **▼** ➤ Change Design Layout Layout Verification QRC HRCX Interconnect Extraction Device Extraction Interconnect Extraction DPF DSPF / SPEF Hier, postlayout NL Device Models, Input Stimuli Virtuoso UltraSim Function/Timing OK? Change Design/Layout Yes▼ No **Tapeout** 

Figure 1-1 Virtuoso UltraSim Simulator in IC Design Flow

Virtuoso UltraSim pre-layout simulation is used to verify design functionality and timing behavior, analyze the impact of submicron effects on the design, and to optimize the design before starting on the layout. Pre-layout simulation is based on a Spectre or SPICE netlist file, generated by schematic capture or synthesis tools, and also on device model files and input stimuli. An alternative is to input a synthesized or structural Verilog netlist file and the SPICE representation for all logic gates directly into the Virtuoso UltraSim simulator.

Virtuoso UltraSim post-layout simulation is used to verify circuit behavior after the layout design is completed. The simulation considers the effect of slightly changed device sizes, wire

Introduction to Virtuoso UltraSim Simulator

delays, and capacitive coupling created during the layout design, and allows the layout designer to optimize the layout design in regard to performance, power consumption, design margins, and robustness and reliability. The Virtuoso UltraSim simulator supports all major post-layout simulation flows, including DSPF/SPEF stitching, DPF backannotation, and the Cadence hierarchical extraction and simulation flow with QRC hierarchical resistor and capacitor extraction (HRCX).

## **Command Line Format**

#### **Running the Virtuoso UltraSim Simulator**

The Virtuoso UltraSim simulator can be run from the command line by typing the following statement into a terminal window

ultrasim [-f]<circuit> [Options]

**Note:** You need to set the path to  $your_install_dir/bin$  prior to running the Virtuoso UltraSim simulator.

#### Introduction to Virtuoso UltraSim Simulator

## **Virtuoso UltraSim Simulator Options**

<u>Table 1-1</u> on page 30 lists the Virtuoso UltraSim simulator command line options.

**Table 1-1 Command Line Options** 

|                   | <u> </u>                                                                                                                                                                                                                                              |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Argument          | Description                                                                                                                                                                                                                                           |
| -autoemir [0 1 2] | Specifies whether to run the simulations in the advanced EM/IR flow automatically. In addition, it specifies whether the post-processing of binary data file to generate EM/IR violation maps should be performed automatically through usimEmirUtil. |
|                   | ■ 0: Runs the first simulation only.                                                                                                                                                                                                                  |
|                   | 1 (Default): Runs both simulations of the advanced EMIR flow. The second simulation is run automatically using the *.emirtap.sp file.                                                                                                                 |
|                   | 2: Runs the first and second simulation of the advanced EM/<br>IR flow, and performs post-processing through<br>usimEmirUtil.                                                                                                                         |
|                   | <b>Note:</b> Ensure that the file argument is specified with the .usim_emir statement when you set the value 2 for autoemir.                                                                                                                          |
| [-f]circuit       | Specifies the circuit netlist filename (the netlist file can be compressed using $gzip$ – see "Compressed Netlist File" on page 51 for more information)                                                                                              |
| -h                | Prints the designated help message                                                                                                                                                                                                                    |
| -info             | Prints system information                                                                                                                                                                                                                             |
| -64               | Runs the 64-bit binary                                                                                                                                                                                                                                |
| +config file      | Specifies the UltraSim simulator configuration file, which contains the UltraSim simulator options. For example:                                                                                                                                      |
|                   | ultrasim +config usim_opt1.cfg input.scs                                                                                                                                                                                                              |
|                   | Where, usim_opt1.cfg is the configuration file.                                                                                                                                                                                                       |
| +optionName value | +optionName=value   +optionName +value                                                                                                                                                                                                                |

Introduction to Virtuoso UltraSim Simulator

Table 1-1 Command Line Options, continued

| Argument           | Description                                                                                                                                                                                            |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | Specifies a global UltraSim usim_opt option and its value. For example:                                                                                                                                |
|                    | ultrasim +spfcaponly on test.sp                                                                                                                                                                        |
|                    | ultrasim +speed=2 test.sp                                                                                                                                                                              |
|                    | ultrasim +wf_format [psf sst2] test.sp                                                                                                                                                                 |
|                    | ultrasim +sim_start +10n test.sp                                                                                                                                                                       |
| -libpath path      | Loads the shared library                                                                                                                                                                               |
| -log               | Output messages are not copied to a file                                                                                                                                                               |
| +log file          | Sends the log output information to the standard output (shell), and the specified file                                                                                                                |
| =log file          | Sends the log output information only to the specified file                                                                                                                                            |
| +lqtimeout value   | Specifies a duration (in seconds) for which the software should wait to check-out a license. When you set this option to 0, the Virtuoso UltraSim simulator waits for a license until it is available. |
|                    | Default: 900 seconds                                                                                                                                                                                   |
|                    | Note: +lqt, the abbreviated form of +lqtimeout, can also be used.                                                                                                                                      |
| +lreport           | Reports the number of required tokens in the log file.                                                                                                                                                 |
|                    | Note: +lrpt can be used as an abbreviation of +lreport.                                                                                                                                                |
| -raw <i>rawDir</i> | Specifies the directory in which all parameter storage format (PSF) files are created                                                                                                                  |
| -outdir outDir     | Specifies the directory in which all of the output files are created                                                                                                                                   |
| -outname filename  | Specifies the base filename which is used when files are created                                                                                                                                       |
| -format fmt        | Displays waveform data in fmt format (possible values for fmt include psf, psfxl, sst2, fsdb, tr0ascii, or wdf; only one entry is allowed)                                                             |
| -uwifmt name       | Specifies multiple waveform formats or user-defined output format; use a colon (:) as a delimiter to specify multiple formats                                                                          |

Introduction to Virtuoso UltraSim Simulator

Table 1-1 Command Line Options, continued

| Argument               | Description                                                                                                                                                                                                                                                                                                                                             |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +rtsf                  | Enables RTSF mode for all PSF files created, and delivers improved viewing performance in the Virtuoso Visualization and Analysis (ViVA) tool                                                                                                                                                                                                           |
| +lsuspend              | Turns on license suspend/resume capability. Once the license suspend capability is enabled, you can press Ctrl Z to suspend the licenses and resume them by entering fg in the command line. This feature is beneficial when you are using simulation farms where the licenses being used lower priority jobs might be needed for higher priority jobs. |
|                        | Note: $+lsusp$ , the abbreviated form of $+lsuspend$ , can also be used.                                                                                                                                                                                                                                                                                |
| +lorder                | Checks licenses in a specific order (use: between license feature names when defining the order)                                                                                                                                                                                                                                                        |
| +multithread=N         | Turns on multithreading capability and assigns the simulation jobs to the specified $N$ number of threads. $N$ can be an any integer value between 1 and 16. +mt, the abbreviated form of +multithread, can also be used.                                                                                                                               |
|                        | <b>Note</b> : There should be no space before and after the assignment operator = when you specify the number of threads.                                                                                                                                                                                                                               |
|                        | When $\it N$ is not specified, the UltraSim simulator automatically detects the number of processors and selects the appropriate number of threads to use.                                                                                                                                                                                              |
|                        | By default, the UltraSim simulator does not use multithreading.                                                                                                                                                                                                                                                                                         |
|                        | <b>Important</b> : The multithreading functionality is available only for A, S, and MX simulation modes.                                                                                                                                                                                                                                                |
| -multithread           | Turns off multithreading capability.                                                                                                                                                                                                                                                                                                                    |
|                        | Note: $-mt$ , the abbreviated form of $-multithread$ , can also be used.                                                                                                                                                                                                                                                                                |
| -processor <i>list</i> | Sets the CPU affinity of a process similar to the Linux taskset command. You can specify a numerical list of processors that may contain multiple items, separated by comma. For example:                                                                                                                                                               |
|                        | ultrasim -processor 0-3,5,7                                                                                                                                                                                                                                                                                                                             |

Introduction to Virtuoso UltraSim Simulator

**Table 1-1 Command Line Options**, continued

| Argument              | Description                                                                                                                                                                                                                                                                                                                                     |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -top subckt           | Creates a top-level instance of the subcircuit                                                                                                                                                                                                                                                                                                  |
| -V                    | Displays the Virtuoso UltraSim simulator version                                                                                                                                                                                                                                                                                                |
|                       | This option is case sensitive.                                                                                                                                                                                                                                                                                                                  |
| -W                    | Displays the Virtuoso UltraSim simulator subversion                                                                                                                                                                                                                                                                                             |
|                       | This option is case sensitive.                                                                                                                                                                                                                                                                                                                  |
| -I dir                | Specifies the search dir directory for .include files                                                                                                                                                                                                                                                                                           |
| -cmd cmdfile          | Command file for interactive simulation debugging                                                                                                                                                                                                                                                                                               |
| -cmiconfig file       | Reads the specified file, which contains compiled-model interface (CMI) configuration commands, to modify the existing CMI configuration                                                                                                                                                                                                        |
| -i                    | Invokes interactive shell                                                                                                                                                                                                                                                                                                                       |
| -spectre              | Specifies that the circuit netlist file is in Spectre format                                                                                                                                                                                                                                                                                    |
| -vlog<br>verilog_file | Specifies that the circuit netlist file is in Verilog format                                                                                                                                                                                                                                                                                    |
| -r file               | Enables the static power grid solver                                                                                                                                                                                                                                                                                                            |
| -rout                 | Enables the static power grid solver post-layout feature                                                                                                                                                                                                                                                                                        |
| -ahdllint             | Turns on the AHDL linter feature that enables you to detect modeling issues in analog/mixed-signal Hardware Description Languages (AHDL). The AHDL linter feature comprises of static and dynamic lint checks. Static lint checks are performed before analysis. Dynamic lint checks are performed during analysis for dynamic modeling issues. |
|                       | Possible values for -ahdllint are:                                                                                                                                                                                                                                                                                                              |
|                       | no, warn, <b>and</b> error.                                                                                                                                                                                                                                                                                                                     |
|                       | You can enable the AHDL linter feature in UltraSim, as follows:                                                                                                                                                                                                                                                                                 |
|                       | ultrasim -ahdllint netlist.scs                                                                                                                                                                                                                                                                                                                  |
|                       | For more information on the AHDL linter feature, refer to the Spectre Classic Simulator, Spectre Accelerated Parallel Simulator (APS), and Spectre Extensive Partitioning Simulator (XPS) User Guide.                                                                                                                                           |

#### Introduction to Virtuoso UltraSim Simulator



You can use the <code>ULTRASIM\_DEFAULTS</code> environment variable in your <code>.cshrc</code> file to specify a default value of your choice for UltraSim command-line options. The syntax of this environment variable is:

```
setenv ULTRASIM DEFAULTS "optionName1 value optionName2 value ..."
```

For example, to set the default value of +lqtimeout and +lorder command-line options, use the following setting:

```
setenv ULTRASIM DEFAULTS "+lqtimeout 0 +lorder MMSIM"
```

#### **Notes**

- If the log file option is not specified, the Virtuoso UltraSim simulator automatically generates an output file named circuit.ulog.
- If [+=]log is specified, then the simulator always uses the option during simulation. This option only affects the name of the log file. If a path is not given for [+=]log, the final path for the log file follows the setting specified by the -outdir option. If [+=]log is not specified, the default ulog file follows the -outdir and -outname options.
- If -raw and -outdir are specified, -raw is overwritten by the simulator. All output files are placed into the directory specified in -outdir, unless +log, usim\_save, or model\_lib is used to specify the path for the corresponding files. A new directory is created if one does not already exist.
- If -outname is specified, all the output files using the netlist file name as a prefix are changed to the name defined in -outname.

#### Examples

In the following example, the Virtuoso UltraSim simulator writes the information into a log file named circuit.log.

```
ultrasim circuit.sp =log circuit.log
```

In the next example, the information is displayed on a standard output display device (same result if  $-\log$  is not specified in the command).

```
ultrasim circuit.sp -log
```

In the next example, the Virtuoso UltraSim simulator writes the information into a log file named circuit.log and also displays it on a standard output display device.

```
ultrasim circuit.sp +log circuit.log
```

# Introduction to Virtuoso UltraSim Simulator

#### **Waveform Post-Processing Measurement**

ultrasim -readraw waveform <options> circuit

#### Description

The Virtuoso UltraSim simulator supports post-processing measurements based on waveform data from a prior simulation run. To perform measurements on an existing waveform file, add a <code>.measure</code> statement to the original netlist file and rerun the simulation using the <code>-readraw</code> statement (the regular simulation process is skipped). The post-processing measurement results are reported in <code>.pp.mt0</code> and <code>.pp.meas0</code> files. The default post-processing log file name is <code>.pp.ulog</code>.

#### **Arguments**

| circuit           | The filename of the circuit netlist file that contains the .measure statements.                        |
|-------------------|--------------------------------------------------------------------------------------------------------|
|                   | <b>Note:</b> The circuit needs to be the same circuit that generated the waveform being measured.      |
| -readraw waveform | Specifies the name and location of the waveform file. The supported waveform formats are SST2 or FSDB. |
|                   | <b>Note:</b> The location of the waveform file can include the relative or absolute path.              |
| options           | The options used for a Virtuoso UltraSim simulation.                                                   |
|                   |                                                                                                        |

The -readraw statement can be used to perform measurements based on signals or expression probes.



All basic signals used in the post-processing measurement need to be probed in the existing waveform file.

#### Examples

In the following example, the Virtuoso UltraSim simulator saves the v(x1.out) and i(x1.out) signals in the SST2 waveform top.trn file.

#### Introduction to Virtuoso UltraSim Simulator

```
ultrasim -spectre top.sp
```

To perform a power calculation, the following measurement statement is added to the top.sp file.

```
.measure tran power avg v(x1.out)*i(x1.out) from=0ns to=1us
```

**Note:** You can also put .measure statements in a file (for example, measure.txt) and include it in the top.sp file.

To start the post-processing measurement, use the following statement.

```
ultrasim -readraw top.trn -spectre top.sp
```

The measurement results are reported in the top.pp.mt0 and top.pp.meas0 files.

#### Virtuoso UltraSim 64-Bit Software

To run Virtuoso UltraSim 64-bit software,

**1.** Use the -debug3264 -V command to check your system configuration:

```
$your_install_dir/bin/ultrasim -debug3264 -V
```

You can use the information to verify if the 64-bit version is applicable to your platform, if the 64-bit software is installed, and whether or not it is selected.

- 2. Install the Virtuoso UltraSim 64-bit software to the same location as your 32-bit software.
- **3.** Verify that all required software patches are installed by running checkSysConf (system configuration checking tool script). The script is located in your local installation of Cadence software:

```
$your install dir/bin/checkSysConf MMSIM7.0
```

The script is also available on the Cadence Online Support system.

- **4.** Set the CDS\_AUTO\_64BIT environment variable {all|none|"list"|include: "list"|exclude: "list"} to select 64-bit executables.
  - all invokes all applications as 64-bit.

The list of available executables is located at:

```
$your_install_dir/bin/64bit
```

- □ **none** invokes all applications as 32-bit.
- □ "list" invokes only the executables included in the list as 64-bit.

"list" is a list of case-sensitive executable names delimited by a comma (,), semicolon (;), or colon (:).

Introduction to Virtuoso UltraSim Simulator

- ☐ include: "list" invokes all applications in the list as 64-bit.
- exclude: "list" invokes all applications as 64-bit, except the applications contained in the list.

**Note:** If CDS\_AUTO\_64BIT is not set, the 32-bit executable is invoked by default.

### **Example**

```
setenv CDS_AUTO_64BIT ultrasim
setenv CDS_AUTO_64BIT "exclude:si"
```

**5.** Launch the executables through the wrapper.

All 64-bit executables are controlled by a wrapper executable. The wrapper invokes the 32-bit or 64-bit executables depending on how the CDS\_AUTO\_64BIT environment variable is set, or whether the 64-bit executable is installed. The wrapper also adjusts the paths before invoking the 32-bit or 64-bit executables. The wrapper you use to launch the executables is located at  $your_install_dir/bin$ .

**Note:** Do not launch the executables directly from the *your\_install\_dir/bin/64bit* or *your\_install\_dir/bin/32bit* directory.

### Example

\$your\_install\_dir/bin/ultrasim

# Virtuoso UltraSim Simulator Configuration File

The Virtuoso UltraSim simulator supports a common configuration file called ultrasim.cfg, enabling you to set the default options for the simulator. This file can be passed into UltraSim with the +config command line option, or it has to be located in one of the following three locations (listed as per search order):

- 1. Working directory of the netlist file.
- 2. Home directory (\$HOME).
- **3.** Virtuoso UltraSim simulator installation directory (\$ULTRASIM ROOT).

This allows the Virtuoso UltraSim simulator to be configured by you, by the site, or by the project. The Virtuoso UltraSim simulator processes only the first ultrasim.cfg it reads. That is, the ultrasim.cfg in the netlist file directory overwrites the ultrasim.cfg in \$HOME and the Virtuoso UltraSim simulator installation directories. The ultrasim.cfg file can contain the following types of commands:

- All Virtuoso UltraSim options (Spectre or HSPICE syntax).
- Spectre tran, options, and save commands.

# Introduction to Virtuoso UltraSim Simulator

**HSPICE** .tran, .options, and .probe commands.

Note: If Spectre syntax is used in the ultrasim.cfg file, simulator lang=spectre needs to be specified at the beginning of the file.

# **Setting Virtuoso UltraSim Simulator Options**

There are multiple ways in which you can specify the UltraSim simulator options. The ways of specifying the options have been listed below in the order of their decreasing priority:

Command-line options specified in the +optionName=value format (highest priority). For example:

```
%>ultrasim +speed=2 +rshort=2 +cgnd=1e-16 input.scs
```

**Important**: You can only set global options using the above format.

Configuration file (containing the UltraSim simulator options) specified using the +config command-line option. For example:

```
%> ultrasim +config usim opt1.cfg input.scs
```

Where, the usim opt1.cfg file contains the UltraSim simulator options.

Netlist file using .usim\_opt statements.

For more information on how to set the UltraSim simulator options in the netlist file, see Setting Virtuoso UltraSim Simulator Options in Netlist File on page 151.

Configuration file (ultrasim.cfg) located in the home, work, or installation directory (lowest priority).

For more information on where the ultrasim.cfg file can be located and the priority using which the configuration file is processed with respect to its location, see the Virtuoso UltraSim Simulator Configuration File section.

# Virtuoso UltraSim Simulator Input/Output Files

The Virtuoso UltraSim simulator recognizes Spectre, SPICE, Verilog-A, and structural Verilog netlist file formats. Figure 1-2 on page 39 gives an overview of the input and output data required for simulation with the Virtuoso UltraSim simulator. The simulator also supports all major Spectre and SPICE device models (see Chapter 2, "Netlist File Formats," for more details). Digital vector file format and VCD/EVCD stimuli are described in Chapter 11, "Digital Vector File Format" and Chapter 12, "Verilog Value Change Dump Stimuli." The Virtuoso UltraSim simulation options for optimizing simulation accuracy and performance are located in Chapter 3, "Simulation Options."

Figure 1-2 Virtuoso UltraSim Simulator Input/Output Files Diagram



In addition to a log file, the Virtuoso UltraSim simulator creates several output files that contain waveforms, measurements, and analysis results. Each output file has an extension followed by a number. The output files are defined in <u>Table 1-2</u> on page 39 below.

**Table 1-2 Output Files** 

| Extension     | Format | Content                                                                                   |
|---------------|--------|-------------------------------------------------------------------------------------------|
| actnode       | ASCII  | Active node check from acheck (Spectre format)                                            |
| chk_capacitor | ASCII  | Prints capacitor statistics into a log file                                               |
| chk_resistor  | ASCII  | Prints resistor statistics into a log file                                                |
| dcheck        | ASCII  | Device voltage report from dcheck (Spectre format)                                        |
| elemcut       | ASCII  | Contains elements that were cut because their value was less than the specified threshold |
| fsdb          | binary | Fast signal database (FSDB) waveform file (wf_format=fsdb; waveform viewer: nWave)        |

Introduction to Virtuoso UltraSim Simulator

Table 1-2 Output Files, continued

| Extension      | Format | Content                                                                                                |
|----------------|--------|--------------------------------------------------------------------------------------------------------|
| icmd           | ASCII  | Interactive mode command history                                                                       |
| ilog           | ASCII  | Interactive mode log file                                                                              |
| meas           | ASCII  | Results from .meas (SPICE format)                                                                      |
| mt             | ASCII  | Results from .meas (SPICE format)                                                                      |
| nact           | ASCII  | Node activity report from usim_nact (Spectre format)                                                   |
| nodecut        | ASCII  | Cut nodes                                                                                              |
| pa             | ASCII  | Element and subcircuit power report from usim_pa (Spectre format)                                      |
| para_rpt       | ASCII  | Prints subcircuit parameters into a report file                                                        |
| part_rpt       | ASCII  | Prints partition and node connectivity analysis results into a report file                             |
| pcheck         | ASCII  | Report for excessive current, DC path leakage current, and high impedance node checks (Spectre format) |
| pr             | ASCII  | Partitioning and node connectivity from usim_report (Spectre format)                                   |
| print          | ASCII  | Table printout from .print                                                                             |
| rpt_chkmosv    | ASCII  | MOSFET bias voltage check log file                                                                     |
| rpt_chkdiov    | ASCII  | Diode bias voltage check report                                                                        |
| rpt_chknmosb   | ASCII  | NMOSFET drain/source junction check log file                                                           |
| rpt_chknmosvgs | ASCII  | MOSFETs with n-type channels check log file                                                            |
| rpt_chkpar     | ASCII  | Parameter check log file                                                                               |
| rpt_chkpmosb   | ASCII  | PMOSFET drain/source junction check log file                                                           |
| rpt_chkpmosvgs | ASCII  | MOSFETs with p-type channels check log file                                                            |
| rpt_chksubs    | ASCII  | Substrate check log file                                                                               |
| rpt_maxleak    | ASCII  | Maximum DC leakage paths report                                                                        |
| rpt_erc        | ASCII  | Electrical rule check report                                                                           |
| rpt_chkrcdelay | ASCII  | Static RC delay check report                                                                           |

# Introduction to Virtuoso UltraSim Simulator

Table 1-2 Output Files, continued

| Extension | Format | Content                                                                                                                                     |
|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| ta        | ASCII  | Setup, hold, pulse width, and timing edge violations from usim_ta (Spectre format)                                                          |
| tr0ascii  | ASCII  | TRO ASCII format (wf_format=tr0ascii)                                                                                                       |
| tran      | binary | Parameter storage format (PSF) waveform file (wf_format=psf; waveform viewers: Virtuoso Visualization and Analysis, and AWD)                |
| trn/dsn   | binary | SignalScan Turbo (SST2) waveform file (wf_format=sst2; default format; waveform viewers: SimVision and Virtuoso Visualization and Analysis) |
| ulog      | ASCII  | Log file (default if $-/=/+\log$ command line option not specified)                                                                         |
| vecerr    | ASCII  | Vector and VCD/EVCD check errors                                                                                                            |
| veclog    | ASCII  | Vector and VCD/EVCD check results                                                                                                           |
| wdf       | binary | WDF waveform file (wf_format=wdf; waveform viewer: Sandworks)                                                                               |

For mt files, the number following the file extension corresponds to the .alter number. For example, if there are two .alter blocks in the netlist file, the mt files are called .mt0, .mt1, and .mt2. The naming convention is HSPICE compatible.

For all other output files, the number corresponds to the number of times the transient analysis was run. For example, if the main netlist file block specifies two different temperatures in the .temp command card, and there is an .alter block that modifies the original .temp command card and specifies new temperature values, then the transient analysis for this netlist file needs to be run three times. All output files generated from the first run would not have a number after the extension. For example, the FSDB file is named circuit.fsdb. The output files generated from the second and third runs are named circuit.fsdb1 and circuit.fsdb2, respectively.

# **Waveform Name Syntax**

The Virtuoso UltraSim simulator generates the waveform output file with the hierarchical signal name (except for PSF format). The signal names have default syntax for SPICE and Spectre netlist file formats.

# Introduction to Virtuoso UltraSim Simulator

### **SPICE Netlist File Syntax**

If the input netlist file contains SPICE format, then the generated waveform names use the following syntax:

```
<output-type>(<node>)
```

The <output-type> syntax can be either V, I, X0, or any other output type supported by the Virtuoso UltraSim simulator, and <node> is the name of the node specified in the probe statement.

For current probes, the output type (for example, i1 or i2) is based on the branch of the element or node specified in the probe statement.

### **Spectre Netlist File Syntax**

If the input netlist file contains Spectre format, then the generated waveform names use the following syntax:

- <node> for voltage probes
- <elem>:<num> for current probes
- <node> : <output-type> for all other output types, where <node> is the name of the node specified in the probe statement and <num> is the branch of the element or node for which the waveform is needed (default <num> is 1)

### **SPICE and Spectre Netlist File Syntax**

If the input netlist file contains SPICE and Spectre syntax, then the default for the waveform name is Spectre syntax. You can override the default behavior of the waveform syntax by using the wf spectre syntax option.

### For example,

```
.usim opt wf spectre syntax=1
```

Setting this option to 1 in the input netlist file forces the output waveform names to follow Spectre syntax, independent of whether the input netlist file is in SPICE, Spectre, or both formats. If the option is set to 0, the output waveform names follow SPICE syntax, independent of the input netlist file format.

**Note:** The Virtuoso UltraSim simulator waveform output generated in the analog design environment (ADE) is always in Spectre syntax, irrespective of the input netlist file format or the wf\_spectre\_syntax option.

# Virtuoso UltraSim Return Codes

The Virtuoso UltraSim simulator supports two types of return codes: 0 and 1. A return of 0 indicates the simulation was successfully completed and a return of 1 indicates the simulation failed.

# **Error and Warning Messages**

The Virtuoso UltraSim simulator issues error, warning, and information messages when problems are encountered during circuit design simulation.

- An error message reports a condition that the simulator cannot resolve (if the error is severe, it may cause the simulator to stop completely).
- A *warning* message reports an unusual condition that does not adversely affect the simulation.
- An info message presents information that does not fall into either of the other message categories (info messages are generally used to give the status about a process that is running).

# **UltraSim Workshop**

The Virtuoso UltraSim simulator tutorials provide examples to help you get started with the simulator. Running the tutorials is recommended to obtain hands-on experience in using the Virtuoso UltraSim simulator features and options. To access the tutorials, see the ultrasim\_install\_dir/tools/ultrasim/examples directory, which contains the UltraSim Workshop (ultraSim\_Workshop.tar.gz file). The workshop provides examples for each UltraSim feature including design checks and EMIR analysis.

Introduction to Virtuoso UltraSim Simulator

2

# **Netlist File Formats**

The Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator recognizes SPICE, Spectre<sup>®</sup>, Verilog<sup>®</sup>-A, and structural Verilog netlist files. This chapter describes the syntax rules, elements, and command cards supported by the Virtuoso UltraSim simulator, and also describes the known limitations.

# **Supported Netlist File Formats**

You can use the Virtuoso UltraSim simulator to simulate Spectre and HSPICE (registered trademark of Synopsys, Inc.) netlist files. Spectre and HSPICE netlist file formats follow different case sensitivity and naming convention rules. These differences affect interpretation of the netlist file devices, elements, parameters, topology, and simulator option statements. When setting up a Virtuoso UltraSim simulation, it is important to understand the differences in syntax rules, so the simulation produces the correct results.

The following netlist file formats are supported:

- Spectre on page 45
- HSPICE on page 46
- Mixed Spectre and HSPICE on page 48
- Structural Verilog on page 50

**Note:** Cadence recommends using either the Spectre or HSPICE languages exclusively in a netlist file.

# **Spectre**

If the netlist file is in Spectre format, you need to set the <code>-spectre</code> command line option or add the <code>.scs</code> extension to your top-level netlist file. In this case, the Virtuoso UltraSim simulator behaves the same as Spectre, and applies Spectre naming conventions and case sensitivity to:

Node and hierarchy names

**Netlist File Formats** 

- Keywords
- Parameters
- Units of measurement

The Virtuoso UltraSim simulator also uses Spectre default values for model and simulation setup.

All of the Virtuoso UltraSim simulator options are available in Spectre syntax format, so you can define the options in a Spectre netlist file. The most common Virtuoso UltraSim simulator option is usim\_opt. The Spectre syntax is located under the *Spectre Syntax* heading in each Virtuoso UltraSim option section.

# **Example**

### Spectre Syntax:

```
simulator lang=spectre
usim_opt sim_mode=ms speed=6 postl=2
usim_opt sim_mode=a inst=i1.i2.vco1
usim_pa chk1 subckt inst=[i1.i2] time_window=[1u 5u]
dcheck chk1 vmos model=[tt] inst=[i1.*] vgsu=1.0 vgsl=0.5 probe=1
usim report resistor type=distr rmin=0 rmax=20
```

### **HSPICE**

If you simulate a design that uses HSPICE format in the netlist file, you need to use Virtuoso UltraSim format without the -spectre command line option or .scs extension. In this case, the Virtuoso UltraSim simulator behaves the same as HSPICE, and applies HSPICE naming conventions and case insensitivity to:

- Node and hierarchy names
- Keywords
- Parameters
- Units of measurement

The Virtuoso UltraSim simulator also uses HSPICE default values for model and simulation setup.

All of the Virtuoso UltraSim simulator options are available in SPICE syntax format, so you can define the options in a HSPICE netlist file. The most common Virtuoso UltraSim simulator

**Netlist File Formats** 

option is .usim\_opt. SPICE syntax is located under the *SPICE Syntax* heading of each Virtuoso UltraSim option section.

# **Example**

## **HSPICE Syntax:**

```
.usim_opt sim_mode=ms speed=6 postl=2
.usim_opt sim_mode=a inst=x1.x2.vco1
.usim_pa chk1 subckt inst=[x1.x2] time_window=[1u 5u]
.dcheck chk1 vmos model=[tt] inst=[x1.*] vgsu=1.0 vgsl=0.5 probe=1
.usim_report resistor type=distr rmin=0 rmax=20
```

<u>Table 2-1</u> on page 47 compares Virtuoso UltraSim simulator option syntax rules for HSPICE and Spectre netlist files.

## **Table 2-1 HSPICE and Spectre Syntax Comparison Table**

| HSPICE Syntax                                            | Spectre Syntax                                                                                                                                                                                                                |  |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| HSPICE Language Rules:                                   | Spectre Language Rules:                                                                                                                                                                                                       |  |
| ■ Case insensitive                                       | ■ Case sensitive                                                                                                                                                                                                              |  |
| ■ HSPICE compatible models                               | ■ Spectre compatible models                                                                                                                                                                                                   |  |
| ■ Global parameter passing                               | ■ Local parameter passing                                                                                                                                                                                                     |  |
| (parhier=global)                                         | ■ temp=27 <b>and</b> tnom=27                                                                                                                                                                                                  |  |
| temp=tnom <b>and</b> tnom=25                             | ■ Built-in parameters: time, temp, tnom, scale,                                                                                                                                                                               |  |
| ■ Built-in parameters: time, temp, hertz                 | scalem, freq                                                                                                                                                                                                                  |  |
| ■ 0, gnd, gnd1, and ground are all global                | ■ First node in global statement is ground node                                                                                                                                                                               |  |
| ground nodes, and are reported as $v$ (0)                | Command Line:                                                                                                                                                                                                                 |  |
| Command Line:                                            | ultrasim -spectre file                                                                                                                                                                                                        |  |
| ultrasim file                                            | or                                                                                                                                                                                                                            |  |
| (except file.scs)                                        | ultrasim file.scs                                                                                                                                                                                                             |  |
| All files are required to be in HSPICE format.           | All files with a .scs extension are assumed to be in Spectre format and all other files are assumed to be in HSPICE format.                                                                                                   |  |
|                                                          | If files contain Spectre syntax, but do not use the .scs extension, they need to contain simulator lang=spectre at the beginning of the file to inform the Virtuoso UltraSim simulator that the content is in Spectre format. |  |
| HSPICE Netlist and Models: .model, .subckt, .ends, .end, | <pre>Spectre Netlist and Models: model, subckt, end, simulator lang=, inline,</pre>                                                                                                                                           |  |

**Netlist File Formats** 

Table 2-1 HSPICE and Spectre Syntax Comparison Table, continued

#### **HSPICE Syntax** Spectre Syntax **HSPICE Analysis and Options:** Spectre Analysis and Options: tran, options, ic, save, altergroup .tran, .probe, .op, .meas, .ic, .data, .options, .temp, .alter, ... Verilog-A: .hdl Verilog-A: ahdl\_include Virtuoso UltraSim Structural Verilog: Virtuoso UltraSim Structural Verilog: vlog\_include .vlog include Virtuoso UltraSim Vector Stimuli: Virtuoso UltraSim Vector Stimuli: .vec, .vcd, .evcd vec\_include, vcd\_include, evcd\_include Virtuoso UltraSim Options and Analyses: Virtuoso UltraSim Options and Analyses: .usim\_opt, .usim\_ta, .usim\_nact, .pcheck, usim\_opt, usim\_ta, usim\_nact, pcheck, dcheck, .dcheck, .acheck, .usim\_save, acheck, usim\_save, usim\_restart, .usim\_restart, .usim\_report, ... usim\_report, ... *Important Important* The Virtuoso UltraSim simulator behaves The Virtuoso UltraSim simulator behaves like like HSPICE (cannot be mixed with Spectre, and Spectre and SPICE syntax can Spectre syntax). be mixed using lang simulator=spice|spectre lookup=spice|spectre. Cadence recommends using a Spectre-only format netlist file.

# Mixed Spectre and HSPICE

In some cases, a mix of the Spectre and HSPICE languages is required. For example, when a design uses Spectre format in the netlist file and the device models are only available in HSPICE format. Since HSPICE does not support using mixed languages in a netlist file, the Virtuoso UltraSim/Spectre -spectre command can be used to simulate the mixed format file.

**Note:** Use the simulator lang=spectre|spice command to switch between the Spectre and HSPICE languages in the netlist file.

## **Example**

### Spectre/HSPICE Mixed Syntax:

simulator lang=spectre
global 0 2
v1 (2 0) vsource dc=2.0

**Netlist File Formats** 

```
mos (4 2 0 0) nmos1
tran1 tran tstop=100n
...
simulator lang=spice lookup=spectre
.model nmos1 nmos level=49 version = 3.1 ...
...
simulator lang=spectre
```

In this example, the lang=spectre|spice command defines the language rules for the section of the netlist file that follows the statement until the next lang=spectre|spice command is issued or the end of the file is reached.

The lookup=spectre portion of the simulator=spice command specifies that all node, device, and instance names follow the Spectre naming convention. This is necessary for proper mapping between nodes, devices, and instances in the Spectre and HSPICE sections of the netlist file.

#### Wildcard Rules

The Virtuoso UltraSim simulator allows you to use wildcards (\*) in the .probe, .lprobe, .ic, .nodeset, and save statements, as well as in all of the Virtuoso UltraSim scopes, options, and checking features.

The following rules apply to wildcards:

- A single asterisk (\*) matches any string, including an empty string and a hierarchical delimiter
- A question mark (?) matches any single character, including a hierarchical delimiter

### **Examples**

- .probe v(\*) matches all signals on all levels (for example, vdd, x1.net5, x1.x2.sa, and x1.x2.x3.net7).
- .probe v(\*) depth=2 matches all signals in the top two levels (for example, vdd, x1.net5, but not x1.x2.sa).
- .probe v(\*t) matches all top level signals ending with t (for example, vnet, m\_t, senst, but not x1.net).
- .probe v(\*.\*t) matches all signals on all levels ending with t (for example, vnet, m\_t, x1.net, and x1.x2.x3.at).

**Netlist File Formats** 

- .probe v(net?8) matches all signals on all levels (for example, net08, net88, and net.io8).
- save \* depth=2 saves all node voltages on the top level and one level below (for example, net12, i1.net28, and x1.net9, but not x1.x2net8).

# Structural Verilog

### **Spectre Syntax**

vlog include "file.v" supply0=gnd supply1=vdd insensitive=no|yes

## **SPICE Syntax**

.vlog\_include "file.v" supply0=gnd supply1=vdd insensitive=no|yes

### **Description**

The Virtuoso UltraSim simulator supports structural Verilog netlist files for verification of digital circuits. This approach is typically used for standard cell designs, where the Verilog netlist file is generated by synthesis tools, and SPICE subcircuits are available for all standard cells.

The most common approach is to use a top level SPICE file which contains the analysis statement, probes, measures, and simulation control statements, and also calls one or multiple Verilog netlist files. The Verilog netlist files contain calls of the basic cells, which are available in the SPICE netlist file.

To activate the Verilog parser, use the Virtuoso UltraSim simulator -vlog option in the command line (for more information, refer to "Command Line Format" on page 29). You can also include Verilog files by using the  $vlog\_include$  statement(s).

The Virtuoso UltraSim simulator reads the structural Verilog file file.v. The keywords are supply0 and supply1. The supply0 keyword must be set to the ground node used in the Verilog subcircuit and supply1 must be set to the power supply node. If insensitive=yes, the Verilog netlist file is parsed case insensitive. If insensitive=no, it is parsed case sensitive. The default value is no.

**Note:** If the name of a module called by SPICE contains uppercase letters (for example, top\_MODULE), then set insensitive=yes to use the vlog\_include statement.

**Netlist File Formats** 

### Unsupported Structural Verilog Features

The Virtuoso UltraSim simulator does not support the following structural Verilog features:

- Multi-bit expression (for example, 3 'b1)
- Arrayed instances
- defparam
- trireg, triand, trior, tri0, tri1, wand, and wor nets
- Strength and delay
- Generated instances
- User-defined procedures (UDPs)
- Attributes

The Virtuoso UltraSim simulator resolves bus signals into individual signals when reading Verilog netlist files. The bus notation can be set using the <u>buschar</u> option and either <> or [].

The simulator also supports bus node mapping in structural Verilog. When instantiating the Verilog module in an analog netlist file, port mapping can only be based on the order of the signal name definitions. The bus node in the Verilog netlist file is expanded in the analog netlist file. When invoking an analog cell in a Verilog netlist file, port mapping can be based on the order of the signal definitions or names. For name mapping, the bus notation in the analog netlist file can be set using the <u>vlog buschar</u> option.

# **Compressed Netlist File**

The Virtuoso UltraSim simulator can read a compressed top-level netlist or included files (.include, .lib, .vec, .vcd, spf, and spef). The compressed netlist or included file needs to be compressed using gzip (.gz file extension).

**Note:** A compressed included file can be nested within another compressed file.

# Example

```
ultrasim circuit.sp.gz
```

is a compressed circuit.sp file called circuit.sp.gz. A compressed model.gz file is nested within the circuit.sp file:

```
.include model.gz
```

**Netlist File Formats** 

# **Supported Spectre Model Features**

# **Spectre**

The Virtuoso UltraSim simulator recognizes circuit topologies in Spectre circuit simulator format for operating point and transient analysis. It does not support other analysis types, such as DC, AC, and noise.

For a detailed list and description of the related Spectre constructs, refer to the Spectre Classic Simulator, Spectre Accelerated Parallel Simulator (APS), and Spectre Extensive Partitioning Simulator (XPS) User Guide.

The Virtuoso UltraSim simulator shares all device model interfaces with Spectre and therefore supports the same models:

■ MOSFET: bsim3v3, bsim4, sp32, b3soipd, bsimsoi (versions 2.23 and higher, including version 4.0), bsim1, bsim2, bsim3, bta silicon-on-insulator (btasoi), enz-krummenacher-vittoz (ekv), mos0, mos1, mos2, mos3, mos6, mos7, mos8, high-voltage mos (hvmos), poly thin film transistor (psitft), alpha thin film transistor (atft), and Idmos.

**Note:** For more information about the sp32 model, refer to the "Surface Potential Based Compact MOSFET Model (spmos)" chapter in the *Virtuoso Simulator Components* and *Device Models Reference*.

- **BJT:** bipolar junction transistor (bjt), bht, hetero-junction bipolar transistor (hbt), vertical bipolar inter-company (vbic), mextram (bjt503 and bjt504)
- Diode: diode
- **JFET:** junction field effect transistor (jfet)

The Virtuoso UltraSim simulator also supports the same set of customer models supported by Spectre, such as the Philips, ST, Infineon, and Nortel models.

**Netlist File Formats** 

### **Unsupported Spectre Features**

The following Spectre components, analysis and controls, and features are not supported by the Virtuoso UltraSim simulator:

# Components

assert ucccs
core uccvs
node uvccs
paramtest uvcvs
quantity winding

# **Analysis and Controls**

pdisto ac qpxf alter pnoise set check psp shell dc pss sp dcmatch pxf stb envlp qpac sweep montecarlo tdr qpnoise xf noise qpsp pac qpss

# **Features**

checkpoint sens

export spectremdl param\_limits spectrerf

**Netlist File Formats** 

Virtuoso UltraSim device models are implemented using the Cadence compiled-model interface (CMI). You can also implement proprietary device models with CMI. For more information about installing and compiling device models using CMI, refer to Appendix C, "Using Compiled-Model Interface" in the Spectre Classic Simulator, Spectre Accelerated Parallel Simulator (APS), and Spectre Extensive Partitioning Simulator (XPS) User Guide.

# Verilog-A

### **Spectre Syntax**

ahdl\_include "file.va"

# **SPICE Syntax**

.hdl "file.va"

# Description

Verilog-A behavioral models can be applied to Spectre netlist files using the ahdl\_include statement, and in HSPICE netlist files using .hdl.

Verilog-A behavioral language is used to model the behavior of analog design blocks. The Virtuoso UltraSim simulator supports Verilog-A behavioral language formats and provides a parser which is compatible with the Spectre simulator parser. Refer to the *Cadence Verilog-A Language Reference* for more information about supported language constructs.

# Unsupported Verilog-A Features

The Virtuoso UltraSim simulator does not support the following Verilog-A features:

- Potential/flow attributes
- Disciplines (except electrical)
- Power consumption calculations

**Note:** The Fast SPICE technology used in the Virtuoso UltraSim simulator, such as representative device models, partitioning, and hierarchical simulation, cannot be applied to Verilog-A behavioral models (Verilog-A dominated designs will not show a performance advantage with the Virtuoso UltraSim simulator when compared to conventional SPICE tools).

# **Supported HSPICE Model Features**

# **Syntax Rules**

The Virtuoso UltraSim simulator syntax rules are similar to HSPICE syntax rules.

- The maximum line length is 1024 characters.
- The maximum length of a word, such as name, is 1024 characters.
- The following characters are not allowed in any name: {}, (), ", ', =, ;, :
- Any expression must be in single quotation marks 'expression'.
- SPICE and Virtuoso UltraSim simulator commands are prefixed by a period (.) character.
- Element instances begin with a particular character based on the element type. For example, metal oxide semiconductor field-effect transistor (MOSFET) names begin with m. See "Supported HSPICE Devices and Elements" on page 57 for more information.
- Commands and instances can be continued across multiple lines by using the + sign in the beginning of each continuation line. Names, parameters, and arguments cannot be continued across multiple lines.
- Virtuoso RelXpert reliability simulator commands start with the \*relxpert: prefix.

  Virtuoso RelXpert command cards can be continued across multiple lines by using the + continuation character (that is, \*relxpert: +).

**Note:** You need to include a space after the colon (:) in the \*relxpert: prefix.

- Comment lines must begin with an \* or \$ sign. Comments can be written in a new line, or after the end of an instance or command on the same line.
- Comment lines and/or blank lines are allowed between continuation lines of a multi-line command or instance.
- Virtuoso UltraSim simulator is case insensitive and converts all names to lower case, except for filenames.
- Hierarchical node names are allowed for elements, but elements cannot be given hierarchical names.
- Virtuoso UltraSim simulator can recognize abbreviated names for SPICE commands, as long as the abbreviated name yields a unique command. For example, .tr or .tra can be recognized as .tran.

**Netlist File Formats** 

The .t command does not work because .temp card also begins with .t.

# **Unit Prefix Symbols**

The following unit prefix symbols can be applied to any numerical quantities:

- a = A = 1.0e-18
- $\blacksquare$  F = f = 1.0e-15
- G = g = 1.0e9
- K = k = 1.0e3
- M = m = 1.0e-3
- N = n = 1.0e-9
- P = p = 1.0e-12
- T = t = 1.0e12
- U = u = 1.0e-6
- X = x = MEG = meg = 1.0e6
- Y = y = 1.0e-24
- = Z = z = 1.0e-21

**Netlist File Formats** 

# **Supported HSPICE Devices and Elements**

The Virtuoso UltraSim simulator supports the following HSPICE devices and elements:

- Bipolar Junction Transistor on page 58
- Capacitor on page 61
- Current-Controlled Current Source (F-Element) on page 63
- Current-Controlled Voltage Source (H-Element) on page 65
- <u>Diode</u> on page 67
- Independent Sources on page 69
- <u>JFET and MESFET</u> on page 71
- Lossless Transmission Line (T-Element) on page 73
- Lossy Transmission Line (W-Element) on page 74
- MOSFET on page 77
- Mutual Inductor on page 80
- Resistor on page 81
- Self Inductor on page 83
- Voltage-Controlled Current Sources (G-Elements) on page 85
- Voltage-Controlled Voltage Source (E-Elements) on page 89

The following sections provide a brief description of the elements supported by the Virtuoso UltraSim simulator.

57

**Netlist File Formats** 

# **Bipolar Junction Transistor**

```
Qxxx nc nb ne [ns] model_name [area = area_val] [areab = areab_val]
+ [areac = areac_val] [m = mval] [dtemp = dtemp_val]
```

# **Description**

The Virtuoso UltraSim simulator ignores the initial condition parameters specified for bipolar junction transistors (BJTs). The BJTs supported by the simulator are listed below.

| BJT level 1 | Gummel-Poon model          |
|-------------|----------------------------|
| BJT level 2 | BJT Quasi-Saturation model |
| BJT level 6 | Mextram model              |
| BJT level 8 | HiCUM model                |
| BJT level 9 | VBIC99 model               |

# **Arguments**

| nc, nb, ne        | Collector, base, and emitter terminal node names.                                              |
|-------------------|------------------------------------------------------------------------------------------------|
| ns                | Substrate terminal node name; can also be set in a BJT model with the bulk or nsub parameters. |
| model_name        | BJT model name.                                                                                |
| area = area_val   | Emitter area multiplying factor (default = 1.0).                                               |
| areab = areab_val | Base area multiplying factor (default = area).                                                 |
| areac = areac_val | Collector area multiplying factor (default = area).                                            |

**Netlist File Formats** 

m = mval

Multiplier to indicate how many elements are in parallel.

- The m multiplier is used in a netlist file instance call (default value is m=1)
- The m parameter is set in the <u>.subckt</u> or <u>.param</u> statements

**Note:** The multiplier is different from the m parameter.

### For example

```
.subckt R_only up down m=5 R00 up down 100 m='m+2' .ends
```

where m=5 in the .subckt statement is the m parameter definition and 'm+2' is an expression that is dependent on the m parameter in the subcircuit. The m located to the left of the equal (=) sign is a multiplier that is evaluated at 7 (5+2) to indicate seven resistors with a value of 100 ohms are in parallel.

#### **Notes**

- The m parameter must be preset before use. The m multiplier does not need to be preset because it has a default value of 1.
- If m=5 is not defined in the example above, the simulation fails and produces an "undefined parameter" error message.

The difference between the element temperature and the circuit temperature in Celsius (default = 0.0).

dtemp = dtemp\_val

### **Examples**

#### In the following example

```
q001 c b a npn
```

defines a npn BJT q001 with its collector, base, and emitter connected to nodes c, b, and a, respectively.

#### In the next example

```
q002 5 8 19 6 pnp area = 1.5
```

**Netlist File Formats** 

defines a pnp BJT q002 with its collector, base, emitter, and substrate connected to nodes 5, 8, 19, and 6, respectively, and has an emitter factor of 1.5.

**Netlist File Formats** 

# Capacitor

# **Description**

If the instance parameter tags (such as c, tc1, and tc2) are not used, the arguments must be arranged in the same order as shown in the first syntax statement (see above). Otherwise, the instance arguments can appear in any order. In the second syntax statement, capacitance is determined by a polynomial function to be c = c0 + c1 \* v + c2 \* v \* v + ..., where v is the voltage across the capacitor.

## **Arguments**

| n1, n2                             | Terminals of the capacitor.                                                          |
|------------------------------------|--------------------------------------------------------------------------------------|
| model_name                         | Model name of the capacitor.                                                         |
| c = capacitance                    | Capacitance at room temperature. It can be a numerical value (in farads) or          |
|                                    | <ul> <li>An expression with parameters and functions of<br/>node voltages</li> </ul> |
|                                    | ■ Branch currents of other elements                                                  |
|                                    | ■ Time, frequency, or temperature                                                    |
|                                    | The argument is optional if a model name is specified.                               |
| $\underline{m} = \underline{mval}$ | Element multiplier used to simulate multiple parallel capacitors (default = 1).      |
| tc1 = va1                          | First-order temperature coefficient for the capacitor.                               |
| tc2 = va1                          | Second-order temperature coefficient for the capacitor.                              |
| scale = val                        | Scaling factor; scales capacitance by its value (default = 1.0)                      |
|                                    |                                                                                      |

**Netlist File Formats** 

| dtemp = val | Temperature difference between the element and the circuit in Celsius (default = 0.0)  |
|-------------|----------------------------------------------------------------------------------------|
| 1 = va1     | Capacitor length in meters (default = 0.0)                                             |
| w = val     | Capacitor width in meters (default = 0.0)                                              |
| c0, c1,     | Coefficients of the polynomial form for the capacitance (if none exists, zero is used) |

### **Examples**

# In the following example

c001 1 0 5f

defines a capacitor connected to nodes 1 and 0, with a capacitance of 5e-15 farad.

### In the next example

```
c002 1 0 '1.5e-12*v(5)*time' tc1 = 0.001 tc2 = 0
```

defines a capacitor connected to nodes 1 and 0, with a capacitance depending on the voltage of node 5 and time.

### In the next example

```
c003 \ 1 \ 0 \ poly \ 1 \ 0.5 \ scale = 1e-12
```

defines a capacitor connected to node 1 and 0 with a capacitance determined by

```
c = [1 + 0.5 v (1,0)] * le-12
```

### In the next example

```
c004 1 0 c=10p M=5
```

defines five capacitors in parallel, measuring 10 picofarads, and connected to nodes 1 and 0.

**Netlist File Formats** 

# **Current-Controlled Current Source (F-Element)**

#### Linear

```
Fxx n+n-[cccs] vn1 gain [max = va1] [min = va1]
+ [scale = va1] [tc1 = va1] [tc2 = va1] [abs = 1] [ic = va1] [m=va1]
```

#### Piece-Wise Linear

```
Fxx n+n-[cccs] pwl(1) vn1 [delta = va1] [scale = va1] + [tc1 = va1] [tc2 = va1] [m = va1] x1, y1 x2, y2 ... [ic = va1] [m=va1]
```

### Polynomial

# **Delay Element**

```
Fxx n+n-[cccs] delay vn1 td = va1 [m=va1] + [tc1 = va1] [tc2 = va1] [scale = va1] [npdelay = va1]
```

# **Description**

Defines four forms of current-controlled current sources (CCCSs): Linear, piece-wise linear, polynomial, and delay element.

# **Arguments**

| n+, n-    | Positive and negative terminals of the controlled source                                                        |
|-----------|-----------------------------------------------------------------------------------------------------------------|
| cccs      | Keyword for current-controlled current source ( $ccs$ is reserved for HSPICE and cannot be used as a node name) |
| gain      | Current gain                                                                                                    |
| poly      | Keyword for polynomial dimension function (default is a one-<br>dimensional polynomial)                         |
|           | Note: Ndim must be a positive number.                                                                           |
| pwl       | Keyword for a piece-wise linear function                                                                        |
| max = val | Maximum output current (default = undefined; no maximum set)                                                    |
| min = val | Minimum output current (default = undefined; no minimum set)                                                    |

**Netlist File Formats** 

| m = mval           | Element multiplier to simulate multiple replication elements in parallel (default = $1$ )           |
|--------------------|-----------------------------------------------------------------------------------------------------|
| tc1 = val          | First order temperature coefficient for cccs                                                        |
| tc2 = val          | Second order temperature coefficient for cccs                                                       |
| scale = <i>val</i> | Scaling factor which scales capacitance by its value (default = 1.0)                                |
| ic = val           | Estimate of IC initial condition for the controlling currents, measured in amps (default = $0.0$ ). |
| abs = 1            | Output is an absolute value, if abs = 1                                                             |
| vn1                | Names of voltage sources through which the controlling current flows                                |
| x1,                | Controlling current through the <i>vn1</i> source (specify <i>x</i> values in increasing order)     |
| y1,                | Corresponding output current values of x.                                                           |
| delay              | Keyword for the delay element                                                                       |
|                    | <b>Note:</b> delay is a reserved word that cannot be used as a node name.                           |
| td = val           | Specifies the propagation delay for the macro model (subcircuit) process                            |

### **Examples**

### In the following example

```
F001 1 0 VC 5 max=+3 min=-3
```

defines a cccs F001, connected to nodes 1 and 0 with a current value of I(F001)=5\*I(VC). The current gain is 5, maximum current is limited to 3 amps, and minimum current is limited to -3 amps.

### In the next example

```
F002 1 0 poly VC 1M 1.3M
```

defines a polynomial ccs F002, connected to nodes 1 and 0, and with a current value of I(F002)=1e-3+1.3e-3\*I(VC).

### In the next example

```
F003 1 0 delay VC td=7n scale=2
```

defines a delayed cccs F003, connected to nodes 1 and 0.

**Netlist File Formats** 

# **Current-Controlled Voltage Source (H-Element)**

#### Linear

```
Hxx n+ n- [ccvs] vn1 transresistance [max = va1] [min = va1] + [scale = va1] [tc1 = va1] [tc2 = va1] [abs = 1] [ic = va1]
```

#### Piece-Wise Linear

```
Hxx n+ n- [ccvs] pwl(1) vn1 [delta = val] [scale = val] + [tc1 = val] [tc2 = val] x1, y1, x2, y2 ... [ic = val]
```

## Polynomial

# **Delay Element**

```
Hxx n+ n- [ccvs] delay vn1 td = va1
+ [tc1 = va1] [tc2 = va1] [scale = va1] [npdelay = va1]
```

# **Description**

Defines four forms of current-controlled voltage sources (CCVSs): Linear, piece-wise linear, polynomial, and delay element.

# **Arguments**

| n+, n-          | Positive and negative terminals of the controlled source                                                      |
|-----------------|---------------------------------------------------------------------------------------------------------------|
| CCVS            | Keyword for current-controlled voltage source (CCVS is reserved for HSPICE and cannot be used as a node name) |
| transresistance | Current to voltage conversion factor                                                                          |
| poly            | Keyword for polynomial dimension function (default is a one-<br>dimensional polynomial)                       |
|                 | Note: Ndim must be a positive number.                                                                         |
| pwl             | Keyword for a piece-wise linear function                                                                      |
| max = val       | Maximum output voltage (default = undefined; no maximum set)                                                  |
| min = val       | Minimum output voltage (default = undefined; no minimum set)                                                  |

**Netlist File Formats** 

| m = mval           | Element multiplier to simulate multiple replication elements in parallel (default = $1$ )        |
|--------------------|--------------------------------------------------------------------------------------------------|
| tc1 = val          | First order temperature coefficient for ccvs                                                     |
| tc2 = va1          | Second order temperature coefficient for ccvs                                                    |
| scale = <i>val</i> | Scaling factor which scales capacitance by its value (default = 1.0)                             |
| ic = val           | Estimate of IC initial condition for the controlling currents, measured in amps (default = 0.0). |
| abs = 1            | Output is an absolute value, if abs = 1                                                          |
| vn1                | Names of voltage sources through which the controlling current flows                             |
| x1,                | Controlling current through the <i>vn1</i> source (specify <i>x</i> values in increasing order)  |
| y1,                | Corresponding output current values of x.                                                        |
| delay              | Keyword for the delay element                                                                    |
|                    | <b>Note:</b> delay is a reserved word that cannot be used as a node name.                        |
| td = val           | Specifies the propagation delay for the macro model (subcircuit) process                         |

# Example

# In the following example

```
H001 1 0 VC 10 max=+10 min=-10
```

defines a ccvsH001, connected to nodes 1 and 0, with a voltage value of V(H001)=10\*I(VC). The current to voltage gain is 5, maximum voltage is limited to 10 volts, and minimum voltage is limited to -10 volts.

**Netlist File Formats** 

# **Diode**

#### Level = 1

#### Level = 2

```
Dxxx n+n- model_name [w = wval] [l = lval] [wp = wp_val] [lp = lp_val] + [ic = val] [m = mval]
```

#### Level = 3

## **Description**

Defines a diode with terminal connections, model, and geometries. The [area,pj] or [w,1] format can be used to specify the diode area. Other instance parameters have the same meaning for both formats. Initial conditions are ignored for diode elements. Diode model levels 1-3 are supported by the Virtuoso UltraSim simulator. The diode capacitance is modeled as an equivalent linear capacitor between the terminals.

The diodes supported by the simulator are listed below.

| Level 1 | Geometric, junction diode model     |
|---------|-------------------------------------|
| Level 2 | Fowler-Nordheim model               |
| Level 3 | Non-geometric, junction diode model |
| Level 4 | Philips juncap model                |

### **Arguments**

| n+, n-     | Positive and negative terminals of a diode, respectively. |
|------------|-----------------------------------------------------------|
| model name | Model name for the diode.                                 |

**Netlist File Formats** 

| area = area_val     | Area of diode without units for $level=1$ and $m^2$ for $level=3$ (default = 1.0). Default value can be overridden from diode model. If unspecified, it is calculated from the width and length specifications:                                                  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pj = pj_val         | area = $1*_W$ .<br>Periphery of junction without units for $1evel=1$ and in meters for $1evel=3$ (default = 0.0). Default value can be overridden from diode model. If unspecified, it is calculated from the width and length specifications: $pj = 2*(1+_W)$ . |
| w = wval            | Width of junction in meters (default = $0.0$ ).                                                                                                                                                                                                                  |
| 1 = 1va1            | Length of junction in meters (default = $0.0$ ).                                                                                                                                                                                                                 |
| $wp = wp\_val$      | Width of polysilicon capacitor in meters (default = 0.0).                                                                                                                                                                                                        |
| lp = 1p_va1         | Length of polysilicon capacitor in meters (default = 0.0).                                                                                                                                                                                                       |
| $wm = wm_val$       | Width of metal capacitor in meters (default = 0.0).                                                                                                                                                                                                              |
| $lm = lm_val$       | Length of metal capacitor in meters (default = 0.0).                                                                                                                                                                                                             |
| $dtemp = dtemp_val$ | The difference between the element temperature and the circuit temperature in Celsius (default = $0.0$ )                                                                                                                                                         |
| m = mval            | Element multiplier (default = 1).                                                                                                                                                                                                                                |

# **Examples**

# In the following example

d001 p n diode1

defines a diode named  $\tt d001$  connected between nodes p and n. The diode model is  $\tt diode1$ .

# In the next example

d002 5 10 diode2 area = 1.5

defines a diode named d002 connected between nodes 5 and 10. The diode model is diode2 and the PN junction area is 1.5.

**Netlist File Formats** 

# **Independent Sources**

## Voltage Source

```
Vxxx n+ n- [dc_func] [tran_func]
```

#### **Current Source**

```
Ixxx n+ n- [dc_func] [tran_func]
```

# **Description**

Defines a voltage or current source. The direct current (DC) or one form of the transient functions is required, and only one form of the transient functions is allowed for each source. If a DC and a transient function coexist, the DC function is ignored even in a DC analysis. See "Supported HSPICE Sources" on page 92 for a description of these source functions.

### **Arguments**

| n+, n-      | Positive and negative terminals respectively                                                |
|-------------|---------------------------------------------------------------------------------------------|
| dc_func     | DC function specifying a voltage or a current                                               |
| tran_func   | A form of transient function (see <u>"Supported HSPICE Sources"</u> on page 92 for details) |
| $m = m_val$ | Element multiplier (default = 1)                                                            |

### **Examples**

#### In the following example

```
v001 5 0 4.5
```

defines a voltage source between nodes 5 and 0 with a constant voltage of 4.5.

### In the next example

```
v002 in gnd pulse( 0 4.5 100n 2n 2.5n 20n 25n )
```

defines a pulse voltage source between nodes in and gnd.

### In the next example

```
i001 4 0 0.001
```

**Netlist File Formats** 

defines a current source between nodes 4 and 0 with a constant current 0.001A.

**Netlist File Formats** 

### JFET and MESFET

```
Jxxx ndrain ngate nsource [nbulk] model_name [area=area] [w=width]
     + [l=length] [off] [ic=vdsval, vqsval] [m=val] [dtemp=val]
or
Jxxx ndrain ngate nsource [nbulk] model_name [area=area] [w=width]
     + [1=length] [off] [vds=vdsva1] [vgs=vgsva1] [m=va1] [dtemp=va1]
```

# **Description**

Defines a JFET or metal semiconductor field effect transistor (MESFET) with terminal connections, models, and geometries. The required fields are the drain, gate, source nodes, and model name.

The JFET and MESFET models supported by the simulator are listed below.

Level 1 SPICE model

Level 2 Modified SPICE model

Level 3 SPICE compatible MESFET model

# **Arguments**

| Jxxx   | JFET or MESFET element name.               |
|--------|--------------------------------------------|
|        | Note: Arguments must begin with ${\tt J}.$ |
| ndrain | Drain terminal node name.                  |
| ngate  | Gate terminal node name.                   |

Source terminal node name. nsource

Bulk terminal node name (optional). nbulk

Field effect transistor (FET) model name. model name

Area multiplying factor in units of square meters area

(default=1.0).

JEET or MESEET element name.

FET gate width in meters. W FET gate length in meters. 1

**Netlist File Formats** 

off Sets initial condition to off for this element in DC

analysis (default=on).

ic=vdsva1, vgsva1 Initial internal drain source voltage (vds) and gate

source voltage (vgs).

m Multiplier used to simulate multiple JFETs and

MESFETs in parallel. Setting m affects all currents,

capacitances, and resistances (default=1.0).

dtemp

The difference between the element temperature

and the circuit temperature in Celsius (default=0.0)

## **Examples**

### In the following example

J001 ndrain ngate nsource jfet

defines a JFET with the name J001 that has its drain, gate, and source connected to nodes ndrain, ngate, and nsource, respectively.

## In the next example

J002 nd ng ns jfet area=100u

Defines a JFET with the name J002 that has its drain, gate, and source connected to nodes nd, ng, and ns, and the area is 100 microns.

**Netlist File Formats** 

# **Lossless Transmission Line (T-Element)**

Txx in ref\_in out ref\_out z0 = z0val td = tdval [1 = length]

# **Description**

Defines the lossless transmission line.

# **Arguments**

| in, out         | Input and output node names                              |
|-----------------|----------------------------------------------------------|
| ref_in, ref_out | Ground reference node names for input and output signals |
| z0 = z0va1      | Characteristic impedance in ohms                         |
| td = tdval      | Transmission delay time in second/meter                  |
| l = length      | Transmission line length in meters (default = 1)         |

# **Example**

```
T1 1 r1 2 r2 z0 = 100 td = 1n 1 = 1
```

Defines a lossless transmission line connected to nodes 1 and 2, and reference nodes r1 and r2. The transmission line is one meter long, with an impedance of 100 ohms and a delay of 1 ns per meter.

**Netlist File Formats** 

# **Lossy Transmission Line (W-Element)**

## **Description**

Defines the multi-conductor lossy frequency-dependent transmission line or W-element.

#### **Arguments**

| in1 inN   | Node names for the near-end input signal terminals                            |
|-----------|-------------------------------------------------------------------------------|
| ref_in    | Node name for the near-end reference terminal                                 |
| out1 outN | Node names for the far-end signal terminals                                   |
| ref_out   | Ground reference node name for the far-end output terminal                    |
| n         | Number of signal conductors, excluding the reference conductor                |
| 1         | Length of the transmission line in meters                                     |
| rlgcmodel | Name of the resistance, inductance, conductance, and capacitance (RLGC) model |
| rlgcfile  | Name of the external file with RLGC parameters                                |

# **Examples**

#### In the following example

```
w1 1 r1 2 r2 rlgcmodel=t1_model n=1 l=0.5
.model t1_model w modeltype=rlgc n=1
+ Lo = 3e-7 Co = 1e-10 Ro = 10 Go = 0 Rs = 1e-03 Gd = 1e-13
```

w1 is a lossy transmission line connected to nodes 1 and 2, and reference nodes r1 and r2. It has a length of 0.5 m and its electrical characteristic is specified by the RLGC model  $t1\_model$ .

## In the next example

**Netlist File Formats** 

```
+
    1e-6
    2e-7 3e-6
    4e-8 5e-7 6e-6
    Co =
    1e-11
    -2e-12 3e-11
     -4e-13 -5e-12 6e-11
    Ro =
     40
    0 40
    0 0 40
    Go =
    1e-4
     -2e-5 3e-4
    -4e-6 -5e-5 6e-4
    Rs =
    1e-3
    0 1e-3
    0 0 1e-3
    Gd =
    1e-13
    -2e-14 3e-13
    -4e-15 -5e-14 6e-13
```

w2 is a three-conductor lossy transmission line with a length of 0.2 m. Its electrical characteristic is specified by the RLGC matrix model  $t3\_model$ .

#### In the next example

```
w3 1 2 3 r1 4 5 6 r2 rlgcfile = tline.dat n=3 l=0.1
```

w3 is a lossy transmission line connected to nodes 1, 2 and 3, and reference nodes r1 and r2. It has a length of 0.1 m and its electrical characteristic is specified by the RLGC model tline.dat file.

## Format of the model file tline.dat:

```
* The first number specifies the number of conductors.  
3  
* Lo =  
1e-6  
2e-7  
3e-6  
4e-8  
5e-7  
6e-6  
* Co =
```

**Netlist File Formats** 

```
1e-11
-2e-12 3e-11
-4e-13 -5e-12 6e-11
* Ro =
40
0 40
0 0
      40
* Go =
1e-4
-2e-5 3e-4
-4e-6 -5e-5 6e-4
* Rs =
1e-3
0 1e-3
0 0 1e-3
* Gd =
1e-13
-2e-14 3e-13
-4e-15 -5e-14 6e-13
```

specifies the electrical characteristics of the w3 lossy transmission line by the external model file tline.dat.

**Netlist File Formats** 

#### **MOSFET**

## **Description**

L accel 40 and L accel 50

Defines a metal oxide semiconductor (MOS) transistor with terminal connections, model, and geometries. Besides the element name, only the model name and the drain, gate, and source nodes are required. Initial conditions can be specified, but are ignored by the Virtuoso UltraSim simulator.

The second syntax is used in conjunction with .options w1, which changes the order so that width appears before length. The second syntax requires the instance parameters to be listed in the order given above. If more than six instance parameters are listed, an error is issued by the Virtuoso UltraSim simulator.

The MOSFET models supported by the simulator are listed below.

| Level 49 and Level 53 | BSIM3v3 versions 3.0, 3.1, 3.2, 3.21, 3.22, 3.23, 3.24, and 3.30                                                                                                       |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Level 54              | BSIM4 versions 4.0, 4.1, 4.2, 4.3, 4.4, and 4.5                                                                                                                        |
| Level 69              | PSP model                                                                                                                                                              |
| Level 57 and Level 59 | BSIM3SOI versions 2.2, 2.21, 2.22, 2.23, 3.0, 3.1, and 3.2 (Level 59 is a SOI FD model and the Virtuoso UltraSim simulator only supports this model in ${\tt s}$ mode) |
| Level 70              | BSIMSOI 4.0                                                                                                                                                            |
| Level 61              | RPI a-Si TFT model                                                                                                                                                     |
| Level 62              | RPI Poli-Si TFT model versions 1 and 2                                                                                                                                 |
| HVMOS (Level 101)     | Cadence proprietary high-voltage MOS model                                                                                                                             |
| Level 50              | Philips MOS9 model                                                                                                                                                     |
| Level 63              | Philips MOS11 model                                                                                                                                                    |

**Netlist File Formats** 

EKV (Level 55)

# **Arguments**

| Drain, gate, and source terminals of the MOS transistor, respectively.                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------|
| Bulk terminal node name; set in a MOS model with parameter bulk.                                                                     |
| Name of the model for the transistor.                                                                                                |
| Channel length of the transistor in meters.                                                                                          |
| Channel width of the transistor in meters.                                                                                           |
| Drain diffusion area.                                                                                                                |
| Source diffusion area.                                                                                                               |
| Drain diffusion perimeter.                                                                                                           |
| Source diffusion perimeter.                                                                                                          |
| Number of squares for drain diffusion.                                                                                               |
| Number of squares for source diffusion.                                                                                              |
| Additional drain resistance, units of ohms. This value overrides the rdc setting in the MOS model specification (default = 0.0).     |
| Additional source resistance, units of ohms. This value overrides the RSC setting in the MOS model specification (default = $0.0$ ). |
| Multiplier to simulate multiple MOSFETs in parallel (default=1).                                                                     |
| The difference between the element temperature and the circuit temperature in Celsius (default = $0.0$ ).                            |
| Source/drain sharing selector for MOS model parameter value acm = 3 (default = 0.0).                                                 |
|                                                                                                                                      |

# **Examples**

In the following example

**Netlist File Formats** 

m001 1 2 3 nmos

defines a MOS transistor with name m001 and model name nmos. The drain, gate, and source are connected to nodes 1, 2, and 3, respectively. The bulk terminal is defined in the N-channel metal oxide semiconductor (NMOS) model, or the default value 0 is used. 1 and w are chosen as default values in this case.

#### In the next example

 $m002 \ a \ b \ c \ d \ nmos \ 1 = 0.2u \ w = 1u$ 

defines a MOS transistor with the name m002 and model name nmos. The drain, gate, source, and bulk are connected to nodes a, b, c, and d, respectively. 1 is 0.2 microns and w is 1 micron.

**Netlist File Formats** 

## **Mutual Inductor**

Kxx Lyy Lzz [k = coupling]

## **Description**

Defines a mutual inductor, where  $\mathtt{Lyy}$  and  $\mathtt{Lzz}$  are inductors. Other HSPICE mutual inductor formats are not supported.

## **Arguments**

Lyy, Lzz Mutually coupled inductors.

k = coupling Coefficient of mutual coupling. k is a unitless number with a

magnitude greater than 0 and less than or equal to 1. If  ${\bf k}$  is

negative, the direction of coupling is reversed.

## **Example**

K1 L1 L2 0.1

Defines a mutual inductor with a coefficient of 0.1 between inductor L1 and inductor L2.

**Netlist File Formats** 

## Resistor

```
Rxx n1 n2 [model_name] [[r =] val] [tc1 = val] [tc2 = val] + [scale = val] [m = val] [dtemp = val] [l = val] [w = val] + [c = val]
```

# **Description**

Defines a linear resistor or wire element. If a resistor model is specified, the resistance value is optional. If the instance parameter tags (r, tc1, and tc2) are not used, the values must be ordered as shown above.

# **Arguments**

| n1, n2           | Resistor terminal nodes.                                                                  |
|------------------|-------------------------------------------------------------------------------------------|
| model_name       | Model name of the resistor.                                                               |
| r = val          | Resistance value in ohms at room temperature. It can be a numerical value or              |
|                  | <ul> <li>An expression with parameters and functions of node voltages</li> </ul>          |
|                  | ■ Branch currents of other elements                                                       |
|                  | ■ Time, frequency, or temperature                                                         |
| m = mval         | Multiplier to simulate multiple resistors in parallel (default = 1).                      |
| tc1 = <i>va1</i> | First-order temperature coefficient for the resistor.                                     |
| tc2 = <i>va1</i> | Second-order temperature coefficient for the resistor.                                    |
| scale = val      | Scaling factor; scales resistance and capacitance by its value (default = 1.0).           |
| dtemp = val      | Temperature difference between the element and the circuit in Celsius (default = $0.0$ ). |
| 1 = <i>va1</i>   | Resistor length in meters (default = 0.0).                                                |
| w = val          | Resistor width in meters (default = 0.0).                                                 |
| c = val          | Parasitic capacitance connected from node n2 to the bulk node (default = 0.0).            |
|                  |                                                                                           |

**Netlist File Formats** 

# **Examples**

In the following example

```
r001 1 0 50
```

defines a resistor named r001 with 50 ohms resistance connected between nodes 1 and 0.

In the next example

```
r002 \times y 150 tc1 = 0.001 tc2 = 0
```

defines a 150 ohm resistor r002 between nodes x and y with temperature coefficient tc1 and tc2.

In the next example

```
r003 1 2 '5*v(5, 6)^2+f(x,y)'
```

defines a resistor connected to nodes 1 and 2, with a resistance depending on voltage deference between nodes 5 and 6 in the given expression.

**Netlist File Formats** 

## **Self Inductor**

```
Lxx n1 n2 [1 = lval] [model_name] [tcl = val] [tc2 = val] + [scale = val] [ic = val] [m = mval] [r = val] [dtemp = val]
```

# **Description**

Defines a linear inductor, where n1 and n2 are the terminals. Other HSPICE self inductor formats and instance parameters are not supported.

# **Arguments**

| n1, n2           | Inductor terminal nodes                                                                                                                                                                          |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 = 1va1         | Inductance of the inductor (in Henries)                                                                                                                                                          |
| m = mval         | Multiplier to simulate parallel inductors (default = 1)                                                                                                                                          |
| tc1 = <i>va1</i> | First-order temperature coefficient for the inductor                                                                                                                                             |
| tc2 = <i>va1</i> | Second-order temperature coefficient for the inductor                                                                                                                                            |
| scale = val      | Scaling factors; scales inductance by its value (default = 1.0)                                                                                                                                  |
| ic = val         | Initial current through an inductor (this value is used as the DC operating point current when $\mathtt{uic}$ is specified in the .tran statement, and can be overwritten with an .ic statement) |
| dtemp = val      | Temperature difference between the element and the circuit in Celsius (default = $0.0$ )                                                                                                         |
| r = val          | Resistance of the inductor in ohms (default = 0.0)                                                                                                                                               |

## **Examples**

## In the following example

```
L001 1 0 5e-6
```

defines an inductor named  ${\tt L001}$  with an inductance of 5e-6 Henry connected between nodes 1 and 0.

#### In the next example

```
L002 \times y 1.5e-6 tc1 = 0.001 tc2 = 0
```

**Netlist File Formats** 

defines an inductor named  ${\tt L002}$  with an inductance of 1.5e-6 Henry between nodes  ${\tt x}$  and  ${\tt y}$ . The temperature coefficients are 0.001 and 0.

# In SPICE format:

```
11 1 2 1n ic=1.0u
```

#### In Spectre format:

```
11 1 2 inductor l=1n ic=1.0u
```

or

```
11 1 2 inductor l=1n
ic 11:1=1.0u
```

**Note:** The Virtuoso UltraSim simulator provides hierarchical detection of inductor loops and generates an error message when an illegal inductor loop is detected. If you receive an inductor loop error message, remove the loop from the netlist file before running the circuit simulation again.

**Netlist File Formats** 

# **Voltage-Controlled Current Sources (G-Elements)**

# **Voltage-Controlled Capacitor**

```
Gxx n+ n- vccap pwl(1) in+ in- [delta = val] [scale = val] + [m = val] [tc1 = val] [tc2 = val] x1, y1, x2, y2 ... [ic = val]
```

## **Voltage-Controlled Current Source**

#### Behavioral

```
Gxx + n - [vccs] cur = 'equation' [max = val] [min = val] [scale = val]
```

#### Linear

```
Gxx + n - [vccs] in + in - transconductance [max = val] [min = val] + [m = val] [scale = val] [tc1 = val] [tc2 = val] [abs = 1] [ic = val]
```

#### Piece-Wise Linear

```
Gxx n+ n- [vccs] pwl(1) in+ in- [delta = val] [scale = val] + [m = val] [tc1 = val] [tc2 = val] x1, y1, x2, y2 ... [ic = val]
```

#### Polynomial

#### Delay Element

```
Gxx + n - [vccs] delay in + in - td = val + [tc1 = val] [tc2 = val] [scale = val] [npdelay = val]
```

## **Voltage-Controlled Resistor**

#### Linear

```
Gxx n+ n- vcr in+ in- transfactor [max = val] [min = val]
+ [m = val] [scale = val] [tc1 = val] [tc2 = val] [ic = val]
```

#### Piece-Wise Linear

```
Gxx n+ n- vcr pwl(1) in+ in- [delta = val] [scale = val]

+ [m = val] [tc1 = val] [tc2 = val] x1, y1, x2, y2 ... [ic = val]

Gxx n+ n- vcr npwl(1) in+ in- [delta = val] [scale = val]

+ [m = val] [tc1 = val] [tc2 = val] x1, y1, x2, y2 ... [ic = val]
```

**Netlist File Formats** 

#### Polynomial

```
Gxx n+ n- vcr poly(ndim) in+ in- ... inndim+inndim-
+ [tc1 = val] [tc2 = val] [scale = val] [max = val]
+ [min = val] [abs = 1] p0 [p1 ...] [ic = vals]
```

## Description

Defines voltage-controlled current sources (VCCSs), voltage-controlled resistors (VCRs), and voltage-controlled capacitors (VCCAPs) in behavioral, linear, piece-wise linear, poly, and delay forms. In the behavioral function, the equation can contain terms of node voltages. In linear form, the output value is estimated with '[v(in+)-v(in-)]' multiplied by transfactor or transconductance, followed by the scale and temperature adjustment, before confined with the abs, min, and max parameters. In the piece-wise linear function, at least two pairs of voltage-current (or voltage-resistance, voltage-capacitance) points are required.

## **Arguments**

| n+, n-                      | Terminals of controlled element.                                                         |
|-----------------------------|------------------------------------------------------------------------------------------|
| in+, in-                    | Positive and negative controlling nodes.                                                 |
| vcr, vccap, vccs            | Keywords for the voltage-controlled resistor, capacitor, and current source elements.    |
|                             | Note: $vcr$ , $vccap$ , and $vccs$ are reserved words that cannot be used as node names. |
| <pre>cur = 'equation'</pre> | Current of the controlled element flowing from $n\mbox{+}$ to $n\mbox{-}.$ It can be     |
|                             | ■ An expression with parameters and functions of node voltages                           |
|                             | ■ Branch currents of other elements                                                      |
|                             | ■ Time, frequency, or temperature                                                        |
| max = val                   | Maximum value of the controlled current or resistance.                                   |
| min = val                   | Minimum value of the controlled current or resistance.                                   |
| transconductance            | Voltage to current conversion factor.                                                    |
| transfactor                 | Voltage to resistance conversion factor.                                                 |
| scale = val                 | Scaling factor; scales current by its value (default = 1.0).                             |

**Netlist File Formats** 

| m = val          | Multiplier (default = 1).                                                                                                                                                   |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc1 = <i>va1</i> | First-order temperature coefficient for the element.                                                                                                                        |
| tc2 = va1        | Second-order temperature coefficient for the element.                                                                                                                       |
| abs              | Output current takes its absolute value if abs = 1.                                                                                                                         |
| ic = <i>val</i>  | Initial value of the current source (default = 0.0).                                                                                                                        |
| delta = val      | A value used to smooth corners of the piece-wise linear function. The default is 1/4 of the smallest distance between break points, and is not to exceed 1/2 of this value. |
| <i>x</i> 1       | Voltage drops between the controlling nodes ${\tt in+}$ and ${\tt in-}$ . They must be in ascending order.                                                                  |
| <i>y</i> 1       | Element output value corresponding to $x1\dots$                                                                                                                             |
| npdelay          | The number of data points used in delay simulations.                                                                                                                        |

The npwl and ppwl functions are used to interchange the n+ and n- nodes, but use the same transfer function.

## npwl

For the in- node connected to n+, if v(n+,n-) < 0, then the controlling voltage is v(in+,in-). Otherwise, the controlling voltage is v(in+,n-).

For the in- node connected to n-, if v(n+,n-) > 0, then the controlling voltage is v(in+,in-). Otherwise, the controlling voltage is v(in+,n+).

#### ppwl

For the in- node, connected to n+, if v(n+,n-) > 0, then the controlling voltage is v(in+,in-). Otherwise, the controlling voltage is v(in+,n-).

For the in- node, connected to n-, if v(n+,n-) < 0, then the controlling voltage is v(in+,in-). Otherwise, the controlling voltage is v(in+,n+).

**Note:** If the in- node does not connect to either n+ or n-, the Virtuoso UltraSim simulator changes npw1 and ppw1 to pw1.

## Examples

#### In the following example

```
G1 1 2 cur = '3.0*\sin(v(7)/2)+v(6)^2'
```

**Netlist File Formats** 

defines a VCCS connected to nodes 1 and 2, with its current dependent on the voltage of nodes 6 and 7 in the given form.

#### In the next example

```
G2\ 1\ 2\ vccs\ 5\ 0\ 0.5\ max\ =\ 5\ min\ =\ 0\ m\ =\ 2\ ic\ =\ 0
```

defines a VCCS connected to nodes 1 and 2. Its current is initialized as 0, and is half of the voltage at node 5. The current is also confined within 0 and 5 amps. The output current is multiplied by 2.

## In the next example

```
G3 1 2 vccs pwl(1) 5 0 delta = 0.2 0, 0 0.5,1 1.5,1.5 scale = 1.e-3
```

defines a VCCS connected to nodes 1 and 2, its current controlled by the voltage at node 5. The current is calculated in a piece-wise linear function with a smoothing parameter of 0.2, and is scaled by 1.e-3 upon output.

## In the next example

```
Gres 1 2 vcr pwl(1) 5 4 m = 3 0,0 1,1k 2,1.5k 3,1.8k 4,2.0k 5,2.0k ic = 1k
```

defines a VCR connected to nodes 1 and 2, with its resistance dependent on the voltage difference between nodes 5 and 4 in a piece-wise linear form. The initial resistance is 1k. The output resistance is decreased by 2/3.

#### In the next example

```
Gcap 1 2 vccap pwl(1) 5 4 m = 3 scale = 1.e-12 0,0 1,10 2,15 3,18 4,20 5,20 ic = 10
```

defines a VCCAP connected to nodes 1 and 2, with its capacitance dependent on the voltage difference between nodes 5 and 4 in a piece-wise linear form. The initial capacitance is set to 10 p after being scaled with 1e-12. The output capacitance is increased by a factor of 3.

#### In the next example

```
Gnmos d s vcr npwl(1) g s m = 30,5g1,5meg2,5k3,1k5,50
```

tells the Virtuoso UltraSim simulator to model the source-drain resistor of the n-channel MOSFET which is used as a switch. Based on the npwl function, the resistor value (Gnmos) does not change when changing the position of the d and s nodes.

# **Voltage-Controlled Voltage Source (E-Elements)**

#### Behavioral

```
Exx n+ n- [vcvs] vol = 'equation' [max = val] [min = val]
```

#### Linear

#### Piece-Wise Linear

```
Exx n+ n- [vcvs] pwl(1) in+in- [delta = val] [scale = val] + [tc1 = val] [tc2 = val] x1 y1 x2 y2 ... [ic = val]
```

## Polynomial

```
Exx n+ n- [vcvs] poly(ndim) in+in-... inndim+inndim-
+ [tc1 = val] [tc2 = val] [scale = val] [max = val]
+ [min = val] [abs = 1] p0 [p1 ...] [ic = vals]
```

#### **Delay Element**

```
Exx n+ n- [vcvs] delay in+in-td = val
+ [tc1 = val] [tc2 = val] [scale = val] [npdelay = val]
```

#### Laplace

```
Exx n+ n- laplace in+in-k0, k1, ..., kn/d0, d1, ..., dm + [tc1 = val] [tc2 = val] [scale = val]
```

#### Laplace Function

$$H(s) = \frac{k_0 + k_1 s + ... + k_n s^n}{d_0 + d_1 s + ... + d_m s^m} = \frac{0.0 + 0.0s + 0.0s^2 + 1.0s^3}{1.0 + 2.0s + 2.0s^2 + 3.0s^3}$$

#### Description

Defines six forms of voltage-controlled voltage sources (VCVSs): Behavioral, linear, piecewise linear, polynomial, delay element, and Laplace. In behavioral form, the equation can contain terms of node voltages. In linear form, the output value is estimated using 'gain \*[v(in+)-v(in-)]', followed by the multiplication of scale and temperature adjustment, before being confined by the abs, min, and max parameters. In the piece-wise linear function, at least two pairs of voltage points are required.

**Netlist File Formats** 

# Arguments

| n+, n-              | Terminals of the controlled element.                                                                                                                                                                       |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| in+, in-            | Positive and negative controlling nodes.                                                                                                                                                                   |
| vol = 'equation'    | Voltage of the controlled element. The equation can be a function of parameters, node voltages, and branch currents of other elements.                                                                     |
| max = val           | Maximum value of the controlled voltage.                                                                                                                                                                   |
| min = val           | Minimum value of the controlled voltage.                                                                                                                                                                   |
| gain                | Voltage gain.                                                                                                                                                                                              |
| scale = val         | Scaling factor; scales voltage by its value (default = 1.0).                                                                                                                                               |
| tc1 = <i>va1</i>    | First-order temperature coefficient for the element.                                                                                                                                                       |
| tc2 = va1           | Second-order temperature coefficient for the element.                                                                                                                                                      |
| abs                 | Output voltage takes its absolute value if abs = 1.                                                                                                                                                        |
| ic = val            | Initial value of the voltage source (default = 0.0).                                                                                                                                                       |
| delta = val         | A value used to smooth the corners in the piece-wise linear function. It is defaulted to be 1/4 of the smallest distance between break points, not to exceed one-half of this value.                       |
| x1                  | Voltage drops between the controlling nodes in+ and in                                                                                                                                                     |
|                     | They must be in ascending order.                                                                                                                                                                           |
| y1                  | Element voltages corresponding to x1                                                                                                                                                                       |
| ndim                | Polynomial dimension (default = 1).                                                                                                                                                                        |
| p0, p1,             | Polynomial coefficients. If one coefficient is specified, it is assumed to be p1 (p0 = 0.0), representing a linear element. If more than one coefficient is specified, it represents a non-linear element. |
| td                  | Time delay keyword.                                                                                                                                                                                        |
| npdelay             | Sets the number of data points to be used in delay simulations.                                                                                                                                            |
| k0, k1,, d0,<br>d1, | Laplace coefficients.                                                                                                                                                                                      |

**Netlist File Formats** 

## Examples

## In the following example

```
E1 1 2 vol = '3.0*\sin(v(7)/2)+v(6)^2'
```

defines a VCVS that is connected to nodes 1 and 2, with its voltage dependent on nodes 6 and 7 in the given expression.

#### In the next example

```
E2 1 2 vcvs 5 0 0.5 max = 5 min = 0 ic = 0
```

defines a VCVS that is connected to nodes 1 and 2. Its voltage is initialized to be 0, and is half of the voltage of node 5. The final voltage is confined within 0 and 5 volts.

#### In the next example

```
E3 1 2 vcvs pwl(1) 5 0 delta = 0.2 \, 0, 0.5, 1.5, 1.5
```

defines a VCVS that is connected to nodes 1 and 2, with its voltage dependent on the voltage of node 5. The voltage is calculated in a piece-wise linear function with a smoothing parameter delta = 0.2.

## In the next example

```
E4 out 0 laplace in 0 0.0,0.0,0.0,1.0 / 1.0,2.0,2.0,3.0
```

defines a VCVS where the voltage v(out,0) is controlled by the voltage v(in,0) using the Laplace function.

**Netlist File Formats** 

# **Supported HSPICE Sources**

Listed below are descriptions of the HSPICE DC and transient source functions that are supported by the Virtuoso UltraSim simulator for independent current and voltage sources.

- dc on page 93
- exp on page 94
- pwl on page 95
- <u>pwlz</u> on page 96
- pulse on page 97
- sin on page 98
- pattern on page 99

**Netlist File Formats** 

## dc

dc=dc\_voltage

or

 $dc=dc\_current$ 

# **Arguments**

 $dc=dc\_voltage$  The value of the DC voltage source

dc=dc\_current The value of the DC current source

# Example

V1 1 0 [dc=] 5

Declares a voltage source named V1 with a DC voltage of 5 volts.

**Netlist File Formats** 

# exp

```
exp [(] v1 v2 [td1 [tau1 [td2 [tau2]]]] [)]
```

# **Arguments**

| v1   | Initial value of voltage or current in volts or amps |
|------|------------------------------------------------------|
| v2   | Pulsed value of voltage or current in volts or amps  |
| td1  | Rise delay time in seconds (default = 0.0)           |
| td2  | Fall delay time in seconds (default = td1+tstep)     |
| tau1 | Rise time constant in seconds (default = tstep)      |
| tau2 | Fall time constant in seconds (default = tstep)      |

## Example

```
I1 1 0 exp(-0.05m 0.05m 5n 25n 10n 20n)
```

Defines a current source named  $\pm 1$  that connects to node 1 and ground with an exponential waveform, which has an initial current of -0.05 mA at t=0, and a final current of 0.05 mA. At t=5ns, the waveform rises exponentially from -0.05 mA to 0.05 mA with a time constant of 25 ns. At t=10 ns, it starts dropping to -0.05 mA again, with a time constant of 20 ns.

**Netlist File Formats** 

# pwl

```
pwl [(] t1 v1 [t2 v2 ... tn vn] [r = repeat_time] [td = delay ] [)]

or

pl [(] v1 t1 [v2 t2 ... vn tn] [r = repeat_time] [td = delay ] [)]
```

# **Arguments**

| t1 v1 t2 v2     | Time and value pairs describing a piece-wise linear waveform. The value is amps or volts, depending on the type of source. |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|
| r = repeat_time | Repeats the waveform indefinitely starting from the repeat_time time point.                                                |
| td = delay      | The time in seconds to delay the start of the waveform.                                                                    |

# **Example**

```
v001 \ 1 \ 0 \ pwl( \ 0 \ 5 \ 9n \ 5 \ 10n \ 0 \ 12n \ 0 \ 13n \ 5 \ 15n \ 5 \ r = 9n)
```

Defines a voltage source named v001 that connects to node 1 and ground with a PWL waveform from 0 n to 15 n, continually repeating from 9 n to 15 n.

**Netlist File Formats** 

# pwlz

```
pwlz [(] t1 v1 [t2 v2 ...ti Z... tn vn] [r = repeat_time] [td = delay] [)]
```

## **Description**

This function resembles the PWL function, except that some voltage values can be replaced by a keyword z, which stands for the high-impedance state. In this state, the voltage source is disconnected from the time point (with keyword z) to the following time point (with non-z state).

## **Example**

```
v002 1 0 pwlz ( 0 Z 9n 5v 10n 0 12n 0 13n Z 15n 5v )
```

Defines a voltage source that connects to node 1 and ground with a PWLZ waveform from 9 ns to 13 ns, and from 15 ns to the end of simulation.

**Netlist File Formats** 

# pulse

```
pulse [(] v1 v2 [td [tr [tf [pw [per]]]]] [)]
```

# **Arguments**

| v1  | The initial voltage in volts                                                                 |
|-----|----------------------------------------------------------------------------------------------|
| v2  | The second voltage (the waveform swings between ${\rm v1}$ and ${\rm v2})$                   |
| td  | The time from the beginning of the transient to the first onset of the ramp (default = $0$ ) |
| tr  | The rise time of the pulse (default = tstep)                                                 |
| tf  | The fall time of the pulse (default =tstep)                                                  |
| bM  | The pulse width (default = tstop)                                                            |
| per | The period of the pulse (default = tstop)                                                    |

# **Example**

```
v001 1 0 pulse (0 5 0 1n 1n 5n 10n)
```

Defines a voltage source named v001 that connects nodes 1 and 0. The pulse waveform swings between 0 and 5 volts. The waveform has no initial delay, and has the rise and fall times as 1 ns. The total pulse width is 5 ns with a 10 ns period.

**Netlist File Formats** 

#### sin

```
sin [(] vo va [freq [td [theta [phase] ] ] ] ])]
```

#### **Arguments**

| VO | Voltage or current | offset in volts or amps. |
|----|--------------------|--------------------------|
|    |                    |                          |

va Voltage or current root mean square (RMS) amplitude in volts or

amps.

freq Source frequency in Hz (default = 1/tstop).

td Time delay before beginning the sinusoidal variation in seconds

(default = 0.0), response is 0 volts or amps until the delay value is

reached, even with a non-zero DC voltage.

theta Damping factor in units of 1/seconds (default = 0.0).

phase Phase delay in units of degrees (default = 0.0).

# Example

#### In the following example

```
i001 1 0 sin(0.01m 0.1m 1.0e8 5n 1.e7 90)
```

defines a current source named  $i\,0\,0\,1$  that connects to node 1 and ground with a sin waveform, and has an amplitude value of 0.1 mA, an offset of 0.01 mA, a 100 MHz frequency, a time delay of 5 ns, a damping factor of 1.e7, and a phase delay of 90 degrees.

#### **Notes**

- Voltage source loops in circuit designs can create simulation problems. The Virtuoso UltraSim simulator provides hierarchical detection of voltage source loops and generates an error message when an illegal voltage loop is detected.
- Only a DC voltage loop, with a total loop voltage of 0, does not generate an error message. If you receive a voltage loop error message, remove the loop from the netlist file before running the circuit simulation again.

**Netlist File Formats** 

# pattern

## **Description**

The pattern function defines a bit string (b-string) or a series of b-strings and consists of four states, 1, 0, m, and z, which represent the high, low, middle voltage or current, and high impedance states, respectively.

## **Arguments**

| pat      | Keyword for a pattern time-varying source.                                                                  |
|----------|-------------------------------------------------------------------------------------------------------------|
| high     | High voltage or current value of the pattern source in volts or amps.                                       |
| low      | Low voltage or current value of pattern source in volts or amps.                                            |
| tdelay   | Delay time in seconds from the beginning of the transient to the first ramp occurrence.                     |
| trise    | Duration of the ramp-up in seconds.                                                                         |
| tfall    | Duration of the ramp-down in seconds.                                                                       |
| tsample  | Time spent at each 0, 1, m, or $z$ pattern value in seconds.                                                |
| bstring1 | Defines a bit string consisting of 1, 0, m, or ${\tt z}.$ The first alphabetic character must be ${\tt b}.$ |
|          | ■ 1 represents the high voltage or current value.                                                           |

**Note:** The b-string cannot contain parameters.

**o** is the low voltage or current value.

m represents the value which is equal to 0.5\* (vhigh+vlow).

**z** represents the high impedance state (only for voltage

source).

**Netlist File Formats** 

component1 ...

Defines a series of b-strings. Each component is a b-string. rb and r can be used for each b-string.

Note: Brackets [] must be used.

rb=val

Keyword to specify the starting bit or component to repeat. The number is counted from left to right.

- The default is rb=1 (source repeats from the most left-hand bit or component).
- The value of rb must be an integer.
- If the value is larger than the length of the b-string, or the total the number of components, an error is reported by the Virtuoso UltraSim simulator.
- If the value is less than 1, the simulator automatically sets it to the default value of 1.

**Note:** The value of rb cannot be a parameter.

r=val

Keyword to specify how many times to repeat the b-string or the components.

- The default value is r=0 (no repeat).
- The value of r must be an integer.
- If r=-1, then the repeating operation runs continuously.
- If the value is less than -1, the simulator automatically sets it to the default value of 0.

**Note:** The value of r cannot be a parameter.

#### **Examples**

#### In the following example

```
v1 1 0 pat (5 0 0n 1n 1n 5n b01000 r=1 rb=2 bm10z)
```

tells the Virtuoso UltraSim simulator to define an independent pattern voltage source named v1 with a first b-string 01000 that executes once and repeats once from the second bit 1, and then the second b-string m10z executes once (that is, the whole bit pattern is 010001000m10z). The high voltage 1 is 5 volts, low voltage 0 is 0 volts, middle voltage m is 2.5 volts, rise and fall times are both 1 ns, and each bit sample time is 5 ns.

#### In the next example

## **Netlist File Formats**

```
.param high = 1.5 low = 0 td=0 tr=10n tf=20n tsample=60n V2 1 0 pat(high low td tr tf tsample + [b01000 r=1 rb=2 bm10z] RB=2 R=2)
```

tells the simulator to define an independent pattern voltage source named v2 with a whole bit pattern of 01000 1000 m10z m10z m10z.

**Netlist File Formats** 

# **Supported SPICE Format Simulation and Control Statements**

Listed below are the Virtuoso UltraSim SPICE format simulation and control statements. The following sections provide a brief description of each statement.

- <u>.alter</u> on page 103
- <u>.connect</u> on page 105
- .data on page 106
- <u>.end</u> on page 107
- <u>.endl</u> on page 108
- <u>.ends or .eom</u> on page 109
- <u>.global</u> on page 110
- .ic on page 111
- <u>.include</u> on page 112
- .lib on page 113
- .nodeset on page 114
- <u>.op</u> on page 115
- .options on page 118
- <u>.param</u> on page 120
- <u>.subckt or .macro</u> on page 121
- .temp on page 122
- <u>.tran</u> on page 123

**Netlist File Formats** 

#### .alter

.alter

#### **Description**

This statement is designed for repeating simulations under different conditions: Altered parameters, temperatures, models, circuit topology (different elements and subcircuit definitions), and analysis statements. Multiple <code>.alter</code> statements can be used in a netlist file, which is divided into several sections. The part before the first <code>.alter</code> statement is called the main block. Subsequent <code>.alter</code> statements and those between <code>.alter</code> and <code>.end</code> are referred to as alter blocks. When simulating an alter block, the information in the alter block is added to the main block, where conditions with identical names (for example, parameters, elements, subcircuits, and models) are replaced with those in the alter block. Analysis statements are treated in the same way.

The output from a sequence of altered simulations is distinguished by the number appended to the end of the filename, labeling the order in which they are generated. For example, the files from measures are named with .mt0, .mt1, and so forth. All the others skip the 0 for the first simulation, and appear as .fsdb, .trn, .dsn, .nact, .pa, .ta, .vecerr, and .veclog.

# **Examples**

#### In the following example

the value of capacitor in the first simulation run is 1pf. In the second and third simulation runs, the values change to 100pf and 10fF respectively.

## In the next example

**Netlist File Formats** 

- .temp 25
- .alter
- .temp 50

the first simulation is run at 25 C and the second simulation is run at 50 C.

**Netlist File Formats** 

#### .connect

.connect node1 node2

# **Description**

Use to connect node1 and node2.

Note: Both nodes must be at the same level of the design.

# **Arguments**

node1, node2

Node names

# **Example**

.connect vdd vdd!

Tells the simulator to connect the vdd and vdd! nodes. If probed, the nodes are retained in the waveform file.

**Netlist File Formats** 

#### .data

## **Description**

This statement allows you to perform data-driven analysis in which parameter values can be modified in different simulations. This statement is used in conjunction with an analysis statement (for example, .tran) with a keyword data = name.

The Virtuoso UltraSim simulator only supports an inline format for the .data statement.

## **Arguments**

| name            | Specifies the data name used in analysis statements                                                       |
|-----------------|-----------------------------------------------------------------------------------------------------------|
| param1, param2, | Specifies the parameter names used in the netlist file (the names must be declared in a .param statement) |
| val11, val21,   | Specifies the parameter values                                                                            |

## **Example**

```
.param res = 1 cap = 1f
.tran 1ns 1us sweep data = allpars
.data allpars res cap
+ 1k 1p
+ 10k 10p
.enddata
```

Tells the Virtuoso UltraSim simulator to perform two separate simulations with the two pairs of parameters: res and cap.

**Netlist File Formats** 

# .end

.end

# **Description**

This statement specifies the end of the netlist file description. All subsequent statements are ignored.

# **Example**

\*title

. . .

.end

**Netlist File Formats** 

# .endl

.endl

# **Description**

This statement specifies the end of a library definition.

# Example

.lib tt
...
.endl tt

**Netlist File Formats** 

## .ends or .eom

.ends

or

.eom

## **Description**

These statements specify the end of a subcircuit definition. Subcircuit references or calls can be nested within subcircuits.

## **Examples**

```
.subckt inv in out
...
.ends

or
.macro inv in out
...
.eom
```

**Netlist File Formats** 

## .global

```
.global node1 [node2 ... noden]
```

## **Description**

This statement defines global nodes. The Virtuoso UltraSim simulator connects all references to a global node name, which can be used at any hierarchical level, to the same node.

## **Example**

.global vdd gnd

Tells the Virtuoso UltraSim simulator to define nodes vdd and gnd as global nodes.

**Netlist File Formats** 

### .ic

```
.ic v(node1) = val1 [v(node2) = val2] ... [v(noden) = valn] subckt=subckt_name depth=depth val
```

## **Description**

This statement is used to specify an initial voltage condition for nodes. The Virtuoso UltraSim simulator forces the node voltage to the specified voltage at time=0. A node name can be hierarchical and can contain wildcards. The statement can be embedded in the scope of a subcircuit. In this case, the initial condition is assigned to the nodes local to the subcircuit. If a conflict occurs between an embedded IC and a hierarchical IC, the embedded one is adopted.

For more information about wildcards, see "Wildcard Rules" on page 49.

## **Arguments**

| v(node) | Sets the initial voltage for the node. The node name can be hierarchical and can contain wildcards (for example, x?1.*.n*). In this case, the Virtuoso UltraSim simulator assigns the initial condition to all the nodes that match the name.                |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| subckt  | Specifies the subcircuit name (by default, applies to the top level). If the statement is already used in a subcircuit definition, this parameter is ignored. Setting the parameter is equivalent to defining the statement within a subcircuit declaration. |
| depth   | Specifies the depth in the circuit hierarchy that a wildcard name applies to. This parameter is only available when the * wildcard is used in the output variable. If set to 1, only the nodes at the current level are applied (default value is infinity). |

## **Example**

```
.ic v(n1) = 0.5 v(n2) = 1.5 subckt=inv
```

Tells the Virtuoso UltraSim simulator to initialize node n1 to 0.5 V and node n2 to 1.5 V in all instances of subcircuit inv.

**Netlist File Formats** 

## .include

.include [filepath]filename

## **Description**

This statement inserts the contents of the file into the netlist file.

**Note:** [filepath] *filename* can be enclosed by single or double quotation marks.

## **Example**

.include options.txt

Tells the Virtuoso UltraSim simulator to insert the options.txt file into the netlist file.

**Netlist File Formats** 

### .lib

.lib [libpath] library\_name section\_name

## **Description**

This statement is used to read common statements, such as device models, from a library file.

## **Arguments**

[libpath] Path to the library file
library\_name Name of the library file

Note: The [libpath] library\_name can be enclosed with single or double quotation marks.

section\_name Section of the library to be included

## Example

.lib 'models.lib' tt

Tells the Virtuoso UltraSim simulator to read the tt section from the models.lib library file.

**Netlist File Formats** 

### .nodeset

```
.nodeset v(node1) = val1 [v(node2) = val2] ... [v(noden) = valn] 
 or 
 .nodeset node\ value
```

## **Description**

This statement specifies the node set for the node. The Virtuoso UltraSim simulator forces the node voltage to the specified value at the first operating point iteration and then the solver calculates the node voltage used at time=0. A node name can be hierarchical and can contain wildcards. The statement can be embedded in the scope of a subcircuit. In this case, the initial condition is assigned to the nodes local to the subcircuit. If a conflict occurs between an embedded IC and a hierarchical IC, the embedded one is adopted.

For more information about wildcards, see "Wildcard Rules" on page 49.

**Note:** The .nodeset statement can be used to enhance convergence in DC analysis. If the node value is set close to the actual DC operating point, convergence can be enhanced.

## **Arguments**

v(node)

Sets the node set for the node. The node name can be hierarchical and contain wildcards (for example, x?1.\*.n\*). In this case, the Virtuoso UltraSim simulator assigns the initial condition to all the nodes that match the name.

### **Example**

```
.nodeset v(n1) = 0.5 v(n2) = 1.5
```

The initial starting point for the operating point calculation is 0.5 V for n1 and 1.5 V for n2. The final operating point for both nodes may be slightly different since . nodeset is only used at the first iteration.

**Netlist File Formats** 

### .op

```
.op [format] [time] [format] [time] [gzip=0|1]
```

### **Description**

The .op command is used to perform an operating point analysis. The Virtuoso UltraSim simulator reports all node voltages in an .ic file. If multiple time points are specified, the Virtuoso UltraSim simulator saves the node voltages in the following order: The first time point in an .ic0 file and the second point in an .ic1 file.

In addition, the Virtuoso UltraSim simulator reports all the operating point information in a different file (the file name is dependent on the keyword format used). If time is not specified, the Virtuoso UltraSim simulator performs the operating point analysis at time 0. If transient analysis is not available, the Virtuoso UltraSim simulator performs the operating point analysis at time 0, even if a non-zero time is specified with the command.

The Virtuoso UltraSim simulator can print the operating point analysis in the following formats: ASCII, PSF ASCII, and PSF binary (default is ASCII). To specify PSF ASCII, use usim\_opt wf\_format=psfascii. To specify PSF binary, use usim\_opt wf\_format=psf.



You can use the gzip option to compress large output files such as .ic0 and .voltage.op generated by the .op command.

**Netlist File Formats** 

## **Arguments**

format

Specifies the report format and uses the following keywords: all, current, or voltage.

**Note:** Only one argument keyword can be used at a time in a command (you only need to use the first letter of the keyword).

■ **Voltage** tells the Virtuoso UltraSim simulator to print a voltage table for each node and information for each model.

The information is saved in an ASCII voltage.op file. If PSF format is specified, the file name is tran\_voltage\_op.tran\_op.

■ All tells the Virtuoso UltraSim simulator to print a voltage table for all the nodes, information for each model, and operating point information for each element (voltage, current, conductance, power, and capacitance).

The information is saved in an ASCII all.op file. If PSF format is specified, the file name is tran\_all\_op.tran\_op. Refer to the <u>Virtuoso UltraSim Waveform Interface</u>

Reference for more details on PSF files.

■ **Current** tells the Virtuoso UltraSim simulator to print a voltage table, information for each model, and limited operating point information for each element (voltage, current, and power).

The information is saved in an ASCII current.op file. If PSF format is specified, the file name is tran\_current\_op.tran\_op.

Specifies the time at which the report is printed. This argument is placed directly after the all, current, and voltage arguments in the .op command.

Specifies whether the .op command should compress the output files.

- 0 (Default): Generates uncompressed files.
- 1: Generates gzip-compressed files.

## **Example**

.op voltage .5ns current 1.0ns 2.0ns gzip=1

time

gzip=0|1

January 2019 © 2003-2019

**Netlist File Formats** 

Tells the Virtuoso UltraSim simulator to calculate the operating point at 0.5 ns and print the .op information in voltage format. The operating points are also calculated at 1.0 ns and 2.0 ns and printed in current format. The simulator also generates a gzip-compressed output file.

**Note:** If you use .op [format][time1][time2], the format at time2 is the same as time1.

**Netlist File Formats** 

## .options

.options argument1 [argument2] ...

## **Description**

This statement defines a set of SPICE options. The Virtuoso UltraSim simulator recognizes dcap, defad, defas, defl, defnrd, defnrs, defpd, defps, defw, gmin, parhier, scale, scalm, search, and wl as arguments to this statement.

## **Arguments**

| co = 80   132 | Defines the number of variables to be displayed on each line (default value is 80). If set to 80, generates a narrow printout containing up to four output variables per line. If set to 132, generates a wide printout containing up to eight output variables per line. |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dcap          | Equations calculate the depletion capacitance of the diodes (level=1 3) and BJTs.                                                                                                                                                                                         |
| defad         | Default MOSFET drain diode area (ad). Default value is 0.                                                                                                                                                                                                                 |
| defas         | Default MOSFET source diode area (as). Default value is 0.                                                                                                                                                                                                                |
| defnrd        | Default MOSFET drain resistor in number of squares (nrd). Default value is 0.                                                                                                                                                                                             |
| defnrs        | Default MOSFET source resistor in number of squares (nrs). Default value is 0.                                                                                                                                                                                            |
| defpd         | Default MOSFET drain diode perimeter (pd). Default value is 0.                                                                                                                                                                                                            |
| defps         | Default MOSFET source diode perimeter (pd). Default value is 0.                                                                                                                                                                                                           |
| defw          | Default MOSFET channel width. Default value is 1e-4.                                                                                                                                                                                                                      |
| gmin = value  | The minimum conductance allowed for transient analysis. Default value is 1e-12.                                                                                                                                                                                           |

**Netlist File Formats** 

lngold = 0/1/2

Defines the numerical printout formats for the .print statement.

■ 0 - Engineering (default): 1.234K, 123M

■ 1 - G (fixed and exponential): 1.234e+03, .123

■ 2 - E (exponential SPICE): 1.234e+03, .123e-1

**Note:** Engineering format cannot be combined with exponential format.

parhier = (local | global)

Rules for parameter passing; applies only to parameters with the same name, but under different levels of hierarchy.

- local tells the simulator that a parameter name in a subcircuit overrides the same parameter name in a higher level of the hierarchy.
- **global** tells the simulator that a parameter name at a higher level of the hierarchy overrides the same parameter name at a lower level.

Scaling factor used to scale the parameters in the element card. Default value is 1.

Model scaling factor used to scale the model parameters defined in model cards. Default value is 1.

Specifies the search path for libraries and included files.

 $^{\rm Wl}$  changes the order of specified MOS elements from the default order length-width to width-length. Default value is 0.

scale = value

scalm = value

search = path

wl = (0/1)

**Netlist File Formats** 

## .param

```
.param param1=value1 [param2 = val2 ... paramn = valn]

Or
.param func_name='expression'
```

## **Description**

This statement defines parameters and user-defined functions.

## **Examples**

```
.param vcc=2.5
.param half_vcc='0.5*vcc'
.param g(x)='5*x+0.5'
.param f(x)='g(x)+5*x+0.5'
```

**Netlist File Formats** 

### .subckt or .macro

```
.subckt subckt_name [port1 ... portn] [par1 = val1 ... parn = valn]
    [m = value]

Or
.macro subckt_name [port1 ... portn] [par1 = val1 ... parn = valn] [m = value]
```

## Description

These statements specify the beginning of a subcircuit definition. The subcircuit can have zero ports when all the nodes used in the subcircuit definition are declared global. A subcircuit definition can contain elements, subcircuit calls, nested subcircuit definitions, as well as simulation output statements (see "Supported SPICE Format Simulation Output Statements" on page 125). Parameters can be declared within subcircuit definitions, on a .subckt or .macro command, or on a subcircuit call. Multipliers are also supported on subcircuits (for example, m = 2).

## **Example**

```
.subckt inv in out w = wval \ 1 = 1val m1 out in vdd vdd pmos w = vval*3 \ 1 = 1val*2 m2 out in gnd gnd nmos w = wval \ 1 = 1val .eom x1 n1 n2 inv w = 1e-06 \ 1 = 2.5e-07
```

Defines a subcircuit named inv that has two ports and takes two parameters, w and 1. It is instantiated by a call named x1, which passes in values for w and 1.

**Netlist File Formats** 

## .temp

```
.temp val1 [val2 ... valn]
```

## **Description**

This statement defines the values of temperature used in the simulations.

## **Example**

```
.temp 0 50 100
```

Tells the Virtuoso UltraSim simulator to perform simulations for three temperature values: 0, 50, and 100.

**Netlist File Formats** 

### .tran

## **Description**

This statement defines the transient analysis. In a transient analysis, the first calculation is a DC operating point using the DC equivalent model of a circuit. The DC operating point is then used as an initial estimate to solve the next time point in the transient analysis.

If  $\mathtt{uic}$  is specified, the Virtuoso UltraSim simulator sets the node voltages as defined by  $\mathtt{ic}$  statements (or by the  $\mathtt{ic}$  =  $\mathtt{parameters}$  in various element statements) and sets unspecified nodes to 0 volts instead of solving the quiescent operating point. The DC operating points of unspecified nodes are set to 0 volts. In a SPICE netlist file, specifying  $\mathtt{uic}$  has the same effect on the simulation as setting  $\mathtt{usim\_opt}$   $\mathtt{dc=0}$ .

### **Examples**

In the following example

```
.tran 1e-12 1e-08 start = 0 sweep vcc lin 5 2.0 3.0
```

tells the Virtuoso UltraSim simulator to perform a transient analysis from 0 ns to 10 ns in steps of 1 ps. Additionally, vcc is swept linearly for five values from 2.0 to 3.0.

### In the next example

```
.tran 1ns 1us sweep data = allpars
```

tells the simulator to perform a transient analysis from 0 ns to 1 us in steps of 1 ns. Additionally, the dataset allpars is used for performing the sweep.

### In the next example

```
.tran 1ns 200ns uic
```

**Netlist File Formats** 

tells the simulator to perform a transient analysis from 0 ns to 200 ns in steps of 1 ns, without calculating the DC operating point when uic is used.

**Netlist File Formats** 

# **Supported SPICE Format Simulation Output Statements**

Listed below are the supported Virtuoso UltraSim SPICE format simulation output statements. The following sections provide a brief description of each statement.

- <u>.lprobe and .lprint</u> on page 126
- .malias on page 129
- .measure on page 130
  - □ Average, RMS, Min, Max, Peak-to-Peak, and Integral on page 130
  - □ Current and Power on page 132
  - □ Find and When on page 133
  - □ Parameter on page 134
  - ☐ Rise, Fall, and Delay on page 135
  - □ Target on page 135
  - □ <u>Trigger</u> on page 135
- <u>.probe, .print</u> on page 137

**Netlist File Formats** 

## .lprobe and .lprint

```
.lprobe tran [low = value] [high = value] [name1 = ]ov1 [[name2 = ]ov2] ...
        [[namen = ]ovn] [depth = value] [subckt = name] [exclude = pn1]
        [exclude = pn2] ... [preserve=none|all|port]

.lprint tran [low = value] [high = value] [name1 = ]ov1 [[name2 = ]ov2] ...
        [[namen = ]ovn] [depth = value] [subckt = name] [exclude = pn1]
        [exclude = pn2] ... [preserve=none|all|port]
```

### **Description**

These statements set up logic probes on nodes for the specified output quantity. The results are sent to a waveform output file. These statements can contain hierarchical names and wildcards for nodes or elements, and can be embedded within the scope of a subcircuit (for more information about wildcards, see "Wildcard Rules" on page 49).

The threshold voltages for <code>.lprint/.lprobe</code> can also be set using the vl and vh options. See "Threshold Voltages for Digital Signal Printing and Measurements" on page 223 for more information.

**Note:** Output variables can only be simple output variables.

## **Arguments**

| tran         | Defines the analysis type (transient).                                                                                                                                                                                                                                                             |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ov1, ov2     | Specifies the simple output variables and uses $v(node\_name)$ format. The name can be hierarchical and contain wildcards (for example, x?1.*.n*).                                                                                                                                                 |  |
| low = value  | Specifies the voltage threshold for the logic 0 (zero) state. The 0 (logic $low$ ) state is probed if the node voltage is less than or equal to $low$ . If the node voltage is between $low$ and $high$ , the X state is probed. If not specified, the global parameter value $vl$ is assigned.    |  |
| high = value | Specifies the voltage threshold for the logic 1 (one) state. The 1 (logic $high$ ) state is probed if the node voltage is higher than or equal to $high$ . If the node voltage is between $low$ and $high$ , the X state is probed. If not specified, the global parameter value $vh$ is assigned. |  |

**Netlist File Formats** 

depth = value

Specifies the depth in the circuit hierarchy that a wildcard name applies. If set as one, only the nodes at the current level are applied (default value is infinity).

subckt = name

Specifies the subcircuit this statement applies to. By default, it applies to the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration.

exclude = pn1, pn2

Specifies the output variables to be excluded from the probe. Names can be node or element names, and can contain wildcards.

preserve=none|all
|port

Defines the content of nodes probed with wildcard probing.

- none probes all nodes and ports connected to active devices (default). Nodes connected only to passive elements are not probed.
- all probes all nodes, including nodes connected to passive elements, and probes all ports.
- port only probes ports in subcircuits.

## **Examples**

### In the following example

```
.lprobe low = 0.5 \text{ high} = 4.5 \text{ v(n1)}
```

the voltage on node n1 is converted to logic values using the low and high thresholds, and then output to the waveform output file.

#### In the next example

```
.lprobe low = 0.5 \text{ high} = 4.5 \text{ v(*)} \text{ v(BUF.n1)} \text{ depth} = 2 \text{ subckt} = INV
```

the logic states are probed for all the nodes within the subcircuit named INV and one level below in the circuit hierarchy. In this case, the reported names of BUF are appended with the circuit call path from the top level to INV. This is equivalent to the situation where the statement '.lprobe tran v(\*) depth = 2' is in the subcircuit definition of INV in the netlist file.

#### In the next example

```
.lprobe tran v(*) subckt=VCO preserve=all
```

RC reduction is constrained to preserve all nodes in VCO. Voltage probing is performed for all nodes in VCO, including internal nodes that are only connected to resistors and capacitors.

**Netlist File Formats** 

## In the next example

```
.lprobe tran v(*) exclude=net* exclude=bl*
```

probes all node voltages except the voltages for nodes matching the pattern net\* and b1\*. The high and low threshold voltage is set by global parameters vh and v1, respectively.

### In the next example

```
.lprobe low = 0.5 high = 4.5 v(*) exclude=*$* 
 Or 
 .lprint low = 0.5 high = 4.5 v(*) exclude=*$*
```

the voltage on all nodes is converted to logic values using the low and high thresholds, and then output to the waveform output file. Nodes containing the \$ symbol are excluded.

**Netlist File Formats** 

## .malias

```
.malias model_name=alias_name1 <alias_name2 ...>
```

## **Description**

The Virtuoso UltraSim simulator supports .malias, an option used to create an alias name for a model. To create an alias, specify the following in the netlist file:

```
.malias model name=alias name1 <alias name2 ... >
```

You can use alias\_name1 ... the same way as the model\_name.

**Note:** This option is only supported at the top level of the netlist file.

## **Arguments**

| alias_name | Specifies the alias name used for the model |
|------------|---------------------------------------------|
| model_name | Specifies the model name                    |

**Netlist File Formats** 

#### .measure

```
.measure tran|tran cont meas_name trig ... targ ...
```

### **Description**

This statement defines the measurement that is performed for propagation, delay, rise time, fall time, average voltage, peak-to-peak voltage, and minimum and maximum voltage over a specified period, and over a number of other user-defined variables. The measurement can be used for power analysis on elements or subcircuits (see <a href="Examples">Examples</a>).

The continuous measurement feature of the Virtuoso UltraSim simulator can be enabled by specifying the tran\_cont option in the .measure statement. This type of measure performs the specified measurement continuously until the simulation ends. A measure output file named cont\_<meas\_name>.mtx is generated and reports the continuous measurement results.

The .measure statement can also be embedded within a subcircuit definition in the netlist file. The measure name is appended with the call path name from the top-level to the instances of the subcircuit. The .measure statement can also be used to perform the measurement of all output variables, including expression probes already defined in the .probe expr() statement.

The Virtuoso UltraSim simulator supports linked measure statements applicable for all the measure functions listed below. Some measure statements can depend on others by having names of other measures in expressions (instead of parameters). These expressions cannot contain node voltages and element currents. To avoid confusion, linked measure statements must be in the same scope (that is, either in the top level or in the same subcircuit definition).

**Note:** Any signal used in .meas is automatically saved in the waveform file.

The Virtuoso UltraSim simulator supports the following measure functions (descriptions include examples):

## Average, RMS, Min, Max, Peak-to-Peak, and Integral

```
.measure tran meas name func ov1 [from = value to = value]
```

**Netlist File Formats** 

## Arguments

| tran  | Specifies the transient analysis for the measurement                                                       |  |  |
|-------|------------------------------------------------------------------------------------------------------------|--|--|
|       | <b>Note:</b> The Virtuoso Ultrasim simulator only supports measurement of transient analysis.              |  |  |
| name  | User-defined measurement name                                                                              |  |  |
| ov1   | Name of the output variable (it can be the node voltage, branch current of the circuit, or an expression)  |  |  |
| func  | <b>avg</b> calculates the average area under $ov1$ , divided by the period of time                         |  |  |
|       | ■ max reports the maximum value of ov1 over the specified interval                                         |  |  |
|       | $\blacksquare$ $\ $ min reports the minimum value of $\textit{ov1}$ over the specified interval            |  |  |
|       | ■ <b>pp</b> reports the maximum value, minus the minimum of ov1, over the specified interval               |  |  |
|       | <b>rms</b> calculates the square root of the area under the $ov1$ curve, divided by the period of interest |  |  |
|       | ■ integ reports the integral of ov1 over the specified period                                              |  |  |
| from= | Start time for the measurement period                                                                      |  |  |
| to=   | End time for the measurement period                                                                        |  |  |

## **Examples**

### The following example

```
.measure tran avg1 avg v(1) from = 0ns to = 1us
```

tells the Virtuoso UltraSim simulator to calculate the average voltage of node 1 from 0 ns to 1 us, evaluating the result with variable avg1.

## In the next example

```
.measure tran Q2 integ I(out) from = Ons to = 1us
```

tells the simulator to calculate the integral of I(out) from 0 ns to 1us, evaluating the result with variable Q2.

**Netlist File Formats** 

### In the next example

```
.measure tran rms3 rms v(out) from = 0ns to = 1us
```

tells the simulator to calculate the RMS of the voltage on node out from 0 ns to 1 0ns, evaluating the result with variable rms3.

### In the next example

```
.measure tran rout pp par('v(out)/i(out)')
```

tells the simulator to calculate the peak-to-peak value of the output resistance at node out, evaluating the result with variable rout.

### **Current and Power**

## Description

Used for current and power analysis on elements or subcircuits.

## Examples

### In the following example

```
.measure tran current max x0(xtop.x23.out) from=0ns to=1us
```

the maximum current of port out of instance xtop.x23 is measured from 0 ns to 1 us, excluding all other lower hierarchical subcircuit ports.

#### In the next example

```
.measure tran power max `v(xtop.x23.out) * x0(xtop.x23.out) ` from=0ns to=1us
```

the maximum power of port out of instance xtop.x23 is measured 0 ns to 1 us, excluding all other lower hierarchical subcircuit ports.

### In the next example

```
.measure tran current max x(xtop.x23.out) from=0ns to=1us
```

the maximum current of port out of instance xtop.x23 and all instances below is measured.

### In the next example

```
.measure tran power max `v(xtop.x23.out) * x(xtop.x23.out) ` from=Ons to=lus
```

the maximum power of port out of instance xtop.x23 and all instances below is measured.

**Netlist File Formats** 

### In the next example

```
.measure tran power_avg avg `v(1) * i1(r1)` from=0ns to=1us
```

the average power on element r1, from 0 ns to 1 us, is measured in the circuit.

### In the next example

```
.measure tran energy integ ` v(xtop.x23.out) * x(xtop.x23.out) ` from=Ons to=10us
```

the integral power (total energy) of port out of instance xtop.x23 and all instances below is measured.

#### Find and When

```
.measure tran meas name find ov1 at = value
```

#### or

```
.measure tran | tran | cont meas | name find ov1 when ov2 = value [td = value] [rise = r | last] [fall = f | last] [cross = c | last] [from = value to = value]
```

or

```
.measure tran | tran_cont meas_name when ov1 = value | ov3 [td = value] [rise = r | last] [fall = f | last] [cross = c | last] [from = value to = value]
```

or

```
.measure tran | tran _cont meas_name when ov1 = ov2 [td = value] [rise = r | last] [fall = f | last] [cross = c | last] [from = value to = value]
```

**Note:** The from/to pair, at, and td arguments cannot be specified together with the same .measure statement.

## Arguments

| tran | Specifies the transient analysis for the measurement. |
|------|-------------------------------------------------------|
|------|-------------------------------------------------------|

Note: The Virtuoso Ultrasim simulator only supports measurement

of transient analysis.

meas\_name User-defined measurement name.

when | find Specifies the when and find functions.

ov1, ov2, ov3 Name of the output variable (it can be the node voltage, branch

current of the circuit, or an expression).

**Netlist File Formats** 

| td      | Time at which measurement starts.                                                                                                          |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| rise=r  | Number of rising edges the target signal achieves $\it r$ times (the measurement is executed).                                             |  |  |
| fall=f  | Number of falling edges the target signal achieves ${\tt f}$ times (the measurement is executed).                                          |  |  |
| cross=c | Total number of rising and falling edges the target signal achieves c times (the measurement is executed). Crossing can be $rise$ or fall. |  |  |
| last    | Last cross, fall, or rise event (measurement is executed the last time the find or when condition is true).                                |  |  |
|         | <b>Note:</b> last is a reserved keyword and cannot be used as a parameter name in .measure statements.                                     |  |  |
| from=   | Start time for the measurement period.                                                                                                     |  |  |
| to=     | End time for the measurement period.                                                                                                       |  |  |

## Examples

```
.measure tran find1 find v(1) at = 0ns

.measure tran find2 find v(1) when v(2) = 2.5 rise = 1

.measure tran when1 v(1) = 2.5 cross = 1

.measure tran when2 v(1) = v(2) cross = 1

.measure tran_cont cont_find3 find v(1) when v(2) = 2.5 rise = 1

.measure tran_cont cont_when3 v(1) = 2.5 cross = 1

.measure tran_cont cont_when4 v(1) = v(2) cross = 1
```

### **Parameter**

```
.measure tran meas_name param = 'expr'
```

## Description

This format is specified together with other measures. `expr' can contain the names of other measures, but cannot contain node voltages or element currents.

**Note:** Since 'expr' is a function of previous measurement results, it cannot be a function of node voltage or branch current.

**Netlist File Formats** 

## Examples

## In the following example

```
.measure tran avg1 avg v(1) from = 0ns to = 1us .measure tran avg2 avg v(1) from = 2ns to = 3us .measure tran avg12 param = 'avg1+avg2'
```

the measure avg12 returns the sum of the values from avg1 and avg2.

### In the next example

```
.measure tran avg01 avg v(in) from = 0 to = 1e-08 .measure tran time1 when v(1) = 2.5 cross = 1 .measure tran delay1 trig at = 'time1' targ v(t4) val = '0.5*(avg01+0.0112)' rise = 1
```

the measure delay1 is calculated based on the results of time1 and avg.

### Rise, Fall, and Delay

```
. measure tran meas name trig ... targ ...
```

### **Target**

```
targ targ var val = value [td = value] [cross = value | rise = value | fall = value]
```

### **Trigger**

```
trig trig_var val = value [td = value] [cross = value] [rise = value] [fall = value]

or
trig at = value
```

135

### **Arguments**

tran Specifies the transient analysis for the measurement.

Note: The Virtuoso Ultrasim simulator only supports measurement

of transient analysis.

meas\_name User-defined measurement name.

trig Specifies the beginning of trigger specifications.

targ Specifies the beginning of target specifications.

**Netlist File Formats** 

| trig_var    | Name of the output variable that triggers the measurement. If the target is reached before the trigger activates, .measure reports a negative value.       |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| targ_var    | Name of the output variable the Virtuoso UltraSim simulator uses to determine the propagation delay with respect to trig_var.                              |  |
| val=value   | Value of trig_var or targ_var.                                                                                                                             |  |
| td=value    | Time the measurement starts. The simulator counts the number of cross, rise, or fall events that occur after the td value. Default=0.0.                    |  |
| rise=value  | Number of rise, fall, or cross events the target signal                                                                                                    |  |
| fall=value  | achieves $f$ times (the measurement is executed).                                                                                                          |  |
| cross=value |                                                                                                                                                            |  |
| at=value    | Special case for trigger specification of measurement start time. The value can be a real time or a measurement result from a previous .measure statement. |  |

## Examples

### In the first example

```
.measure tran delay1 trig v(1) val = 0.5 rise = 1 targ v(2) val = 0.5 fall =1 .measure tran cont delay2 trig v(1) val = 0.5 rise =1 targ v(2) val = 0.5 fall =1
```

tells the Virtuoso UltraSim simulator to measure the delay from time point v(1), when its value is 0.5 volts on the first rising edge, to time point v(2) when its values is 0.5 volts on the first falling edge.

The second .measure statement continuously reports the delay between v(1) and v(2) until the simulation ends. The additional output file is cont\_delay2.mt0.

## The next example

```
.measure tran delay1 trig at=1ns targ v(2) val = 0.5 fall = 1
```

tells the simulator to measure the delay from 1 ns to time point v(2) when its value is 0.5 volts on the first falling edge.

**Netlist File Formats** 

## .probe, .print

### **Description**

These statements are used to probe nodes and ports or to print simulation results in text and graphic formats. Using any of the specified keywords has the same effect, sending results to a waveform output file. The statements can contain hierarchical names and wildcards for nodes, ports, or elements, and can be embedded within the scope of a subcircuit.

For more information about wildcards, see "Wildcard Rules" on page 49.

For .print, the Virtuoso UltraSim simulator creates a *circuit.print#* output file for each simulation run (# starts at 0). The file includes all data for printed variables, with an x in the first column indicating where the .print output data starts, followed by a y indicating where the data ends.

The statements also support the following:

- Multiple statements in the netlist file
- Output variables in different formats (see Arguments on page 137)

**Note:** Nonexistent netlist file part names are ignored (warning message with names is printed).

## **Arguments**

tran

Defines the analysis type (transient).

**Netlist File Formats** 

ov1, ov2 ...

Name of the output variable (it can be a node voltage, branch current, port current, verilogA instance port voltage, or verilogA instance internal variable value).

- **v(node\_name)** probes the *node\_name* voltage. The *node\_name* can be hierarchical, and can contain question marks and wildcards. For example: v(x?1.\*.n\*).
- i(element\_name) prints the branch current output through the element element\_name. The element\_name can be hierarchical, and can contain question marks and wildcards. For example: i(x?1.\*.n\*)
- v1(element\_name) probes the voltage of the first terminal for the element element\_name, v2 probes the voltage of the second terminal, v3 probes the voltage of the third terminal, and v4 probes the voltage of the fourth terminal (useful when the node name of a terminal is unknown; true for stitched devices).
- x(instance\_port\_name) returns the current flowing into the subcircuit port, including all lower hierarchical subcircuit ports. It can be used to probe power and ground ports of an instance, even if the ports are defined as a global node, and do not appear in the subcircuit port list. The instance\_port\_name can be hierarchical, and can contain question marks and wildcards. For example: x(x?1.\*.n\*.vdd)
- **x0(instance\_port\_name)** returns the current flowing into the subcircuit port, excluding all other lower hierarchical subcircuit ports. It can be used to probe power and ground ports of an instance, even if the ports are defined as a global node, and do not appear in the subcircuit port list. The instance\_port\_name can be hierarchical, and can contain question marks and wildcards. For example: x0(x?1.\*.n\*.vdd).
- vol = v(node1, node2) probes the voltage difference between node1 and node2, and assigns the result to the variable vol.

**Netlist File Formats** 

- expr = par('expression') probes the expression of simple output variables and assigns the result to expr. The expression can contain variables in the above two formats, as well as all the mathematical operators, and built-in or user-defined functions. An expression can also contain the names of other expressions.
- var\_name(veriloga\_instance) probes the var\_name voltage for veriloga\_instance. The var\_name can be either a port name or an internal variable name of a verilogA module. The veriloga\_instance is the instance name of a verilogA module, which can be hierarchical and can contain question marks and wildcards. For example: PD(IO.AN?.B\*).
- all(veriloga\_instance) probes all the port voltages and internal variable values for veriloga\_instance. The veriloga\_instance can be hierarchical and can contain question marks and wildcards. For example: all(IO.AN?.B\*).

depth=value

Specifies the depth in the circuit hierarchy that a wildcard name applies to. If it is set as one, only the nodes at the current level are applied (default value is infinity).

subckt=name

Specifies the subcircuit this statement applies to. By default, it applies to the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration. Wildcards are supported.

net=name

Specifies the net name for the pre-layout netlist. When this argument is specified, the software probes the voltage/current of a subnode/parasitic resistor, which is defined in DSPF/SPEF file. Wildcards are supported.

exclude=pn1, pn2

Specifies the output variables to be excluded from the probe. Names can be node or element names, and can contain wildcards.

**Netlist File Formats** 

preserve=
none|all|port

Defines the content of nodes probed with wildcard probing.

- none probes all nodes and ports connected to active devices (default). Nodes connected only to passive elements are not probed.
- all probes all nodes, including nodes connected to passive elements, and probes all ports.
- port only probes ports in subcircuits.

**Note:** To apply .preserve=all globally to all .probe statements in a netlist, set the probe\_preserve option to all (see probe preserve Option).

## **Examples**

### In the following example

```
.print v(n1) i1(m1) v(n1) = v(n2, n3) = v(n1) + 2v(n1) + 2v(n2)'
```

tells the Virtuoso UltraSim simulator to print the voltage at node n1 and the current i1 for element M1. The voltage difference between nodes n2 and n3 is printed and assigned to vdiff. In addition, an expression of voltages at nodes n1 and n2 is printed and assigned to expr1.

### In the next example

```
.print tran v(*) i(r1) depth = 2 subckt = VCO
```

tells the simulator to print the voltages for all nodes in the subcircuit named VCO and one level below in the circuit hierarchy. Also printed is the current of the resistor r1 for all the instances of the subcircuit VCO. The reported names of r1 are appended with the circuit call path from the top level to VCO. This is equivalent to the situation where the statement .print tran v(\*) i (r1) depth = 2 is written in the subcircuit definition of VCO in the netlist file.

#### In the next example

```
.print tran X(xtop1.block1.in) X0(xtop1.block1.in)
```

tells the simulator to report currents for instance block1, which is instantiated in top level block xtop. X() and returns the current into the subcircuit port in, including all lower hierarchical subcircuit ports. X0() only returns the current into the subcircuit port and excludes all other lower hierarchical subcircuit contributions.

### In the next example

```
.print tran x0(xtop.x23.xinv.out)
```

**Netlist File Formats** 

tells the simulator to print the current of port out of instance xtop.x23.xinv, excluding all other lower hierarchical subcircuit ports.

**Note:** To print the subcircuit instance port current, use the format specified in this example.

### In the next example

```
.print tran x(xtop.*)
```

tells the simulator to print the current of ports for instance xtop and all instances below.

## In the next example

```
.probe tran v(*) subckt=VCO preserve=all
```

RC reduction is constrained to preserve all nodes in VCO. Voltages are probed for all nodes in VCO, including internal nodes that are only connected to resistors and capacitors.

### In the next example

```
.probe tran v(*) exclude=net* exclude=bl* depth=2
```

probes all node voltages of the top level and one hierarchy below, except for the voltages of nodes matching the pattern net\* and bl\*.

## In the next example

```
.probe tran v1(x1.x3.mp1) v2(x3.xp.mp4)
```

probes the drain of x1.x3.mp1 and gate of x3.xp.mp4.

### In the next example

```
.probe tran out(IO.ANA.VREG) ps3(IO.ANA.VREG) all(IO.ANA.C*)
```

probes the voltage of port out and the value of the internal variable ps3 for the verilogA instance IO.ANA.VREG, as well as all the port voltages and internal variable values for verilogA instances that match the name IO.ANA.C\*.

### In the next example

```
.probe v(X0/XINV1/XN0/M0:GATE@m2) net=x1/x0/xinv1/a
```

probes the voltage of the finger device's node X0/XINV1/XN0/M0:GATE@m2, which is defined in the DSPF file.

#### In the next example

```
.probe i1(R1) net=x1/x0/xinv1/a
```

probes the current of parasitic resistor R1 on net x1/x0/xinv1/a in a SPEF file.

**Netlist File Formats** 

### In the next example

```
.probe v(*) net=[*]
```

probes all the voltages of all the subnodes of all nets in DSPF/SPEF file.

### .print Control Options

```
.options co=80/132
```

This option is used to control printout width. The default value is 80, with up to four variables per line in the printout file. If the number of variables in the .print statement exceeds four, then the first four variables are printed in the same line and the rest are printed on the next line. If co = 132 is set, wide printout format is applied, allowing up to eight variables in a line.

```
.width out=80/132
```

Similar to the co option, .width is used to define the printout width of the output file (default is 80). out is the keyword used for printout width.

The print time interval is determined by the .tran statement step time. If the netlist file contains Spectre $^{\mathbb{R}}$ .tran options, then the step and outputstart arguments in the Spectre .tran option statement determine the print time step and the first print time point, respectively.

## .option ingold = 0/1/2

The ingold option controls the numerical format of the printout (default value is 0) and is specified with the .option statement. The engineering notation, in contrast to exponential format, provides two to three extra significant digits and aligns data columns to facilitate comparison.

| ingold=0 | Engineering format (default)     | 1.234K, 123M       |
|----------|----------------------------------|--------------------|
| ingold=1 | G format (fixed and exponential) | 1.234e+03, .123    |
| ingold=2 | E format (exponential SPICE)     | 1.234e+03, .123e-1 |

**Netlist File Formats** 

## .option measdgt = x

The <code>measdgt</code> option formats the printed numbers in the <code>.measure</code> output files (such as <code>.meas0</code> and <code>.mt0</code>). x is used to specify the number of digits displayed to the right of the decimal point. The typical value of x is between 1 and 7 (default is 4). You can use <code>.option</code> measdgt with <code>.optioningold</code> to control the output data format.

## **Examples**

Virtuoso UltraSim simulator format (preferred):

.option co=132

SPICE compatible format:

.width out=132

## .option numdgt=x

The <code>numdgt</code> option formats the printed number in the <code>.print</code>, <code>.ic0</code>, and <code>voltage.op</code> output files. The <code>x</code> variable is used to specify the number of significant digits. The typical value of <code>x</code> is between 1 and 7 (default is 5). You can use <code>.option</code> numdgt and <code>.option</code> ingold to control the output data format. Using this option does not affect the accuracy of the simulation.

### **Examples**

.option numdgt=7

# **Supported SPICE Format Expressions**

The Virtuoso UltraSim simulator supports the following SPICE format expressions:

- Built-in functions
- Constants
- Operators

## **Built-In Functions**

The Virtuoso UltraSim simulator supports the following built-in functions for Spectre and SPICE modes.

**Table 2-2 Built-In Functions** 

| Form     | Function                   | Class | Description                                            |
|----------|----------------------------|-------|--------------------------------------------------------|
| sin(x)   | sine                       | trig  | Returns the sine of x in radians                       |
| cos(x)   | cosine                     | trig  | Returns the cosine of x in radians                     |
| tan(x)   | tangent                    | trig  | Returns the tangent of x in radians                    |
| asin(x)  | arc sine                   | trig  | Returns the inverse sine of x in radians               |
| acos(x)  | arc cosine                 | trig  | Returns the inverse cosine of x radians                |
| atan(x)  | arc tangent                | trig  | Returns the inverse tangent of x in radians            |
| sinh(x)  | hyperbolic sine            | trig  | Returns the hyperbolic sine of x in radians            |
| cosh(x)  | hyperbolic cosine          | trig  | Returns the hyperbolic cosine of x in radians          |
| tanh(x)  | hyperbolic tangent         | trig  | Returns the hyperbolic tangent of x in radians         |
| asinh(x) | hyperbolic inverse sine    | trig  | Returns the hyperbolic inverse sine of x in radians    |
| acosh(x) | hyperbolic inverse cosine  | trig  | Returns the hyperbolic inverse cosine of x in radians  |
| atanh(x) | hyperbolic inverse tangent | trig  | Returns the hyperbolic inverse tangent of x in radians |

**Netlist File Formats** 

Table 2-2 Built-In Functions, continued

| Form        | Function                                                | Class | Description                                                                                                                         |
|-------------|---------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| atan2(x,y)) | tangent inverse                                         | trig  | Returns the inverse tangent of x/y in radians                                                                                       |
| hypot(x,y)  | hypotenuse                                              | trig  | Returns the square root of $(x^*x + y^*y)$                                                                                          |
| ln(x)       | natural log                                             | trig  | Returns the natural log with base e of x                                                                                            |
| abs(x)      | absolute value                                          | math  | Returns the absolute value of x:  x                                                                                                 |
| sqrt(x)     | square root                                             | math  | Returns the square root of the absolute value of x: $sqrt(-x) = -sqrt( x )$                                                         |
| pow(x,y)    | absolute power                                          | math  | Returns the value of x raised to the integer part of y: $x^{(integer part of y)}$                                                   |
| pwr(x,y)    | signed power                                            | math  | Returns the absolute value of x, raised to<br>the y power, with the sign of x: (sign of<br>x) $ x ^y$                               |
| log(x)      | natural logarithm                                       | math  | Returns the natural logarithm of the absolute value of $x$ , with the sign of $x$ : (sign of $x$ )log( $ x $ )                      |
| log10(x)    | base 10 logarithm                                       | math  | Returns the base 10 logarithm of the absolute value of x, with the sign of x: (sign of x) $\log_{10}( x )$                          |
| exp(x)      | exponential                                             | math  | Returns e, raised to the power x: e <sup>x</sup>                                                                                    |
| db(x)       | decibels                                                | math  | Returns the base 10 logarithm of the absolute value of x, multiplied by 20, with the sign of x:(sign of x)20log <sub>10</sub> (lxl) |
| int(x)      | integer                                                 | math  | Returns the integer portion of x                                                                                                    |
| sgn(x)      | return sign                                             | math  | Returns -1 if x is less than 0                                                                                                      |
|             |                                                         |       | Returns 0 if x is equal to 0                                                                                                        |
|             |                                                         |       | Returns 1 if x is greater than 0                                                                                                    |
| sign(x,y)   | transfer sign                                           | math  | Returns the absolute value of $x$ , with the sign of $y$ :(sign of $y$ )  $x$                                                       |
| gauss       | Gaussian distribution function using relative variation | math  | Returns only the nominal value                                                                                                      |

**Netlist File Formats** 

Table 2-2 Built-In Functions, continued

| Form      | Function                                                   | Class     | Description                            |
|-----------|------------------------------------------------------------|-----------|----------------------------------------|
| agauss    | Gaussian distribution function using absolute variation    | math      | Returns only the nominal value         |
| unif      | uniform distribution function using relative variation     | math      | Returns only the nominal value         |
| aunif     | uniform distribution function using absolute variation     | math      | Returns only the nominal value         |
| limit     | limit distribution<br>function using<br>absolute variation | math      | Returns only the nominal value         |
| min(x,y)  | smaller of two args                                        | control   | Returns the numeric minimum of x and y |
| max(x,y)  | larger of two args                                         | control   | Returns the numeric maximum of x and y |
| ceil(x)   | ceiling                                                    | algebraic | Returns the ceiling of x               |
| floor(x)  | floor                                                      | algebraic | Returns the floor of x                 |
| fmod(x,y) | fractional mod                                             | algebraic | Returns the mod of x, y                |

#### **Constants**

The Virtuoso UltraSim simulator supports the following constants.

Note: Constants are only valid in Spectre mode.

#### **Table 2-3 Constants**

M\_E: 2.7182818284590452354

M\_LOG2E: 1.4426950408889634074

M\_LOG10E: 0.43429448190325182765

M\_LN2: 0.69314718055994530942

M\_LN10: 2.30258509299404568402

M\_PI: 3.14159265358979323846

**Netlist File Formats** 

#### **Table 2-3 Constants**, continued

M\_TWO\_PI: 6.28318530717958647652

M\_PI\_2 : 1.57079632679489661923

M\_PI\_4: 0.78539816339744830962

M\_1\_PI : 0.31830988618379067154

M\_2\_PI: 0.63661977236758134308

M\_SQRT2: 1.41421356237309504880

M\_SQRT1\_2: 0.70710678118654752440

M\_DEGPERRAD: 57.2957795130823208772

P\_Q: 1.6021918e-19

P\_C: 2.997924562e+8

P\_K: 1.3806226e-23

P\_H: 6.6260755e-34

P\_EPS0: 8.85418792394420013968e-12

P\_U0: 0.000001256637061436

P\_CELSIUS0: 273.15

**Netlist File Formats** 

## **Operators**

The Virtuoso UltraSim simulator supports the following operators.

**Table 2-4 Operators** 

| Form | Function                           | Description                                                                                       |  |
|------|------------------------------------|---------------------------------------------------------------------------------------------------|--|
| +    | add                                | Used for addition                                                                                 |  |
| -    | subtract                           | Used for subtraction                                                                              |  |
| /    | divide                             | Used for division                                                                                 |  |
| *    | multiply                           | Used for multiplication                                                                           |  |
| **   | power                              | Used for power                                                                                    |  |
| %    | modulus                            | Used for modulus                                                                                  |  |
| <    | less than (relational)             | Returns 1 if the left operand is less than the right operand (otherwise returns 0)                |  |
| >    | greater than<br>(relational)       | Returns 1 if the left operand is greater than the right operand (otherwise returns 0)             |  |
| <=   | less than or equal (relational)    | Returns 1 if the left operand is less than operand to the right operand (otherwise returns 0)     |  |
| >=   | greater than or equal (relational) | Returns 1 if the left operand is greater than or equal to the right operand (otherwise returns 0) |  |
| !=   | inequality                         | Returns 1 if the operands are not equal (otherwise returns 0)                                     |  |
| ==   | equality                           | Returns 1 if the operands are equal (otherwise returns 0)                                         |  |
| &&   | logical AND                        | Returns 1 if neither operand is zero (otherwise returns 0)                                        |  |
| II   | logical OR                         | Returns 1 if either or both operands are not zero (returns 0 only if both operands are zero)      |  |
| &    | bitwise AND                        | Returns signed bitwise AND                                                                        |  |
| 1    | bitwise OR                         | Returns signed bitwise OR                                                                         |  |

**Netlist File Formats** 

Table 2-4 Operators, continued

| Form             | Function | Description                                                  |
|------------------|----------|--------------------------------------------------------------|
| cond?expr1:expr2 | ternary  | If cond is true, evaluates expr1 (if false, evaluates expr2) |

**Netlist File Formats** 

## **Simulation Options**

This chapter describes the simulation options that can be used to set the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator for speed, accuracy, and functionality.

See the following topics for more information.

- Setting Virtuoso UltraSim Simulator Options in Netlist File on page 151
- Simulation Modes and Accuracy Settings on page 153
- High-Sensitivity Analog Option on page 163
- Analog Autodetection on page 164
- DC Operating Simulation Control Options on page 165
- Modeling Options on page 184
- Waveform File Format and Resolution Options on page 197
- Miscellaneous Options on page 207
- Simulator Options: Default Values on page 252

# Setting Virtuoso UltraSim Simulator Options in Netlist File

The Virtuoso UltraSim simulator supports Spectre<sup>®</sup> and HSPICE (registered trademark of Synopsys, Inc.) netlist file formats. The Virtuoso UltraSim simulator options can be set in a Spectre netlist file using the usim\_opt command, whereas the simulator options in a HSPICE netlist file require the .usim\_opt command.

#### **Spectre Syntax**

```
usim\_opt [opt1] [opt2] ... [scope1] [scope2] ...
```

#### **SPICE Syntax**

**Simulation Options** 

```
.usim opt [opt1] [opt2] ... [scope1] [scope2] ...
```

You can set any number of Virtuoso UltraSim simulator options on the same usim\_opt command line and also list the options in any order. These options can be set locally by using the scope option or globally (no scope).

The following scopes are supported by the Virtuoso UltraSim simulator:

- Subcircuit instances: inst=[inst1 inst2 ...]
- Subcircuit primitives: subckt=[subck1 subckt2 ...]
- Subcircuit instance inside a subcircuit: subcktinst=[subckt1.xinst1 subckt2.xinst2 ...]
- Device model primitives: model=[model1 model2 ...]
- Model primitives inside a subcircuit: subcktmodel=[subckt1.model1 subckt2.model2 ...]
- Power network: scope=power
- Stitched network: scope=stitch

Wildcards (\*,?) can be used to match multiple scopes simultaneously (for more information about wildcards, see "Wildcard Rules" on page 49).

**Note:** If the scope includes multiple entries, or contains wildcards, it must be enclosed by [] brackets.

#### Example

#### Spectre Syntax:

```
usim_opt sim_mode=ms speed=6 postl=2
usim_opt sim_mode=a inst=i1.i2.vco1
usim opt sim mode=df subckt=[digital1 digital2]
```

#### **HSPICE Syntax:**

```
.usim_opt sim_mode=ms speed=6 postl=2
.usim_opt sim_mode=a inst=x1.x2.vco1
.usim_opt sim_mode=df subckt=[digital1 digital2]
```

The options of parent subcircuits are automatically inherited by child subcircuits called by the parent. If a local option is set for a child, it overrides the options inherited from the parent. When combining local and global options, the following rules apply:

A lower level option overrides a higher level option

**Simulation Options** 

- Options do not need to be listed in a specific order in the netlist file
- An instance-based option overwrites subcircuit settings if applied to the same block
- The last option set overwrites a previously set option if applied to the same block

The Virtuoso UltraSim simulator also supports a common options configuration file called <code>ultrasim.cfg</code>, which enables you to set the simulator default options. This configuration file can be used to set netlist file, user, or site-specific Virtuoso UltraSim simulator options. Both the Spectre and HSPICE syntax options are supported in the configuration file. If the option defined in <code>ultrasim.cfg</code> is also defined in the netlist file, the netlist file overwrites the option. See "Virtuoso UltraSim Simulator Configuration File" on page 37 for more information about configuration files.

## **Simulation Modes and Accuracy Settings**

You trade-off speed and accuracy by choosing between different model and simulation abstraction levels, and by adjusting the tolerances used by the Virtuoso UltraSim simulation algorithm. The simulation mode  $sim_{mode}$  determines the type of partitioning and device models the Virtuoso UltraSim simulator applies to the circuit. The available modes are digital extended (dx), digital fast (df), digital accurate (da), mixed signal (ms), memory (mx), analog (a), and SPICE (s). Within each simulation mode, the speed option specifies the accuracy and determines the relative tolerance used for voltage and current calculations (valid settings are 1 to 8).

#### **Simulation Modes**

<u>Figure 3-1</u> on page 154 shows how simulation modes influence partitioning and device modeling. All simulation modes use the same SPICE solver. The a and s modes do not use partitioning, and the mx, ms, da, df, and dx modes use more aggressive partitioning. In addition, s mode uses SPICE models, a and ms modes use analog representative models, and df, da, and dx modes use digital representative models.

Figure 3-1 Simulation Modes



■ **Digital Extended (dx) mode** targets an accuracy of within 20% compared to s mode and is designed only for the functional verification of digital circuits. This is achieved by using a digital nonlinear current model, a constant capacitance model, and diffusion junctions with the metal oxide semiconductor field-effect transistor (MOSFET), as well as a special dx solver.

**Note:** This mode is not applicable to memory or mixed signal design blocks, and may cause slow simulation speed, accuracy issues, or memory problems if used to simulate these types of design blocks.

- **Digital Fast (df) mode** targets an accuracy of within 10% compared to s mode and is designed for the functional verification of digital circuits and memories. This is achieved by using a digital nonlinear current model for the MOSFET, and a constant capacitance model for the MOSFET, and the MOSFET diffusion junctions. A partitioning algorithm is used to provide high-speed simulation.
- **Digital Accurate (da) mode** is used for timing verification of digital circuits and memories, and for some PLL and mixed signal designs. da mode employs a digital nonlinear current and charge model for the MOSFET and its diffusion junctions. da mode uses partitioning and targets a simulation error of less that 5%.

Simulation Options

- Mixed Signal (ms) mode provides the accuracy needed for analog, mixed signal, and PLL applications. It uses partitioning and an analog representative model for the MOSFET current and charge and diffusion junction. ms mode targets an accuracy within 3%.
- **Memory (mx) mode** provides a special simulation solution for advanced node memory designs with sensitive coupling, and internal voltage regulators. This mode supports multithreading.
- Analog (a) mode is designed for high-accuracy applications like ADC, DAC, and DC/DC circuits. It uses the same analog representative models as ms mode. It simulates the design in one partition, but provides a speed improvement of three to ten times over conventional SPICE simulation due to the analog representative model. This mode supports multithreading.
- SPICE (s) mode uses Berkeley SPICE models and is targeted to match other SPICE simulators (target error of 1%). This mode supports multithreading.

<u>Table 3-1</u> on page 155 gives an overview of the Virtuoso UltraSim simulation modes, shows how they are related to device modeling, and tolerances within the simulation tool, and provides a basic understanding of what mode needs to be used for which application.

Table 3-1 Virtuoso UltraSim Simulation Modes Overview

| Simulation<br>Mode           | dx                | df       | da | ms                | mx | a           | ß            | Option      |
|------------------------------|-------------------|----------|----|-------------------|----|-------------|--------------|-------------|
| MOSFET                       | Digital Model     |          |    | Analog Model SPIG |    |             | SPICE        |             |
| Current/Charge<br>Model      | đf                |          | da | a                 | a  |             | s            | mos_method  |
| Differential<br>Junction     | đf                |          | da | a                 | a  |             | -            | mosd_method |
| JUNCAP                       | a s               |          |    |                   |    | s           | diode_method |             |
| Diode                        | S                 | s        |    |                   |    |             |              |             |
| BJT                          | s                 |          |    |                   |    |             |              |             |
| JFET/MESFET                  | s                 |          |    |                   |    |             |              |             |
| Speed                        | 1-8               | 1-8      |    |                   |    |             |              | speed       |
| Default Speed<br>(Tolerance) | 8 (0.07) 5 (0.01) |          |    |                   |    | speed (tol) |              |             |
| Integration<br>Method        | be                | be gear2 |    |                   |    |             |              | method      |

Simulation Options

Table 3-1 Virtuoso UltraSim Simulation Modes Overview

| Simulation<br>Mode | dx                                                           | df                                                                | da                                                                                                                   | ms                                     | mx                           | a                                            | ß    | Option |
|--------------------|--------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|----------------------------------------------|------|--------|
| Partitioning       | Digital                                                      |                                                                   |                                                                                                                      |                                        | -                            | None                                         |      |        |
| Target Error       | < 20%                                                        | < 10%                                                             | < 5%                                                                                                                 | < 3%                                   | < 3%                         | < 1%                                         | < 1% |        |
| Application        | Functional<br>verification<br>of digital<br>circuits<br>only | Functional<br>verification<br>of digital<br>circuits/<br>memories | Timing<br>verificatio<br>n of digital<br>circuits<br>and<br>memories<br>, some<br>mixed<br>signal<br>(MS)<br>designs | MS and<br>special<br>memory<br>designs | Advanced<br>node<br>memories | Analog<br>and high<br>sensitivity<br>designs |      |        |

### **Supported Representative Models Summary**

The following is a summary of MOSFET and diode models supported by the analog and digital representative models.

#### **MOSFET**

- BSIM3, BSIM4, MOS9, and MOS11 are supported by the analog and digital representative models
  - □ HSPICE and Spectre syntax is supported
- BSIMSOI (versions 2.23 and higher) and ssimsoi are supported by the analog and digital representative models
  - □ HSPICE and Spectre syntax is supported
- HiSIM2 is supported by the analog and digital representative models
  - □ HSPICE and Spectre syntax is supported

#### Diode

- juncap is supported by the analog representative model
  - HSPICE and Spectre syntax is supported

The analog representative model is the default for all simulation modes, except for s mode which uses the SPICE model

#### sim\_mode

#### Description

Specifies the simulation mode that defines the partitioning and device model approach the Virtuoso UltraSim simulator applies to the circuit. Refer to <u>Figure 3-1</u> on page 154 for more information.

Table 3-2 sim\_mode Options

| Option      | Description                 |
|-------------|-----------------------------|
| sim_mode=dx | Digital extended mode       |
| sim_mode=df | Digital fast mode           |
| sim_mode=da | Digital accurate mode       |
| sim_mode=ms | Mixed signal mode (default) |
| sim_mode=mx | Memory mode                 |
| sim_mode=a  | Analog mode                 |
| sim_mode=s  | SPICE mode                  |



## The digital extended (dx) mode only applies to digital designs, not memory circuits.

The mx, ms, da, df, and dx modes use circuit partitioning, based on ideal power supplies (dc or pwl voltage source), and apply it only to the MOSFET portion of the design. Simulation performance may be degraded as a result of using:

- Generator circuits instead of ideal power supplies
  - Solution: Use voltage regulator (VR) simulation (see <u>Chapter 5, "Voltage Regulator Simulation"</u> for more information).
- Other sources such as controlled, sinus, or current sources

Simulation Options

Solution: Use voltage regulator (VR) simulation (see <u>Chapter 5</u>, "Voltage Regulator <u>Simulation"</u> for more information).

Post-layout resistors in the power supply

Solution: Use <u>rvshort</u> or the power network solver (see <u>Chapter 6, "Power Network Solver"</u> for more information).

Inductors in the power supply

Solution: Use a mode to consider inductor behavior for the circuit or use <u>lvshort</u> to improve performance in mx, ms, da, and df modes.

The bipolar junction transistor (BJT) or behavioral Verilog-A dominated designs cannot take advantage of circuit partitioning and other Fast SPICE technology. For these designs, Cadence recommends using  $\tt s$  mode. For BiCMOS and latchup BJT designs,  $\tt ms$  mode can provide a significant improvement in simulation performance.

#### Example

#### Spectre Syntax:

```
usim opt sim mode=da inst=xi1.xi5.xi3
```

#### SPICE Syntax:

```
.usim opt sim mode=da inst=xi1.xi5.xi3
```

tells the simulator that subcircuit xi1.xi5.xi3 and its children are simulated in da mode, but everything else is in df mode.

## **Accuracy Settings**

The Virtuoso UltraSim simulator uses relative and absolute error tolerances while performing transient simulation. To simplify usage, it provides the high-level accuracy option speed, which allows you to customize the simulation speed and accuracy within each simulation mode. This option determines the relative convergence criterion (tol) for the current and voltage calculation.

<u>Figure 3-2</u> on page 159 shows how simulation speed can be set for each simulation mode to trade-off speed and accuracy.

Figure 3-2 Accuracy Settings



#### speed

#### Description

Defines the simulation speed and accuracy within the chosen simulation mode, and determines the relative tolerance for voltage and current calculations. The default value is default simulation modes except default mode (default is speed=8).

**Table 3-3 speed Options** 

| speed | tol    | Mixed Signal<br>(PLL/VCO) | Analog<br>(ADC, SD) | Memory     | Digital |
|-------|--------|---------------------------|---------------------|------------|---------|
| 1     | 0.0001 | -                         | -                   | -          | -       |
| 2     | 0.001  | Applicable                | Applicable          | -          | -       |
| 3     | 0.0025 | Applicable                | Applicable          | -          | -       |
| 4     | 0.005  | Applicable                | Applicable          | Applicable | -       |

Simulation Options

Table 3-3 speed Options, continued

| speed | tol  | Mixed Signal<br>(PLL/VCO) | Analog<br>(ADC, SD) | Memory     | Digital    |
|-------|------|---------------------------|---------------------|------------|------------|
| 5     | 0.01 | Applicable                | Applicable          | Applicable | Applicable |
| 6     | 0.02 | -                         | -                   | Applicable | Applicable |
| 7     | 0.04 | -                         | -                   | -          | Applicable |
| 8     | 0.07 | -                         | -                   | -          | Applicable |

**Note:** Cadence does not recommend using speed=7 /8 together with a orms mode because the speed settings may not provide sufficient simulation accuracy with these modes.

#### Example

#### Spectre Syntax:

usim\_opt speed=1

#### SPICE Syntax:

.usim opt speed=1

tells the Virtuoso UltraSim simulator to use a relative tolerance of 0.0001 to achieve high-accuracy results.

## **Recommended Simulation Modes and Accuracy Settings**

<u>Table 3-4</u> on page 160 provides option setting recommendations for different circuit types. Cadence suggests that you start with the options in column two of the table. Column three suggests how to achieve better accuracy and speed if the recommended options do not fulfill your requirements. See <u>"Setting Virtuoso UltraSim Simulator Options in Netlist File"</u> on page 151 for more information.

Table 3-4 Recommended Virtuoso UltraSim Simulation Options

| Circuit Type    | Option      | Ac | curacy and Speed Adjustments                           |
|-----------------|-------------|----|--------------------------------------------------------|
| Digital Circuit | sim_mode=df |    | Adjust speed to trade off speed and accuracy           |
|                 | speed=7     |    | Use sim_mode=ms, speed=5 to simulate power consumption |

**Simulation Options** 

Table 3-4 Recommended Virtuoso UltraSim Simulation Options, continued

| Circuit Type                         | Option               | Accuracy and Speed Adjustments                                                                   |
|--------------------------------------|----------------------|--------------------------------------------------------------------------------------------------|
| Static                               | sim_mode=df          | ■ Adjust speed to trade off speed and accuracy                                                   |
| Random<br>Access<br>Memory<br>(SRAM) | speed=7              | ■ Use sim_mode=ms, speed=5 to simulate power consumption                                         |
| Dynamic                              | sim_mode=ms          | ■ Adjust speed to trade off speed and accuracy                                                   |
| Random<br>Access<br>Memory<br>(DRAM) | speed=5              | ■ Use sim_mode=df   da to improve speed                                                          |
| Flash Memory                         | sim_mode=ms          | ■ Adjust speed to trade off speed and accuracy                                                   |
| and EEPROM                           | speed=6              | ■ Apply sim_mode=df locally to large digital blocks                                              |
|                                      |                      | Apply sim_mode=a locally to oscillators and<br>charge pumps to improve speed                     |
|                                      |                      | ■ Apply mos_method=s locally to memory cells                                                     |
| Read-Only                            | sim_mode=df          | ■ Adjust speed to trade off speed and accuracy                                                   |
| Memory<br>(ROM)                      | speed=6              | Apply sim_mode=ms locally to sensing path to improve accuracy                                    |
| Phase-Locked<br>Loop (PLL)           | sim_mode=ms analog=2 | Use method=trap   gear2 for speed improvement                                                    |
| and Delay-<br>Locked Loop<br>(DLL)   | ana109- <b>2</b>     | Apply analog=2 globally or sim_mode=a locally<br>to VCO to achieve better accuracy and stability |
| <i>、</i>                             |                      | Apply sim_mode=df locally to large digital dividers                                              |
|                                      |                      | ■ Adjust speed to trade off speed and accuracy                                                   |

**Simulation Options** 

Table 3-4 Recommended Virtuoso UltraSim Simulation Options, continued

| Circuit Type                          | Option      | Accuracy and Speed Adjustments                                                                                                                    |
|---------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Voltage<br>Controlled                 | sim_mode=ms | ■ Use method=trap   gear2only to maintain oscillation                                                                                             |
| Oscillator<br>(VCO) and<br>Oscillator | 2           | Apply sim_mode=a to achieve better accuracy<br>and stability                                                                                      |
|                                       |             | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
|                                       |             | <b>Note:</b> May need to set maxstep_window or initial conditions to start oscillation.                                                           |
| Switch                                | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| Capacitor (SC) Filter                 | analog=2 4  | ■ Use sim_mode=a to improve accuracy                                                                                                              |
| Analog Front                          | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| End (AFE)                             | analog=2    | <ul> <li>Apply sim_mode=a to highly sensitive analog<br/>blocks, such as op amp, filter, and analog<br/>multiplier to improve accuracy</li> </ul> |
| Sigma Delta                           | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| Converter                             | analog=2 4  | ■ Use sim_mode=a to improve accuracy                                                                                                              |
| Operational                           | sim_mode=a  | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| Amplifier                             |             | ■ Use sim_mode=s to improve accuracy                                                                                                              |
| Bandgap                               | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| Reference                             |             | ■ Use sim_mode=a   s to improve accuracy                                                                                                          |
| Charge Pump                           | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| and Switching Power Supply            | analog=2 4  | ■ Use sim_mode=a to improve speed and accuracy                                                                                                    |
| Power                                 | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| Management<br>Circuit                 |             | <ul> <li>Apply sim_mode=a locally to sensitive analog<br/>blocks to improve accuracy</li> </ul>                                                   |
| BICMOS                                | sim_mode=ms | ■ Adjust speed to trade off speed and accuracy                                                                                                    |
| Design                                |             | ■ Consider using sim_mode=a for smaller designs                                                                                                   |

Simulation Options

Table 3-4 Recommended Virtuoso UltraSim Simulation Options, continued

| Circuit Type                      | Option                                                  | Accuracy and Speed Adjustments                                                                  |  |  |  |  |
|-----------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| SOI SRAM                          | sim_mode=ms                                             | ■ Adjust speed to trade off speed and accuracy                                                  |  |  |  |  |
|                                   |                                                         | Set mos_method=s globally to enhance convergence                                                |  |  |  |  |
| Circuit with MOSFETs              | sim_mode=s<br>or                                        | ■ Adjust speed to trade off speed and accuracy                                                  |  |  |  |  |
| operating in<br>weak<br>inversion | mos_method=s                                            |                                                                                                 |  |  |  |  |
| ADC, DAC                          | sim_mode=ms                                             | ■ Adjust speed to trade off speed and accuracy                                                  |  |  |  |  |
|                                   | analog=2 4                                              | <ul> <li>Apply sim_mode=a locally to sensitive analog<br/>blocks to improve accuracy</li> </ul> |  |  |  |  |
|                                   |                                                         | Apply sim_mode=df locally to large digital blocks<br>to improve speed                           |  |  |  |  |
| RF Design                         | sim_mode=ms                                             | ■ Adjust speed to trade off speed and accuracy                                                  |  |  |  |  |
| (LNA,<br>RFVCO,<br>Mixer, and PA) | Local RF block<br>options:<br>sim_mod =a<br>speed=3   4 | ■ Set method=trap   gear2only for VCO                                                           |  |  |  |  |

## **High-Sensitivity Analog Option**

The Virtuoso UltraSim simulator uses circuit partitioning in higher simulation modes to improve simulation performance. Setting the analog option allows you to select between aggressive, moderate, and more conservative partitioning. The analog option applies only to the ms, da, and df modes, since the a and s modes do not use partitioning.

## analog

## **Description**

Controls circuit partitioning, once you have identified the analog contents of your circuit design. The higher the value of analog, the more conservative the partition algorithm.

**Simulation Options** 

**Note:** This does not apply to mx, a or s mode.

Table 3-5 analog Options

| Option   | Description                                          |
|----------|------------------------------------------------------|
| analog=0 | Digital and memory circuits                          |
| analog=1 | Digital, memory, and mixed signal circuits (default) |
| analog=2 | Mixed signal, analog, and RF circuits                |
| analog=3 | Analog and RF circuits                               |
| analog=4 | Mixed signal circuits (high sensitivity)             |

Applying analog=2 or analog=3 can slow down the simulation by forcing more conservative partitioning. To avoid slowing down the simulation, while maintaining accuracy on highly sensitive analog blocks, the analog option can be specified locally. Setting the option locally on sensitive analog blocks allows the simulator to keep the default analog level on the rest of circuit.

#### **Example**

#### Spectre Syntax:

usim opt analog=2 inst=x1.xpll

#### SPICE Syntax:

.usim opt analog=2 inst=x1.xpll

tells the Virtuoso UltraSim simulator to use a high-accuracy approach to analog simulation for feedback coupling in analog circuits.

## **Analog Autodetection**

Virtuoso UltraSim simulator analog autodetection can be used to autodetect analog circuits (simulator automatically uses appropriate simulation settings for these circuits).

**Note:** Analog autodetection is limited to analog-to-digital conversion (ADC) and PLL circuit designs.

Simulation Options

#### **Description**

Controls autodetection and promotion of analog circuits.

#### **Table 3-6 search Options**

| Option         | Description                                          |
|----------------|------------------------------------------------------|
| search=default | Disables analog autodetection (default)              |
| search=analog  | Enables analog autodetection for ADC and PLL designs |

#### Example

#### Spectre Syntax:

usim\_opt search=analog

#### SPICE Syntax:

.usim opt search=analog

tells the Virtuoso UltraSim simulator to enable autodetection of analog circuits.

## **DC Operating Simulation Control Options**

## **Operating Point Calculation Method**

By default, the Virtuoso UltraSim simulator uses a pseudo-transient method of calculating the operating point. This method has been proven to handle the majority of circuits. It consists of two steps: First the power supplies are ramped and then the voltage levels are stabilized with a transient simulation. The simulator also allows you to skip the operating point calculation and to load an operating point from another simulation. In case the pseudo-transient method leads to problems, there is a pseudo-transient method available which only ramps up power supplies. The dc and dc\_turbo options are used to specify the operating point calculation method.

Simulation Options

dc

#### Description

Defines the DC simulation algorithm the Virtuoso UltraSim simulator applies to the circuit.

#### Table 3-7 dc Options

| Option | Description                                                                                                                                                                                                                                                                                                                              |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dc=0   | No operating point calculation. Similar to use initial conditions (UIC) in HSPICE (registered trademark of Synopsys, Inc.). Strictly enforced initial condition. For nodes without initial condition specified, the initial voltages are set to 0.                                                                                       |
| dc=1   | Complete dynamic operating point calculation using pseudo-transient algorithm. Strictly enforces the initial conditions (default in $mx$ , $ms$ , $da$ , and $df$ modes).                                                                                                                                                                |
| dc=2   | Fast pseudo-transient circuit state ramp-up.                                                                                                                                                                                                                                                                                             |
| dc=3   | Complete static operating point calculation using source-stepping algorithm (default in a and s modes and automatic switching to $dc=1$ in case of non convergence). Initial conditions are forced on to nodes by using a voltage source in series with a resistor whose resistance is 1 ohm; default Spectre <sup>®</sup> rforce value. |
|        | Note: $dc=3$ is not recommended for ms, $df$ , and $da$ mode simulations.                                                                                                                                                                                                                                                                |
| dc=4   | Complete pseudo-transient operating point (OP) calculation with damping. Suitable for designs including oscillators or designs where $\mathtt{dc=1}$ causes the DC calculation to exit prematurely.                                                                                                                                      |

In a transient analysis, the first calculation is a DC operating point using the DC equivalent model of a circuit. The DC operating point is then used as an initial estimate to solve the next time point in the transient analysis.

If dc=0, the Virtuoso UltraSim simulator sets the nodal voltages as defined by . IC statements (or by the IC= parameters in various element statements) instead of solving the quiescent operating point. The DC operating points of unspecified nodes are set to 0 volts. Since all unspecified nodes will see a voltage jump at the first time step, which might cause convergence problems, it is not recommended to use dc=0.

**Note:** dc=0 is a Virtuoso UltraSim simulator feature and usim\_opt option, and works for all netlist file formats supported by the simulator (see "Netlist File Formats" on page 45 for supported formats). For simulations based on a SPICE netlist file, setting dc=0 is equivalent to specifying uic in a .tran statement.

Simulation Options

#### Example

#### Spectre Syntax:

usim opt dc=0

#### SPICE Syntax:

.usim\_opt dc=0

tells the simulator to skip the operating point calculation and to ramp up the power supplies during transient simulation.

#### dc\_turbo

#### Description

Defines the algorithm to speed up DC simulation.

Table 3-8 dc\_turbo Options

| Option     | Description                                                                                                                                                                                                   |  |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| dc_turbo=0 | Enables conservative DC simulation. Use this setting for circuits requiring accurate DC results, such as analog and mixed-signal circuits (SoC, PLL/DLL, ADC/DAC, DC/DC), and for power management. (Default) |  |  |  |  |
| dc_turbo=1 | Enables moderate DC simulation. Use this setting for memory circuits such as FLASH whose transient characteristics are sensitive to DC results.                                                               |  |  |  |  |
| dc_turbo=2 | Enables liberal DC simulation. Use this setting for memory circuits such as SRAM whose transient characteristics are not sensitive to DC results.                                                             |  |  |  |  |
| dc_turbo=3 | Enables aggressive DC simulation. Use this setting for memory and digital circuits that require:                                                                                                              |  |  |  |  |
|            | ■ Fast DC simulation                                                                                                                                                                                          |  |  |  |  |
|            | ■ Transient results that are not sensitive to DC results                                                                                                                                                      |  |  |  |  |

In most situations, the default setting (dc\_turbo=0) can achieve the required DC simulation results with reasonable performance and accuracy. However, you can select a suitable value (as shown in <u>Table 3-8</u> on page 167) for dc\_turbo based on the circuit type and the sensitivity for DC results. If the DC performance is slow, you can set a higher value for the

**Simulation Options** 

dc\_turbo option to speed up the simulation. Alternatively, if the DC simulation results do not have the desired level of accuracy and affect the transient simulation, you can set a lower value for dc\_turbo to achieve higher accuracy while trading off performance.

**Note:** Avoid setting other DC options manually when using the dc\_turbo option. This is because the required DC options are automatically set to an appropriate value by the UltraSim simulator based on the type of DC simulation selected using dc\_turbo. In addition, setting other DC options manually can degrade the performance of dc\_turbo.

#### Example

#### Spectre Syntax:

usim opt dc turbo=1

#### SPICE Syntax:

.usim\_opt dc\_turbo=1

tells the simulator to use moderate DC simulation algorithm.

#### homotopy

#### Description

Enables the DC auto-homotopy feature, which provides good performance and accuracy in DC simulation convergence for VLSI circuits.

**Table 3-9 homotopy Options** 

| Option          | Description                                                                                                                          |  |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| homotopy=newton | Newton iteration will be performed.                                                                                                  |  |  |  |
| homotopy=gmin   | gmin stepping will be used in DC simulation.                                                                                         |  |  |  |
| homotopy=source | Source stepping will be used in DC simulation. The independent sources will be starting from 0 and ending at their actual DC values. |  |  |  |
| homotopy=dptran | Damped pseudo-transient simulation will be used in DC simulation.                                                                    |  |  |  |
| homotopy=ptran  | Pseudo-transient simulation will be used in DC simulation.                                                                           |  |  |  |

Simulation Options

**Table 3-9 homotopy Options** 

| Option       | Description                                                                                                                                                                                                                                                                                                            |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| homotopy=all | Starts the homotopy sequence from newton to ptran until DC simulation convergence is achieved. The sequence is run in the following order: newton-> gmin-> source-> dptran-> ptran.                                                                                                                                    |  |  |
|              | Regardless of the value you specify, UltraSim will complete the entire cycle by trying each value in this order starting from the specified value until convergence of DC simulation is achieved. For example, if you set homotopy=source, the cycle queue will be as follows: source-> dptran-> ptran->newton-> gmin. |  |  |



The homotopy option is recommended only for A and S simulation modes, and not for MX, MS, DA, DF, and DX modes.

#### Example

#### Spectre Syntax

usim opt homotopy=source

#### SPICE Syntax

.usim opt homotopy=source

tells the simulator to use source stepping in DC simulation.

## **DC Operating Point Calculation Exit and Report Options**

By default, the Virtuoso UltraSim simulator uses a pseudo-transient method to calculate the DC operating point. The simulator exits the DC calculation when one of the following conditions occur: A stable operating point is reached, the number of DC events reach a certain limit, or the calculation time reaches the three hour limit. This method works for most circuits. For larger circuits, you can extend the DC calculation time by using the dc\_prolong option.

If the DC calculation does not reach any of the aforementioned conditions, the Virtuoso UltraSim simulator issues a warning message and continues the simulation. You can also use

Simulation Options

the  $dc_{exit}$  option to stop the simulation if a stable solution is not reached (useful when the DC calculation is important for simulation accuracy).

#### dc\_prolong

#### Description

Controls the exit criteria for operating point calculations.

#### Table 3-10 dc\_prolong Options

| Option       | Description                                                                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dc_prolong=0 | The Virtuoso UltraSim simulator exits the DC calculation when the three hour time limit is reached or when the number of DC events reaches a certain limit (default) |
| dc_prolong=1 | The simulator extends the DC calculation until a stable operating point is reached                                                                                   |

#### Example

#### Spectre Syntax:

usim opt dc prolong=1

#### SPICE Syntax:

.usim opt dc prolong=1

tells the Virtuoso UltraSim simulator to continue the DC calculation until a stable operating point is reached.

**Simulation Options** 

#### dc\_exit

#### Description

Controls the exit criteria for DC calculations if a stable solution is not reached.

Table 3-11 dc\_exit Options

| Option    | Description                                                                                                                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dc_exit=0 | The Virtuoso UltraSim simulator continues the simulation after issuing a warning message if the DC calculation does not reach a stable solution (default).         |
| dc_exit=1 | The simulator stops the simulation after issuing an error message if the DC calculation does not reach a stable solution.                                          |
| dc_exit=2 | The simulator stops the simulation before DC calculation to provide information about the circuit statistics, and a potential problem with too many saved signals. |

**Note:** Setting dc=0 and dc=2 does not provide a stable DC solution and produces an error condition in the Virtuoso UltraSim simulator when  $dc_exit$  is set to 1 (instead use  $dc_exit=0$  to run dc=0/2, or set dc=1/3).

#### Example

#### Spectre Syntax:

usim opt dc exit=1

#### **SPICE Syntax:**

.usim opt dc exit=1

tells the simulator to exit the simulation when the DC calculation does not reach a stable operating point.

#### **Progress Report**

The Virtuoso UltraSim simulator uses different DC methods to calculate the operating point. In general, the DC calculation is fast and does not require a progress report. When a large design is being simulated, and the DC calculation takes longer than five minutes (CPU time), the simulator prints a progress report. The report is printed for every <u>progress p</u> percentage of the DC calculation time.

Simulation Options

For dc=0, 2, and 3, DC calculation progress is reported in a single stage. For dc=1, the DC progress report is comprised of two stages. In cases where a stable solution is not reached in the second stage, the DC calculation continues and a DC steady factor is reported. This factor should get smaller, so it fits within 0 and 1 when the DC calculation approaches convergence.

#### dc\_rpt\_num

#### Description

The Virtuoso UltraSim simulator uses a pseudo-transient method to calculate the DC operating point and generally is able to provide a stable solution. In some cases, the DC calculation does not reach a stable state. For this situation, you can use the dc\_rpt\_num option to print unstable nodes to a .dcr file.

**Note:** The unstable nodes are only reported when dc=1 or dc=2 is specified, and the DC solution is not stable when the simulator completes the DC calculation.

Table 3-12 dc\_rpt\_num Options

| Option                   | Description                                                                                                                |  |  |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| dc_rpt_num=0             | Unsettled nodes are not reported (default)                                                                                 |  |  |
| dc_rpt_num= <i>value</i> | Reports values for the most unstable nodes in order of DC steady state factor (integer, unitless)                          |  |  |
|                          | <b>Note:</b> The DC steady state factor describes how close the calculated DC value for a node is to a stable DC solution. |  |  |

#### Example

#### Spectre Syntax:

usim opt dc rpt num=20

#### SPICE Syntax:

.usim opt dc rpt num=20

tells the Virtuoso UltraSim simulator to print 20 unstable nodes in order of DC steady state factor.

Simulation Options

#### **Integration Method**

The Virtuoso UltraSim simulator offers different choices for the ordinary differential equation (ODE) solver to integrate the circuit equation. The order of the integration method determines the rate of decay of numerical error. The first-order Backward Euler method is a good choice for simulations with sharp waveforms, while the second-order Trapezoidal method and Gear method are good choices for simulations with smooth waveforms. Both methods switch automatically to Backward Euler if convergency problems occur. The Trapezoidal method has no artificial numerical damping and might be a good choice for simulating oscillators if oscillators cannot start oscillation with other methods. This is even more true for the strictly Trapezoidal method, which does not switch to Euler. In general, second-order methods are faster than first-order method when a relatively tight tolerance is desired and the waveforms have big regions that are smooth.

#### method

#### Description

Defines the integration method the Virtuoso UltraSim simulator applies to the circuit.

**Table 3-13 method Options** 

| Option           | Description                                                               |  |  |  |
|------------------|---------------------------------------------------------------------------|--|--|--|
| method=euler     | First-order backward Euler method (default if $sim_mode=mx/ms/da/df/dx$ ) |  |  |  |
| method=trap      | Trapezoidal method (automatic switching)                                  |  |  |  |
| method=gear2     | Second-order gear method (automatic switching-default if sim_mode=s or a) |  |  |  |
| method=traponly  | Strictly trapezoidal method (no automatic switching)                      |  |  |  |
| method=gear2only | Strictly second-order gear method (no automatic switching)                |  |  |  |

#### Example

#### Spectre Syntax:

usim opt method=gear2

#### **SPICE Syntax:**

.usim\_opt method=gear2

**Simulation Options** 

tells the simulator to use the second-order gear integration method to integrate the circuit equations.

#### **Notes**

- When convergency problems occur, the Virtuoso UltraSim simulator automatically switches back to the Euler method.
- Only dx mode supports method=euler.

#### **Simulation Tolerances**

Although the speed option is all that is commonly needed to control the general accuracy of the Virtuoso UltraSim simulator, individual simulation options can be set for more fine grained control over the speed versus accuracy trade-off. You can set parameters for the universal relative tolerance tol, the absolute voltage tolerance abstolv, the absolute current tolerance abstoli, the local truncation error (LTE) trtol, and the maximum step size maxstep\_window. Table 3-9 shows how these parameters depend on the speed settings.

**Table 3-14 Simulation Tolerance Parameters** 

| speed   | 1      | 2     | 3      | 4     | 5        | 6        | 7        | 8    |
|---------|--------|-------|--------|-------|----------|----------|----------|------|
| abstoli | 1pA    | 1pA   | 1pA    | 1pA   | 1pA      | 1pA      | 1pA      | 1pA  |
| abstolv | 1μV    | 1μV   | 1μV    | 1μV   | $1\mu V$ | $1\mu V$ | $1\mu V$ | 1μV  |
| tol     | 0.0001 | 0.001 | 0.0025 | 0.005 | 0.01     | 0.02     | 0.04     | 0.07 |
| trtol   | 7      | 7     | 5.6    | 4.6   | 3.5      | 3.5      | 3.5      | 3.5  |

**Simulation Options** 

#### abstoli

#### Description

abstoli is the absolute tolerance for currents and defines the smallest current of interest in the circuit. Currents smaller than abstoli are ignored in convergence checking and time step control.

Table 3-15 abstoli Option

| Option        | Description                                                      |
|---------------|------------------------------------------------------------------|
| abstoli=value | Absolute tolerance (double, unit A, 0 < value < 1, default 1 pA) |

#### Example

#### Spectre Syntax:

 $usim\_opt abstoli=1e-11$ 

#### SPICE Syntax:

.usim opt abstoli=1e-11

tells the simulator to use an absolute current tolerance of 10 pA for current calculations.

#### abstolv

#### Description

<code>abstolv</code> is the absolute tolerance for voltages and defines the smallest voltage of interest in the circuit. Voltages smaller than <code>abstolv</code> are ignored in convergence checking and time step control. Generally, the absolute voltage tolerance is set  $10^6$  to  $10^8$  times smaller than the largest voltage signal.

**Table 3-16 abstoly Option** 

| Option        | Description                                                      |
|---------------|------------------------------------------------------------------|
| abstolv=value | Absolute tolerance (double, unit V, 0 < value < 1, default 1 uV) |

Simulation Options

#### Example

#### Spectre Syntax:

usim opt abstolv=1e-7

#### SPICE Syntax:

.usim opt abstolv=1e-7

tells the simulator to use a absolute voltage tolerance of 0.1 uV for voltage calculations.

#### maxstep\_window

#### Spectre Syntax

usim opt maxstep window=[ time1 maxstep1 time2 maxstep2 time3 maxstep3... ]

#### SPICE Syntax

.usim opt maxstep window=[ time1 maxstep1 time2 maxstep2 time3 maxstep3... ]

#### Description

maxstep\_window is used to specify the maximum time step over different simulation time windows. The simulation time window is specified in the square brackets [ ] as pairs of numbers. For each pair, the first number is the start time for the simulation time window and the second number is the maximum time step for this window ending with the next time point. That is, the maxstep\_window value for the simulation time window from time1 to time2 is maxstep1, time2 to time3 is maxstep2, and so forth.

**Note:** The time points can only use sequential double values (for example, time1 < time2 < time3).

Table 3-17 maxstep\_window Options

| Option                         | Description                                           |
|--------------------------------|-------------------------------------------------------|
| maxstep1 <maxstep2></maxstep2> | Maximum time step (in seconds; no default)            |
| time1 <time2></time2>          | Simulation window time point (in seconds; no default) |

**Simulation Options** 

#### Examples

In the following Spectre syntax example

```
usim opt maxstep window=[ 0 1n 1u 1p 10u 1e20 ]
```

tells the Virtuoso UltraSim simulator the maximum time step is 1n seconds during simulation time window 0 to 1u, 1p seconds during simulation time window 1 to 10u, and after simulation time 10u, the maximum time step is set to 1e20 seconds (large number indicating no maximum time step control).

In the following SPICE syntax example

```
.usim opt maxstep window=[ 100u 1p 200u 1e20 ] x1.x2
```

sets the maximum time step to 1p during simulation time window 100 u~200 u and 1e20 after 200 u. This setting applies only to instance x1.x2.

#### tol

#### Description

The relative tolerance tol is used as the universal accuracy control in the Virtuoso UltraSim simulator. Except for extremely small signals, the relative tolerance is the dominating criterion in the transient simulation. A value between 0 and 1 can be chosen; values closer to zero imply greater accuracy. tol determines the upper limit on errors relative to the size of the signal. In case you need to use a relative tolerance, which cannot be set by the high-level speed option, the tol option can be used to adjust the relative tolerance.

Table 3-18 tol Option

| Option    | Description                          |
|-----------|--------------------------------------|
| tol=value | Double, 0 < value < 1 (default 0.01) |

#### Example

#### Spectre Syntax:

usim opt tol=0.005

#### **SPICE Syntax:**

.usim opt tol=0.005

tells the simulator to use a relative tolerance of 0.005 for current and voltage calculation.

**Simulation Options** 

#### trtol

#### Description

trtol is used in the LTE criterion, where it multiplies reltol. It it set to 3 . 5 by default, and should not be changed for most circuits.

**Table 3-19 trtol Option** 

| Option      | Description                                           |
|-------------|-------------------------------------------------------|
| trtol=value | Error criterion (double, 1 < value < 14, default 3.5) |

#### Example

#### Spectre Syntax:

usim opt trtol=8

#### SPICE Syntax:

.usim opt trtol=8

tells the simulator to use trtol=8.

#### relref

#### Description

relref is used as a reference for the relative convergence criteria. It defines how the relative errors should be treated based on the specified value.

**Table 3-20 relref Option** 

| Option            | Description                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| relref=pointlocal | Compares the relative errors in quantities at each node relative to the current value of that node.                                                                           |
| relref=alllocal   | Compares the relative errors in quantities at each node with<br>the largest value of that node for all previous time points. This<br>is the default behavior in S and A mode. |

Simulation Options

## Table 3-20 relref Option

| Option           | Description                                                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| relref=sigglobal | Compares relative errors in each of the circuit signals with the maximum of all the signals in the circuit.                                                                                                                                            |
| relref=allglobal | Provides the same functionality as sigglobal. In addition, compares equation residues for each node with the maximum current floating on to the node at any time in that node's history. This is the default behavior in MS, MX, DA, DF, and DX modes. |

#### Example

#### Spectre Syntax:

usim\_opt relref=pointlocal

#### SPICE Syntax:

.usim\_opt relref=pointlocal

tells the UltraSim simulator to compare the relative errors in quantities at each node relative to the current value of that node.

## **Simulation Convergence Options**

For circuits that have difficulty converging during simulation, as a result of the design or model being used, you can use the <code>gmin\_allnodes</code> or <code>cmin\_allnodes</code> options to assist in convergence. The effectiveness of a particular option is dependent on the type of circuit used in the simulation. Cadence recommends trying one or both options to solve the convergence problem.

**Simulation Options** 

#### gmin\_allnodes

#### Description

Adds the specified conductance to each node.

#### Table 3-21 gmin\_allnodes Option

| Option              | Description                                                   |
|---------------------|---------------------------------------------------------------|
| gmin_allnodes=value | Adds the specified conductance to each node (default is zero) |

#### Example

#### Spectre Syntax:

usim opt gmin allnodes=1e-10

#### SPICE Syntax:

.usim\_opt gmin\_allnodes=1e-10

tells the Virtuoso UltraSim simulator to add a conductance of 1e-10 mho to each node.

#### cmin\_allnodes

#### Description

Adds the specified capacitance to each node.

#### Table 3-22 cmin\_allnodes Option

| Option              | Description                                                   |
|---------------------|---------------------------------------------------------------|
| cmin_allnodes=value | Adds the specified capacitance to each node (default is zero) |

#### Example

#### Spectre Syntax:

usim opt cmin allnodes=1e-15

**Simulation Options** 

## SPICE Syntax:

```
.usim_opt cmin_allnodes=1e-15
```

tells the simulator to add a capacitance of 1 fF to each node.

#### Save and Restart

#### **Spectre Syntax**

```
usim save <file="dir/filename"> <time=[time1,time2]> > <repeat=save period>
```

## **SPICE Syntax**

```
.usim save <file="dir/filename"> <time=[time1,time2]> > <repeat=save period>
```

#### **Description**

The Virtuoso UltraSim simulator save (usim\_save) and restart (usim\_restart) features allow you to save the simulation database at a specified time point. The simulation database can be used to restart the simulation at that time point. Applications of save and restart include:

- Achieve maximum simulation speed by only simulating the portion of time that requires a highly accurate simulation mode (for example, simulate a PLL locking process in accurate mode and then switch to a higher speed mode once the PLL is locked)
- Perform "what if" analyses of problematic sections of a design
- Test circuits that are only semi-functional by using an abstract model for capabilities not implemented
- Support rapid simulation of circuits by using behavioral models during non-critical accuracy phases of simulation
- Use full-chip simulations as test bench generators for block simulations
- Experiment with different simulation options on sections of the circuit or on the entire circuit (for example, sim\_mode, speed, or output flushing)
- Replace portions of the circuit, set the simulator to use the existing port voltages as integrated circuits (ICs) for the replaced circuit, initialize the new circuit, and run the simulation

**Simulation Options** 

#### **Use Model**

- You can invoke the save and restart options using netlist file commands or during an interactive run.
- In subsequent simulations, changes to the circuit topology can add or delete nodes. The added nodes are initialized as if the operating points were not saved, and references to deleted nodes are ignored. The coincidental nodes are initialized to values saved from the previous simulation run.
- If a parameter or temperature sweep is performed, only the first operating point is saved.

For example, if the input netlist file contains the statement

.temp -10 0 25

the operating point that corresponds to .temp -10 is saved.

Table 3-23 .usim\_save Commands

| Command          | Description                                                                                                                                                                                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dir/<br>filename | Name of the file used to save the simulation state. Multiple time points are assigned unique names. For example, filename@time1, filename@time2, and filename@time3. The saved files contain the Virtuoso UltraSim version number. (Default is <design>.save@time).</design> |
| time1,<br>time2  | Time at which the operating point is saved. A valid transient analysis statement is required to successfully save an operating point. (Default: 0).                                                                                                                          |
| repeat           | Saves the operating point at specific intervals. For example, t=save_time1+N*save_period, N=0,1,2, If repeat is used, subsequent save_time inputs are discarded. The saved files are named save_file@t. (Default: Save only once).                                           |

## **Spectre Syntax**

usim restart file="dir/load\_file"

**Simulation Options** 

## **SPICE Syntax**

.usim restart file="dir/load\_file"

Table 3-24 .usim\_restart Commands

| Command           | Description                                                                                      |
|-------------------|--------------------------------------------------------------------------------------------------|
| dir/<br>load_file | Name of the file that contains the saved simulation state. (Default: <design>.simsave).</design> |

## **Strobing Control Options**

## **Description**

The strobing function is used to select the time interval between the data points that the Virtuoso UltraSim simulator saves. It is enabled by setting the strobe\_period option. The simulator forces a time step for each point it saves, so data is computed instead of interpolated, improving the accuracy of post simulation FFT analysis.

The strobe options are documented in the following table.

**Table 3-25 strobe Options** 

| Option        | Description                                                                                   |
|---------------|-----------------------------------------------------------------------------------------------|
| strobe_period | Sets the time interval between data points saved by the simulator                             |
| strobe_start  | Sets the strobing start time (optional)                                                       |
| strobe_stop   | Sets the strobing stop time (optional)                                                        |
| strobe_delay  | Defines the delay between the first strobe point after strobe_start (optional, default is 0). |

## **Example**

#### Spectre Syntax:

usim opt strobe period=10n strobe start=1u strobe delay=5n

#### SPICE Syntax:

.usim opt strobe period=10n strobe start=1u strobe delay=5n

Simulation Options

tells the simulator to start strobing at time=1 us, to save data points at 10 ns intervals, and to continue strobing until the end of the transient simulation. The first actual strobing occurs at time=1.005 us.

#### Automatic Strobing for Spectre Fourier Elements

When using a Spectre Fourier element in a circuit design, the Virtuoso UltraSim simulator automatically activates the strobing function to improve Fourier analysis accuracy. The strobe period is set equal to the period of the fundamental frequency divided by 1024 or to the number of points in the Fourier analysis (simulator uses the larger number of the two methods).

# **Modeling Options**

To address all types of simulation, ranging from high-speed digital simulation to high-precision analog simulation, the Virtuoso UltraSim simulator offers a variety of MOSFET models covering different levels of abstraction. Although the sim\_mode option is what is commonly needed for controlling device modeling in the simulator, individual model options can be set for more fine grained control over the trade-off between speed and accuracy.

## **MOSFET Modeling**

The Virtuoso UltraSim simulator options mos\_method and mosd\_method are used to control MOSFET modeling. While the BSIM SPICE model uses one set of equations for the MOSFET device, the representative models for dx, df, da, ms, mx, and a mode use different models for the core device (current and charge model), and the diffusion junctions of the MOSFET. The mos\_method option determines the core device model, and the mosd\_method option defines the diffusion model. If mos\_method is set to SPICE, the option mosd\_method is ignored. Table 3-26 on page 184 gives an overview of the type of model used by each simulation mode or each mos (d) \_method option.

**Table 3-26 Simulation Model Modes** 

|         | Current Model (mos_method) | Charge Model (mos_method) | Diffusion<br>(mosd_method)        |
|---------|----------------------------|---------------------------|-----------------------------------|
| df/dx   | Nonlinear digital model    | Constant capacitance      | Constant capacitance              |
| da      | Nonlinear digital model    | Nonlinear model           | Constant capacitance (same as df) |
| ms mx a | Analog model               | Analog model              | Analog model                      |

**Simulation Options** 

Table 3-26 Simulation Model Modes, continued

|   | Current Model (mos_method) | Charge Model (mos_method) | Diffusion<br>(mosd_method) |
|---|----------------------------|---------------------------|----------------------------|
| S | BSIM SPICE                 | BSIM SPICE                | -                          |

## mos\_method

## Description

Defines the MOSFET current and charge modeling.

## Table 3-27 mos\_method Options

| Option        | Description                                                                                                                                     |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| mos_method=df | Nonlinear digital representative current and constant capacitance charge models used in $\mathtt{d}\mathtt{f}$ and $\mathtt{d}\mathtt{x}$ modes |
| mos_method=da | Nonlinear digital representative current and charge model                                                                                       |
| mos_method=a  | Nonlinear analog current and charge model                                                                                                       |
| mos_method=s  | BSIM SPICE MOSFET model                                                                                                                         |

## Example

## Spectre Syntax:

usim opt mos method=a

## SPICE Syntax:

.usim\_opt mos\_method=a

tells the simulator to use the nonlinear analog current and charge model for all MOSFET devices.

**Simulation Options** 

#### mosd\_method

### Description

Defines the MOSFET diffusion junction modeling. If mos\_method is set to s, mosd\_method is ignored.

#### Table 3-28 mosd\_method Options

| Option         | Description                                       |
|----------------|---------------------------------------------------|
| mosd_method=df | Constant capacitance model for diffusion junction |
| mosd_method=a  | Nonlinear analog model for diffusion junction     |

#### Example

## Spectre Syntax:

usim opt mosd method=a

## SPICE Syntax:

.usim\_opt mosd\_method=a

tells the simulator to use the nonlinear analog model for all MOSFET diffusion junctions.

**Note:** The mos\_method and mosd\_method options cannot be changed for design blocks simulated in dx mode.

#### mos\_cap

## Description

Defines the MOSFET core device capacitance model in a, mx, or ms mode. A linear model can provide significant performance improvements over a nonlinear model. Cadence

Simulation Options

recommends using  $mos\_cap$  only for designs that are not sensitive to nonlinear device capacitances.

Table 3-29 mos\_cap Options

| Option      | Description                                                                         |
|-------------|-------------------------------------------------------------------------------------|
| mos_cap=nl  | The Virtuoso UltraSim simulator uses nonlinear MOSFET device capacitances (default) |
| mos_cap=lin | The simulator uses linear MOSFET device capacitances                                |

#### mod\_a\_isub

## Description

Defines the modeling of substrate current for BSIM3v3, BSIM4, BSIMSOI, and SSIMSOI devices. If  $\tt s$  mode is used, the Virtuoso UltraSim simulator considers substrate current automatically.

**Note:** This option is only applicable to analog representative models (not applicable to da or df mode).

Table 3-30 mod\_a\_isub Options

| Option       | Description                                                                                                                           |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------|
| mod_a_isub=0 | No substrate current in the analog representative model (substrate current is ignored)                                                |
| mod_a_isub=1 | The simulator determines the need for modeling substrate current in the analog representative model, based on current value (default) |
| mod_a_isub=2 | Substrate current is included in the analog representative model, even if the current is small                                        |

## Example

#### Spectre Syntax:

usim\_opt mod\_a\_isub=1

## SPICE Syntax:

**Simulation Options** 

.usim opt mod a isub=1

tells the simulator to activate isub during the simulation if it determines isub is large enough to be considered.

## mod\_a\_igate

## Description

Defines the modeling of gate current for BSIM4, BSIMSOI, and SSIMSOI devices. If  ${\tt s}$  mode is used, the Virtuoso UltraSim simulator considers gate current automatically.

**Note:** This option is only applicable to the analog representative model (not applicable to da or df mode).

Table 3-31 mod\_a\_igate Options

| Option        | Description                                                                                                            |
|---------------|------------------------------------------------------------------------------------------------------------------------|
| mod_a_igate=0 | Gate leakage current is ignored in the analog representative model (default)                                           |
| mod_a_igate=1 | The simulator determines the need for modeling gate current in the analog representative model, based on current value |
| mod_a_igate=2 | Gate current is modeled, even if the current is small                                                                  |

#### Example

## Spectre Syntax:

usim\_opt mod\_a\_igate=2

#### **SPICE Syntax:**

.usim opt mod a igate=2

tells the simulator to activate gate current in the analog representative model for a current of any size.

Simulation Options

#### table\_mem\_control

### Description

Controls the memory usage of table models. Enable this option to avoid excessive use of memory due to table models.

#### Table 3-32 table\_mem\_control Options

| Option              | Description                                                                 |
|---------------------|-----------------------------------------------------------------------------|
| table_mem_control=0 | No control on memory usage of table models (default).                       |
| table_mem_control=1 | The Virtuoso UltraSim simulator controls the memory usage for table models. |

#### Examples

#### Spectre Syntax:

```
usim_opt table mem control=1
```

## SPICE Syntax:

.usim opt table mem control=1

tells the Virtuoso UltraSim simulator to control the memory usage of table models.

## **Analog Representative Model for Generic MOSFET Devices**

## **Spectre Syntax**

```
usim opt generic mosfet=device master name
```

#### **SPICE Syntax**

```
.usim_opt generic_mosfet=device_master_name
```

**Note:** device\_master\_name is a string.

#### **Description**

The Virtuoso UltraSim simulator supports building an analog representative model for generic MOSFET devices, allowing you to treat a generic MOSFET device as a "black box." It is useful

Simulation Options

for building an analog representative model for proprietary MOSFET devices. This requires the generic MOSFET to be implemented via the compiled-model interface (CMI).

#### Limitations

- The MOSFET device cannot have more than four external terminals, and the terminals must be placed in the following order: D, G, S, and B.
- The MOSFET device can have two internal nodes, arranged in the following order: Internal S and internal D (default). If the order of the internal nodes is reversed, use usim\_opt mosfet\_sd=0 (default is 1).

## **Example**

#### Spectre Syntax:

```
usim_opt generic_mosfet=VMOS
usim opt sim mode=ms
```

## SPICE Syntax:

```
.usim_opt generic_mosfet=VMOS
.usim_opt sim mode=ms
```

The Virtuoso UltraSim simulator builds an analog representative model for the MOSFET devices with the master name VMOS.

## **Diode Modeling**

#### diode method

## Description

Defines diode modeling in the Virtuoso UltraSim simulator, with an emphasis on juncap modeling.

## Table 3-33 diode\_method Option

| Option          | Description                                |
|-----------------|--------------------------------------------|
| diode_method=df | Constant capacitance model for juncap only |

**Simulation Options** 

Table 3-33 diode\_method Option

| Option         | Description                                                                               |
|----------------|-------------------------------------------------------------------------------------------|
| diode_method=a | Nonlinear analog model for juncap only (default for juncap by a/ms/mx/da/df modes)        |
| diode_method=s | Berkeley SPICE diode model (default for diode in all simulation modes, except for juncap) |

Note: For juncap, the default is s for s mode and a for a/ms/mx/da/df modes.

## Example

#### Spectre Syntax:

usim\_opt diode\_method=a model=d

## SPICE Syntax:

.usim opt diode method=a model=d

tells the simulator to use the default model if d is a juncap model (if d is a regular diode, the  $diode_method$  option is ignored by the simulator).

#### dcut

## Description

The dcut option deletes all or selected diodes in the netlist file. This is helpful in designs with large amounts of diodes, where the diodes do not have an impact on the function of the design (for example, input protection diodes). The dcut option applies to the following diode types: diode, dio500, juncap200, juncap, juncap\_eldo, dst, and hisim\_diode.

Table 3-34 dcut Option

| Option | Description                 |
|--------|-----------------------------|
| dcut=0 | No diodes deleted (default) |
| dcut=1 | Diodes deleted              |

Simulation Options

## Example

## Spectre Syntax:

usim opt dcut=1 inst=x1.x2

## SPICE Syntax:

.usim opt dcut=1 inst=x1.x2

tells the simulator to delete all the diodes in x1.x2 and all its subcircuits.

#### minr

optionname options minr=value

#### Description

This option allows you to short small resistors in models (for example, diode, bjt, and BSIM3 models).

**Note:** minr is only valid in Spectre format.

## **Example**

```
simulator lang=spectre
option1 options minr=1.0e-4
```

tells the Virtuoso UltraSim simulator to short all resistors <1.0e-4 in all models.

# Operating Voltage Range

The Virtuoso UltraSim simulator uses representative digital models in df and da mode. These models are generated in the beginning of the simulation, stored in the \*.lsn file, and can be reused using the model\_lib option. The .lsn file gets updated when changes in the devices, voltage supplies, or process variations occur. The voltage range used for building the models is automatically chosen by detecting the value of the highest power supply and is used for all device models. The generated models are valid over at least 2 times the given voltage range.

In designs with low and high voltage devices, where the voltages differ by an order of magnitude (that is, 2 V/10 V), using higher voltage to build the low voltage device models can lead to a significant modelling error. In this case, it is recommended to use the lower voltage for the low voltage devices and the higher voltage for the high voltage devices. To specify the

Simulation Options

voltage range, the Virtuoso UltraSim simulator provides the vdd option, which can be applied to devices, subcircuits, and instances.

#### vdd

## Description

Defines the maximum voltage for the generation of digital representative models (da and df mode only).

## Table 3-35 vdd Option

| Option    | Description                                        |
|-----------|----------------------------------------------------|
| vdd=value | Maximum voltage (double, unit V, default max. vdd) |

## Example

## Spectre Syntax:

usim opt vdd=2.1 model=[nf pf]

#### SPICE Syntax:

.usim opt vdd=2.1 model=[nf pf]

tells the simulator to use 2.1 volts as the maximum voltage for the model generation of device models nf and pf.

# **Treatment of Analog Capacitors**

The Virtuoso UltraSim simulator uses partitioning to speed up the simulation in df, da, mx, and ms modes. Partitions are built by putting all channel-connected devices into the same partition, and by cutting between capacitive coupled nodes. This approach works fine for digital circuits, memories, and most mixed signal applications.

In some analog circuits, the coupling is designed as a functional part of the circuit (that is, charge pumps), or it strongly affects the functionality of the circuit. In this case, the two circuits connected by the analog coupling capacitance need to be simulated in the same partition.

The canalog and canalogr options determine the thresholds for identifying analog coupling capacitances. Any capacitor larger than canalog, and its ratio to the total capacitance at either node is greater than canalogr, is treated as an analog capacitance.

Simulation Options

This same threshold applies to nonlinear capacitances (for example, MOSFET Cgd). Setting canalog and canalogr lower can lead to more stable and accurate results, but usually increases run time. Setting it too high can cause less accurate results when heavy coupling occurs.

## canalog

## Description

Defines the absolute threshold value for identifying analog coupling capacitances in df, da, and ms modes (does not apply to a, s, and mx mode).

**Table 3-36 canalog Option** 

| Option        | Description                                                                      |
|---------------|----------------------------------------------------------------------------------|
| canalog=value | Maximum capacitance value (double and unit F)                                    |
|               | The canalog default value is dependent on the value of the <u>analog</u> option: |
|               | ■ If analog=0, then canalog=100f                                                 |
|               | ■ If analog=1, then canalog=100f                                                 |
|               | ■ If analog=2, then canalog=30f                                                  |
|               | ■ If analog=3, then canalog=10f                                                  |

**Simulation Options** 

## canalogr

### Description

Defines the relative threshold value for identifying analog coupling capacitances in df, da, and ms modes (does not apply to a, s, and mx mode).

**Table 3-37 canalogr Option** 

| Option         | Description                                                                |
|----------------|----------------------------------------------------------------------------|
| canalogr=value | Relative threshold value (double, unit F, and 0 < value < 1)               |
|                | The canalogr default value is dependent on the value of the analog option: |
|                | ■ If analog=0, then canalogr=0.49                                          |
|                | ■ If analog=1, then canalogr=0.45                                          |
|                | ■ If analog=2, then canalogr=0.35                                          |
|                | ■ If analog=3, then canalogr=0.25                                          |

#### Example

#### Spectre Syntax:

usim opt canalogr=0.1

#### SPICE Syntax:

.usim opt canalogr=0.1

tells the simulator to treat every capacitor larger than 0.1 pF, and canalogr=0.1 bigger than 10% of the nodes capacitance on either side, as analog capacitance.

# **Inductor Shorting**

The Virtuoso UltraSim simulator supports the simulation of inductances. Simulations including inductors can be more time consuming. Sometimes it is helpful to short all inductors in a netlist file, to do a first functional verification. The options lshort and lvshort provide the opportunity to short inductors in the signal paths or power supply lines.

**Simulation Options** 

#### **Ishort**

## Description

Defines the threshold value for inductor shorting in signal nets. Inductors smaller than *value* are shorted.

#### **Table 3-38 Ishort Option**

| Option       | Description                                           |
|--------------|-------------------------------------------------------|
| lshort=value | Inductor value (double, unit H, 0 < value, default 0) |

## Example

#### Spectre Syntax:

usim opt lshort=1 $\mu$ 

## SPICE Syntax:

.usim\_opt lshort=1 $\mu$ 

tells the simulator to short all inductors less than 1µH in signal nets.

## **lvshort**

## Description

Defines the threshold value for inductor shorting in power nets. Inductors smaller than *value* are shorted.

## **Table 3-39 Ivshort Option**

| Option        | Description                                           |
|---------------|-------------------------------------------------------|
| lvshort=value | inductor value (double, unit H, 0 < value, default 0) |

#### Example

#### Spectre Syntax:

 $\texttt{usim\_opt lvshort=1}\mu$ 

**Simulation Options** 

## SPICE Syntax:

.usim\_opt lvshort=1 $\mu$ 

tells the simulator to short all inductors less than  $1\mu H$  in power nets.

# **Waveform File Format and Resolution Options**

#### **Waveform Format**

#### wf format

The Virtuoso UltraSim simulator supports SignalScan Turbo 2 (SST2), fast signal database (FSDB), parameter storage format (PSF), waveform data format (WDF), and TR0 ASCII format. It can generate SST2 format for viewing in SimVision and Virtuoso Visualization and Analysis (ViVA), FSDB for nWave, PSF format for ViVA, and WDF for viewing with the Sandwork WaveView Analyzer.

**Note:** The recommended SimVision waveform viewer can be downloaded from the latest Cadence IUS release (the SimVision license is included in the Virtuoso UltraSim simulator license file).

Table 3-40 wf\_format Options

| Option             | Description                                                         |
|--------------------|---------------------------------------------------------------------|
| wf_format=sst2     | SST2 format (SimVision and ViVA waveform viewers; trn/dsn; default) |
| wf_format=fsdb     | FSDB format (nWave waveform viewer; fsdb)                           |
| wf_format=psf      | PSF format (ViVA waveform viewer; tran)                             |
| wf_format=wdf      | WDF format (Sandwork WaveView Analyzer; wdf)                        |
| wf_format=psfx1    | PSF XL format (ViVA waveform viewer)                                |
| wf_format=tr0ascii | TR0 ASCII format                                                    |

The Virtuoso UltraSim simulator is able to write files of unlimited size in SST2 and FSDB format, whereas PSF and WDF formats are limited to a maximum of 2 GByte files. Use the wf\_maxsize option to split waveform files.

Simulation Options

Data compression varies between the formats: SST2 – high, FSDB and WDF – medium, and PSF – low. It is recommended that you use SST2 format for larger circuit designs.

PSF XL is a new Cadence waveform format supported in ViVA (available in IC 6.1.3 release) which provides a high compression rate for large circuit designs. RTSF is a new PSF extension and provides improved viewing performance in ViVA (available in IC 6.1.2 and later releases). RTSF only applies to PSF and PSF XL, and it can be enabled by using +rtsf on the command line.

The Virtuoso UltraSim simulator writes waveform files into the current directory. To enable other Cadence tools to read Virtuoso UltraSim PSF format, create a raw directory using the Virtuoso UltraSim simulator -raw command line option

```
ultrasim pll.scs -raw pll.raw
```

In the following Spectre syntax example,

```
usim opt wf format=psf
```

tells the simulator to generate a waveform file in PSF format.

In the following SPICE syntax example,

```
.usim opt wf format=[psf sst2]
```

tells the simulator to generate two waveform files, one in PSF format and the other in SST2 format.

## **Updating Waveform Files**

The Virtuoso UltraSim simulator allows you to specify after what period of transient simulation time the waveform data is printed into the output waveform file, determined by the option dump\_step. Its default value is 10% of trend. You can also enter the interactive mode with Control-C, and use the interactive command flush any time.

**Simulation Options** 

## dump\_step

### Description

Defines the time period after which the waveform data is printed into the output waveform file.

## Table 3-41 dump\_step Option

| Option          | Description                                                  |
|-----------------|--------------------------------------------------------------|
| dump_step=value | Time period (double, unit s, 0 < value, default 10% of tend) |

### Example

#### Spectre Syntax:

usim opt dump step=10n

## SPICE Syntax:

.usim opt dump step=10n

tells the simulator to print waveforms every 10 ns of transient time into the output waveform file.

## **Waveform File Size**

#### wf\_maxsize

#### Description

There are specific waveform formats (for example, *psfbin* or *psfascii*) with 2 Gigabyte file size limitations. The wf\_maxsize option is used to limit the maximum size of a waveform

Simulation Options

output file. If this option is not set, and the output file exceeds its size limit, the simulation stops.

Table 3-42 wf\_maxsize Option

| Option              | Description                                                                                                                                                    |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| wf_maxsize=[number] | Defines the maximum size of the output file. If the maximum size is exceeded, the Virtuoso UltraSim simulator splits the file into multiple, smaller files.    |
|                     | <b>Note:</b> For FSDB waveform format, on 32-bit platform, the file size is limited to 1.9 Gigabytes. However, there is no such limit for the 64-bit platform. |

## Example

#### Spectre Syntax:

usim\_opt wf maxsize=1e9

## SPICE Syntax:

.usim opt wf maxsize=1e9

tells the simulator to limit the output file size to 1 Gigabyte (if the file size is exceeded, it is split into two files identified by generic names).

**Note:** If a circuit.sp file and PSF waveform format is used, the following output file list is generated: circuit.tran, circuit\_1.tran, circuit\_2.tran, circuit\_3.tran ... circuit\_n.tran.

#### **Waveform File Resolution**

The accuracy for voltage and current waveforms, and the time resolution in the output waveform file can be set individually, depending on the application. The Virtuoso UltraSim simulator provides the absolute criteria  $wf_abstoli$ ,  $wf_abstolv$ , and  $wf_tres$ , and the relative tolerance  $wf_reltol$ .

When plotting a waveform, the next point is determined by the relative change compared to the individual signal, or by the absolute change in the waveform. Except for extremely small signals, the relative criterion is dominant. The time resolution also determines the time unit of the waveform file.

**Simulation Options** 

The implemented solution is usually sufficient for any application. You need to verify that the resolution is appropriate for your design. This is especially important because all measurement functions are based on the resulting waveforms.

#### wf filter

## Description

Enables customized filtering of waveform data. In default ms mode, the Virtuoso UltraSim simulator uses moderate filtering ( $wf_filter=2$ ) to minimize waveform file size without losing accuracy for standard applications. For sensitive analog designs and small signal amplitudes, no filtering ( $wf_filter=0$ ) or conservative filtering ( $wf_filter=1$ ) may be required. Greater waveform file size reduction for large digital and memory designs can be achieved using  $wf_filter=3$  and  $wf_filter=4$ .

Table 3-43 wf\_filter Options

| Option      | Description                                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------------------------------|
| wf_filter=0 | Waveform data filter disabled (default in s mode)                                                                              |
| wf_filter=1 | Conservative waveform data filter for analog circuits with small signal amplitudes (default in ${\tt a}$ mode)                 |
| wf_filter=2 | Moderate waveform data filter (default in ms, mx, da, and df modes)                                                            |
| wf_filter=3 | Aggressive waveform filtering for timing verification of large memory designs, digital circuits, and some mixed signal designs |
| wf_filter=4 | Aggressive waveform filtering for functional verification of large memory designs and digital circuits                         |

## Example

#### Spectre Syntax:

usim opt wf filter=0

#### SPICE Syntax:

.usim opt wf filter=0

tells the simulator not to filter the waveform data.

#### wf\_reltol

### Description

Defines the relative current and voltage criterion for the waveform plot in the output waveform file.

## Table 3-44 wf\_reltol Option

| Option          | Description                                          |
|-----------------|------------------------------------------------------|
| wf_reltol=value | Relative criterion (double, unitless, 0 < value < 1) |

## Example

#### Spectre Syntax:

usim opt wf reltol=0.001

## SPICE Syntax:

.usim\_opt wf\_reltol=0.001

tells the simulator to print the next point of a waveform in the output waveform file, if the change in the waveform is 0.1% (and the absolute criterion does not apply).

#### wf\_tres

#### Description

Defines the time resolution and time unit in the output waveform file.

## Table 3-45 wf\_tres Option

| Option        | Description                                              |
|---------------|----------------------------------------------------------|
| wf_tres=value | Time resolution (double, unit s, 0 < value, default 1ps) |

#### Example

#### Spectre Syntax:

usim opt wf tres=10p

**Simulation Options** 

## SPICE Syntax:

.usim\_opt wf\_tres=10p

tells the simulator to use a time resolution and unit of 10 ps in the output waveform file.

## wf\_abstolv

## Description

Defines the absolute voltage resolution in the output waveform file.

## Table 3-46 wf\_abstolv Option

| Option           | Description                                    |
|------------------|------------------------------------------------|
| wf_abstolv=value | Voltage resolution (double, unit V, 0 < value) |

## Example

#### Spectre Syntax:

usim opt wf abstolv=0.01m

## SPICE Syntax:

.usim\_opt wf\_abstolv=0.01m

tells the simulator to use a voltage resolution of 0.01 mV in the output waveform file.

#### wf\_abstoli

#### Description

Defines the absolute current resolution in the output waveform file.

## Table 3-47 wf\_abstoli Option

| Options          | Description                                    |
|------------------|------------------------------------------------|
| wf_abstoli=value | Current resolution (double, unit A, 0 < value) |

**Simulation Options** 

## Example

## Spectre Syntax:

usim\_opt wf\_abstoli=1p

## SPICE Syntax:

.usim\_opt wf abstoli=1p

tells the simulator to use a current resolution of 1 pA in the output waveform file.

Table 3-48 gives an overview of the default values for wf\_reltol, wf\_abstolv, and wf abstoli dependent on the wf filter option used.

**Table 3-48 Waveform Filtering Options (Default Values)** 

| wf_filter | wf_reltol            | wf_abstolv | wf_abstoli |
|-----------|----------------------|------------|------------|
| 0         | Not applicable (N/A) | N/A        | N/A        |
| 1         | 1e-7                 | 1e-6       | 1e-12      |
| 2         | min{tol, 0.005}      | 1e-6       | 1e-12      |
| 3         | min{tol, 0.005}      | 1e-3       | 1e-9       |
| 4         | min{tol, 0.005}      | 1e-2       | 1e-6       |

#### wf\_vtype

#### Description

Enables you to specify the type of number representation that should be used in the waveform output files. The number representation can be of double or float types. This option applies to SST2, PSF, PSFASCII, FSDB, and WDF waveform formats.

**Note:** double number representation provides higher precision but results in larger output file size.

Table 3-49 wf\_vtype Option

| Options        | Description                                                               |
|----------------|---------------------------------------------------------------------------|
| wf_vtype=float | Waveform data is written using the float number representation (default). |

Simulation Options

Table 3-49 wf\_vtype Option

| Options         | Description                                                      |
|-----------------|------------------------------------------------------------------|
| wf_vtype=double | Waveform data is written using the double number representation. |

## Example

## Spectre Syntax:

usim opt wf vtype=double

## SPICE Syntax:

.usim opt wf vtype=double

tells the UltraSim simulator to switch to double number representation when printing data in the waveform output files.

## **Node Name Format Control**

## wf\_output\_format

## Description

Controls the appearance of a hierarchical node name in the waveform database.

Table 3-50 wf\_output\_format Options

| Option                   | Description                                              |
|--------------------------|----------------------------------------------------------|
| wf_output_format=spice   | Includes the following format in the waveform database:  |
|                          | x1.x11.v(n1), x1.x11.i1(m1)                              |
| wf_output_format=spectre | Includes the following formats in the waveform database: |
|                          | x1.x11.n1 and x1.x11.m1:1                                |

Simulation Options

Table 3-50 wf\_output\_format Options, continued

| Option                     | Description                                              |
|----------------------------|----------------------------------------------------------|
| wf_output_format=verilog   | Includes the following formats in the waveform database: |
|                            | x1.x11.n1 and x1.x11.m1:1_\$flow                         |
| wf_output_format=spice_raw | Includes the following formats in the waveform database: |
|                            | v(x1.x11.n1) and $i1(x1.x11.m1)$                         |

Simulation Options

# **Miscellaneous Options**

- Model Library Specification on page 209
- Warning Settings on page 210
- Simulation Start Time Option on page 214
- Simulation Progress Report Control Options on page 214
- Model Building Progress Report on page 215
- Local Options Report on page 216
- Node Topology Report on page 219
- Resolving Floating Nodes on page 219
- Flattening Circuit Hierarchy Option on page 220
- hier on page 220
- Device Binning on page 221
- Threshold Voltages for Digital Signal Printing and Measurements on page 223
- Hierarchical Delimiter in Netlist Files on page 224
- MOSFET Gate Leakage Modeling with Verilog-A on page 226
- Automatic Detection of Parasitic Bipolar Transistors on page 227
- Duplicate Subcircuit Handling on page 228
- Duplicate Port Handling on page 229
- Duplicate Instance Handling on page 231
- Bus Signal Notation on page 232
- Structural Verilog Dummy Node Connectivity on page 235
- skip Option on page 237
- <u>probe\_preserve Option</u> on page 238
- default chk substrate Option on page 239
- Print File Options on page 240
- <u>Disabling .print Command</u> on page 241

Simulation Options

- Controlling Text Wrapping of Circuit Check Reports on page 241
- Limiting the Number of Errors Generated by Design Checking Commands on page 242
- Limiting the Number of Errors Generated by Power Checking Commands on page 243
- <u>Limiting the Number or Errors Generated by the Timing Analysis Commands</u> on page 244
- Modifying the Report Format of Violation Conditions for Design Checking Commands on page 245
- Changing Resistor, Capacitor, or MOSFET Device Values on page 246
- <u>.reconnect</u> on page 247
- <u>UMI or CMI Models for Source Elements</u> on page 249
- Transistor Subcircuit Definition or verilogA Model Selection on page 249

Simulation Options

## **Model Library Specification**

The option <code>model\_lib</code> specifies the name of the model library file that stores all digital representative models (the model library is always given a <code>.lsn</code> extension). The default name for the model library is the netlist filename. For example, suppose the netlist filename is <code>netlist.sp</code>. Then the model library file would be called <code>netlist.lsn</code>. It is recommended to keep the path of the file relative to the working directory.

This option is useful only if a large number of representative models are going to be built. The time for building representative models is not dominant compared to simulation. Occasionally the model build time can dominate the run time. Normally, you do not need to use this option because the Virtuoso UltraSim simulator automatically builds a model library file which is automatically loaded the next time you run the simulator. The first simulator run on a particular netlist file is somewhat slower than subsequent runs in the same directory.

If you want to reuse the representative models for different netlist files, or the same netlist file in different locations, you need to specify the library file to write to and read from. By using the same model library name and storing it in a central location, you can reuse models from many netlist files.

#### model lib

#### Description

Defines the library file used for digital representative models (da and df mode only).

Table 3-51 model\_lib Option

| Option             | Description                    |
|--------------------|--------------------------------|
| model_lib=filename | Filename (default netlist.lsn) |

#### Examples

In the following Spectre syntax example

```
usim opt model_lib=mod.lsn
```

tells the simulator to use the model file mod.lsn out of the netlist file directory.

#### In the following SPICE syntax example

.usim opt model\_lib="/home/user/ms2/mod.lsn"

Simulation Options

tells the simulator to use the model file /home/user/ms2/mod.lsn.

## **Warning Settings**

The Virtuoso UltraSim simulator allows you to customize how warning messages are handled by the simulator. The number of messages per warning category can be limited globally for all warnings (usim\_opt warning\_limit) or individually for each category (usim\_report warning\_limit). When the specified category limit is reached, the simulator notifies you that the warning messages are no longer being displayed. Dangling and floating node warnings are controlled by the number of reported nodes.

## warning\_limit

## Description

Limits the number of warnings issued per warning category and is applied globally to all warning messages. This option needs to be defined at the beginning of the netlist file.

Table 3-52 warning\_limit Option

| Option              | Description                                          |
|---------------------|------------------------------------------------------|
| warning_limit=value | Number of warnings (integer, unitless; default is 5) |

A limit can also be applied to a specific warning category using the usim\_report warning\_limit command.

## Example

#### Spectre Syntax:

usim opt warning limit=10

#### SPICE Syntax:

.usim opt warning limit=10

tells the simulator to print out 10 warnings per warning category.

Simulation Options

## warning\_limit\_dangling

### Description

A dangling node, often the result of a design or netlist file problem, is only connected to one device or element (a node in a circuit requires a minimum of two connections). The warning\_limit\_dangling command is used to define the maximum number of listed dangling nodes (default is 50).

## Example

#### Spectre Syntax:

```
usim opt warning limit dangling=100
```

## SPICE Syntax:

```
.usim opt warning limit dangling=100
```

tells the simulator to print out 100 dangling nodes.

## warning\_limit\_float

### Description

A floating node is an input node (that is, a MOSFET gate) which is not driven by an element or device, and has no DC path to ground. The Virtuoso UltraSim simulator automatically connects floating nodes through a 1e12 ohm resistor (gmin\_float=1e-12) to ground. The warning\_limit\_float command defines the maximum number of listed floating nodes (default value is 50). The floating nodes are listed in two categories: 1) Nodes connected to MOSFET or JFET gates and 2) nodes not connected to any device gates.

#### Example

#### Spectre Syntax:

```
usim opt warning limit float=100
```

#### SPICE Syntax:

```
.usim opt warning limit float=100
```

tells the simulator to print out 100 floating nodes.

Simulation Options

## warning\_limit\_near\_float

### Description

A nearly floating node is a node with a high resistive path to a driver or ground. A common example is the unconnected substrate of a MOSFET. The warning\_limit\_near\_float command defines the maximum number of listed nodes which have a weak DC path to ground (default value is 50). These nodes are listed in two categories: 1) Nodes connected to MOSFET or JFET gates and 2) nodes not connected to any device gates.

#### Example

#### Spectre Syntax:

```
usim opt warning limit near float=100
```

#### SPICE Syntax:

```
.usim opt warning limit near float=100
```

tells the simulator to print out 100 nodes with a weak DC path to ground.

#### warning limit ups

#### Description

Defines the maximum number of listed large resistors in a power net that are detected by the Virtuoso UltraSim power network solver (UPS). The default value is 50.

## Example

#### Spectre Syntax:

```
usim_opt warning_limit_ups=100
```

#### SPICE Syntax:

```
.usim opt warning limit ups=100
```

tells the simulator to print out 100 large resistors in power net.

Simulation Options

## warning\_node\_omit

## Spectre Syntax

```
usim_opt warning_node_omit=[node1 node2 ...]
```

## SPICE Syntax

```
.usim_opt warning_node_omit=[node1 node2 ...]
```

## Description

Allows you to filter out specific nodes related to dangling, floating, and nearly-floating nodes from warning messages. Wildcards can be used to define these nodes (see <u>"Wildcard Rules"</u> on page 49 for more information).

## Examples

In the following Spectre syntax example

```
usim opt warning node omit=[x1.x23.uncon20]
```

tells the Virtuoso UltraSim simulator to exclude the x1.x2.uncon20 node from the node list of dangling, floating, and near-floating warning messages.

In the following SPICE syntax example

```
.usim opt warning node omit=[x3.x*]
```

tells the simulator to exclude all nodes under the x3.x\* hierarchy from the node list.

#### In the next example

```
.usim opt warning node omit=[x1.x23.uncon20 x3.x*.uncon*]
```

tells the simulator to exclude the x1.x23.uncon20 node and all nodes matching  $x3.x^*.uncon^*$  from the node list.

Simulation Options

## **Simulation Start Time Option**

#### sim\_start

#### Description

The Virtuoso UltraSim simulator allows you to start the simulation at a user-defined time using the sim\_start option.

#### Table 3-53 sim\_start Option

| Option    | Description                                   |
|-----------|-----------------------------------------------|
| sim_start | Simulation starts at the specified time value |

#### Example

#### Spectre Syntax:

usim opt sim start=10n

#### SPICE Syntax:

.usim opt sim start=10n

tells the Virtuoso UltraSim simulator to start the simulation at 10 ns.

# **Simulation Progress Report Control Options**

## **Description**

These options are used to print out simulation progress reports to a standard output display device (stdout) or log file during transient simulation. If the options are not specified, the Virtuoso UltraSim simulator prints out progress reports at 10% intervals during the transient simulation, or every two hours, whichever occurs first.

#### progress\_t

To define the time interval (in minutes) the simulator prints out the transient simulation progress report to a stdout or log file, use

progress t=time

Simulation Options

Note: Any value for time, other than a whole number, is ignored and the default is used.

#### progress\_p

To define the interval (in transient percentage) the simulator prints out the transient simulation progress report to a stdout or log file, use

```
progress p=percentage
```

**Note:** This option can also be used to specify the DC progress report.

#### **Examples**

In the following Spectre syntax example

```
usim opt progress t=5
```

tells the simulator to print out a progress report every 5 minutes.

In the following SPICE syntax example

```
.usim opt progress p=2
```

tells the simulator to print out a progress report at the completion of every 2% of transient simulation.

#### In the next example

```
.usim opt progress t=10 progress p=5
```

tells the simulator to print out progress reports at the completion of every 5% of the transient simulation, or every 10 minutes, whichever occurs first.

## **Model Building Progress Report**

Prior to simulation, generating analog or digital table models for model building usually only takes a few seconds to complete. If model building takes longer, the Virtuoso UltraSim simulator prints a progress report in the log file every five minutes (default). The progress report time interval to print can be adjusted using the model\_progress\_t option.

Simulation Options

## model\_progress\_t

### Description

The model\_progress\_t option defines the time period the Virtuoso UltraSim simulator uses to print out a progress report during model building (minimum time value is one minute).

#### Table 3-54 model\_progress\_t Option

| Option                 | Description                                                                     |
|------------------------|---------------------------------------------------------------------------------|
| model_progress_t=value | Specifies time period required to print out the model building progress report. |

## Example

#### Spectre Syntax:

usim\_opt model progress t=2

## SPICE Syntax:

.usim opt model progress t=2

tells the Virtuoso UltraSim simulator to print out model building progress reports every two minutes.

## **Local Options Report**

## **Spectre Syntax**

usim opt block dump=<0|1|2> [block depth=<depth value>]

## **SPICE Syntax**

.usim opt block dump=<0|1|2> [block depth=<depth value>]

## **Description**

This option allows you to print locally and globally defined simulation options, so you can identify which simulation options are being used for specific blocks in the circuit design. The simulation options are printed to a Virtuoso UltraSim report file (.usim\_opt\_rpt) and also appear as a message in the log file (.ulog).

Simulation Options

The .ulog file contains the following lines which indicate the start and stop time points for the local options:

```
Starting reporting local options in: <filename>
Ending reporting local options
```

The local simulation options are located under the .usim\_optscope heading and the global simulation options are located under the Top Level Options heading in the report file.

Table 3-55 block\_dump and block\_depth Options

| Option                                   | Description                                                                                                                                                                                                          |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| block_dump=<0   1   2>                   | Defines the report mode.                                                                                                                                                                                             |
|                                          | o - Report is not generated (default).                                                                                                                                                                               |
|                                          | <ul> <li>1 - Detailed report containing subcircuits and/or instances is generated.</li> </ul>                                                                                                                        |
|                                          | If all of the instances for the subcircuit share a common option set, only the subcircuit name is printed. If instances share the same option set as the hierarchy above, the instances are omitted from the report. |
|                                          | 2 – Complete report listing all of the instances is generated.                                                                                                                                                       |
| block_depth= <depth_value></depth_value> | Defines the hierarchical depth [optional]. The default value is the maximum hierarchical depth of the circuit design. If block_depth=0, only the global option set is printed.                                       |

# **Example**

# Spectre Syntax:

```
usim_opt block_dump=1
usim_opt sim_mode=ms speed=6
usim_opt sim_mode=da analog=2 speed=4 inst=[X1]
usim_opt sim_mode=s inst=[MNIV1]
```

# SPICE Syntax:

```
.usim_opt block_dump=1
.usim_opt sim_mode=ms speed=6
.usim_opt sim_mode=da analog=2 speed=4 inst=[X1]
.usim opt sim mode=s inst=[MNIV1]
```

Simulation Options

```
The Virtuoso UltraSim simulator generates the following <filename>.usim_opt_rpt file:
*******************
.TITLE 'This file is :./usim.usim opt rpt
Options at all the levels are printed
Top Level Options:
The options as follows,
  .usim_opt
* General Options
   + sim mode=ms
   + speed=6
   + postl=0
   + pn=1
   + preserve=0
   + analog=1
   * Solver Options
   + tol = 20.0000 m
   + method=be
   + trtol=3.5000
   + hier=1
   + maxstep=inf
   ... (continued)
********************
.usim opt scope:
   #mult2x2
The options as follows,
  .usim_opt
* General Options
   + sim mode=da
   + speed=4
   + postl=0
   + pn=1
   + preserve=0
   + analog=2
   * Solver Options
   + tol = 5.0000 m
   + method=trap
   + trtol = 4.55\overline{3}6
   + hier=1
   + maxstep=inf
    ... (continued)
*******************
.usim opt scope:
   M\overline{N}IV1
           (n3p3fets)
The options as follows,
   .usim opt
  * General Options
   + sim mode=s
   + speed=6
   + postl=0
   + pn=1
   + preserve=0
   + analog=1
```

Simulation Options

```
* Solver Options
+ tol=20.0000 m
+ method=gear2
+ trtol=3.5000
+ hier=1
+ maxstep=inf
```

# **Node Topology Report**

# **Description**

The Virtuoso UltraSim simulator node\_topo\_report option allows you to copy node topology analysis results into the following types of ASCII report files:

- Floating node (.floating\_rpt file extension)
- Nearly floating node (.weak\_floating\_rpt)
- Dangling node (.dangling\_rpt)

The default setting is node\_topo\_report=0, where node topology report files are not generated by the simulator (initial node topology warnings are still copied into the log files).

#### Example

#### Spectre Syntax:

```
usim_opt node_topo_report=1
```

# SPICE Syntax:

```
.usim opt node topo report=1
```

tells the Virtuoso UltraSim simulator to generate node topology reports for floating, nearly floating, and dangling nodes. If your netlist file is named netlist.sp, the simulator creates netlist.weak\_floating\_rpt, netlist.floating\_rpt, and netlist.dangling\_rpt files.

# **Resolving Floating Nodes**

# **Description**

To avoid simulation problems related to floating nodes, the Virtuoso UltraSim simulator automatically inserts a resistor between the floating node and ground. The value of the resistor is defined by <code>gmin\_float</code>.

Simulation Options

# gmin\_float

Defines the resistor value used for grounding floating nodes (default gmin\_float value is 1e-12).

#### **Example**

#### Spectre Syntax:

usim opt gmin float=1e-10

# SPICE Syntax:

.usim opt gmin float=1e-10

tells the Virtuoso UltraSim simulator to add a 1e10 ohm resistor between any floating node and ground.

# **Flattening Circuit Hierarchy Option**

Because Virtuoso UltraSim is a Fast SPICE simulator, it is able to handle large designs due to its *true hierarchical* approach. The basic idea is to consider subcircuits which are the same and see the same stimuli as one subcircuit. This allows a significant performance improvement compared to flat simulation. There is a certain overhead used for traversing the hierarchy. For circuits where each subcircuit shows different behavior, it can be advantageous to trade memory usage for speed, by flattening the circuit hierarchy.

With the exception of the SPICE and Analog modes, the Virtuoso UltraSim simulator uses an autodetect mode to detect the circuit hierarchy by default. If you want to flatten this circuit, you can use the hier command. Even with a flattened netlist file, the Virtuoso UltraSim simulator uses the same simulation engine.

#### hier

#### Description

Defines the hierarchy approach the Virtuoso UltraSim simulator applies to the circuit.

# **Table 3-56 hier Options**

| Option | Description               |
|--------|---------------------------|
| hier=0 | Flattens the netlist file |

**Simulation Options** 

Table 3-56 hier Options, continued

| Option | Description                    |
|--------|--------------------------------|
| hier=1 | Autodetect hierarchy (default) |

#### Example

# Spectre Syntax:

usim opt hier=0

## SPICE Syntax:

.usim\_opt hier=0

tells the simulator to flatten the entire circuit.

# **Device Binning**

Devices, which are operated out of the model range they were designed for, can lead to a significant simulation error, as well as to convergence problems. The Virtuoso UltraSim simulator provides an error message if it find such devices. If this problem occurs, and you want to continue the simulation, the option strict\_bin can be set to use the closest model bin for out-of-range devices.

#### strict bin

#### Description

Defines the model binning approach in the Virtuoso UltraSim simulator.

Table 3-57 strict\_bin Options

| Option       | Description                                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| strict_bin=1 | The Virtuoso UltraSim simulator gives an error message for devices operating out of model range, and stops the simulation (default).                |
| strict_bin=0 | The simulator gives a warning message for devices operating out of model range, uses the closest model bin available, and continues the simulation. |

Simulation Options

# Example

# Spectre Syntax:

usim opt strict bin=0

# SPICE Syntax:

.usim\_opt strict\_bin=0

tells the simulator to give a warning and uses the closest model bin for models out of model range.

# **Element Compaction**

By default, the Virtuoso UltraSim simulator compacts parallel elements and replaces them with a newly named element. This approach yields better performance. However, in some cases, this may result in missing current or element probes in the simulation result files. To overcome this limitation, element compaction can be disabled.

### elem\_compact

# Description

Allows to disable element compaction

#### Table 3-58 elem\_compact Options

| Option         | Description                          |
|----------------|--------------------------------------|
| elem_compact=1 | Enables element compaction (default) |
| elem_compact=0 | Disables element compaction          |

# Example

#### Spectre Syntax:

usim\_opt elem\_compact=0

### SPICE Syntax:

.usim opt elem compact=0

tells the simulator to not perform element compaction.

Simulation Options

# **Threshold Voltages for Digital Signal Printing and Measurements**

The Virtuoso UltraSim simulator uses logic waveforms for the following statements: .lprint/.lprobe, usim\_ta, and usim\_nact. You can set the threshold voltages by using arguments with each of the aforementioned statements or by defining the threshold voltages using the v1 and vh options. These options can be set globally for the entire circuit or locally for an instance or subcircuit.

**Note:** Local settings overwrite global settings.

vh

### Description

Defines the threshold value for logic 1. Any signal above this value is considered 1.

# Table 3-59 vh Option

| Option   | Description                                                                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vh=value | High threshold voltage (double, unit V). If not specified, the default value is 70% of vdd. If the $vdd$ option is not specified, $vh$ is defined as 70% of the highest voltage supply in the circuit. |

## Example

# Spectre Syntax:

```
usim_opt vh=2.3
usim opt vh=1.2 inst=XDIGITAL
```

# SPICE Syntax:

```
.usim_opt vh=2.3
.usim_opt vh=1.2 inst=XDIGITAL
```

tells the Virtuoso UltraSim simulator for block XDIGITAL to consider signals above 1.2 v to be logic 1, and for all signals outside block XDIGITAL, use 2.3 v as the threshold for logic 1.

**Simulation Options** 

νl

# Description

Defines the threshold value for logic 0. Any signal below the value is considered 0.

# Table 3-60 vl Option

| Option   | Description                                                                                                                                                                                           |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vl=value | Low threshold voltage (double, unit V). If not specified, the default value is 30% of vdd. If the $vdd$ option is not specified, $v1$ is defined as 30% of the highest voltage supply in the circuit. |

# Example

#### Spectre Syntax:

usim opt vl=0.9

# SPICE Syntax:

.usim opt vl=0.9

tells the simulator to print a logic 0 for all signal values below 0.9 v.

# **Hierarchical Delimiter in Netlist Files**

# hier\_delimiter

#### Spectre Syntax

usim opt hier delimiter="\\"

# SPICE Syntax

.usim\_opt hier\_delimiter="\\"

Simulation Options

# Description

The default hierarchical delimiter is a single period (.) but can be changed by setting the hier\_delimiter option.

#### Notes:

- This option has to be set as the first line in the top level input netlist file.
- To define the delimiter as "or\, the *Escape* symbol is required (for example, usim\_opt hier\_delimiter="\"").

# Table 3-61 hier\_delimiter Option

| Option         | Description                                              | Туре | Default |
|----------------|----------------------------------------------------------|------|---------|
| hier_delimiter | Specifies the hierarchical delimiter in the netlist file | char | •       |

# Example

# Spectre Syntax:

usim opt hier delimiter="%"

#### SPICE Syntax:

.usim opt hier delimiter="%"

# hiernode\_lookup

#### Spectre Syntax

usim opt hiernode lookup=2

# SPICE Syntax

.usim\_opt hiernode\_lookup=2

### Description

The Virtuoso UltraSim simulator, by default, does not allow you to use node and element names containing a period (.) because this symbol is reserved as a hierarchical delimiter.

Simulation Options

In special cases, a period may be used as a hierarchical delimiter and as part of a node name. You can use hiernode\_lookup=2 to enable the Virtuoso UltraSim simulator to consider the period as part of a node name.

For example, a probe or measure statement can be applied to x0.x1.x2.nd, where x0.x1 is the hierarchical instance name and x2.nd is the node name. If  $hiernode_lookup=2$  is used, the Virtuoso UltraSim simulator automatically identifies the hierarchical instance name and reserves x2.nd as the node name.

#### Note that this option:

- Works only for hierarchical node names, and not for element names.
- Works even if the hierarchical delimiter is changed. For example, x1/x2/x3/net5, where the hierarchical delimiter is /.
- Requires the hierarchical name to be at the beginning, and the flat node name to be at the end of the string.

Table 3-62 hiernode\_lookup Options

| Option            | Description                                               |
|-------------------|-----------------------------------------------------------|
| hiernode_lookup=0 | Period (.) cannot be used as part of node names (default) |
| hiernode_lookup=2 | Period can be used as part of node names                  |

# **MOSFET Gate Leakage Modeling with Verilog-A**

#### **Description**

Using Verilog-A modules or controlled sources to model gate leakage effects in MOSFET devices may cause conservative partitioning and slow simulation speed. The Virtuoso UltraSim simulator search\_mosg option allows you to select more aggressive partitioning and a faster simulation speed.

Table 3-63 search\_mosg Options

| Option        | Description                                                                                      |
|---------------|--------------------------------------------------------------------------------------------------|
| search_mosg=0 | Search is not performed for MOSFET gate leakage Verilog-A models or controlled sources (default) |
| search_mosg=1 | Automatic search is performed for MOSFET gate leakage Verilog-A models and controlled sources    |

Simulation Options

# **Example**

# Spectre Syntax:

usim opt search mosg=1

# SPICE Syntax:

.usim opt search mosg=1

enables the simulator to automatically search for MOSFET gate leakage Verilog-A models or controlled sources using more aggressive partitioning, resulting in a faster simulation speed.

# **Automatic Detection of Parasitic Bipolar Transistors**

# **Description**

Circuit designers often want to simulate the effects of parasitic bipolar junction transistor (BJT) devices formed in the triple well CMOS process. Including these transistors in the simulation may result in conservative partitioning and slow simulation speed. The parasitic\_bjt option allows you to control the way the Virtuoso UltraSim simulator handles the parasitic BJT devices, resulting in much faster simulation speed.

**Note:** The simulator can only detect parasitic vertical PNP BJTs with the emitter connected to the body of a NMOSFET.

**Table 3-64 Parasitic BJT Options** 

| Option          | Description                                                                  |
|-----------------|------------------------------------------------------------------------------|
| parasitic_bjt=0 | No detection of parasitic BJT devices (default)                              |
| parasitic_bjt=1 | Detect parasitic vertical PNP BJT devices and invoke aggressive partitioning |
| parasitic_bjt=2 | Detect and remove parasitic vertical PNP BJT devices                         |

#### **Examples**

In the following Spectre syntax example

usim opt parasitic bjt=1

tells the Virtuoso UltraSim simulator to detect parasitic vertical PNP BJT devices and to invoke aggressive partitioning.

Simulation Options

# In the following SPICE syntax example

.usim\_opt parasitic\_bjt=2

tells the simulator to cut away all the parasitic vertical PNP BJT devices.

# **Duplicate Subcircuit Handling**

# duplicate\_subckt

# Spectre Syntax

usim\_opt duplicate\_subckt=error|warning|ignore

# SPICE Syntax

.usim\_opt duplicate\_subckt=error|warning|ignore

# Description

You can define the handling of duplicate subcircuits by using the <code>duplicate\_subckt</code> option in the netlist file. The following settings can be specified:

#### Table 3-65 duplicate\_subckt Options

| Option          | Description                                                                                                                    |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| duplicate_subck | duplicate_subckt=error                                                                                                         |  |
|                 | Stops the simulation upon encountering a duplicate subcircuit and issues an error message. (Default)                           |  |
| duplicate_subck | t=warning                                                                                                                      |  |
|                 | Uses the last definition of the subcircuit, overrides all the previous subcircuit definitions, and issues a warning message.   |  |
| duplicate_subck | tt=ignore                                                                                                                      |  |
|                 | Uses the last definition of the subcircuit, overrides all the previous subcircuit definitions, and does not issue any message. |  |

Simulation Options

**Note:** The behavior of this option is the same as opt1 options duplicate\_subckt=error|warning|ignore Spectre option. If multiple options are defined, the last definition overwrites the previous definitions.

# Examples

■ Setting duplicate\_subckt to

```
.usim opt duplicate subckt=error
```

will stop the simulation and issue an error message if duplicate subcircuits are detected.

Setting duplicate\_subckt to

```
.usim opt duplicate subckt=warning
```

will use the last definition of the subcircuit, override all previous subcircuit definitions, and issue a warning message.

Setting duplicate\_subckt to

```
.usim opt duplicate subckt=ignore
```

will use the last definition of the subcircuit, override all previous subcircuit definitions, and not issue any message.

# **Duplicate Port Handling**

#### duplicateports

#### Spectre Syntax

usim\_opt duplicateports=error|warning|ignore

# SPICE Syntax

 $. \verb"usim_opt" duplicate ports = \verb"error| \verb"warning| ignore"$ 

Simulation Options

# Description

You can define the handling of duplicate ports in a subcircuit using the duplicateports option in the netlist file. The following settings can be specified:

# **Table 3-66 duplicateports Options**

# Option Description

duplicateports=error

Stops the simulation upon encountering a duplicate port in the subcircuit and issues an error message. (Default)

duplicateports=warning

Connects the duplicate ports together (shorts them) to be treated as one port, and issues a warning message.

duplicateports=ignore

Connects the duplicate ports together (shorts them) to be treated as one port, but does not issue a message.

**Note:** The behavior of this option is the same as opt1 options duplicateports=error|warning|ignore Spectre option. If multiple options are defined, the last definition overwrites the previous definitions.

# Examples

■ Setting duplicateports to

```
.usim opt duplicateports=error
```

will stop the simulation and display an error message if duplicate ports are detected in a subcircuit.

■ Setting duplicateports to

```
.usim opt duplicateports=warning
```

will treat the duplicate ports as one port and display a warning message.

Setting duplicateports to

```
.usim opt duplicateports=ignore
```

will treat the duplicate ports as one port but will not display any message.

Simulation Options

# **Duplicate Instance Handling**

# duplicateinstance

# Spectre Syntax

usim opt duplicateinstance=error|warning|ignore

# SPICE Syntax

.usim opt duplicateinstance=error|warning|ignore

# Description

You can define the handling of duplicate instance definitions by using the duplicateinstance option in the netlist file. The following settings can be specified:

# **Table 3-67 duplicateinstance Options**

| Option                    | Description                                                                                                                |  |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| duplicateinstan           | duplicateinstance=error                                                                                                    |  |
|                           | Stops the simulation upon encountering a duplicate instance and issues an error message. (Default)                         |  |
| duplicateinstance=warning |                                                                                                                            |  |
|                           | Uses the last definition of the instance, overrides all the previous instance definitions, and issues a warning message.   |  |
| duplicateinstance=ignore  |                                                                                                                            |  |
|                           | Uses the last definition of the instance, overrides all the previous instance definitions, and does not issue any message. |  |

**Note:** The behavior of this option is the same as opt1 options duplicateinstance=error|warning|ignore Spectre option. If multiple options are defined, the last definition overwrites the previous definitions.

# **Examples**

■ Setting duplicateinstance to

**Simulation Options** 

.usim opt duplicateinstance=error

will stop the simulation upon encountering a duplicate instance and issue an error message.

■ **Setting** duplicateinstance to

```
.usim opt duplicateinstance=warning
```

will use the last definition of the instance, override all the previous instance definitions, and issue a warning message.

Setting duplicateinstance to

```
.usim opt duplicateinstance=ignore
```

will use the last definition of the instance, override all the previous instance definitions, and will not issue any message.

# **Bus Signal Notation**

#### buschar

# Spectre Syntax

usim opt buschar="<>"

#### SPICE Syntax

.usim opt buschar="<>"

#### Description

The Virtuoso UltraSim simulator resolves bus signals into individual signals when reading Verilog netlist files (.vlog). The buschar option and either <> or [] is used to set the bus notation. The exception is bus notation for vector and vcd stimuli which is set using vector and vcd options (see <u>Chapter 11</u>, "<u>Digital Vector File Format</u>" and <u>Chapter 12</u>, "<u>Verilog Value Change Dump Stimuli</u>" for more information).

# **Table 3-68 buschar Options**

| Option       | Description                    |
|--------------|--------------------------------|
| buschar="[]" | Used as bus notation (default) |

Simulation Options

# Table 3-68 buschar Options, continued

| Option       | Description          |
|--------------|----------------------|
| buschar="<>" | Used as bus notation |

#### Example

#### Spectre Syntax:

usim opt buschar="<>"

# SPICE Syntax:

.usim opt buschar="<>"

tells the Virtuoso UltraSim simulator to use <> as the notation for bus signals read from the structural Verilog netlist file.

# **Bus Node Mapping for Verilog Netlist File**

# vlog\_buschar

# Description

The Virtuoso UltraSim simulator can support name mapping for bus nodes when instantiating analog cells in a structural Verilog netlist file. Bus node mapping between the structural Verilog netlist file and analog cell is based on the order of the nodes. To resolve bus signals into individual signals in the analog netlist file, the vlog\_buschar option is used to set the bus notation.

**Note:** The ports of the bus node in the analog cell definition must be continuous because the simulator ends the bus node definition once another node name is encountered.

```
.usim opt vlog buschar="front bus symbol*end bus symbol"
```

where asterisk (\*) is a keyword and the default bus symbol is [] (square brackets). The front\_bus\_symbol and end\_bus\_symbol arguments define the starting and ending letters of bus notation, respectively.

#### Examples

For the first example

Simulation Options

# Structural Verilog netlist file:

```
add4 u1 ( .a ({ net1, net2, a1, a2 }), .sum ({ sum1, sum0 }), .vdd(VDD3),
.vss(VSS DIG) );
```

#### Analog netlist file:

```
.usim_opt vlog_buschar="_*"
.subckt add4 a_3 a_2 a_1 a_0 vdd vss sum_1 sum_0
```

tells the Virtuoso UltraSim simulator to map the net1, net2, a1, and a2 nodes in the Verilog netlist file to a\_3, a\_2, a\_1, and a\_0 in the analog netlist file, as well as sum1 and sum0 to  $sum_1$  and  $sum_0$ .

#### In the next example

# Structural Verilog netlist file:

```
reg [2:0] n;
ram i0 .a (n);
```

#### Analog netlist file:

```
.usim_opt vlog_buschar="<*>"
subckt ram a<2> a<1> a<0>
```

tells the simulator to map the n[2], n[1], and n[0] nodes in the Verilog netlist file to a<2>, a<1>, and a<0> in the analog netlist file.

#### In the next example

#### Structural Verilog netlist file:

```
reg [7:0] Addr;
ram i0 ( .A(Addr), vdd(VDD3) );
```

#### Analog netlist file:

```
.usim_opt vlog_buschar="*"
subckt ram A7 A6 A5 vdd A4 A3 A2 A1 A0
```

tells the simulator that the A4 through A0 analog signals are not recognizable as bus nodes because the vdd node ends the bus node definition.

Simulation Options

# **Structural Verilog Dummy Node Connectivity**

vlog\_supply\_conn

#### Spectre Syntax

```
usim opt vlog supply conn=[portname1 node1 portname2 node2 ...]
```

# SPICE Syntax

```
.usim_opt vlog_supply_conn=[portname1 node1 portname2 node2 ...]
```

When invoking an analog cell using SPICE syntax from a structural Verilog instance, the redundant ports of the SPICE cell are connected to dummy nodes if the Verilog instance has fewer ports than the SPICE cell. If the power nets (for example, vdd and vss) are only defined in the SPICE subcircuit, and not the Verilog instance, they are also connected to dummy nodes.

**Note:** For the Virtuoso UltraSim simulator, the local node always overwrites the global node.

# For example, in the Spectre netlist file

```
subckt add a1 a2 sum vdd vss
```

#### SPICE netlist file:

.subckt add a1 a2 sum vdd vss

#### Structural Verilog netlist file:

```
add u1 a1 a2 sum
```

The vdd and vss nodes cannot be connected to the power net, even if they are declared global nodes in the netlist file.

The vlog\_supply\_conn option is used to connect to

- The structural Verilog dummy node
- Most of the supply node
- The global or internal node of the Verilog instance

Simulation Options

#### Description

This option is used to connect a dummy node to either the global or internal node of the Verilog instance. The port names in the analog netlist file are specified using portname1, portname2, ... and node1, node2, ... is used to specify the internal or global node names of the Verilog instance.

The option can be applied locally to a Verilog module or instance and is set the same as the other Virtuoso UltraSim simulator local options (see <u>Examples</u> below for more information). The Verilog module and instance can be regarded as a subcircuit and instance when setting the local options. This option is also valid for lower hierarchical level instances.

**Note:** The vlog\_supply\_conn option has no effect when the port of a subcircuit in the analog netlist file is not a dummy node, and the port is connected to a signal in the Verilog netlist file.

# Examples

In the following Verilog netlist file example

```
add u1 a1 a2 sum
```

# In the analog netlist file

```
.global global_vdd global_vss
.usim_opt vlog_supply_conn=[vdd global_vdd vss global_vss]
.subckt add a1 a2 sum vdd vss
M1 mid1 a1 vss vss nmos
```

The global\_vdd node is connected to vdd in the add subcircuit of instance u1, and the global\_vss node is connected to vss.

### In the next Verilog netlist file example

```
add u1 a1 a2 sum vdd vss
```

tells the Virtuoso UltraSim simulator that the analog netlist file is the same as the one used in the previous example. The vdd and vss nodes of the Verilog instance u1 are not dummy nodes, so they are not connected to the global node by the simulator.

# In the following Verilog netlist file local option example

```
xor u1 local_vss in2 out
nand4 u2 in1 in2 in3 in4 out
```

#### In the analog netlist file

```
.usim opt vlog supply conn=[vdd global vdd vss local vss] xdigital.verilog.u1
```

Simulation Options

```
.global global_vdd global_vss
.subckt xor in1 in2 out vdd vss
....
.subckt nand4 in1 in2 in3 in4 out vdd vss
```

tells the simulator vdd and vss of nand4 for Verilog instance u2 are still connected to dummy nodes because the option is local and is only applied to Verilog instance u1. Also, vdd and vss of xor for instance u1 are connected to the  $global_vdd$  (global) and  $local_vss$  (local) nodes in the Verilog netlist file, respectively.

# skip Option

#### **Description**

Use the skip option to disable a circuit block simulation.

# **Table 3-69 skip Options**

| Option | Description                                                                                                                                                                                                                                                                                                      |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| skip=0 | The Virtuoso UltraSim simulator includes the circuit block in the simulation (default).                                                                                                                                                                                                                          |
| skip=1 | The simulator disables the simulation for the specified circuit blocks. The loading effect of the disabled blocks is considered. The inputs of the remaining circuit, connected to the disabled blocks, are connected to the ground through high resistance (that is, treated as floating nodes).                |
| skip=2 | The simulator disables the simulation for the specified circuit blocks and also disregards the loading effect of the disabled blocks. The inputs of the remaining circuit, which are connected to the disabled blocks, are connected to the ground through high resistance (that is, treated as floating nodes). |

#### **Examples**

In the following Spectre syntax example

```
usim opt skip=1 inst=x0.x1
```

tells the Virtuoso UltraSim simulator to disable the x0.x1 circuit block simulation.

In the following SPICE syntax example

**Simulation Options** 

.usim opt skip=1 subckt=op amp

tells the simulator to disable the simulation for all instances of the op\_amp subcircuit.

# probe\_preserve Option

# **Description**

Use to control the preserve setting of .probe statements. If probe\_preserve is set to all, the simulator applies preserve=all to all .probe statements.

**Note:** When set to all, the probe\_preserve option overrides preserve=none | all specified in .probe statements. It does not override preserve=port.

#### Table 3-70 probe\_preserve Options

| Option              | Description                                              |
|---------------------|----------------------------------------------------------|
| probe_preserve=none | Does not have any impact on .probe statements (default). |
| probe_preserve=all  | Applies preserve=all to all .probe statements.           |

# **Examples**

In the following Spectre syntax example

usim opt probe preserve=all

tells the Virtuoso UltraSim simulator to apply preserve=all to all .probe statements in the netlist.

In the following Spectre syntax example

.usim opt probe preserve=all

tells the Virtuoso UltraSim simulator to apply preserve=all to all .probe statements in the netlist.

**Simulation Options** 

# default\_chk\_substrate Option

# **Description**

By default, the substrate forward-bias check (usim\_report chk\_substrate) reports all MOSFET substrate models in the report file. If the default\_chk\_substrate option is set to no, the UltraSim simulator generates a report that contains only the MOSFET substrate models that are specified using the model argument of the chk\_subsrate option (see Substrate Forward-Bias Check on page 522).

Table 3-71 default\_chk\_substrate Options

| Option                    | Description                                                                                                                                                                      |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| default_chk_substrate=yes | Causes the usim_report chk_substrate option to include all MOSFET substrate models in the report (default).                                                                      |
| default_chk_substrate=no  | Causes the usim_report chk_substrate option to include only those MOSFET substrate models in the report that are specified using the model argument of the chk_substrate option. |

# **Example**

usim opt default chk substrate=no

**Simulation Options** 

# **Print File Options**

#### nodecut\_file

# Description

Enables the Virtuoso UltraSim simulator to print all nodes cut during pre-processing into a file (file extension is nodecut).

Table 3-72 nodecut\_file Options

| Option         | Description                                                                    |
|----------------|--------------------------------------------------------------------------------|
| nodecut_file=0 | The Virtuoso UltraSim simulator does not print cut nodes into a file (default) |
| nodecut_file=1 | The simulator prints all cut nodes into a .nodecut file                        |

# elemcut\_file

# Description

Enables the simulator to print all elements cut when thresholds are exceeded into a file (file extension is elemcut).

Table 3-73 elemcut\_file Options

| Option         | Description                                                     |
|----------------|-----------------------------------------------------------------|
| elemcut_file=0 | The simulator does not print cut elements into a file (default) |
| elemcut_file=1 | The simulator prints all cut elements into a .elemcut file      |

**Simulation Options** 

# **Disabling .print Command**

# enable\_print

# Description

Determines whether to enable or disable the .print command.

# Table 3-74 enable\_print Options

| Option           | Description                                                                                                |
|------------------|------------------------------------------------------------------------------------------------------------|
| enable_print=yes | Enables the .print command (Default).                                                                      |
| enable_print=no  | Disables the .print command. However, the signals in the .print statements are saved in the waveform file. |

# **Controlling Text Wrapping of Circuit Check Reports**

# pcheck\_wrap

# Description

Controls text wrapping in circuit check reports created by Virtuoso Ultrasim Simulator.

# Table 3-75 pcheck\_wrap Options

| Option        | Description                                               |
|---------------|-----------------------------------------------------------|
| pcheck_wrap=0 | Disables text wrapping in circuit check reports.          |
| pcheck_wrap=1 | Enables text wrapping in circuit check reports (Default). |

Simulation Options

# Limiting the Number of Errors Generated by Design Checking Commands

dcheck\_err\_limit

#### Spectre Syntax

usim opt dcheck err limit=N

#### SPICE Syntax

.usim opt dcheck err limit=N

# Description

This option limits the number of error messages that will be printed in the reports generated by the design checking (dcheck) commands. The default value is 10000.

The error message limit specified using the dcheck\_err\_limit option will impact the following design checks:

- MOS Voltage Check
- BJT Voltage Check
- Resistor Voltage Check
- Capacitor Voltage Check
- Diode Voltage Check
- <u>JFET/MESFET Voltage Check</u>

#### Example

#### Spectre Syntax

usim\_opt dcheck\_err\_limit=1000

#### SPICE Syntax

```
.usim opt dcheck err limit=1000
```

tells the UltraSim simulator to limit the number of error messages in the reports generated by the design checks to 1000.

Simulation Options

# Limiting the Number of Errors Generated by Power Checking Commands

# pcheck\_limit

# Spectre Syntax

usim opt pcheck limit=N

#### SPICE Syntax

.usim opt pcheck limit=N

# Description

This option limits the number of error messages that will be printed in the reports generated by the power checking (pcheck) commands except pcheck title hotspot (Hot Spot Node Current check). The default value is 10000.

The error message limit specified using the pcheck\_limit option will impact the following power checks:

- Over Current (Excessive Current) Check
- Over Voltage (Excessive Node Voltage) Check
- DC Path Leakage Current Check
- High Impedance Node Check
- Floating Gate Induced Leakage Current Check
- Excessive Rise and Fall Time Check (EXRF)

# Example

#### Spectre Syntax

usim opt pcheck limit=1000

#### SPICE Syntax

.usim opt pcheck limit=1000

tells the UltraSim simulator to limit the number of error messages in the reports generated by the power checks except pcheck title hotspot to 1000.

# Virtuoso UltraSim Simulator User Guide Simulation Options

# Limiting the Number or Errors Generated by the Timing Analysis Commands

usim ta err limit

# Spectre Syntax

usim\_opt usim\_ta\_err\_limit=N

# SPICE Syntax

```
.usim opt usim ta err limit=N
```

This option limits the number of error messages that will be printed in the reports generated by the timing analysis (usim\_ta) commands. The default value is 10000.

This check affects the following timing analysis commands:

- Hold Check
- Pulse Width Check
- Setup Check
- Timing Edge Check

#### Example

# Spectre Syntax

```
usim_opt usim_ta_err limit=1000
```

#### **SPICE Syntax**

```
.usim opt usim ta err limit=1000
```

tells the UltraSim simulator to limit the number of error messages in the reports generated by the timing analysis checks to 1000.

Simulation Options

# Modifying the Report Format of Violation Conditions for Design Checking Commands

#### dcheck\_cond\_report

# Spectre Syntax

usim\_opt dcheck\_cond\_report=0|1

#### SPICE Syntax

.usim opt dcheck cond report=0|1

# Description

This option modifies the report format of the violation conditions reported by the following design checks:

- MOS Voltage Check
- BJT Voltage Check
- Resistor Voltage Check
- Capacitor Voltage Check
- Diode Voltage Check
- <u>JFET/MESFET Voltage Check</u>

When set to 0 (default), the UltraSim simulator prints the condition expression along with the populated parameter values. When set to 1, only the parameter values are printed.

#### Example

#### Spectre Syntax

usim opt dcheck cond report=1

#### SPICE Syntax

.usim opt dcheck cond report=1

tells the UltraSim simulator to print only the parameter values and not the condition expression.

Simulation Options

# Changing Resistor, Capacitor, or MOSFET Device Values

.usim\_trim

# Spectre Syntax

```
usim_trim instance=resistor_name value=resistor_value
usim_trim instance=capacitor_name value=capacitor_value
usim trim instance=instance name [w=value] [l=value] [delvto=value]
```

# SPICE Syntax

```
.usim_trim instance=resistor_name value=resistor_value
.usim_trim instance=capacitor_name value=capacitor_value
.usim trim instance=instance name [w=value] [l=value] [delvto=value]
```

# Description

The usim\_trim option can be used to change the values of resistors and capacitors, and the length, width, and threshold voltage of a MOSFET device, without modifying the netlist file.

#### Notes:

- The instance name must contain the full hierarchical path
- The usim\_trim option does not work with stitched dspf or spef flows
- Only MOSFET device lengths, widths, and threshold voltages can be changed (use the delvto device model parameter to adjust threshold voltages)

# Examples

In the following Spectre syntax example

```
usim trim instance=x1.x2.cap5 value=3f
```

tells the Virtuoso UltraSim simulator to change the value of instance x1.x2.cap5 to 3f (Fahrenheit).

In the following SPICE syntax example

```
.usim trim instance=x1.x2.x3.res5 value=1k
```

**Simulation Options** 

tells the simulator to change the value of instance x1.x2.x3.res5 to 1k (ohms).

# In the next example

```
.usim trim instance=x1.x2.mp00 w=10e-5 l=5e-5
```

tells the simulator to change the width of instance x1.x2.mp00 to 10e-5 meters and length to 5e-5 meters.

#### In the next example

```
.usim trim instance=x1.mn1 w=1.0e-6
```

tells the simulator to change the width of instance x1.mn1 to 1.e-6 meters.

#### .reconnect

# **Spectre Syntax**

Spectre syntax is not supported.

# **SPICE Syntax**

```
.reconnect instport=instance_port_name node=node_name
.reconnect subcktport=subckt port name node=node name
```

Changes the connection of certain instances' ports. This command is useful in the early stage of power network development. During this stage, only the estimates of the power network parasitics are available, and you are required to disable the original connection and establish new connections without manually changing the original netlist.

Table 3-76 .reconnect Option

| Option   | Description                                                                                                                                                                                                                                                                                                                                |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| instport | Specifies the port name of the instance whose original connection is to be disconnected. The syntax to define a port of an instance is instancename.portname where . is the hierarchical delimiter. For example, the port vdd of instance X1 is defined as X1.vdd. The port can be defined explicitly or implicitly in a global statement. |

Simulation Options

**Table 3-76 .reconnect Option** 

| Option     | Description                                                                                                                                                                                                                                                                                                                                         |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| node       | Specifies the node to which the new connection is to be established. Hierarchical node name is required. Wildcard is not supported.                                                                                                                                                                                                                 |
| subcktport | Specifies the port name of the subckt whose original connection is to be disconnected. This is applicable to all the instances of the subckt. As in the case of instport, the port can be defined explicitly or implicitly. The syntax to specify the port vdd of all the instances of subckt inv is inv/vdd where / is the hierarchical delimiter. |

Multiple .reconnect statements are supported. If duplicate specifications are used for the same port of the same instances, the last specification is given priority. If neither the specified port nor the specified node is found in the circuit, UltraSim issues a warning and ignores the command.

# **Examples**

.reconnect instport=x1.p node=vcc

Suppose that p is an explicit port of x1 and the hierarchical delimiter is ., this command disconnects the original connection of port p of x1 and reconnects a top-level node vcc to instance x1's port p.

.reconnect instport=x1/vdd node=vcc

Suppose that vdd is defined as a global node and / is the hierarchical delimiter, this command reconnects a top-level node vcc to the global node vdd inside instance x1, including all the hierarchies inside x1. The connection of vdd in other blocks remains unchanged.

.reconnect subcktport=pump.out node=vcc

Suppose that out is an explicit port of subckt pump and it has three instances: xpump1, xpump2, and xpump3, this command tells UltraSim that all instances' port out, that is, xpump1.out, xpump2.out, xpump3.out, have to be disconnected from their original connections and reconnected with vcc.

.reconnect instport=x1.x2.p node=x3.x4.netA

Suppose that port p is an explicit port, this command tells UltraSim to reconnect node x3.x4.netA with the port p of instance x1.x2 and disconnect the original connection of x1.x2.p.

Simulation Options

#### **UMI or CMI Models for Source Elements**

#### switch\_cmiumi\_source

#### Description

This option allows you to select UltraSim Model Interface (UMI) or Compiled-Model Interface (CMI) models for all source elements. Source elements include piece-wise linear (PWL), voltage-controlled voltage source (VCVS), current-controlled current source (CCCS), and so on. UMI and CMI are different implementation models of the source elements.

#### Table 3-77 switch cmiumi source Options

| Option                 | Description                                       |  |
|------------------------|---------------------------------------------------|--|
| switch_cmiumi_source=0 |                                                   |  |
|                        | Use UMI models for all source elements (Default). |  |
| switch_cmiumi_source=1 |                                                   |  |
|                        | Use CMI models for all source elements.           |  |

#### Example

```
.usim opt switch cmiumi source=1
```

Enables the simulator to use CMI models for all the source elements.

# **Transistor Subcircuit Definition or verilogA Model Selection**

# use\_veriloga

# Spectre Syntax

```
usim opt use veriloga=0|1 [inst=[instance_list]] [subckt=[subckt_list]]
```

#### SPICE Syntax

```
.usim_opt use_veriloga=0|1 [inst=[instance_list]] [subckt=[subckt_list]]
```

Simulation Options

# Description

This option allows you to use either the transistor subcircuit definition or the verilogA model. You can use this option when the netlist contains transistor subcircuit definition and verilogA model of the same name. By default, UltraSim selects the transistor subcircuit definition.

Table 3-78 use\_veriloga Options

| <del></del>    | · .                                                                                                                                                                                                                                                                                                            |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Option         | Description                                                                                                                                                                                                                                                                                                    |
| use_veriloga=1 | [inst=[instance_list]] [subckt=[subckt_list]]                                                                                                                                                                                                                                                                  |
|                | Uses the verilogA model for the instance names specified in the inst list or selects the verilogA model specified in the subckt list. If the inst or subckt list is not specified, the verilogA model is used for all instances. Wildcard character * is supported in instance names and verilogA model names. |
| use_veriloga=0 | [inst=[instance_list]] [subckt=[subckt_list]]                                                                                                                                                                                                                                                                  |
|                | Uses subcircuit definition for the instance names specified in the inst list or selects the subcircuits listed in the subckt list. If the inst or subckt list is not specified, the subcircuit definition is used for all instances. Wildcard character * is                                                   |

supported in instance and subcircuit names.

# Examples

# Spectre Syntax

```
usim opt use veriloga=1 inst=[abc*]
```

# SPICE Syntax

```
.usim opt use veriloga=1 inst=[abc*]
```

Uses the verilogA model for all instance names that begin with the string abc.

## Spectre Syntax

```
usim_opt use_veriloga=1 inst=[abc xyz ]
```

#### **SPICE Syntax**

```
.usim_opt use_veriloga=1 inst=[abc xyz ]
```

Uses the verilogA model for abc and xyz instance names.

**Simulation Options** 

# Spectre Syntax

```
usim opt use veriloga=0 inst=[abc]
```

# SPICE Syntax

```
.usim opt use veriloga=0 inst=[abc]
```

Uses the subcircuit definition for abc instance name.

#### Spectre Syntax

```
usim_opt use_veriloga=1 subckt=[abc xyz]
```

# **SPICE Syntax**

```
.usim opt use veriloga=1 subckt=[abc xyz]
```

Uses the verilogA models abc and xyz.

# Spectre Syntax

```
usim opt use veriloga=0 subckt=[abc*]
```

#### **SPICE Syntax**

```
.usim opt use veriloga=0 subckt=[abc*]
```

Uses the subcircuit names that begin with the string abc.

#### Spectre Syntax

```
usim opt use veriloga= 1
```

#### SPICE Syntax

```
.usim_opt use_veriloga= 1
```

Uses the verilogA model for all instances.

**Simulation Options** 

# **Simulator Options: Default Values**

The default values for the Virtuoso UltraSim simulator options are listed below in <u>Table 3-79</u> on page 252. The majority of these options are listed in the *Simulation Options* section of the output log file. The default values may vary for different versions of the simulator.

**Table 3-79 Simulator Options and Default Values** 

| Option              | Default Value                                                  |
|---------------------|----------------------------------------------------------------|
| General             |                                                                |
| sim_mode            | ms                                                             |
| <u>speed</u>        | 5                                                              |
| <u>postl</u>        | 0                                                              |
| analog              | 1(df/da/ms); ignored(a/mx/s)                                   |
| <u>preserve</u>     | 0                                                              |
| <u>pn</u>           | 0                                                              |
| Solver              |                                                                |
| <u>tol</u>          | 10 m                                                           |
| method              | be(df/da/mx/ms); gear2(a/s)                                    |
| <u>trtol</u>        | 3.5                                                            |
| <u>hier</u>         | 1(df/da/ms); 0(a/mx/s)                                         |
| maxstep_window      | inf                                                            |
| Device Model        |                                                                |
| mos_method          | df(df), $da(da)$ , $a(ms/mx/a)$ , $s(s)$                       |
| mosd_method         | df(df/da), a(ms/mx/a); ignored(s)                              |
| <u>diode_method</u> | Juncap: $a(df/da/ms/a) s(s)$ ; other diodes: $s(df/da/ms/a/s)$ |
| <u>vdd</u>          | max. supply voltage                                            |
| <u>deg_mod</u>      | r                                                              |
| Post-Layout         |                                                                |
| <u>rshort</u>       | 1u ohm                                                         |
| rvshort             | 1u ohm                                                         |

**Simulation Options** 

Table 3-79 Simulator Options and Default Values, continued

| Option          | Default Value          |
|-----------------|------------------------|
| <u>lshort</u>   | 0 H                    |
| <u>lvshort</u>  | 0 H                    |
| <u>minr</u>     | 0                      |
| <u>cgnd</u>     | 10 zF                  |
| <u>cgndr</u>    | 0                      |
| <u>canalog</u>  | 100 fF                 |
| <u>canalogr</u> | 450 m                  |
| rcr fmax        | 1 GHz                  |
| DC              |                        |
| <u>dc</u>       | 1(df/da/ms/mx); 3(a/s) |
| <u>dc exit</u>  | 0                      |
| <u>dc turbo</u> | 0                      |
| dc prolong      | 0                      |
| Simulation      |                        |
| <u>abstolv</u>  | 1 uV                   |
| <u>abstoli</u>  | 1 pA                   |
| progress t      | 120 min                |
| progress p      | 10%                    |
| <u>vl</u>       | supply voltage * 0.3   |
| <u>vh</u>       | supply voltage * 0.7   |
| sim start       | 0                      |
| dump step       | 0                      |
| gmin allnodes   | 0                      |
| cmin allnodes   | 0                      |
| Environment     |                        |
| ade             | 0                      |
| Parser          |                        |

**Simulation Options** 

Table 3-79 Simulator Options and Default Values, continued

| Option                               | Default Value              |
|--------------------------------------|----------------------------|
| hier delimiter                       | . (period)                 |
| <u>duplicate subckt</u>              | error                      |
| <u>duplicateports</u>                | error                      |
| <u>duplicateinstance</u>             | error                      |
| warning limit                        | 5                          |
| warning limit dangli<br>ng           | 50                         |
| warning_limit_float                  | 50                         |
| <pre>warning limit near f loat</pre> | 50                         |
| warning limit_ups                    | 50                         |
| Model                                |                            |
| strict_bin                           | 1                          |
| Database                             |                            |
| buschar                              | 0                          |
| Output                               |                            |
| wf_format                            | SST2                       |
| <u>wf_maxsize</u>                    | inf                        |
| wf_reltol                            | 5 m(dt/da);<br>100 n(a/ms) |
| wf tres                              | 100 f                      |
| wf abstolv                           | 1 uV                       |
| wf abstoli                           | 1 p                        |
| wf filter                            | 2(df/da/ms); 1(a); 0(s)    |
| pa elemlen                           | 20                         |
| Power Net Solver                     |                            |
| pn max res                           | 1000 ohm                   |

**Simulation Options** 

#### **Notes**

- The df abbreviation stands for global df mode, da for global da mode, ms for global ms mode, mx for global mx mode, a for global a mode, and s for global s mode.
- The Virtuoso UltraSim simulator automatically promotes analog from 1 to 2 when simulating a small design (that is, a design with less than 200 active devices). The analog option is ignored in global a/s mode.
- For more information about the Virtuoso UltraSim simulation option definitions, refer to the option descriptions in this chapter or use the -help .usim\_opt command.

Simulation Options

4

# **Post-Layout Simulation Options**

This chapter describes the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator post-layout simulation options.

Parasitic effects (for example, wire delays and coupling) are becoming increasingly important factors in integrated circuit design. The Virtuoso UltraSim post-layout simulator considers these effects, modeling parasitic resistors and capacitors extracted from the layout environment.

The Virtuoso UltraSim simulator is designed to handle the demands of most of the post-layout simulation flows (refer to Figure 4-1 on page 258 for more information) and supports the backannotation of parasitic resistors and capacitors (RCs) from a detailed standard parasitic format (DSPF) file, a standard parasitic exchange format (SPEF) file, parasitic capacitance from a node capacitance file, and extracted device layout parameters from a DPF file.

The most important challenges for post-layout simulation is processing large numbers of parasitic elements and supporting a variety of layout parasitic extraction flows. The Virtuoso UltraSim simulator uses advanced RC reduction techniques to handle large numbers of parasitic elements while preserving circuit timing domain behavior. There are three general post-layout simulation methodologies:

- 1. Flat RC netlist file is a simple approach, allowing you to use a large number of elements and devices in the netlist, but it tends to be more memory and time consuming. An example of a flat RC netlist is a flat DSPF file.
- 2. Hierarchical RC netlist file is an approach in which the Virtuoso UltraSim simulator preserves the hierarchical structure of the netlist file to reduce run time and memory requirements. This simulation method is generally faster than the flat RC netlist file approach. The main drawback is that the parasitic information is embedded inside the netlist file, making it more difficult to extract the information.
- 3. Backannotation and stitching of parasitic files is an approach that has the simulator preserve the design hierarchy to reduce run time and memory requirements, and accepts mixed post-layout netlist file formats to support simulation of circuit designs. For example, designs in which some blocks have successfully passed layout versus schematic (LVS) verification and have post-layout netlist files, whereas other blocks

#### Post-Layout Simulation Options

remain at an early stage of development and only have estimated capacitive loading. See <u>Figure 4-2</u> on page 259 to view this full-chip simulation flow example graphically.

Figure 4-1 Post-Layout Simulation Flow



You can use the Virtuoso UltraSim simulator backannotation flow to start full chip simulation early in the design cycle, and to gradually replace pre-layout views with post-layout netlist files, as design blocks pass layout and extraction verification. "What if" analyses can also be performed by overwriting the extracted capacitance on critical nets. The backannotation method preserves schematic device and net names to facilitate cross probing and circuit debugging. The simulator post-layout flows can be integrated into top-down or bottom-up

Post-Layout Simulation Options

design flows in which extractions are performed at various levels of hierarchy, following a graybox methodology.

Figure 4-2 Full-Chip Simulation Flow



The Virtuoso UltraSim simulator also provides a set of options which allow selective parasitic backannotation based on different values, such as RC elements, hierarchy level, and net names.

Post-Layout Simulation Options

This chapter describes in detail the Virtuoso UltraSim simulator RC reduction method that allows you to significantly reduce the number of parasitic elements while maintaining simulation accuracy. The stitching of parasitic resistor (R) and capacitor (C) elements, and the backannotation of layout device parameters from parasitic files into hierarchical schematic or netlist files, is also described.

Post-Layout Simulation Options

## **RC Reduction Options**

The Virtuoso UltraSim simulator post-layout simulation options allow you to short small resistors, ground small coupling capacitors, and perform RC reduction in order to speed up simulation, while preserving the time domain behavior of the circuits. All the RC reduction related options can be applied globally and locally.

The simulator also provides the high-level post1 option which you can use to control the trade-off between simulation accuracy and performance. Cadence recommends that you read more about "postl" on page 269 before starting a post-layout simulation.

The Virtuoso UltraSim simulator supports the following RC reduction options:

- ccut on page 262
- cgnd on page 263
- cgndr on page 264
- <u>rcr\_fmax</u> on page 265
- rcut on page 266
- rshort on page 267
- rvshort on page 268
- postl on page 269

Post-Layout Simulation Options

#### ccut

#### **Spectre Syntax**

usim\_opt ccut=value

#### **SPICE Syntax**

.usim opt ccut=value

**Note:** A period (.) is required when using SPICE language syntax (for example, .usim\_opt ccut).

#### **Description**

This option allows you to cut capacitors, depending on the value of the capacitors. Capacitors less than ccut are cut (that is, open circuited) during parsing. The ccut option is helpful with large post-layout netlist files containing small capacitors. To reduce memory consumption, ccut needs to be defined at the beginning of the netlist file, so cutting is performed during parsing. The default is 0.

#### **Example**

#### Spectre Syntax:

usim opt ccut=0.1ff

#### **SPICE Syntax:**

.usim opt ccut=0.1ff

tells the Virtuoso Ultrasim simulator to cut all capacitors with a value < 0.1 ff during parsing.

Post-Layout Simulation Options

## cgnd

#### **Spectre Syntax**

usim\_opt cgnd=value

#### **SPICE Syntax**

.usim opt cgnd=value

#### **Description**

This cgnd option defines the absolute threshold value for grounding coupling capacitors. A capacitor is considered a coupling capacitor if neither of its terminals are connected to a ground voltage source. A ground voltage source is one that has a path to ground directly or through other voltage sources. Coupling capacitors can lead to significantly longer run times and may not contribute appreciably to simulation accuracy. A coupling capacitor can be split into two grounded capacitors with the same capacitance value: One at each terminal of the original capacitor.

With this option, a coupling capacitor is grounded if its value is less than cgnd. The grounding of coupling capacitors is automatically enabled by setting the high-level post-layout control parameter post1. The default value depends on the setting for post1. See <u>Table 4-1</u> on page 269 for more details.

#### **Example**

#### Spectre Syntax:

usim opt cgnd=1pf

#### **SPICE Syntax:**

.usim\_opt cgnd=1pf

tells the Virtuoso UltraSim simulator to ground all coupling capacitors with a value < 1 pf.

Post-Layout Simulation Options

## cgndr

#### **Spectre Syntax**

usim\_opt cgndr=value

#### **SPICE Syntax**

.usim\_opt cgndr=value

#### **Description**

The cgndr option defines the relative threshold value for grounding coupling capacitors. A coupling capacitor is grounded if the ratio of its value to the total node capacitance on both sides is less than cgndr. The range of cgndr is between 0 and 1. The default value depends on the setting for post1. See <u>Table 4-1</u> on page 269 for more details.

#### **Example**

#### Spectre Syntax:

usim opt cgndr=0.01

#### SPICE Syntax:

.usim opt cgndr=0.01

tells the Virtuoso UltraSim simulator to ground any coupling capacitor if the ratio of its value to the total node capacitance on both sides of the capacitor is < 0.01.

Post-Layout Simulation Options

## rcr\_fmax

#### **Spectre Syntax**

usim opt rcr fmax=value

#### **SPICE Syntax**

.usim\_opt rcr\_fmax=value

## Description

The  $rcr_{fmax}$  option defines the maximum frequency of interest for RC reduction (default is 1.0 GHz.). If the chosen value for  $rcr_{fmax}$  is less than the maximum operating frequency of interest, you may experience accuracy loss for frequencies higher than the specified  $rcr_{fmax}$  value.

#### **Example**

#### Spectre Syntax:

```
usim opt rcr fmax=10G
```

#### SPICE Syntax:

```
.usim opt rcr fmax=10G
```

tells the Virtuoso UltraSim simulator to adjust the RCR reduction accordingly (suitable for designs up to 10 GHz for the frequency of interest).

Post-Layout Simulation Options

#### rcut

## **Spectre Syntax**

usim\_opt rcut=value

#### **SPICE Syntax**

.usim\_opt rcut=value

## **Description**

This option can be used to cut resistors with values larger than the specified rcut value (that is, open-circuit resistors). The default is 1e12 ohm.

## **Example**

#### Spectre Syntax:

usim opt rcut=1e14

#### SPICE Syntax:

.usim opt rcut=1e14

tells the Virtuoso UltraSim simulator to cut all resistors with a value > 1e14 ohm.

Post-Layout Simulation Options

## rshort

#### **Spectre Syntax**

usim\_opt rshort=value

### **SPICE Syntax**

.usim opt rshort=value

## **Description**

Signal net resistors with an absolute value less than rshort are short-circuited. The default value depends on the setting for post1. See <u>Table 4-1</u> on page 269 for more details.

## **Example**

#### Spectre Syntax:

usim opt rshort=1 subckt=AMP

#### SPICE Syntax:

.usim opt rshort=1 subckt=AMP

tells the Virtuoso Ultrasim simulator to short-circuit all signal net resistors < 1 ohm in all instances of subcircuit AMP.

Post-Layout Simulation Options

#### rvshort

#### **Spectre Syntax**

usim\_opt rvshort=value

### **SPICE Syntax**

.usim opt rvshort=value

#### **Description**

For any resistor connected to an independent voltage source, if its absolute value is less than rvshort, the resistor is short-circuited. The default value depends on the setting for post1. See <u>Table 4-1</u> on page 269 for more details.

## **Example**

#### Spectre Syntax:

usim opt rvshort=1 subckt=SUPPLY

## SPICE Syntax:

.usim opt rvshort=1 subckt=SUPPLY

tells the Virtuoso UltraSim simulator to short-circuit all rail resistors with a value less than 1 ohm in all instances of subcircuit SUPPLY.

Post-Layout Simulation Options

## postl

#### **Spectre Syntax**

usim\_opt postl=0|1|2|3|4

#### **SPICE Syntax**

.usim opt post1=0|1|2|3|4

## Description

This is a high-level simulator option that allows you to control the trade-off between simulation accuracy and performance.

**postl=0** is designated for simulation of a pre-layout netlist file containing a few resistors and capacitors. The Virtuoso UltraSim simulator does not perform RC filtering or reduction, except shorting extremely small resistors, and grounding extremely small capacitors to allow stable simulation.

**postl=1**, **postl=2**, and **postl=3** are intended for post-layout simulation. As the postl level is raised, the Virtuoso UltraSim simulator applies more aggressive RC reduction. As a result, run time and memory usage are reduced at the cost of slightly degraded simulation accuracy.

For **postl=4**, most of the resistors in signal nets are eliminated and most coupling capacitors are grounded. This produces a post-layout simulation where only grounded parasitic capacitance is taken into account.

Table 4-1 Virtuoso UltraSim Post-Layout Options

|                 | Pre-Layout  | Post-Layout | Post-Layout | Post-Layout | Post-Layout |
|-----------------|-------------|-------------|-------------|-------------|-------------|
| postl           | 0 (default) | 1           | 2           | 3           | 4           |
| RC<br>reduction | no          | yes         | yes         | yes         | no          |
| rcr_fmax (GHz)  | 1.0         | 1.0         | 1.0         | 1.0         | 1.0         |
| rshort (W)      | 1.1e-3      | 1.1e-3      | 0.01        | 0.1         | 100         |
| rvshort (W)     | 1.1e-3      | 1.1e-3      | 0.01        | 0.1         | 100         |
| cgnd (F)        | 1e-18       | 1e-16       | 1e-16       | 1e-15       | 1e-14       |

Post-Layout Simulation Options

Table 4-1 Virtuoso UltraSim Post-Layout Options, continued

|       | Pre-Layout | Post-Layout | Post-Layout | Post-Layout | Post-Layout |
|-------|------------|-------------|-------------|-------------|-------------|
| cgndr | 0          | 0.01        | 0.1         | 0.1         | 0.3         |

**Note:** For EMIR analysis, when post1 is set to 0, the default value for rshort and rvshort is 1e-6.

#### **Example**

#### Spectre Syntax:

usim opt postl=1 rshort=1 subckt=VCO

#### **SPICE Syntax:**

.usim opt postl=1 rshort=1 subckt=VCO

The Virtuoso UltraSim simulator applies postl=1 to all instances of subcircuit VCO. Any resistors connected to signal nets in all instances, if the values of the resistors are less than 1 ohm, are short-circuited. Default values are used for all other options associated with postl, such as rcr\_fmax, rvshort, cgnd, and cgndr.

## **Excluding Resistors and Capacitors from RC Reduction**

#### preserve

#### **Spectre Syntax**

```
usim_opt preserve=1 inst=[res1 res2 cap1 cap2] model=[model1 model2..]
    preserve file=["filename1" "filename2"...]
```

#### **SPICE Syntax**

```
.usim_opt preserve=1 inst=[res1 res2 cap1 cap2] model=[model1 model2..]
    preserve file=["filename1" "filename2"...]
```

#### **Description**

The preserve=1 command is used to exclude resistors and capacitors from RC reduction.

**Note:** The default value of the preserve option is 0.

Table 4-2 preserve=1 Options

| Option                          | Description                                                                                                                                                          |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| res1, res2                      | Specifies the resistors to be excluded from RC reduction (must use full hierarchical name).                                                                          |
| cap1, cap2                      | Specifies the capacitors to be excluded from RC reduction (must use full hierarchical name).                                                                         |
| <pre>filename1, filename2</pre> | The name of the files which contain the resistors and capacitors to be excluded (full hierarchical name for resistors and capacitors needs to be included in files). |
| model1, model2                  | Specifies the model names. The model names need to use the resistor or capacitor model names (all instances of the model specified are excluded from RC reduction).  |

If all of the options are used in the statement, the Virtuoso UltraSim simulator only uses the resistors and capacitors shared between the specified options (that is, RC reduction options, such as post1, rshort, and rvshort are applied only to the resistors and capacitors not specified in this option).

Post-Layout Simulation Options

## Example

## Spectre Syntax:

usim opt preserve=1 inst=x1.x3.r1 preserve file=["inst.txt"]

## SPICE Syntax:

.usim\_opt preserve=1 inst=x1.x3.r1 preserve\_file=["inst.txt"]

The inst.txt file contains the following resistors:

X3.x2.res1
X2.res3
R1

tells the Virtuoso UltraSim simulator to exclude the x1.x3.r1, X3.x2.res1, X2.res3, and R1 resistors from RC reduction.

Post-Layout Simulation Options

## Stitching Files

## capfile

#### **Spectre Syntax**

usim\_opt capfile="<instance|subckt> file"

#### **SPICE Syntax**

.usim opt capfile="<instance|subckt> file"

#### Description

The capfile option specifies how to load a cap file into the Virtuoso UltraSim simulator.

#### **Arguments**

path The full hierarchical path of the instance for which the cap file is prepared.

Wildcards are supported (for more information about wildcards, see

"Wildcard Rules" on page 49).

You can also specify the subcircuit name as the path. All instances of the specified subcircuit are stitched. If the path is not specified, and the cap file contains a <code>.subckt</code> statement, all instances with the same subcircuit name are stitched (or the simulator assumes that the cap file is prepared

for the entire design, and the quotation marks can be omitted).

file The name of the parasitic file. The Virtuoso UltraSim simulator can read

compressed parasitic files in gz format (files need to have the .gz

extension).

For more information about parsing options for cap files, refer to <u>"Parsing Options for Parasitic Files"</u> on page 279.

#### **Example**

For the design shown in <u>Figure 4-2</u> on page 259, the parasitic files need to be specified as follows (Spectre syntax example):

Post-Layout Simulation Options

```
usim opt spef="a a.spef" spf="Top.spf.gz" capfile="b b.cap"
```

**Note:** You need to make sure the parasitic elements specified in the parasitic files do not overlap and that Top. spf is extracted until the level for the a and b instances is reached (that is, the file contains all elements inside top, excluding the elements in a and b).

## dpf

#### **Spectre Syntax**

usim\_opt dpf="<instance|subckt> file"

#### **SPICE Syntax**

.usim opt dpf="<instance|subckt> file"

#### **Description**

The dpf option specifies how a parasitic DPF file is loaded into the Virtuoso UltraSim simulator. You can also use dpf to stitch the instance section of a DSPF file, causing the parasitic resistors and capacitors to be ignored. The simulator supports backannotation of DPF files. Figure 4-3 on page 274 shows the process of DPF file stitching using the simulator.

Figure 4-3 Stitching a DPF Parasitic File



Post-Layout Simulation Options

The Virtuoso UltraSim simulator preserves the hierarchy of the pre-layout netlist file when stitching DPF files (same as SPF/DSPF files).

#### **Arguments**

path

The full hierarchical path of the instance for which the parasitic file is prepared. Wildcards are supported (for more information about wildcards, see <u>"Wildcard Rules"</u> on page 49).

You can also specify the subcircuit name as the path. All instances of the specified subcircuit are stitched. If the path is not specified, and the parasitic file contains a .subckt statement, all instances with the same subcircuit name are stitched (or the simulator assumes that the parasitic file is prepared for the entire design, and the quotation marks can be omitted).

file

The name of the parasitic file. The Virtuoso UltraSim simulator can read compressed parasitic files in gz format (files need to have the .gz extension).

For more information about parsing options for DPF files, refer to <u>"Parsing Options for Parasitic Files"</u> on page 279.

#### **Example**

#### Spectre Syntax:

```
usim opt dpf="top.spf"
```

#### SPICE Syntax:

```
.usim opt dpf="top.spf"
```

or

#### Spectre Syntax:

```
usim opt dpf="top.spf.gz"
```

#### SPICE Syntax:

```
.usim opt dpf="top.spf.gz"
```

tells the Virtuoso UltraSim simulator to only stitch the instance section of the parasitic file top.spf.

Post-Layout Simulation Options

## spf

#### **Spectre Syntax**

usim opt spf="<instance|subckt> file"

#### **SPICE Syntax**

.usim opt spf="<instance|subckt> file"

#### **Description**

This option is used to specify how a parasitic DSPF file is loaded into the Virtuoso UltraSim simulator.

#### **Arguments**

path

The full hierarchical path of the instance for which the parasitic file is prepared. Wildcards are supported (for more information about wildcards, see "Wildcard Rules" on page 49).

You can also specify the subcircuit name as the path. All instances of the specified subcircuit are stitched. If the path is not specified, and the parasitic file contains a .subckt statement, all instances with the same subcircuit name are stitched (or the simulator assumes that the parasitic file is prepared for the entire design, and the quotation marks can be omitted).

file\_name

The name of the parasitic file. The Virtuoso UltraSim simulator can read compressed parasitic files in gz format (files need to have the .gz extension).

#### Example

#### Spectre Syntax:

usim opt spf=a.dspf

#### SPICE Syntax:

.usim opt spf=a.dspf

Post-Layout Simulation Options

## Consider another example:

```
.subckt sub1 n1 n2
...
.ends sub1
.subckt sub2 m1 m2
...
.ends sub1

X1 node1 node2 sub1
X2 node3 node4 sub2
X3 node5 node6 sub2
```

If .usim\_opt spf="X2 parasitic.dspf" is used, the stitching is limited to instance X2. If .usim\_opt spf="sub2 parasitic.dspf" is used, the simulator applies the stitching to all sub2 instances, which include X2 and X3.

## spef

#### **Spectre Syntax**

```
usim opt spef="<instance|subckt> file"
```

## **SPICE Syntax**

```
.usim opt spef="<instance|subckt> file"
```

#### **Description**

This option is used to specify how a parasitic SPEF is loaded into the Virtuoso UltraSim simulator.

### **Example**

#### Spectre Syntax:

```
usim opt spef=top.spef
```

#### **SPICE Syntax:**

```
.usim opt spef=top.spef
```

For more information about parsing options for DSPF and SPEF files, refer to <u>"Parsing Options for Parasitic Files"</u> on page 279.

Post-Layout Simulation Options

#### **Hierarchical SPEF**

#### Description

The Virtuoso UltraSim simulator also supports stitching of hierarchical SPEF files produced by the Cadence Assura<sup>™</sup> physical verification tool. If you specify the SPEF file that corresponds to the highest level of hierarchy of interest, the corresponding SPEF file for the sub-levels is automatically loaded into the simulator via the \*define statement (per the convention adopted by Virtuoso UltraSim and Assura in which the first string of the \*define statement indicates the instance name of the sub-block and the second string indicates the name of the SPEF file for the instance).

In general, the Assura RCX tool names the SPEF file and corresponding DPF file as follows: blockname.spef and blockname.dpf (for example, vco.spef and vco.dpf). By default, the Virtuoso UltraSim simulator automatically stitches the corresponding DPF file for each stitched SPEF file, provided the DPF files exists in the path. The usim\_opt spfinstancesection=off option can be used to turn off stitching of the DPF file, useful when you do not want to stitch the corresponding DPF file.

#### Example

The top level of the SPEF file is named top. spef and contains

```
*define X1 INV
*define X2 INV.spef
```

To invoke stitching, use the following statement (Spectre syntax example):

```
usim_opt spef=top.spef
```

The simulator searches for a file named INV.spef for the X1 and X2 instances. If INV.spef is not found, the simulator issues a warning.

**Note:** You can specify the path in the \*define statement and the .spef suffix can be omitted.

## Post-Layout Simulation Options

## **Parsing Options for Parasitic Files**

The Virtuoso UltraSim simulator provides you with the options needed to parse parasitic files. Unless stated otherwise, parsing options are global and are only applicable to parasitic files during stitching (not applicable to pre-layout netlist files).

The simulator supports the following parsing options:

- cmin on page 281
- cmingnd on page 282
- cmingndratio on page 283
- dpfautoscale on page 284
- dpfscale on page 285
- dpfskipinst on page 286
- dpfskipinstfile on page 287
- dpfskipsubckt on page 288
- <u>dpfskipsubcktfile</u> on page 289
- rmax on page 290
- rmaxlaver on page 291
- <u>rmin</u> on page 292
- rminlayer on page 293
- rvmin on page 294
- speftriplet on page 295
- spfaliasterm on page 296
- spfbusdelim on page 298
- spfcaponly on page 300
- spfccreport on page 301
- spfcrossccap on page 302
- spfdeletepin on page 304
- spffingerdelim on page 306

Post-Layout Simulation Options

- <u>spfhierdelim</u> on page 308
- <u>spfinstancesection</u> on page 309
- spfipin on page 310
- <u>spfkeepcoupling</u> on page 313
- spfkeepbackslash on page 315
- spfnegvalue on page 316
- spfnetpin on page 317
- spfparadiodes on page 319
- spfrcreduction on page 320
- spfrecover on page 321
- <u>spfscalec</u> on page 323
- <u>spfscaler</u> on page 326
- <u>spfserres</u> on page 327
- spfserresmod on page 329
- spfskipncap on page 331
- spfsplitfinger on page 333
- spfswapterm on page 334
- spfxtorintop on page 335
- <u>spfxtorprefix</u> on page 336

Post-Layout Simulation Options

## cmin

#### **Spectre Syntax**

usim\_opt cmin=value

## **SPICE Syntax**

.usim\_opt cmin=value

## **Description**

A parasitic capacitor less than cmin is discarded (open circuited) during RC stitching. The default is 0.

**Note:** Capacitors in the pre-layout are not affected because they are not stitched.

## **Example**

## Spectre Syntax:

usim\_opt cmin=1ff

#### SPICE Syntax:

.usim opt cmin=1ff

tells the Virtuoso UltraSim simulator to discard any parasitic capacitors < 1 ff during stitching.

Post-Layout Simulation Options

## cmingnd

#### **Spectre Syntax**

usim opt cmingnd=value

### **SPICE Syntax**

.usim opt cmingnd=value

## **Description**

A parasitic coupling capacitor less than cmingnd is grounded during RC stitching (default is 0).

## **Example**

#### Spectre Syntax:

usim opt cmingnd=1ff

## SPICE Syntax:

.usim\_opt cmingnd=1ff

tells the Virtuoso UltraSim simulator to ground a parasitic coupling capacitor during stitching if the capacitor is < 1 ff.

Post-Layout Simulation Options

## cmingndratio

#### **Spectre Syntax**

usim opt cmingndratio=value

#### **SPICE Syntax**

.usim\_opt cmingndratio=value

## **Description**

A parasitic coupling capacitor is grounded during RC stitching if the ratio of its value to the total node capacitance on both sides is less than <code>cmingndratio</code> (default is 0).

**Note:** The pre-layout capacitors are not affected.

### **Example**

### Spectre Syntax:

usim\_opt cmingndratio=0.1

#### SPICE Syntax:

.usim opt cmingndratio=0.1

tells the Virtuoso UltraSim simulator to ground a parasitic coupling capacitor during stitching if the capacitor has a ratio < 0.1, when compared to the total node capacitance on both sides of the capacitor.

Post-Layout Simulation Options

## dpfautoscale

#### **Spectre Syntax**

usim opt dpfautoscale=on|off

#### **SPICE Syntax**

.usim opt dpfautoscale=on|off

#### **Description**

This option controls the behavior of the <u>dpfscale</u> option. When <u>dpfautoscale</u> is set to on, <u>dpfscale</u> is set to the same value as the parameter scale. When <u>dpfautoscale</u> is set to off, <u>dpfscale</u> is independent of the parameter scale. The <u>dpfautoscale</u> option is on by default.

**Note:** When the model libraries contain options, such as scale, scalefactor, or geoshrink, it is recommended that you use the dpfautoscale=on setting instead of dpfscale.

#### **Example**

#### Spectre Syntax:

usim opt dpfautoscale=on

#### **SPICE Syntax:**

.usim opt dpfautoscale=on

tells the Virtuoso UltraSim simulator to use the value of the parameter scale for dpfscale.

Post-Layout Simulation Options

## dpfscale

#### **Spectre Syntax**

usim\_opt dpfscale=value

### **SPICE Syntax**

.usim opt dpfscale=value

## **Description**

This option specifies the scale factor for device geometry parameters (default is 1.0).

**Note:** The pre-layout device parameters are not affected by dpfscale.

## **Example**

#### Spectre Syntax:

usim opt dpfscale=2

#### SPICE Syntax:

.usim\_opt dpfscale=2

tells the Virtuoso UltraSim simulator to scale all the device geometry parameters by a multiple of two during stitching.

Post-Layout Simulation Options

## dpfskipinst

#### **Spectre Syntax**

usim opt dpfskipinst=[instname1 instname2]

#### **SPICE Syntax**

.usim opt dpfskipinst=[instname1 instname2]

#### **Description**

This option skips the stitching of device parameters of the specified instances in the DPF file or in the instance section of a DSPF file. All parasitic RCs connected to the skipped instances are stitched. Complete hierarchical names for instances are required. Wildcards are supported. For more information on wildcards, see <u>Wildcard Rules</u> on page 49.

When you use this option, the following message, which shows the number of skipped instances, is printed in the log file:

**Note:** dpfskipinstfile, dpfskipsubckt and dpfskipsubcktfile are other related options that allow you to enable or disable device parameter stitching for specified instances or subcircuits.

#### **Example**

#### Spectre Syntax:

```
usim opt dpfskipinst=[x1.x2]
```

#### SPICE Syntax:

```
.usim opt dpfskipinst=[x1.x2]
```

tells the Virtuoso UltraSim simulator to skip the stitching of device parameters for the instance x1.x2.

Post-Layout Simulation Options

## dpfskipinstfile

#### **Spectre Syntax**

usim opt dpfskipinstfile="file\_name"

### **SPICE Syntax**

.usim opt dpfskipinstfile="file\_name"

## Description

This option skips the stitching of device parameters of instances that are listed in the specified  $file\_name$ .

**Note:** dpfskipinst, dpfskipsubckt and dpfskipsubcktfile are other related options that allow you to enable or disable device parameter stitching for specified instances or subcircuits.

#### **Example**

#### Spectre Syntax:

usim opt dpfskipinstfile="file1"

#### SPICE Syntax:

.usim opt dpfskipinstfile="file1"

#### And, the content of file1 is as follows:

x1.xr2 x1.x4.xd5

tells the Virtuoso UltraSim simulator to skip the stitching of the device parameters of instances x1.xr2 and x1.xr.xd5 that are listed in file file1.

Post-Layout Simulation Options

## dpfskipsubckt

#### **Spectre Syntax**

usim opt dpfskipsubckt=[subckt1 subckt2]

#### **SPICE Syntax**

.usim opt dpfskipsubckt=[subckt1 subckt2]

## **Description**

This option skips stitching the device parameters of all instances of specified subcircuits. All parasitic RCs connected to the skipped instances are stitched. Wildcards are supported (for more information about wildcards, see <u>Wildcard Rules</u> on page 49).

When this option is used, the following message, which shows the number of skipped subcircuits, is printed in the log file.

### **Example**

#### Spectre Syntax:

```
usim opt dpfskipsubckt=[or2]
```

## SPICE Syntax:

```
.usim_opt dpfskipinst=[or2]
```

tells the Virtuoso UltraSim simulator to skip the stitching of device parameters of all instances of subckt or2.

Post-Layout Simulation Options

# dpfskipsubcktfile

## **Spectre Syntax**

usim opt dpfskipsubcktfile="file\_name"

## **SPICE Syntax**

.usim opt dpfskipsubcktfile="file\_name"

### **Description**

This option skips stitching the device parameters of all instances of the subcircuits, which are listed in a text file  $file\_name$ .

# **Example**

# Spectre Syntax:

usim opt dpfskipsubcktfile="file1"

### SPICE Syntax:

.usim opt dpfskipsubcktfile="file1"

### And, file1 contains the following information:

mux4

nand2

tells the Virtuoso UltraSim simulator to skip stitching of the device parameters of all instances of subcircuits mux4 and nand2.

Post-Layout Simulation Options

#### rmax

### **Spectre Syntax**

usim opt rmax=value

### **SPICE Syntax**

.usim opt rmax=value

# **Description**

All parasitic resistors with resistances larger than the value specified by this option are treated as open-circuited during stitching. This is useful to cut parasitic resistors that are unreasonably large. This does not affect any resistors in pre-layout netlist. The default value of the option is infinity.

This option is usually used when the resistance values appear suspicious, that is, non-physical. In general, this indicates that the extraction is questionable. Large resistors, such as 1.0e+9, may cause simulation problems. The option rmax helps bypass any extraction problem and continue with simulation.

### **Example**

#### Spectre Syntax:

usim opt rmax=1.0e+9

### SPICE Syntax:

.usim opt rmax=1.0e+9

tells the Virtuoso UltraSim simulator to treat all resistors with resistances greater than 1.0e+9 as open-circuited and cut such resistors.

Post-Layout Simulation Options

# rmaxlayer

## **Spectre Syntax**

usim opt rmaxlayer=value&layername

## **SPICE Syntax**

.usim opt rmaxlayer=value&layername

# **Description**

This option applies the rmax value on the parasitic resistors of the specified layer. Multiple statements can be specified. The option is used when the extracted resistance values are unreasonably large on certain layers.

# **Examples**

# Spectre Syntax

```
usim_opt rmaxlayer=1000000&ptab
usim_opt rmaxlayer=1000000&ptab0
usim_opt rmaxlayer=1000000&ntap
```

# SPICE Syntax

```
.usim_opt rmaxlayer=1000000&ptab
.usim_opt rmaxlayer=1000000&ptab0
.usim_opt rmaxlayer=1000000&ntap
```

tells the Virtuoso UltraSim simulator to treat any parasitic resistors on layers ptab, ptab0, and ntap with value greater than 1000000 Ohm as open circuit for layers.

Post-Layout Simulation Options

### rmin

### **Spectre Syntax**

usim opt rmin=value

### **SPICE Syntax**

.usim\_opt rmin=value

# **Description**

If rmin is specified, a parasitic resistor less than rmin is shorted during RC stitching (default is 0).

Note: The pre-layout resistors are not affected by rmin.

# **Example**

## Spectre Syntax:

usim\_opt rmin=1

### SPICE Syntax:

.usim opt rmin=1

tells the Virtuoso UltraSim simulator to short circuit parasitic resistors with a value < 1 ohm during RC stitching.

Post-Layout Simulation Options

# rminlayer

## **Spectre Syntax**

usim opt rminlayer=value&layername

## **SPICE** syntax

.usim opt rminlayer=value&layername

## **Description**

This option applies the rmin value on parasitic resistors of the specified layer. Multiple statements can be specified. The option is used when the extracted resistance values are unreasonably small on certain layers.

# **Examples**

## Spectre syntax:

```
usim_opt rminlayer=0.1001&nwell
usim_opt rminlayer=0.1001&dnwell
usim_opt rminlayer=0.1001&sub
```

# SPICE syntax

```
.usim_opt rminlayer=0.1001&nwell
.usim_opt rminlayer=0.1001&dnwell
.usim_opt rminlayer=0.1001&sub
```

tells the Virtuoso UltraSim simulator to short any parasitic resistors on layers nwell, dnwell and sub with value less than 0.1001 Ohm.

Post-Layout Simulation Options

## rvmin

## **Spectre Syntax**

usim\_opt rvmin=value

## **SPICE Syntax**

.usim\_opt rvmin=value

# **Description**

If rvmin is specified, a power net parasitic resistor less than rvmin is short circuited during RC stitching (default is 0).

Note: The pre-layout rail resistors are not affected by rvmin.

# **Example**

# Spectre Syntax:

usim\_opt rvmin=1

### SPICE Syntax:

.usim opt rvmin=1

tells the Virtuoso UltraSim simulator to short circuit the parasitic rail resistors with a value < 1 ohm during RC stitching.

Post-Layout Simulation Options

# speftriplet

## **Spectre Syntax**

usim opt speftriplet=1|2|3

## **SPICE Syntax**

.usim opt speftriplet=1|2|3

# **Description**

This option specifies which value should be used for stitching in the SPEF file. This is effective only when the values in the SPEF file are represented by triplets (for instance, 0.325:0.41:0.495). The default is 2.

### **Example**

## Spectre Syntax:

usim opt speftriplet=1

## SPICE Syntax:

.usim opt speftriplet=1

tells the Virtuoso UltraSim simulator to choose the first of the triplet values in the SPEF file for stitching.

Post-Layout Simulation Options

# spfaliasterm

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

This option allows you to specify an alias for terminal names of a device or instance during stitching. In some cases, the terminal names used in the pre-layout netlist are not consistent with the terminal names in the DSPF/SPEF file, which causes mismatches during stitching. The spfaliasterm option helps resolve this inconsistency.

# Example

### Spectre Syntax:

```
usim opt spfaliasterm="dgnfet 1=D 2=G 3=S 4=B"
```

# SPICE Syntax

```
.usim opt spfaliasterm="dgnfet 1=D 2=G 3=S 4=B"
```

Consider that in the pre-layout netlist, an inline subckt is used to model a MOSFET device as follows:

```
inline subckt dgnfet (1 2 3 4 )
//parameter setting
....
dgnfet (1 2 3 4) dgnfet l=l w=w ...
....
ends dgnfet
```

However, on the extraction side, the inline subckt is treated as a regular MOSFET, and the terminal names in DSPE/SPEF file are (D G S B). By default, UltraSim cannot find the terminal name (D G S B) in the pre-layout netlist. As a result, you might see warning messages as below in the spfrpt file:

```
WARNING(:478): Instance I1.m0 has no terminal named "B". Element ignored
```

Post-Layout Simulation Options

WARNING(:493) : Instance I2.m2 has no terminal named "B". Element ignored

After the spfaliasterm option is used as specified in the example, the inconsistency is corrected, and the WARNING message is not displayed.

Post-Layout Simulation Options

# spfbusdelim

### **Spectre Syntax**

usim opt spfbusdelim=[]

### **SPICE Syntax**

.usim opt spfbusdelim=[]

### **Description**

This option specifies the bus delimiter in parasitic files, and is applicable to SPEF, DSPF, and cap files. It also affiliates bus delimiter matching between the pre-layout netlist and the SPEF/DSPF files, and is used when the bus delimiter in the pre-layout netlist file is different from what is specified in the parasitic file.

The Virtuoso UltraSim simulator replaces the bus delimiter in the parasitic file with information from spfbusdelim. Normally spfbusdelim is set the same as the pre-layout netlist file (default is <>).

#### Notes:

■ For SPEF/DSPF files, when the bus\_delimiter statement is not used in the parasitic files, the simulator automatically converts braces {} and square brackets [] into angle brackets <>.

### **Examples**

- 1. The name in the pre-layout netlist file is qn<5> and the name in the SPEF file is qn[5]. If there is no bus\_delimiter statement, qn[5] is automatically converted to qn<5> since qn<5> exists in the pre-layout netlist file. The simulator finds the match and stitching is successful.
  - If bus\_delimiter: [] is used in the SPEF file, qn [5] does not change because the Virtuoso UltraSim simulator uses the definition of bus\_delimiter specified in the SPEF file. However, there is a mismatch in the pre-layout netlist file because the name is qn < 5 >. You can use the  $usim_opt$  spfbusdelim=<> option to resolve this problem.
- 2. The name in the pre-layout netlist file is qn[5] and the name in the SPEF file is qn[5]. If the bus\_delimiter: {} statement is located in the SPEF file, qn[5] remains the same (that is, the name is not converted to qn<5). There is an obvious mismatch

Post-Layout Simulation Options

between the pre-layout netlist file and the SPEF file. You can set  $usim\_optspfbusdelim=[]$  to resolve this problem.

Post-Layout Simulation Options

# spfcaponly

## **Spectre Syntax**

usim opt spfcaponly=no|yes

## **SPICE Syntax**

.usim opt spfcaponly=no|yes

# **Description**

This option controls whether or not to treat a DSPF/SPEF file as a capfile.

## **Arguments**

yes The Virtuoso UltraSim simulator stitches the parasitic file as a node

capacitance file (that is, the simulator only parses and backannotates the

total node capacitance).

no The simulator performs a routine parse and backannotation of the DSPF/

SPEF file (default).

### **Example**

### Spectre Syntax:

usim opt spfcaponly=yes

### SPICE Syntax:

.usim\_opt spfcaponly=yes

tells the simulator to read in and backannotate only the total node capacitance of each net.

Post-Layout Simulation Options

# spfccreport

## **Spectre Syntax**

```
usim opt spfccreport=[netname1 netname2]
```

## **SPICE Syntax**

```
.usim opt spfccreport=[netname1 netname2]
```

## **Description**

This option reports parasitic cross-coupling capacitance for the specified nets and does not apply to any other cross-coupling capacitors in the design. The output is stored in a report file named \*.spfcc. and the report is sorted by the first net name. Wildcards are supported (for more information about wildcards, see <u>Wildcard Rules</u> on page 49).

### **Example**

### Spectre Syntax:

```
usim opt spfccreport=[netA netB]
```

### SPICE Syntax:

```
.usim opt spfccreport=[netA netB]
```

tells the Virtuoso UltraSim simulator to report parasitic cross-coupling capacitance for the nets netA and netB.

The \*.spfcc report file that is generated is as follows:

```
netA netB cc = 1.8e-15
netA netC cc = 1.9e-15
netB netC cc = 1.9e-15
```

Note that the report is sorted by the first net name and cc is the total parasitic cross-coupling capacitance connected between netA and netB.

Post-Layout Simulation Options

# spfcrossccap

### **Spectre Syntax**

usim\_opt spfcrossccap=on|off

## **SPICE Syntax**

.usim\_opt spfcrossccap=on|off

# Description

The spfcrosscap option specifies stitching of matched and unmatched coupling capacitors. In general, a coupling capacitor that is instantiated twice in both nets of the capacitor is called a matched coupling capacitor (otherwise, it is called an unmatched coupling capacitor).

## **Arguments**

on Stitches matched and unmatched coupling capacitors.

off Grounds matched and unmatched coupling capacitors (Default).

### **Example**

### Spectre Syntax:

usim opt spfcrossccap=on

### SPICE Syntax:

.usim\_opt spfcrossccap=on

tells the Virtuoso UltraSim simulator to search for both matched and unmatched coupling capacitors and to stitch them as coupling capacitors.

Post-Layout Simulation Options

# spfconn

### **Spectre Syntax**

usim\_opt spfconn= "netname subnodename nodename"

## **SPICE Syntax**

.usim\_opt spfconn= "netname subnodename nodename"

# Description

This option forces a subnode of the specified net to be connected to the specified node. Use this option when you want to connect a subnode to a voltage source or current source. The specified net name and node name must contain the complete hierarchy. In addition, the node name must be present in the simulation database; otherwise, this option will be ignored.

### **Example**

```
vvdd2 (vdd2 0) vsource dc=1.25 type=dc
usim opt spfconn="i1.VDD VDD:25 vdd2"
```

tells UltraSim to connect the subnode VDD: 25 of the VDD net in block i1 to a vsource node vdd2.

Post-Layout Simulation Options

# spfdeletepin

## **Spectre Syntax**

```
usim opt spfdeletepin="prelayout net PIN subnode"
```

## **SPICE Syntax**

```
.usim_opt spfdeletepin="prelayout_net PIN_subnode"
```

## **Description**

This option disconnects the subnode  $PIN\_subnode$  from  $prelayout\_net$  during stitching. Note that  $PIN\_subnode$  must be specified with the  $* \mid P$  statement belonging to the net prelayoutnet.

When the spfdeletepin option is set, UltraSim handles the subnode PIN\_subnode according to the following criteria:

■ If all PIN\_subnode subnodes of the net prelayout\_net are set to be deleted, UltraSim ignores the deletion because the net should contain atleast one PIN\_subnode. In such cases, UltraSim displays a warning message in the spfrpt file, as shown below.

```
WARNING(STITCH-0072)(:5946): Cannot delete all pins. Option spfdeletepin specified on pin "net0" ignored.
```

- If the subnode PIN\_subnode that inherits the prelayout\_net name is set to be deleted, UltraSim renames the subnode as PIN\_subnode#\$\$#, and converts it to a normal subnode (|S).
- If the subnodes PIN\_subnode whose names are different from the prelayout\_net name are set to be deleted, UltraSim converts these nodes to a normal subnode (|S).

### **Example**

## Spectre Syntax:

```
usim_opt spfdeletepin="netA netA%1"
usim_opt spfdeletepin="netB netB"
usim_opt spfdeletepin="netC netC"
```

### SPICE Syntax

```
.usim_opt spfdeletepin="netA netA%1"
.usim_opt spfdeletepin="netB netB"
.usim_opt spfdeletepin="netC netC"
```

Post-Layout Simulation Options

### Assuming that the DSPF file contains:

```
*|NET netA
*|P netA*1
...
*|NET netB
*|P netB*1
...
*|NET netC
*|P netC
```

By default, both subnodes netA and netA%1 are shorted to pre-layout netA. However, with the option

```
.usim opt spfdeletepin="netA netA%1"
```

the subnode  $* \mid P \text{ netA}\%1$  is not shorted to netA. In this case,  $* \mid P \text{ netA}\%1$  is reduced to  $* \mid S$ . After  $* \mid P \text{ netA}\%1$  is reduced to  $* \mid S$ , UltraSim only connects  $* \mid P \text{ netA}$  to the prelayout net netA.

By default, the subnodes netB and netB%1 are shorted to pre-layout netB. However, with the following option:

```
.usim opt spfdeletepin="netB netB"
```

PIN\_subnode \* | P netB is reduced to normal subnode \* | S, and it is renamed as netB#\$\$#. Then, UltraSim only shorts \* | P netB%1 to the pre-layout net netB.

#### The option

```
.usim opt spfdeletepin="netC netC"
```

instructs Ultrasim to reduce PIN\_subnode \*|P netC to normal subnode, but this deletion is prohibited because netC is a unique pin and the spfdeletepin option cannot delete all pins in a net. UltraSim ignores this deletion and displays a warning message, as shown below.

WARNING(STITCH-0072)(:136): Cannot delete all pins. Option spfdeletepin specified on pin "netC" ignored.

Post-Layout Simulation Options

# spffingerdelim

## **Spectre Syntax**

usim\_opt spffingerdelim="\$"

## **SPICE Syntax**

.usim\_opt spffingerdelim="\$"

# Description

The spffingerdelim option specifies the fingered delimiter symbol (default is @). The original device can be split into several devices. For example, a large MOSFET device can be split into several smaller MOSFETs that are connected in parallel. The names for these devices are created by adding the finger postfix to the name of the original device. This postfix normally consists of integers and should be separated from the original name by a special symbol (finger delimiter). If the RC extractor uses any symbol as a finger delimiter, it needs to be specified by spffingerdelim.

**Note:** To define the delimiter as " or \, the forward slash (\) symbol is required (for example,  $usim_{opt} spffingerdelim="\"")$ .

### **Example**

#### Spectre Syntax:

usim opt spffingerdelim=@

#### SPICE Syntax:

.usim opt spffingerdelim=@

tells the Virtuoso UltraSim simulator that the DSPF file uses the @ symbol as the finger delimiter.

### Stitching of Parameterized Subcircuit Instances

Parameterized subcircuits with one level of hierarchy are often used in device modeling of advanced technologies (for example, inline subcircuits in Spectre MOSFET models for 65 nm and below). The Virtuoso UltraSim simulator can also be used to stitch this type of instance.

For example,

Post-Layout Simulation Options

In the pre-layout netlist file, xM1 is an instance of the parameterized subcircuit nmos.

```
xM1 drn gate src gnd nmos W=1u L=0.5u m=1
.subckt nmos drn gate src bulk W=2u L=1u m=1
.param W0=W*2 L0=L+1 Main drn g1 src bulk nfet w=W0 L=L0
R1 gate g1 2
.model nmos nfet level=49 version=3.2 ...
.ends
```

The instance section of the DSPF file contains the following:

```
*Instance Section

xM1:drn xM1:gate xM1:src xM1:bulk NMOS w=1.4u L=0.6u m=1
```

After stitching, the w (width) and 1 (length) parameters for xM1.Main are 2.8 u and 1.6 u, respectively.

Post-Layout Simulation Options

# spfhierdelim

## **Spectre Syntax**

```
usim opt spfhierdelim="."
```

## **SPICE Syntax**

```
.usim opt spfhierdelim="."
```

# **Description**

This option specifies the hierarchical delimiter in the DSPF and SPEF files, and the cap file. If spfhierdelim and the hierarchical divider statement in the DSPF file are set, the hierarchical divider in the DSPF and SPEF file has a higher priority (the default is /).

**Note:** To define the delimiter as " or \, the forward slash (\) symbol is required (for example,  $usim\_opt$  spfhierdelim="\"").

# **Example**

### Spectre Syntax:

```
usim opt spfhierdelim=.
```

### SPICE Syntax:

```
.usim opt spfhierdelim=.
```

tells the Virtuoso UltraSim simulator to treat the period (.) symbol in the cap file as the hierarchical delimiter for cap file stitching.

Post-Layout Simulation Options

# spfinstancesection

## **Spectre Syntax**

usim opt spfinstancesection=on|off

## **SPICE Syntax**

 $. \verb"usim_opt spfinstancesection=on|off"$ 

## **Description**

This option controls the backannotation of device parameters in the instance section of the DSPF file. It is only applicable to the DSPF file specified by the spf option, and it does not apply to the SPEF, DPF, or cap files. If spfinstancesection is turned off, the instance section is ignored (that is, the device parameters are not changed during stitching). The default is on.

# **Examples**

In the following Spectre syntax example

```
usim opt spf=a.dspf spfinstancesection=off dpf=a.dspf
```

tells the Virtuoso UltraSim simulator not to stitch the instance section for a .dspf because the a .dspf file is first defined by the spf option and spfinstancesection is set to off. The simulator then stitches the device section because a .dspf is defined next by the dpf option.

The following SPICE syntax example has the same outcome as the previous example.

```
.usim opt spf=a.dspf (with default pfinstancesection being on)
```

Post-Layout Simulation Options

# spfipin

### **Spectre Syntax**

```
usim_opt spfipin="net_name pin_name instance:port"
```

### **SPICE Syntax**

```
.usim_opt spfipin="net_name pin_name instance:port"
```

#### Where:

- net\_name is an extracted net.
- pin\_name is a pin that belongs to net net\_name.
- *instance* is a package model instance.
- port is one of the ports in the instance.

## **Description**

This option connects the package model with the power network. Package modeling enables you to model the effects on package pins and related circuit, such as bond wire inductance, capacitance, and resistance. Package models are commonly used in advanced EMIR flow. These are presented in the pre-layout netlist as subckt and are passed to the second stage EMIR simulation. When you use the spfipin option, the software connects the specified pin pin\_name to the port in the package instance.

## **Example**

The use model for package modeling is as follows:

1. Specify the package subckt definition in the pre-layout netlist, as shown below:

```
* subckt definition
.subckt rlc in out r=r l=l c=c
R in i r
C i 0 c
L i out l
.ends
```

Post-Layout Simulation Options

2. Connect the external voltage source to the net through the package subckt in the prelayout netlist. In the example below, two vsources VSRC\_1 and VSRC\_2 are connected to the same net VDD (however, physically they are connected to different pins VDD\_1, VDD\_2), through two rlc package models, XVDD\_1 and XVDD\_2.

```
VSRC_1 vpad_1 0 2.51

VSRC_2 vpad_2 0 2.49

XVDD_1 vpad_1 VDD rlc r=1 l=1n c=10f

XVDD_2 vpad_2 VDD rlc r=1 l=1n c=10f
```

**Note:** Power supply (isource) and voltage source (vsource) are the only components that are assumed to be connected to the package model.

3. Use the spfipin option to connect the different pins. For example, connect XVDD\_1:out to pin VDD\_1 of net VDD, and connect XVDD\_2:out to pin VDD\_2 of net VDD. Here ":" is the spf delimiter, XVDD\_1 and XVDD\_2 are the instances of subckt rlc, and out is a port of the subckt.

**Note:** The pins names are derived from the spf file.

```
.usim_opt spfipin="VDD VDD_1 XVDD_1:out"
.usim_opt spfipin="VDD VDD_2 XVDD_2:out"
```

These options establish the connections of two package model instances with the power net VDD. In other words, these options will connect  $XVDD_1: out to pin VDD_1 of net VDD$ , and  $XVDD_2: out to pin VDD_2 of net VDD$ . The connections are shown in Figure 4-4 on page 312.

## Post-Layout Simulation Options

Figure 4-4 Package Model Instances Connection with Power Net VDD



**4.** Run the simulation. The package models are passed to the second stage and simulated.

## **Important Considerations**

- The package modeling solution is available only in the advanced EMIR (two-stage) flow (.usim\_ups solver=2).
- While package subckts can be hierarchical, leaf elements of only RCLK types are allowed. The element values can be any regular mathematical expressions containing constant parameters.
- Multiple spfipin options can be applied to the same net, each one for a particular pin.
- Any net pin without any spfipin connection is directly connected to the voltage source for the net.
- No EMIR results are reported on package subckt nodes/resistors.

Post-Layout Simulation Options

# spfkeepcoupling

## **Spectre Syntax**

usim\_opt spfkeepcoupling=on|off

## **SPICE Syntax**

.usim\_opt spfkeepcoupling=on|off

## **Description**

This option determines whether the coupling capacitances should be kept while parsing parasitic files.



spfkeepcoupling is only applicable when spfactivenet or spfrcnet are enabled.

When this option is set to on, the Virtuoso UltraSim simulator keeps the coupling capacitances as per the following criteria:

- If both nets, that is, the terminals of the coupling capacitances, are expanded with R and C, then the software uses the regular stitching mechanism for coupling capacitances.
- If only one of the two terminals of the coupling capacitance is expanded with R and C, and the other terminal is ignored during stitching or expanded with lumped C only, the stitching of this coupling capacitance on the terminal with RC expansion will be the same as any regular coupling capacitance, whereas the other terminal of this coupling capacitance will be connected to the pre-layout net.
- If neither of the two terminals of the coupling capacitance is specified as spfrcnet or spfactivenet, then the coupling capacitance is discarded.

When spfkeepcoupling is set to off (default), the Virtuoso UltraSim simulator does not keep coupling capacitances while parsing parasitic files.

# Example

### Spectre Syntax:

```
usim_opt spfrcnet=net_A
usim_opt spfrcnet=net_B
```

Post-Layout Simulation Options

usim opt spfkeepcoupling=on

## **SPICE Syntax**

```
.usim_opt spfrcnet=net_A
.usim_opt spfrcnet=net_B
.usim_opt spfkeepcoupling=on
```

#### If:

- 1. there is a coupling capacitance between net\_A and net\_B, and
- 2. there is a coupling capacitance between net\_A and net\_C, and
- 3. there is a coupling capacitance between net\_C and net\_D

then the behavior will be as follows:

- 1. expand RC for net\_A and net\_B, and stitch lumped C on net\_C and net\_D.
- 2. stitch the coupling capacitance between net\_A and net\_B.
- **3.** for the coupling capacitance between net\_A and net\_C, on the net\_A side, stitch the coupling capacitance as regular coupling capacitance, and on the net\_C side, connect the coupling capacitance to the pre-layout net\_C.

The coupling capacitance between  $net_C$  and  $net_D$  is not stitched. It is considered as part of total capacitances for both  $net_D$  and  $net_D$  in the DSPF file already.

Post-Layout Simulation Options

# spfkeepbackslash

### **Spectre Syntax**

usim opt spfkeepbackslash=on|off

# **SPICE Syntax**

.usim\_opt spfkeepbackslash=on|off

# **Description**

The spfkeepbackslash option defines the back slash (\) symbol, used for net, instance, and other design component names, as a normal character instead of an *Escape* character (default is off).

# **Example**

### Spectre Syntax:

usim opt spfkeepbackslash=on

### **SPICE Syntax**

.usim opt spfkeepbackslash=on

tells the Virtuoso UltraSim simulator to treat the \ symbol as a normal character.

Post-Layout Simulation Options

# spfnegvalue

## **Spectre Syntax**

```
usim opt spfnegvalue=0 | 1
```

## **SPICE Syntax**

```
.usim opt spfnegvalue=0 | 1
```

# **Description**

This option determines whether to accept negative device parameters, negative parasitic resistors, and negative parasitic capacitors from DSPF/SPF/DPF files.

When this option is set to be 0, the software ignores negative device parameters, negative parasitic resistors, and negative parasitic capacitors in DSPF/SPF/DPF files. The default behavior is to accept negative device parameters, negative parasitic resistors, and negative parasitic capacitors from DSPF/SPF/DPF files.

Default: 1

### **Example**

### Spectre Syntax

```
usim opt spfnegvalue=0
```

#### SPICE Syntax

```
.usim opt spfnegvalue=0
```

tells UltraSim to ignore negative device parameters, negative parasitic resistors, and negative parasitic capacitors.

Post-Layout Simulation Options

# spfnetpin

## **Spectre Syntax**

usim opt spfnetpin="prelayout\_net subnode"

## **SPICE Syntax**

.usim opt spfnetpin="prelayout\_net subnode"

## **Description**

This option enables you to specify an extra pad to a net. subnode specifies a subnode in the DSPF file. The subnode could be defined in a \*|P, \*|I or \*|S statement.  $prelayout_net$  is the net name to which the subnode belongs.

**Note:** prelayout\_net and subnode must have the full hierarchical path.

When spfnetpin is specified, the behavior of the Virtuoso UltraSim simulator is as follows:

- The specified subnode is shorted to the pre-layout net.
- If there is a subnode or pin that has the same name as the net name in  $* \mid NET$  statement, then the subnode or pin is shorted to the pre-layout net.
- If there is one \* | P statement, the specified subnode or pin will be shorted to the prelayout net. If there are multiple subnodes or pins, all of them will be shorted to the prelayout net unless they are part of the hierarchical DSPF/SPEF system.
- One of the  $* \mid \bot$  or  $* \mid S$  statements is randomly chosen to be shorted to pre-layout net.

## Example

### Spectre Syntax:

```
usim opt spfnetpin="NETA M1:drn"
```

#### SPICE Syntax

.usim opt spfnetpin="NETA M1:drn"

#### Assuming that the DSPF file contains:

```
*|NET A
```

\* | P NETA ...

\*|I M1:drn...

Post-Layout Simulation Options

UltraSim will connect M1:drn to the pre-layout net NETA. Note that the pin \*|P netA is shorted to pre-layout NETA as well. If you want to disconnect this pin from the pre-layout NETA, spfdeletepin option will be needed.

<sup>\*|</sup>I M2:drn

<sup>\*|</sup>S netA:1

Post-Layout Simulation Options

# spfparadiodes

## **Spectre Syntax**

```
usim opt spfparadiodes = 0 | 1
```

# **SPICE Syntax**

```
.usim opt spfparadiodes= 0 | 1
```

## **Description**

This option enables you to automatically detect the parasitic primitive diodes in DSPF/DPF files and stitch them accordingly. Parasitic diodes, for example, the parasitic nwell diodes, are layout-specific diodes, which do not have a counterpart in the schematic netlist.

Set this option to 0 to ignore the parasitic primitive diodes during stitching. When this option is set to 1, the simulator automatically detects the parasitic primitive diodes in DSPF/DPF files and stitches them accordingly.

Default: 1

# **Example**

```
.usim_opt spfparadiodes=0
```

tells UltraSim to ignore the parasitic primitive diodes during stitching.

Post-Layout Simulation Options

# spfrcreduction

### **Spectre Syntax**

usim\_opt spfrcreduction=on|off

## **SPICE Syntax**

.usim\_opt spfrcreduction=on|off

# **Description**

The spfrcreduction option controls RC reduction during RC stitching. If spfrcreduction is on (default), the RC reduction algorithm can be applied during stitching (depending on how the RC reduction options are set). Using this option can improve simulation performance and memory. If spfrcreduction is off, RC reduction is not applied during stitching, regardless of the RC reduction option settings.

## **Example**

#### Spectre Syntax:

usim opt spfrcreduction=on

### **SPICE Syntax:**

.usim opt spfrcreduction=on

tells the Virtuoso UltraSim simulator to perform RC reduction during RC stitching if the RC reduction options, such as post1 (1|2|3|4), are enabled. If post1=0, the simulator does not perform RC reduction, even it spfrcreduction=on.

Post-Layout Simulation Options

# spfrecover

### **Spectre Syntax**

usim opt spfrecover=0|1|2|3|4

## **SPICE Syntax**

.usim opt spfrecover=0|1|2|3|4

## **Description**

This option controls how the Virtuoso UltraSim simulator handles erroneous parasitic nets. If the definition of a net in a parasitic file contains an error, you can use the spfrecover option to control how this erroneous net is stitched.

## **Arguments**

- 0 Erroneous nets are not stitched.
- Only the total capacitance is stitched for an erroneous net.
- The Virtuoso UltraSim simulator takes some corrective measures for erroneous nets. For an instance:
  - Specified in the parasitic files, but not found in the pre-layout netlist file, the simulator tries to accept nodes associated with this instance
  - Located in the pre-layout netlist file, but missing in the parasitic file, the simulator maintains the original connectivity

After the simulator makes these corrections, if the net still has errors in its parasitic definitions, only the total capacitance of the net is stitched.

- The simulator tries to stitch swapped devices and devices with gate swapping, along with the elements described in level 2.
- To speed up the stitching process, the simulator tries to stitch what can be stitched and discard any devices and subnodes that have errors without any repair. This is recommended for big nets, such as for the power nets of a full-chip design when the performance of spfrecover=2 | 3 is not good enough (Default).

Post-Layout Simulation Options

# **Example**

### Spectre Syntax:

usim opt spfrecover=3

### SPICE Syntax:

.usim\_opt spfrecover=3

tells the Virtuoso UltraSim simulator to accept nodes associated with instances not found in the pre-layout netlist file. The simulator keeps the original connectivities of all instances that are missing in the DSPF/SPEF file, but exist in the pre-layout netlist file, and also tries to stitch swapped devices. If erroneous nets still exist after all of the corrective measures are taken by the simulator, it then tries to stitch the total capacitances.

Post-Layout Simulation Options

# spfscalec

### **Spectre Syntax**

usim\_opt spfscalec=value

### **SPICE Syntax**

.usim\_opt spfscalec=value

# **Description**

This option specifies the scale factor for parasitic capacitors (default is 1.0).

**Note:** The pre-layout capacitors are not affected by spfscalec.

# **Example**

### Spectre Syntax:

usim opt spfscalec=1.5

### SPICE Syntax:

.usim\_opt spfscalec=1.5

tells the Virtuoso UltraSim simulator to scale all the capacitors in the parasitic file by 1.5 times during stitching.

Post-Layout Simulation Options

# spfscalecrossc

## **Spectre Syntax**

usim opt spfscalecrossc=value

## **SPICE Syntax**

.usim opt spfscalecrossc=value

## **Description**

Through the spfcrosscap=off option, UltraSim splits a cross coupling capacitor to two grounded coupling capacitors. The spfscalecrossc option instructs UltraSim to scale the value of these grounded coupling capacitors according to the following criteria:

- If the terminal net of the coupling capacitor is stitched with R and C, the grounded coupling capacitor value is scaled by the factor you specify.
- If the terminal net of the coupling capacitor is stitched only with total C, the Ctotal value is recalculated as Cload(from dspf) total\_couplingC \* (1-factor).

The value of the grounded coupling capacitors is also scaled during the second stage of the advanced EMIR flow.

**Note:** The spfscalecrossc option works only when the spfcrosscap option is set as off.

### **Example**

#### Spectre Syntax:

usim opt spfscalecrossc=0.6

#### SPICE Syntax:

.usim opt spfscalecrossc=0.6

tells the Virtuoso UltraSim simulator to scale the grounded coupling capacitor by a factor of 0.6.

For example, assuming a cross coupling capacitor CAB exists between the nets A and B in the dspf file, and the spfcrosscap=off option is set,

Post-Layout Simulation Options

\*|NET A 0.010PF \*|NET B 0.015PF CAB A B 4e-15

UltraSim splits the cross coupling capacitor CAB to two grounded coupling capacitors CA and CB. The spfscalecrossc option instructs UltraSim to scale the value of the CA and CB grounded coupling capacitors according to the following criteria:

■ If net A is stitched with R and C, the grounded coupling capacitor CA is scaled by a factor of 0.6, and calculated as 4e-15\*0.6=2.4e-15.

CA#### A 0 2.4e-15

■ If net B is stitched only with total C, the Ctotal value of net B is recalculated as 0.015e-12 - 4e-15\*(1-0.6)=13.4e-15.

CB#### B 0 13.4e-15

Post-Layout Simulation Options

# spfscaler

#### **Spectre Syntax**

usim opt spfscaler=value

## **SPICE Syntax**

.usim\_opt spfscaler=value

# **Description**

This option specifies the scale factor for parasitic resistors (default is 1.0).

**Note:** The pre-layout resistors are not affected by spfscaler.

## **Example**

#### Spectre Syntax:

usim opt spf spfscaler=2.0

#### SPICE Syntax:

.usim\_opt spf spfscaler=2.0

tells the Virtuoso UltraSim simulator to scale all the resistors in the parasitic file by a multiple of two during stitching.

# spfserres

## **Spectre Syntax**

usim opt spfserres=instance\_name

#### **SPICE Syntax**

.usim\_opt spfserres=instance\_name

#### **Description**

This option specifies the instance name of the resistor that has serial fingers.

Use this option to stitch serial resistance fingers correctly. At times, a schematic resistor with large resistance value is represented as serpentine resistors in the layout, as shown below:



These serpentine resistors are extracted as serial resistor fingers for the schematic resistor.

**Note:** You can specify multiple instance names using multiple spfserres options.

# **Example**

#### Spectre Syntax:

usim opt spfserres=X1.XRR1

Post-Layout Simulation Options

In the above example, x1.XRR1 is the instance name of a schematic resistor, which is represented by resistors that have two or more serial fingers. This setting ensures the correct stitching of the x1.XRR1 schematic resistor.

#### SPICE Syntax:

.usim opt spfserres=X1.XRR1

In the above example, X1.XRR1 is the instance name of a schematic resistor, which is represented by resistors that have two or more serial fingers. This setting ensures the correct stitching of the X1.XRR1 schematic resistor.

# spfserresmod

## **Spectre Syntax**

usim opt spfserresmod=model\_name|subckt\_name

## **SPICE Syntax**

.usim\_opt spfserresmod=model\_name|subckt\_name

## **Description**

This option specifies the model or subckt name for resistors that have serial fingers. When a model or a subckt is used for a resistor, it typically signifies the boundary of extraction.

Use this option to stitch serial resistance fingers correctly. At times, a schematic resistor with large resistance value is represented as serpentine resistors in the layout, as shown below:



These serpentine resistors are extracted as serial resistor fingers for the schematic resistor.

**Note:** You can specify multiple model names and/or subckt names using multiple spfserresmod options.

# **Example**

Spectre Syntax:

Post-Layout Simulation Options

usim opt spfserresmod=POLY

In the above example, POLY is the model name. This setting ensures the correct stitching of a schematic resistor, which is represented by resistors that have two or more serial fingers, and is an instance of the model POLY.

#### SPICE Syntax:

.usim\_opt spfserresmod=POLY

In the above example, POLY is the model name. This setting ensures the correct stitching of a schematic resistor, which is represented by resistors that have two or more serial fingers, and is an instance of the model POLY.

Post-Layout Simulation Options

# spfskipncap

## **Spectre Syntax**

usim opt spfskipncap=[netname1 netname2]

#### **SPICE Syntax**

.usim opt spfskipncap=[netname1 netname2]

#### **Description**

This option searches for pre-layout capacitors that do not have their counterparts in the DSPF/SPEF file for the specified nets. The search algorithm is based on the assumption that the estimated capacitors only exist in the pre-layout netlist but do not show up in the DSPF/SPEF file. When such a capacitor is found, UltraSim issues a warning about the capacitor and removes it from the simulation database.

This command is applicable to both cross-coupling capacitors and ground capacitors in the pre-layout netlist. Wildcards are supported (for more information on wildcards, see <u>Wildcard Rules</u> on page 49).

**Note:** It is recommended that you use this command only when the design is LVS clean, that is, there is one-to-one corresponding relationship for design devices in the pre-layout netlist and the DSPF/SPEF file. This avoids design capacitors from being removed mistakenly.

UltraSim prints the following message in the log file to indicate how many estimated capacitors in the pre-layout are skipped.

**Note:** This option is independent of net-based selective stitching, which includes spfrcnet and spfactive.

## **Example**

#### Spectre Syntax:

```
usim opt spfskipncap=[netA]
```

## SPICE Syntax:

```
.usim_opt spfskipncap=[netA]
```

Post-Layout Simulation Options

tells the Virtuoso UltraSim simulator to search the missing capacitors in the DSPF/SPEF file for netA. If found, the capacitors are skipped.

Post-Layout Simulation Options

# spfsplitfinger

## **Spectre Syntax**

usim\_opt spfsplitfinger=on|off

## **SPICE Syntax**

.usim\_opt spfsplitfinger=on|off

# **Description**

This option specifies whether all fingers are simulated as individual devices (spfsplitfinger=on) or all fingers are merged into one device and average values, such as width and length, are applied to the device (spfsplitfinger=off).

When .usim\_emir is specified in the netlist, the default value is spfsplitfinger=on. When it is not, the default value is spfsplitfinger=off.

## **Example**

#### Spectre Syntax

usim opt spfsplitfinger=on

#### SPICE Syntax

.usim\_opt spfsplitfinger=on

Specifies that all fingers should be simulated as individual devices.

Post-Layout Simulation Options

## spfswapterm

## **Spectre Syntax**

```
usim opt spfswapterm="terminal1 terminal2 subckt"
```

## **SPICE Syntax**

```
.usim opt spfswapterm="terminal1 terminal2 subckt"
```

## Description

This option allows the swapping of terminal1 and terminal2 of subckt during stitching. UltraSim stitching considers terminals swappable for the following primitive devices:

- Drain and source of a primitive MOSFET
- Two terminals of a capacitor
- Two terminals of a resistor

This sometimes causes stitching problems if the primitive device, say a MOSFET, is modeled by a parameterized subckt that is complicated. For example,

```
.subckt mosfet d g s b w1=1 l1=1 m1 d g s b nmos w=w1 l=l1 d1 s b didoe d2 d b didoe .ends
```

In this example, due to the existence of diodes, stitching considers  ${\tt d}$  and  ${\tt s}$  to be non-swappable. However, using the option  ${\tt spfswapterm}$ , you can define  ${\tt d}$  and  ${\tt s}$  to be swappable for the purpose of stitching.

#### Example

#### Spectre Syntax:

```
usim opt spfswapterm="n1 n2 npres"
```

#### SPICE Syntax:

```
.usim_opt spfswapterm="n1 n2 npres"
```

tells the Virtuoso UltraSim simulator that the terminals *n1* and *n2* of the subckt *npres* are swappable terminals.

Post-Layout Simulation Options

# spfxtorintop

## **Spectre Syntax**

```
usim opt spfxtorintop=yes|no
```

#### **SPICE Syntax**

```
.usim opt spfxtorintop=yes|no
```

## Description

This option helps stitching of primitive elements at the top-level within the extraction scope. It is used along with  $\operatorname{spfxtorprefix}$ . When  $\operatorname{spfxtorintop}$  is set to  $\operatorname{yes}$  (default), the substitution specified by  $\operatorname{spfxtorprefix}$  is applicable not only to top-level primitive elements but also to top-level instances names.

#### **Example**

This is an example of primitive elements at the top-level within the extraction scope. Consider that subckt s1 is extracted. This subckt is defined in the pre-layout as:

```
subckt s1 in out vss vdd
N1 out1 in vss vss nmos w=1 l=0.5
P1 out1 in vdd vdd pmos w=2 l=0.5
X1 out1 out vss vdd inv
ends

subckt in out inv
M1 out in vss vss nmos w=2 l=0.5
M2 out in vdd vdd pmos w=4 l=0.5
ends
```

In the extracted DSPF for subckt s1, the primitive element N1 is at the top-level of the extraction scope subckt s1. If the element name in the DSPF file for element N1 is MN1, the following option helps the stitching process find the right match:

```
.usim_opt spfxtorintop=yes
.usim opt spfxtorprefix="MN N"
```

Post-Layout Simulation Options

# spfxtorprefix

## **Spectre Syntax**

usim opt spfxtorprefix="<substring> [<replace substring>]"

## **SPICE Syntax**

.usim\_opt spfxtorprefix="<substring> [<replace\_substring>]"

## **Description**

The spfxtorprefix option replaces substring (that is, the xtorprefix used in the RC extractor) with replace\_substring. Based on the requirement that a DSPF file must be used as a HSPICE netlist file, all MOSFETs need to begin with the m symbol, all diodes with the d symbol, and so on. The hierarchical names for devices must contain leading symbols based on type, in order for HSPICE to recognize the names. Some RC extractors append a different prefix to the hierarchical name, such as MX (this prefix is considered a xtorprefix).

To match the device names in the parasitic file with the names in the pre-layout netlist file, you need to specify <code>spfxtorprefix</code> to be the same as what is used by the RC extractor. If it becomes necessary to change the <code>xtorprefix</code> substring to a different substring, specify the <code>replace\_substring</code> option. There is no limit to the number of <code>xtorprefices</code> that you can specify (default is <code>none</code>).

#### **Example**

#### Spectre Syntax:

```
usim opt spfxtorprefix="MX X" spfxtorprefix="D" spfxtorprefix="R XI"
```

## SPICE Syntax:

```
.usim opt spfxtorprefix="MX X" spfxtorprefix="D" spfxtorprefix="R XI"
```

tells the Virtuoso UltraSim simulator to replace all instance names starting with MX with X, to remove the D prefix from all instance names starting with D, and to replace prefix R in all instance names with XI.

Post-Layout Simulation Options

# **Selective RC Backannotation**

The Virtuoso UltraSim simulator supports a set of options for selective RC backannotation. All the options listed in this section are global.

The simulator supports the following selective RC backannotation options:

- <u>spfactivenet</u> on page 338
- spfactivenetfile on page 339
- spfchlevel on page 340
- spfcnet on page 341
- spfcnetfile on page 342
- spfhlevel on page 343
- spfnetcmin on page 344
- spfrcnet on page 345
- spfrcnetfile on page 346
- spfskipnet on page 347
- spfskipnetfile on page 348
- spfskippwnet on page 349
- spfskipsignet on page 350

Post-Layout Simulation Options

# spfactivenet

#### **Spectre Syntax**

usim opt spfactivenet=net name

## **SPICE Syntax**

.usim\_opt spfactivenet=net\_name

# **Description**

This option specifies the nets to be stitched by name (default is none). All other nets are ignored and will not be stitched. Wildcards are supported and you can specify as many nets as needed.

For more information about wildcards, see "Wildcard Rules" on page 49.

**Note:** When multiple nets are specified, the Virtuoso UltraSim simulator requires the nets to be on separate lines (see example below).

## **Example**

#### Spectre Syntax:

```
usim_opt spfactivenet=nodeA
usim opt spfactivenet=nodeB
```

#### **SPICE Syntax:**

```
.usim_opt spfactivenet=nodeA
.usim opt spfactivenet=nodeB
```

tells the Virtuoso UltraSim simulator to stitch the parasitics associated only with nodeA and nodeB (all other nets are not stitched).

Post-Layout Simulation Options

# spfactivenetfile

#### **Spectre Syntax**

usim opt spfactivenetfile=<file name>

## **SPICE Syntax**

.usim opt spfactivenetfile=<file name>

# **Description**

This option allows you to specify the nets that need to be stitched as a list in a text file called file\_name (only one file can be specified).

It is important to note if spfactivenet or spfactivenetfile is defined, only the specified nets are stitched. Also, you can use the acheck statement to generate the active nets file.

## **Example**

#### Spectre Syntax:

usim opt spfactivenetfile=nets.tex

#### SPICE Syntax:

.usim opt spfactivenetfile=nets.tex

#### nets.tex file format:

netA

netB

netC

tells the Virtuoso UltraSim simulator to stitch the parasitics associated with the nets specified in the nets.tex file, and to ignore the other nets.

Post-Layout Simulation Options

# spfchlevel

## **Spectre Syntax**

usim opt spfchlevel=value

## **SPICE Syntax**

.usim\_opt spfchlevel=value

## **Description**

The spfchlevel option allows you to select the net for stitching by its hierarchy level. If the net name has a hierarchy level less than spfchlevel, the net is stitched (otherwise, only the total capacitance is added to the net node). The default is 1000 or the lowest level.

#### **Example**

## Spectre Syntax:

usim opt spfchlevel=10

#### SPICE Syntax:

.usim\_opt spfchlevel=10

tells the Virtuoso UltraSim simulator to stitch nets that have a hierarchical level < 10.

Post-Layout Simulation Options

# spfcnet

#### **Spectre Syntax**

usim\_opt spfcnet=net\_name

## **SPICE Syntax**

.usim opt spfcnet=net name

## Description

This option specifies the net that will have its total capacitance stitched. All other parasitic components associated with this net are ignored (default is none). Wildcards are supported and you can specify as many nets as needed. All other nets will be stitched with R and C.

For more information about wildcards, see "Wildcard Rules" on page 49.

## **Example**

#### Spectre Syntax:

usim opt spfcnet=netA

#### **SPICE Syntax:**

.usim\_opt spfcnet=netA

tells the Virtuoso UltraSim simulator to stitch only the total capacitance of netA and to ignore other parasitics associated with netA.

Post-Layout Simulation Options

# spfcnetfile

## **Spectre Syntax**

```
usim_opt spfcnetfile=<file_name>
```

## **SPICE Syntax**

```
.usim_opt spfcnetfile=<file_name>
```

## **Description**

This option has the same functionality as <u>spfcnet</u> with the exception that all the nets are specified as a list in a file named file\_name. Only one file can be specified.

## **Example**

#### Spectre Syntax:

```
usim opt spfcnetfile=nets.tex
```

#### SPICE Syntax:

```
.usim_opt spfcnetfile=nets.tex
```

#### nets.tex file format:

netA

netB

netC

tells the Virtuoso UltraSim simulator to stitch only the total node capacitance for all nets specified in the nets.tex file, and to ignore all the other parasitics associated with these nets.

Post-Layout Simulation Options

# spfhlevel

## **Spectre Syntax**

usim opt spfhlevel=value

## **SPICE Syntax**

.usim\_opt spfhlevel=value

## **Description**

This option allows you to select the net for stitching by its hierarchy level. If a net name has a hierarchy level more than or equal to spfhlevel, all the parasitics associated with the net are stitched (otherwise, only the total capacitance is added to the net node). The default is 1 or the top level.

## **Example**

#### Spectre Syntax:

usim opt spfhlevel=10

#### SPICE Syntax:

.usim opt spfhlevel=10

Post-Layout Simulation Options

# spfnetcmin

## **Spectre Syntax**

usim\_opt spfnetcmin=value

## **SPICE Syntax**

.usim\_opt spfnetcmin=value

# Description

The spfnetcmin option allows you to select the net for stitching by the value of its total node capacitance. If the total node capacitance exceeds spfnetcmin, the net is stitched. That is, all the parasitics associated with the net are stitched correctly (otherwise, only the total capacitance is added to the net node). The default is 0.0.

#### **Example**

#### Spectre Syntax:

usim opt spfnetcmin=1ff

## SPICE Syntax:

.usim opt spfnetcmin=1ff

tells the Virtuoso UltraSim simulator to stitch the nets, including all the parasitic components of the nets, with a total node capacitance > 1 ff (if the total capacitance is less than or equal to 1 ff, only the total capacitance is stitched).

Post-Layout Simulation Options

# spfrcnet

## **Spectre Syntax**

```
usim_opt spfrcnet=net_name
```

## **SPICE Syntax**

```
.usim opt spfrcnet=net name
```

# **Description**

This option specifies the name of the net to be stitched with parasitic resistors and capacitors. The other nets are stitched with lumped capacitances. Multiple nets can be specified on separate lines.

## **Example**

## Spectre Syntax:

```
usim_opt spfrcnet=vcc
usim_opt spfrcnet=gnd
```

## SPICE Syntax:

```
.usim_opt spfrcnet=vcc
.usim opt spfrcnet=gnd
```

tells the Virtuoso UltraSim simulator to stitch parasitic resistors and capacitors for both *vcc* and *gnd* nets and to stitch all other nets with lumped capacitances.

Post-Layout Simulation Options

# spfrcnetfile

## **Spectre Syntax**

```
usim opt spfrcnetfile=<file name>
```

## **SPICE Syntax**

```
.usim_opt spfrcnetfile=<file_name>
```

# **Description**

This option allows you to specify the nets that need to be stitched as a list in the specified file\_name (only one file can be specified).



If spfrcnet or spfrcnetfile is defined, only the specified nets are stitched with RC and the remaining nets in the DSPF/SPEF files are stitched with C-only.

## **Example**

#### Spectre Syntax:

```
usim opt spfrcnetfile=nets.tex
```

## SPICE Syntax:

```
.usim_opt spfrcnetfile=nets.tex
nets.tex file takes the following format:
netA
netB
netC
```

tells the Virtuoso UltraSim simulator to stitch the parasitic RC associated with the nets specified in the nets.text file, and to stitch C only for the rest of the nets in the DSPF file.

Post-Layout Simulation Options

# spfskipnet

## **Spectre Syntax**

usim\_opt spfskipnet=net\_name

## **SPICE Syntax**

.usim\_opt spfskipnet=net\_name

# **Description**

This option specifies the name of the net to be skipped, that is, all parasitic components of this net are not stitched (default is none). Wildcards are supported and you can specify as many nets as needed. All other nets will be stitched with R and C.

For more information about wildcards, see "Wildcard Rules" on page 49.

**Note:** If multiple nets need to be specified, the nets must be placed in separate lines.

#### **Example**

#### Spectre Syntax:

usim\_opt spfskipnet=nodeA

#### SPICE Syntax:

.usim opt spfskipnet=nodeA

tells the Virtuoso UltraSim simulator not to stitch the parasitics associated with nodeA.

Post-Layout Simulation Options

# spfskipnetfile

## **Spectre Syntax**

usim\_opt spfskipnetfile=file\_name

#### **SPICE Syntax**

.usim\_opt spfskipnetfile=file\_name

# **Description**

This option allows you to specify the nets to be skipped as a list in a text file called file\_name. Only one file can be specified.

## **Example**

#### Spectre Syntax:

usim opt spfskipnetfile=nets.tex

#### SPICE Syntax:

.usim opt spfskipnetfile=nets.tex

nets.tex file format:

netA

netB

netC

tells the Virtuoso UltraSim simulator not to stitch the parasitics associated with netA, netB, and netC.

**Note:** The net names in the file need to be located on separate lines.

Post-Layout Simulation Options

# spfskippwnet

## **Spectre Syntax**

usim opt spfskippwnet=on|off

## **SPICE Syntax**

.usim opt spfskippwnet=on|off

## Description

This option allows you to skip stitching for parasitics associated with the nets that are connected to DC voltage sources. These nets usually contain a large number of parasitics, and in most types of analyses, do not affect the simulation results and can be omitted. If the stitching of power nets is important, set spfskippwnet to off. The default is on.

#### **Example**

#### Spectre Syntax:

usim opt spfskippwnet=off

#### SPICE Syntax:

.usim opt spfskippwnet=off

tells the Virtuoso UltraSim simulator to stitch the parasitics of nets connected to DC voltages.

Post-Layout Simulation Options

# spfskipsignet

## **Spectre Syntax**

usim opt spfskipsignet=on|off

## **SPICE Syntax**

.usim opt spfskipsignet=on|off

## **Description**

The spfskipsignet option allows you to skip stitching for parasitics associated with signal nets (default is off).

Note: If spfskippwnet=on and spfskipsignet=on, no single nets are stitched.

## **Example**

## Spectre Syntax:

usim\_opt spfskipsignet=on

#### SPICE Syntax:

.usim opt spfskipsignet=on

tells the Virtuoso UltraSim simulator to ignore stitching parasitics for all the signal nets.

Post-Layout Simulation Options

# **Error/Warning Message Control Options for Stitching**

The Virtuoso UltraSim simulator prints out detailed error and warning messages generated during stitching in the netlistname.spfrpt file. In addition, a cumulative (statistics) report is printed to the screen and the log file.

Errors that cannot be corrected are issued as error messages and correctable errors are issued as warning messages. The error and warning messages are categorized according to the nature of the messages. The default number of error and warning messages for each category is 50. If you need to see more messages, increase the limit with the <a href="mailto:spfmsglimit">spfmsglimit</a> option. You can also control the level of reporting with the <a href="mailto:spferrorreport">spferrorreport</a> option.

The Virtuoso UltraSim simulator supports the following error and warning message control options for stitching:

# spferrorreport

## Spectre Syntax

usim\_opt spferrorreport=0|1|2

## SPICE Syntax

.usim opt spferrorreport=0|1|2

#### **Description**

Use this option to specify the level of error reporting.

#### **Arguments**

- O Reporting is turned off.
- Only error and warning messages are printed in the file.
- 2 All messages are printed in the file (Default).

#### **Example**

Spectre Syntax:

Post-Layout Simulation Options

usim opt spferrorreport=0

## SPICE Syntax:

```
.usim opt spferrorreport=0
```

tells the Virtuoso UltraSim simulator not to report any information (error, warning, or information messages).

## spfmsglimit

## **Spectre Syntax**

```
usim opt spfmsglimit='number STITCH-ID_1 STITCH-ID_2'
```

## **SPICE Syntax**

```
.usim_opt spfmsglimit='number STITCH-ID_1 STITCH-ID_2'
```

## **Description**

Specifies the maximum number of messages within a specified message category identifier number (STITCH-ID) to be printed in .spfrpt file. This means that the number of messages printed for a message category does not exceed the specified number limit. When a STITCH-ID is not specified, the software assigns the maximum message number limit to all message categories (STITCH-IDs).

If you do not specify a number, the software assigns the maximum limit of 50 (default) messages for each message category (STITCH-ID).

**Note:** This option replaces spfmaxerrormsg and spfmaxwarnmsg. spfmaxerrormsg and spfmaxwarnmsg are internally converted to spfmsglimit.

## **Examples**

#### Example 1

```
.usim opt spfmsglimit="10 STITCH-0010"
```

tells Ultrasim to print no more than 10 messages for the STITCH-0010 message category. For the other message categories, the default maximum limit of 50 messages will apply.

#### Example 2

```
.usim opt spfmsglimit="1000000"
```

Post-Layout Simulation Options

```
.usim opt spfmsglimit="5 STITCH-0020"
```

tells Ultrasim to print all the messages no more than 1000000 times except for the messages in category STITCH\_0020 for which the software will print the messages no more than 5 times.

# Important

It is recommended that you go through each category reported in the . ${\tt spfrpt}$  file, understand the cause of the messages, and then limit the number of messages to be printed. This will ensure that the . ${\tt spfrpt}$  file contains only the relevant messages.

# **Stitching Statistical Reports**

The Virtuoso UltraSim simulator reports stitching statistics in a log file (for example, how many resistors or capacitors are stitched). The following is an example of a stitching report:

```
Reading SPF file ./ring top.spef line 32 ( 2.5% )
Reading SPF file ./ring top.spef line 160 (19.7%)
Reading SPF file ./ring top.spef line 285 (36.6%)
Reading SPF file ./ring top.spef line 405 (51.2%)
Reading SPF file ./ring top.spef line 533 (68.5%)
Reading SPF file ./ring top.spef line 658 (85.4%)
Reading SPF file ./ring top.spef line 777 (100.0%)
SPF Parsing: user time: 0:00:00 (0.010 sec), system time: 0:00:00 (0.000 sec),
real time: 0:00:00 (0.010 sec)
SPF Parsing: memory:
                                 0 B total: 15.2684 MB
SPF Collect nets: user time: 0:00:00 (0.000 sec), system time: 0:00:00 (0.000 sec),
real time: 0:00:00 (0.000 sec)
SPF Collect nets: memory:
                                  0 B total: 15.2684 MB
Back annotation: user time: 0:00:00 (0.000 sec), system time: 0:00:00 (0.000 sec),
real time: 0:00:00 (0.000 sec)
                                  131.0399 KB total: 15.3994 MB
Back annotation: memory:
Nets | parsed
                       6| expanded
                                            6| errors
                                                               0
Capacitors | parsed
                     485| expanded
                                          141| stitch
                                                               70
Resistors | parsed
                      110| expanded
                                           98| stitch
                                                               49
New nodes | added
                       901
                                              | net coll
                                                                3
-----
```

January 2019 © 2003-2019

Post-Layout Simulation Options

# **Frequently Asked Questions**

# How can I minimize memory consumption?

When simulating a flat post-layout design, you may run out of memory. To minimize memory consumption, use one of the following Virtuoso UltraSim simulator options.

#### keepparaname

#### Spectre Syntax

usim opt keepparaname=0|1

## SPICE Syntax

.usim opt keepparaname=0|1

#### Description

The keepparaname option allows you to choose between preserving or not preserving the names of RC elements during parsing (default is 1). The option reduces memory usage when the names are not preserved and is only applicable to designed RCs (not parasitic RCs if the parasitics are stitched). If you set usim\_opt keepparaname=0, the names of RC elements are not saved, in order to reduce memory usage.

**Note:** You cannot probe current through an element if this setting is used.

Post-Layout Simulation Options

Since keepparaname is applied during netlist file parsing, it needs to be specified before reading a netlist file. You can also switch the settings of keepparaname for different segments of the netlist file.

#### Example

#### Spectre Syntax:

```
usim_opt keepparaname=0
usim opt keepparaname=1
```

## SPICE Syntax:

```
.usim_opt keepparaname=0
.usim_opt keepparaname=1
```

tells the Virtuoso UltraSim simulator not to save elements after the usim\_opt keepparaname=0 statement and before the usim\_opt keepparaname=1 statement (names are saved for the elements that follow usim\_opt keepparaname=1).

#### cgndparse

## Spectre Syntax

usim\_opt cgndparse=value

## SPICE Syntax

.usim opt cgndparse=value

#### Description

Coupling capacitors less than cgndparse are grounded (default is 1e -18). cgndparse needs to be specified before reading a netlist file and can only be used in conjunction with usim\_opt keepparaname=0 (see keepparaname for more information).

#### How can I reduce the time it takes to run a DC simulation?

DC simulation can be time consuming for post-layout. To reduce the simulation time, you can save the pre-layout DC using  $usim\_save$  and simulate the post-layout by starting DC simulation with  $usim\_restart$  (Spectre syntax). This method has shown to reduce the post-layout DC simulation time significantly. The Virtuoso UltraSim simulator saves the information

Post-Layout Simulation Options

for all the external nodes in a file. For all internal nodes and states, if the nodes and states are registered in the solver, the information is also saved (otherwise, the simulator does not save the information in the file, and when the simulation is restarted, the unsaved internal nodes and states need to be solved again).

5

# **Voltage Regulator Simulation**

This chapter describes how to perform voltage regulator (VR) simulations using the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator.

# **Overview of Voltage Regulator Simulation**

Due to the continuous reduction of supply voltage and the adoption of multiple supply voltages within a semiconductor chip, an increasing number of mixed signal/RF or digital circuits use on-chip voltage regulators or charge pumps to generate internal supply voltages.

Fast SPICE simulators depend on efficient partitioning to achieve simulation speed-up, which is only possible when the circuits are driven by an ideal power supply. Using conventional partition technology, all the blocks connected to an internally regulated supply have to be contained in a single partition, resulting in unacceptable simulation performance. VR simulation overcomes this limitation, enabling you to simulate designs with large circuit blocks powered by internal voltage regulators or charge pumps.

The conventional Virtuoso UltraSim simulator partitioning process, using ms, da, or df mode, is based on ideal supply voltages, such as dc or pwl (see "Simulation Modes and Accuracy Settings" on page 153 for more information about Virtuoso UltraSim simulation modes). If a design is powered by one or multiple VRs, or the supply voltage is generated by other source types (for example, controlled sources), the Virtuoso UltraSim partitioning approach may result in large partitions and decreased simulation performance. VR simulation options can be used to resolve the performance issues produced by these applications. VR simulation is specifically designed for large mixed-signal, digital, and memory designs which are driven by regulators or other sources.

VR simulation is not applicable to pure power management blocks or designs with sensitive coupling between the generator and the driven circuit. For these applications, a mode should be used.

You need to identify the internal supply voltage nodes and driving blocks before using VR options. Supply voltage nodes are characterized by a large number of MOSFETS connected at the source nodes. Use the Virtuoso UltraSim simulator usim\_report node option to

Voltage Regulator Simulation

identify supply voltage nodes (see "Node Connectivity Report" on page 585 for more information).

#### usim vr

## **Spectre Syntax**

```
usim_vr inst=[inst1 inst2 ...] node=[node1 node2 ...]
usim_vr subckt=subckt1 node=[node1 node2 ...]
usim_vr subckt=subckt1 port=[port1 port2 ...]
```

## **SPICE Syntax**

```
.usim_vr inst=[inst1 inst2 ...] node=[node1 node2 ...]
.usim_vr subckt=subckt1 node=[node1 node2 ...]
.usim vr subckt=subckt1 port=[port1 port2 ...]
```

**Note:** A period (.) is required when using SPICE language syntax (for example, .usim\_vr).

## **Description**

Use usim\_vr to run a Virtuoso UltraSim VR simulation (only applicable to circuits simulated in df, da, ms, or mx mode). A netlist file can contain multiple usim\_vr commands. VR simulation produces optimal results with a strong regulator driving capacitive load and weak dc loading. Circuits with on-chip voltage regulators driving large digital blocks generally belong to this category. Table 5-1 on page 359 contains all of the usim\_vr commands and descriptions.

**Note:** You can also perform VR simulations in the Virtuoso Analog Design Environment (ADE). For more information, refer to "Setting Voltage Regulator Simulation Options" in the

Voltage Regulator Simulation

Virtuoso Analog Design Environment L User Guide (IC 6.1.2) or the Virtuoso Analog Design Environment User Guide (IC 5.1.41).

Table 5-1 usim\_vr Commands

| Command       | Description                                                                                                                                                                                                                             |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| inst1, inst2, | Specifies the instances of the voltage regulator blocks (multiple regulators can be defined). All circuit blocks, which contribute to the generation of the regulated supply voltages, should be specified by multiple block arguments. |
| subckt1       | Specifies the subcircuit of the voltage regulator.                                                                                                                                                                                      |
| node1, node2, | Specifies the full hierarchical name of the internal power supply nodes driven by the voltage regulator (multiple regulated supply nodes can be specified).                                                                             |
| port1, port2, | Specifies the port name of the internal power supply nodes driven by the voltage regulator (multiple ports can be specified). The ports are defined in the port list of subckt1.                                                        |

**Note:** The Virtuoso UltraSim simulator supports using wildcards (\*) in instance, node, and port names.

## **Examples**

## Bandgap Reference with Supply Voltage Generator



# SPICE Syntax:

.usim opt sim mode=df

Voltage Regulator Simulation

```
.usim_opt sim_mode=ms subckt=[bg vreg]
.usim_vr subckt=bg
.usim vr subckt=vreg node=[vddi]
```

In this example, the voltage regulator consists of a bandgap reference generator (bg) and the supply generator (vreg), with an internally regulated supply node (vddi). The Virtuoso UltraSim simulator usim\_vr command specifies the generator blocks and internal supply nodes. Global df mode is used to simulate the circuit, and local ms mode is applied to the bg and vreg blocks.

#### Multiple Generator Blocks



## Spectre Syntax

```
usim_opt sim_mode=df inst=[X2]
usim_vr inst=[X0 X1] node=[VDD18 VDD91 VDD92]
```

# or

```
usim_opt sim_mode=df inst=X2]
usim_vr inst=[X0] node=[VDD18]
usim vr inst=[X1] node=[VDD91 VDD92]
```

In this example, the design contains multiple generator blocks, and the internally regulated supply nodes are VDD18, VDD91, and VDD92. The  $usim\_vr$  command specifies that the x0 and x1 instances are the voltage regulator blocks, global ms mode is used to simulate the circuit (default), and local df mode is applied to the digital block.

Voltage Regulator Simulation

## Voltage Supply Generated by Controlled Source



usim\_opt sim\_mode=df [X2]
usim vr inst=[E10 R1 I1] node=[vdd]

In this example, the voltage supply is generated by a controlled source, and the internally regulated supply node is vdd. The  $usim\_vr$  command specifies the E10, I1, and R1 elements as part of the voltage regulator, global ms mode is used to simulate the circuit (default), and local df mode is applied to the digital block. The  $usim\_vr$  arguments can be used in any order.

**Note:** You have the option to specify only one of the elements in the statement (E10, I1, or R1).

### Design with Flat Netlist File



usim vr inst=[M1] node=[vdd]

In this example, the design is a flat netlist file without subcircuit definitions. Since there are no subcircuit blocks or instances in a flat netlist file, the block option cannot be specified. To setup a VR simulation, you only need to specify one element that is part of the generator block (in this case, M1 as the transistor and vdd as the generator node). The simulator uses this information to automatically identify the block.

Voltage Regulator Simulation

6

# **Power Network Solver**

This chapter describes how to detect and analyze power networks using the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> power network solver (UPS).

# **Detecting and Analyzing Power Networks**

The Virtuoso UltraSim simulator can be set to detect power networks. A power network is a RC network that is driven by a power supply or internal generator, and it sends voltage through channel connections into a large number of active devices (for example, a MOSFET device). In most cases, the power network is used to model the IR drop in power supplies, yet power networks can also appear in signal nets.

The methods of detection include:

- Automatic simulator automatically detects the power network according to its connectivity. Use the <u>pn\_level</u> and <u>pn\_max\_res</u> methods to get finer grid control for automatic detection.
- Manual you can manually specify a substring for a power net name (known as string or name mapping). Only the elements, primarily resistors and capacitors with terminal names that contain the specified substring, are kept in the power networks. Use the usim pn command to specify the pattern and pn\_max\_res to further control partitioning.

## usim pn

# **Spectre Syntax**

usim\_pn node=name <pattern=[pattern1, pattern2, ...]> <method=short|keep|ups>
usim\_pn auto=yes|no <method=short|keep|ups>

Power Network Solver

## **SPICE Syntax**

.usim\_pn node=name <pattern=[pattern1, pattern2, ...] > <method=short|keep|ups>
.usim\_pn auto=yes|no <method=short|keep|ups>

**Note:** A period (.) is required when using SPICE language syntax (for example, .usim\_pn).

## **Description**

The usim\_pn command is used to specify how power network nodes are detected and handled by the Virtuoso UltraSim simulator.

## **Arguments**

| node               | Name of the power network node (wildcards are not supported).                                                                    |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------|
| pattern1, pattern2 | Strings for pattern matching. Only nodes with names containing $pattern1$ or $pattern2$ are partitioned into power networks.     |
| method             | Method applied to the nodes previously specified – determines how parser networks are handled.                                   |
|                    | <pre>method=short removes the power network (default for mx, ms, da, and df modes)</pre>                                         |
|                    | method=keep keeps the power network and simulates it with the circuit                                                            |
|                    | method=ups keeps the power network and analyzes it with<br>the UPS solver (rest of the circuit is simulated by the<br>simulator) |
|                    |                                                                                                                                  |

auto

Auto-detection mode for the power network nodes.

- auto=yes enables auto-detection (default for mx, ms, da, and df modes)
- auto=no disables auto-detection (default for s and a modes)

Note: You need to specify nodes manually.

Power Network Solver

## **Example**

## Spectre Syntax:

```
usim_pn node=vdd method=keep
usim_pn node=gnd method=short
usim pn auto=yes method=ups
```

## SPICE Syntax:

```
.usim_pn node=vdd method=keep
.usim_pn node=gnd method=short
.usim pn auto=yes method=ups
```

tells the Virtuoso UltraSim simulator to keep the vdd power network, simulates the network, removes the gnd power network, and uses auto-detection to find all of the other power networks to which the simulator applies UPS.

# pn\_level

```
usim_opt pn_level=0|1|2|3|4
```

# **Description**

The Virtuoso UltraSim simulator uses a detection algorithm to automatically detect power networks. The  $pn_level$  method is used to control the aggressiveness of the power network detection algorithm. The higher  $pn_level$  is set (range of 0 to 4), the more aggressive the detection algorithm, which results in more nets being classified as power nets. The default is  $pn_level=0$ .

**Note:** This method only applies to automatic detection of power networks.

## **Example**

```
usim_opt pn_level=4
```

tells the simulator to use the most aggressive simulation setting (pn\_level=4) to automatically detect power networks.

## pn\_max\_res

```
usim_opt pn_max_res=value
```

Power Network Solver

# **Description**

Controls partitioning between signal and power nets via resistor values. Use  $pn_{max\_res}$  to specify the resistor values. Resistors with a value less than the specified value are considered part of the power network, whereas resistors with a value equal to or larger than the specified value are part of the signal net.

### Example

```
usim opt pn max res=1000
```

tells the Virtuoso UltraSim simulator to partition resistors with a value less than 1000 ohms that are part of a specific power net.

## pn

```
usim_opt pn=0 inst=[res1 res2 cap1 cap2...] model=[model1 model2..]
    pn file=["filename1" "filename2"...]
```

## **Description**

The pn=0 command is used to exclude resistors and capacitors from power network detection.

Table 6-1 pn=0 Options

| Option                          | Description                                                                                                                                                                    |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| res1, res2                      | Specifies the resistors to be excluded from power network detection (must use full hierarchical name).                                                                         |
| cap1, cap2                      | Specifies the capacitors to be excluded from power network detection (must use full hierarchical name).                                                                        |
| <pre>filename1, filename2</pre> | The name of the files which contain the resistors and capacitors to be excluded (full hierarchical name for resistors and capacitors needs to be included in files).           |
| model1, model2                  | Specifies the model names. The model names need to use the resistor or capacitor model names. All instances for the specified model are excluded from power network detection. |

Power Network Solver

## **Example**

```
usim opt pn=0 inst=[x1.r1 x1.c2]
```

tells the simulator to exclude the x1.r1 and x1.c2 resistors from any power networks, even if the resistors share connectivity.

# **UltraSim Power Network Solver**

The UPS is an optimized solver designed to analyze linear power networks. The solver is integrated into the Virtuoso UltraSim simulator, and together with the Virtuoso UltraSim engine, lets you calculate the IR drop in power networks and analyze its effect on circuit behavior. Figure <u>6-1</u> shows an overview of the power network simulation methodology recommended by Cadence.

Figure 6-1 Overview of Power Network Simulation Methodology



The method=ups argument in the <u>usim\_pn</u> command is used to enable UPS. Additional power network solver options can be set using the usim\_ups keyword (see the table of <u>"Arguments"</u> on page 368 for a list of usim\_ups arguments).

Power Network Solver

#### usim\_ups

### Spectre Syntax

### SPICE Syntax

### **Arguments**

| iteration Number of iterations between UPS and the Virtuoso |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

UltraSim engine. The higher the iteration number, the greater the accuracy (default is iteration=1). The iteration argument only provides IR drop and does not calculate its influence on circuit behavior. To achieve higher accuracy for a large IR drop, Cadence recommends using

iteration=2 or greater.

speed Designates the speed and accuracy trade-off for UPS, with speed levels ranging from 1 to 8. The speed settings are as

follows (default is speed=3):

■ speed=1 lowest speed, highest accuracy

speed=2 through speed=7 moderate speed and accuracy

■ speed=8 highest speed, lowest accuracy

Threshold average for IR drop reporting (default print out is 20 nodes with highest average IR drop).

Threshold peak for IR drop reporting (default print out is 20 nodes with highest peak IR drop).

Threshold RMS for IR drop reporting (default print out is 20 nodes with highest average RMS drop).

 $ir\_avg\_threshold$ 

ir\_peak\_threshold

ir\_rms\_threshold

Power Network Solver

| ir_report        | Filename to which IR report is printed (default is none).                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------|
| waveform_file    | Filename of waveform file containing voltages for selected nodes, power networks, and tap points (default is none).       |
| all_waveform     | Prints out all power network node voltages (true) or the tap point connected to active devices (false). Default is false. |
|                  | <b>Note:</b> You first need to define <a href="waveform_file">waveform_file</a> before all_waveform is enabled.           |
| output_node_file | Filename that contains the nodes from the waveform file. Allows you to choose the nodes of interest.                      |
| step             | Charifica the time step used for LIDC solver                                                                              |
| ьсер             | Specifies the time step used for UPS solver.                                                                              |

**Note:** The UltraSim simulator only accepts one usim\_ups statement at a time. If multiple usim\_ups statements are specified in the netlist file, the simulator uses the last statement and ignores the rest.

## Example

### Spectre Syntax:

```
usim_pn node=VSS_D pattern=[VSS_D] method=ups
usim_pn node=VSS_A pattern=[vss_a] method=ups
usim_ups iteration=1 speed=2 waveform_file=wave all_waveform=true
usim_opt pn_max_res=50
```

## SPICE Syntax:

```
.usim_pn node=VSS_D pattern=[VSS_D] method=ups
.usim_pn node=VSS_A pattern=[vss_a] method=ups
.usim_ups iteration=1 speed=2 waveform_file=wave all_waveform=true
.usim_opt pn_max_res=50
```

#### tells the Virtuoso UltraSim simulator:

To partition power nets according to the name mapping mechanism.

For nodes associated with power net  $VSS_D$ , the simulator only partitions elements with terminal names containing  $VSS_D$  to be solved by UPS. For nodes associated with  $VSS_A$ , the simulator only partitions elements with terminal names containing  $VSS_A$  to be solved by UPS. For nodes associated with  $VSS_D$ , the simulator only partitions elements with terminal names containing  $VSS_D$  to be solved by UPS.

Power Network Solver

- The iteration number between the simulator engine and UPS is 1 (default), and speed is 2 (moderate speed and accuracy).
- All waveform files start with wave and they contain all of the power network nodes.
- To limit the maximum resistance in the power nets to 50 ohms.

7

# Interactive Simulation Debugging

# **Overview of Interactive Simulation Debugging**

The Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator interactive circuit debugging mode allows you to obtain design data, such as circuit elements and parameters, circuit topology, and instantaneous signal values. It can also be used to probe dynamic circuit behavior, including voltage and current waveforms simulated to the current time step.

The  ${\tt UltraSim[I]*}$  prompt is displayed (I is an integer) in interactive mode, indicating the Virtuoso UltraSim simulator is ready to receive interactive mode commands. The interactive commands shell allows you to apply any Tcl commands and constructs, and to redirect output of interactive shell commands to a file. All system commands supported by Tcl are also supported in the interactive mode.

To invoke the Virtuoso UltraSim simulator interactive mode:

- Use -i in the command line
- Use -cmd < command\_file\_name > in the command line
- Type Ctrl-C at any time after DC initialization

You can generate different types of output files in interactive mode:

netlist.icmd Lists the history of all Virtuoso UltraSim simulator commands used.

netlist.ilog Contains a list of commands and simulator outputs (copy of stdout file).

**Note:** The log file can be opened and closed during interactive mode, but only one log file is active at a time.

Interactive Simulation Debugging

# **General Commands**

The Virtuoso UltraSim simulator supports the following interactive simulation general commands:

- alias on page 373
- <u>exec</u> on page 374
- exit on page 375
- help on page 376
- history on page 377
- runcmd on page 378

Interactive Simulation Debugging

## alias

alias [alias\_name [cmd\_name]]

## **Description**

This command is used to create the alias name (alias\_name) for the existing interactive command cmd\_name. If the command is used without arguments, the existing list of aliases is printed.

**Note:** Existing interactive mode commands cannot be used as an alias name.



Using this command can overwrite the existing alias name (no warnings are generated).

### **Examples**

### For example

alias openlog open

tells the Virtuoso UltraSim simulator to create an openlog alias for the interactive mode command open.

In the next example

alias

provides a list of existing aliases.

In the next example

alias openlog

prints the command aliased to openlog.

Interactive Simulation Debugging

## exec

exec unix\_shell\_command

# **Description**

Allows you to execute any UNIX or Linux command.

# **Example**

exec ls

Lists all of the files in the current working directory.

Interactive Simulation Debugging

## exit

exit

# **Description**

This command is used to stop the Virtuoso UltraSim simulator and exit the simulation.

# **Example**

```
UltraSim[1]*> exit
   Log file "./simulation.ilog" closed
```

tells the simulator to end the simulation and exit (interactive log file is automatically closed).

Interactive Simulation Debugging

# help

help [cmd\_name|-all]

# **Description**

Use this command to display the  $cmd_name$  syntax and description. If  $cmd_name$  is not specified, a list of all interactive commands is printed. If the -all option is specified, the syntax for all interactive commands is printed.

# **Example**

help read

tells the simulator to display the read command syntax and description.

Interactive Simulation Debugging

# history

history

## **Description**

The history or h command prints out a list of the last 30 interactive commands used. You can use !! to recall the last command in the interactive shell. To recall a previously used interactive command with an index, use !index.

## **Example**

```
UltraSim[1]*> history
    1 history
UltraSim[2]*> flush
UltraSim[3]*> !!
    flush
UltraSim[4]*>!1
    history
        1 history
        2 flush
        3 flush
        4 history
```

tells the simulator that history is the first Virtuoso UltraSim command (section [1]), <u>flush</u> is the second command (section [2]), and !! prints out the last command used (section [3]).

**Note:** Use !1 to print out the first command in the history list.

Interactive Simulation Debugging

#### runcmd

runcmd [-v] cmd\_file

## **Description**

The  $run\_cmd$  command reads the  $cmd\_file$  and executes the sequence of interactive mode commands defined in the file. Multiple command files can be used, but run and stop commands are only executed from the main file (main file is the command file called from the Virtuoso UltraSim simulator command line or first read in by the runcmd file). To display the commands, set the -v option.

### **Example**

runcmd chip.icmd

tells the simulator to read and execute interactive commands from the chip.icmd file.

Interactive Simulation Debugging

# **Log File Commands**

The Virtuoso UltraSim simulator supports the following interactive simulation log file commands:

- close on page 380
- flush on page 381
- open on page 382

Interactive Simulation Debugging

# close

close

# **Description**

This command is used to close the active log file.

# **Example**

```
UltraSim[1]*> close
Log file "./simulation.ilog" closed
```

tells the simulator to close the active log file.

Interactive Simulation Debugging

# flush

flush

# **Description**

Use this command to flush all of the waveform data, as well as the log file information, into related output files for the current time.

## **Example**

UltraSim[1]\*>flush

tells the simulator to flush or move all of the waveform and log file data for the current time point into related output files.

Interactive Simulation Debugging

## open

open [-a] logfile\_name

## **Description**

Opens the logfile\_name file in the current working directory in which interactive mode commands and results can be recorded (Tcl interface and log file outputs are the same). If the -a option is set, the print out is appended to the existing log file (otherwise the existing log file is overwritten).

Note: Using this command automatically closes the previous log file.

## Example

open chip.log

tells the simulator to open the chip.log file and writes all interactive mode information into the file.

Interactive Simulation Debugging

# **Analysis Commands**

The Virtuoso UltraSim simulator supports the following interactive simulation analysis commands:

- conn on page 384
- <u>describe</u> on page 386
- elem i on page 388
- <u>exi</u> on page 390
- exitdc on page 392
- force on page 393
- forcev on page 395
- hier tree on page 396
- index on page 398
- match on page 399
- meas on page 400
- name on page 401
- nextelem on page 402

- node on page 403
- <u>nodecon</u> on page 404
- op on page 405
- probe on page 406
- <u>release</u> on page 407
- restart on page 408
- <u>run</u> on page 409
- save on page 411
- spfname on page 412
- stop on page 413
- time on page 414
- value on page 415
- vni on page 416

Interactive Simulation Debugging

#### conn

```
conn -n node name|-ni node index [-level 0|1] [-num value] [ith=value]
```

### **Description**

This command is used to report connectivity information for the node specified by name or node index. The amount of information reported is controlled by level and num and is used to dump elements (default=50). The conn command is generally used in conjunction with the describe and node commands to trace connectivity. For more information on node, element, or instance index, see the index command.

The level argument consists of:

- **level 0** generates a summary of elements connected to the node, number of R/C/MOS/DIODE devices, and a description of each device. This is the default setting.
- **level 1** generates a summary of elements connected to the node, number of R/C/MOS/DIODE devices, and shows all terminals.

The ith argument defines the current threshold to be applied, which is used as a criteria for listing channel-connected elements. When specified, UltraSim lists only those channel-connected elements that have current more than the ith value. The default value of ith is zero (all elements are listed).

## **Examples**

#### In the following example

```
conn -n wl<5> -level 0
```

#### generates the following level 0 summary:

```
RES: Name=xpost0.xi0.xi5.xinv3.$#R43.$#R43_0, ID=0, res=1.10887

* NODE0: wl<5>
RES: Name=xpost0.xi0.xi5.xinv3.$#R43.$#R43_1, ID=1, res=22.7632

* NODE0: wl<5>
CAP: Name=xpost0.xi0.xi5.xinv3.$#R43.$#R43_4, ID=6, cap=9.37962e-16

* NODE0: wl<5>
Summary of devices connected to node wl<5>
2 Resistors, 1 Capacitors
```

#### In the next example

```
conn -n wl < 5 > -level 1
```

Interactive Simulation Debugging

## generates the following level 1 summary:

- 2 Resistors, 1 Capacitors
- 3 Channel connected and 0 Non-channel connected elements

Interactive Simulation Debugging

### describe

```
describe elem name|-ei elem index|-ii inst index|-subckt subckt name
```

## **Description**

The describe command is used to print detailed information for given element or instance names, including element type, parameters, terminals, terminal voltages, element currents, conductances, and capacitances. If -ei elem\_index is used, detailed information for the element with the index of elem\_index is printed. If -ii inst\_name is used, the detailed information for the instance with the instance\_name index is printed. If -subckt subckt\_name is used, the elements included in the subckt\_name block are printed.

## **Examples**

#### In the first example

```
describe xpost0.xi0.xi5.xinv3.xp0.m0
```

### prints the following information:

```
MOS: Name=xpost0.xi0.xi5.xinv3.xp0.m0, TYPE=pmos, ID=2

+ m = 1.000000e+00 ad = 1.756000e+00 as = 1.178000e+00 l = 1.300000e-01 pd = 1.084800e+01

+ ps = 6.960000e+00 w = 6.200000e+00

DRAIN:vdd voltage = 3

GATE: xpost0.xi0.xi5.xinv3.$#0 voltage = 2.99998

SOURCE: xpost0.xi0.xi5.xinv3.$#2 voltage = 7.19185e-05

BULK: vpb voltage = 3
```

#### In the next example

```
*> describe x1.xi134
```

#### tells the Virtuoso UltraSim simulator to output the following information:

#### In the next example

```
*> index -i x1.xi134
0
*> describe -ii 0
```

Interactive Simulation Debugging

# returns the following information:

# In the next example

\*> describe -subckt inv

# returns the following information:

mm11

mm12

Interactive Simulation Debugging

# elem\_i

```
elem i elem name|-ei elem index [-dc] [-term num term]
```

## **Description**

The elem\_i command is used to print the instantaneous current for all branches of the specified elements at the current simulation time, or return current through the terminal if specified. MOS transistors, resistors, capacitors, inductors, diodes, and bipolar junction transistors are some of the supported elements.

## **Arguments**

| elem_name  | The elements for which the instantaneous currents of all branches are printed          |
|------------|----------------------------------------------------------------------------------------|
| -ei        | The option precedes the index of elements                                              |
| elem_index | The index of elements for which the instantaneous currents of all branches are printed |
| -dc        | The option to print the static (dc) current                                            |
| -term      | The option to print the terminal current (precedes the terminal number)                |
| num_term   | The terminal number for which the current is printed                                   |

## **Examples**

In the following example

```
elem i *.mm11
```

tells the Virtuoso UltraSim simulator to print the instantaneous current for all branches of the  $\star$ . mm11 MOSFET at the current simulation time, and generates the following report:

Interactive Simulation Debugging

```
SOURCE: current = -2.36562e-06
BULK: current = -3.61571e-08
```

#### In the next example

```
*> elem_i x2.mm11 -term 1
2.385089e-06
*> elem_i x2.mm11 -term 2
-2.365619e-06
*> set drncurrent [elem_i x2.mm11 -term 0]
1.668699e-08
*> puts "drain current = $drncurrent"
drain current = 1.668699e-08
```

tells the simulator to return the terminal current (-term option is used).

#### In the next example

```
elem i *.mm11 -dc
```

tells the simulator to return only the static (dc) current, and generates the following report

Interactive Simulation Debugging

#### exi

```
exi [-ith threshold][-v] elem name [elem name]|-ei elem index [elem index]
```

## **Description**

The exi command reports the elements for the specified element name that have a current greater than the specified threshold current value (in amperes). The default value is 5e-5A and wildcards (\*) are supported. For more information about wildcards, see <u>"Wildcard Rules"</u> on page 49.

The results are printed either as a list of element names or indices. If -v is defined, the element indices are printed in a list called  $usim\_index\_list$  (if -v is not defined, the element names are printed). These lists are helpful when performing additional analyses on elements.

This command can also be used in a Tcl script. For example, the list can be reprinted using the puts \$usim\_index\_list Tcl command.

**Note:** You can use the <u>name</u> command to find the element name that corresponds to an element index.

#### **Examples**

In the following example

```
exi -ith 1.0e-12 x1.m*
```

tells the Virtuoso UltraSim simulator to print out elements with the names that match x1.m\* with a current greater than 1.0e-12A, and generates the following output:

Interactive Simulation Debugging

# In the next example

```
exi -ith 1.0e-12 -v x1.*
```

tells the simulator to print out the usim\_index\_list, and generates the following output:

UltraSim[3]\*> exi -ith 1.0e-12 -v x1.\*
1 2

Interactive Simulation Debugging

# exitdc

exitdc

# **Description**

This command is used to end a pseudo-transient simulation and start a transient simulation.

# **Example**

```
UltraSim[1]*> exitdc
t=0.000000e+00 ...
```

tells the simulator to exit the dc analysis (warning message is also generated).

Interactive Simulation Debugging

#### force

```
force (node_name [=] volt_value) ...|-ni (node_index [=] volt_value)...
[-rt ramp time]
```

### **Description**

This command forces the node voltage of specified nodes to a specific voltage value. Nodes can be specified by name (net\_name1 net\_name2 ...) or index (-ni index1 index2 ...). Voltage is applied until released or the end of the simulation is reached. If several force statements are activated, the current one overwrites the previous commands. The -rt ramp\_time option defines the transition time from original value to the forced value. The default value of this option is 10ps.

#### Notes:

- The equal (=) sign is optional.
- The force operation is not performed if the net is connected to a static vsource dc=0 and one vsource port is connected to the solver ground. One solution is to replace the static vsource dc=0 with a PWL type vsource.
- To check if a net is connected to the static vsource dc=0, use the Virtuoso UltraSim .usim\_opt nodecut\_file=1 option.

Once the simulation starts, a netlist.nodecut file is created. Open the file and check the net in the node cut list. The net is shorted to solver node 0, so the force command is not applied to the net.

- To check if a specific force is applied during the simulation:
  - □ Start Virtuoso UltraSim interactive mode and use force my\_net1 2.
  - Setup a short simulation time (for example, 1 ps) to run force in the solver.
  - ☐ Run 1p -relative and check the values using value my\_net1.

#### **Examples**

#### For example

```
force xi0.xi3.gate 3.0 net12 2.0
```

tells the Virtuoso UltraSim simulator to force v(xi0.xi3.gate) to 3.0v and v(net12) to 2.0v.

#### In the next example

```
force -ni 113 1.05
```

Interactive Simulation Debugging

tells the simulator to force nodes with index 113 to 1.05 V.

Interactive Simulation Debugging

## forcev

```
forcev vector logic value [-rt ramp time]
```

## **Description**

This command is used to force nodes specified by the vector of node indices to a logic value. The threshold voltage for the logic 0 and 1 is defined by vI and vh options, respectively. The -rt ramp\_time option defines the transition time from the original value to the forced value. The default value of this option is 10ps.

## **Example**

```
set add [index -n add<3> add<2> add<1> add<0>]
forcev $add " 'b0101"
```

tells the Virtuoso UltraSim simulator to create a vector (set v) and then forces 'b01x10 to the vector (forcev). Given that vdd is 2.5V, add<3> and add<1> are forced to logic 0, corresponding to voltage 0.75V (vI is default 30% of vdd). add<2> and add<0> are forced to voltage 1.75V.

Product Version 18.1

All Rights Reserved.

Interactive Simulation Debugging

# hier\_tree

```
hier_tree [-level num ] [ -a ] [ -def ] [ -num count] [-subckt name]
```

## **Description**

The hier\_tree command is used to print the hierarchical tree for the specified subcircuit instances. If no subcircuit or instance name is specified, the Virtuoso UltraSim simulator starts from the top level of the design.

## **Arguments**

| -level  | Limits the printed levels of hierarchy tree below the current level (default prints all levels).                |
|---------|-----------------------------------------------------------------------------------------------------------------|
| -a      | Prints the full hierarchical instance name (default prints only the local name).                                |
| -def    | Prints the subcircuit name of the instance.                                                                     |
| -num    | Limits the number of printed instances (default is 50 instances).                                               |
| -subckt | Specifies the instance from which the hierarchy tree is printed (default is $top$ and wildcards are supported). |
|         | For more information about wildcards, see "Wildcard Rules" on page 49.                                          |

# **Example**

```
UltraSim[1]*>hier_tree -a
> xpost2(1)
> xpost2.xi0(2)
> xpost2.xi0.xi4(3)
> xpost2.xi0.xi4.xinv2(4)
> xpost2.xi0.xi4.xinv2.xn0(5)
> xpost2.xi0.xi4.xinv2.xp0(5)
...

UltraSim[2]*>hier_tree -a -def
> xpost2(decwl64b)
> xpost2.xi0(decwl8b)
> xpost2.xi0.xi4(trnoff)
> xpost2.xi0.xi4.xinv2(inv)
> xpost2.xi0.xi4.xinv2(inv)
```

Interactive Simulation Debugging

```
> xpost2.xi0.xi4.xinv2.xp0(pmos)

UltraSim[3]*>hier_tree -a -def -subckt xpost2.xi0
> xpost2.xi0.xi4(trnoff)
> xpost2.xi0.xi4.xinv2(inv)
> xpost2.xi0.xi4.xinv2.xn0(nmos)
> xpost2.xi0.xi4.xinv2.xp0(pmos)
```

tells the simulator to print the full hierarchical name for the levels defined by a number (section [1]), subcircuit name for each instance (section [2]), and the hierarchical tree for xpost2.xi0 (section [3]).

Interactive Simulation Debugging

### index

```
index -e elem name|-n net name|-i instance name
```

# **Description**

This command provides an index for net, element, or instance names. If -e elem\_name is used, the elem\_name index is printed. If -n net\_name is used, the index of the net with net\_name is printed. If -i instance\_name is used, the instance\_name index is printed.

# **Examples**

# For example

```
index -e xpost0.xi0.xi5.xinv3.xp0.m0
```

tells the simulator to return an index for the xpost0.xi0.xi5.xinv3.xp0.m0 element.

### In the next example

```
index -n xi1.xi9.xi7.net12
```

returns an index for the xi1.xi9.xi7.net12 net.

### In the next example

```
*> index -i x1.xi134
```

returns an index for the x1.xi134 instance.

Interactive Simulation Debugging

# match

```
match [ -e pattern1] [ -n pattern]
```

# **Description**

This command is used to find all elements or nodes with names matching a specific pattern.

# **Arguments**

- -e Prints the specified elements
- -n Prints the specified nodes

# **Example**

```
UltraSim[1]*> match -e xpost0*
xpost0.xi7.xi1.xinv3.xn0.m0
xpost0.xi7.xi1.xinv3.xp0.m0
xpost0.xi7.xi2.xi81.xn0.m0
xpost0.xi7.xi2.xi81.xn1.m0
xpost0.xi7.xi2.xi81.xn2.m0
...

UltraSim[2]*> match -n xpost0.*
xpost0.xi7.xi7.xinv1.xp0.inh_vpb
xpost0.xi7.xi7.xinv1.xp0.s
xpost0.xi7.xi7.xinv2.xn0.d
xpost0.xi7.xi7.xinv2.xn0.d
xpost0.xi7.xi7.xinv2.xn0.g
xpost0.xi7.xi7.xinv2.xn0.inh_vnb
...
```

tells the simulator to print all elements and nodes with the xpost0\* pattern.

Interactive Simulation Debugging

#### meas

```
meas [ spice measurement statement ]
```

# **Description**

The meas command is used to add measurements (SPICE syntax).

# **Example**

```
UltraSim[1]*> meas tran period trig v(out) val=0.8 rise=2 targ v(out) val=0.8 rise=3  
Succeed to set up the measure: .meas tran tosc trig v(out) val=0.8 rise=2 targ v(out) val=0.8 rise=3
```

tells the simulator to use the meas command and measurement statement to obtain the period for the out signal.

Interactive Simulation Debugging

#### name

```
name [ -ei elem index] [ -ni net index] | -ii instance index
```

# **Description**

Use this command to find the name of nets, elements, or instances by index. If <code>-ei</code> <code>elem\_index</code> is used, the name of elements with <code>elem\_index</code> is printed. If <code>-ni</code> <code>net\_index</code> is used, the name of nets with <code>net\_index</code> is printed. If <code>-ii</code> <code>instance\_index</code> is used, the name of the instance with <code>instance\_index</code> is printed.

# **Example**

```
index -e xpost0.xi0.xi5.xinv3.xp0.m0
9
name -ei 9
xpost0.xi0.xi5.xinv3.xp0.m0
name -ni 5338
```

tells the Virtuoso UltraSim simulator to return the name of nets with net index 5338.

# In the next example

```
*> name -ii 0 x1.xi134
```

tells the simulator to return the name of instance index 0.

Interactive Simulation Debugging

### nextelem

nextelem

# **Description**

Allows you to individually view all elements in the circuit. You can use nextelem 0 to view elements starting with the first one and nextelem <index> to view the elements directly.

# **Example**

```
UltraSim[1]*> nextelem
name:v0 type:vsrc node0:vdd! node1:0

UltraSim[2]*> nextelem
name:c4 type:cap node0:net12 node1:0 capacitance:1.00000e-13

UltraSim[3]*> nextelem 0
name:v0 type:vsrc node0:vdd! node1:0

UltraSim[4]*> nextelem 3
name:xi15.mn type:nmos drn:net12 gate:net40 src:0 bulk:0 W:4.0000e-06 L:2.5000e-07
```

tells the simulator to retrieve the next element (sections [1] and [2]), restarts the iteration (section [3]), and displays the third element for viewing (section [4]).

Interactive Simulation Debugging

### node

```
node net name|-ni net index
```

# **Description**

This command is used to print voltage information for given nets, including voltage, voltage slope (dv/dt), and node capacitance. Nets can be specified by name ( $net\_name$ ) or by index ( $-ni\ net\_index$ ).

# **Example**

# In the first example

```
node xpost0.xi7.xi7.xinv3.xp0.s
```

tells the Virtuoso UltraSim simulator to print node voltage and slope information, and generates the following output:

```
ode xpost0.xi7.xi7.xinv3.xp0.s : voltage = 7.16334e-05; (dV/dT) = 0 Ctot=1.037e-14
```

### In the next example

```
node -ni 1
```

tells the simulator to perform an inquiry on the index of the specified node, and generates the following output:

```
node xpost0.xi7.xi7.xinv3.xp0.s : voltage = 7.16334e-05; (dV/dT) = 0 Ctot=1.345e-15
```

Interactive Simulation Debugging

# nodecon

```
nodecon [ val ]
```

# **Description**

If val is specified, nodecon finds any nodes with connections greater than val. If val is not specified, nodecon finds nodes with the most connections, based on the netlist file. The report for each node contains the subcircuit name, node name, number of connections, and a Vsrc flag indicating if it is a voltage source.

# **Example**

```
nodecon 100
0(3335)
vpb(112)
vnb(112)
vss(3335)
ad<7>(3335)
```

tells the Virtuoso UltraSim simulator to report any nodes with more than 100 connections.

Interactive Simulation Debugging

### op

op op file pattern

# **Description**

This command is used to write the operating point (OP) at the current time to the op\_file. If a pattern is specified, only the OP of nodes matching the pattern are printed. If multiple patterns are specified, only the last one is processed.



The pattern syntax is only supported through the Tcl op statement. This syntax is not supported with the .op statement that is specified in the netlist.

# **Example**

op chip.ic

tells the simulator to print the OP for all nets into the chip.ic file.

op chip.ic o?t

tells the simulator to match the o?t pattern and print the voltage of nodes (for example out) in the chip.ic file.

Interactive Simulation Debugging

# probe

```
probe -n net name1 net name2 ...|-ni net index1 net index2 ...
```

# **Description**

The probe command is used to add analog waveform  $v(net\_name1)$  and  $v(net\_name2)$  to the waveform data list file. The added signal starts at the time it was added. You can also specify a node index using the -ni option.

**Note:** The probe command cannot be added when parameter storage format (PSF) is specified.

# **Examples**

### For example

```
probe -n fosc<1> fosc<2>
```

tells the simulator to add fosc<1> and fosc<2> to the fast signal database (FSDB) output file.

### In the next example

```
probe -ni 255
```

adds the analog waveform for nets with index 255 to the FSDB file.

Interactive Simulation Debugging

### release

# **Description**

This command is used to release forced voltage from specific nodes. Nodes can be specified by name (net\_name1 net\_name2 ...) or by index (-ni index1 index2 ...).

# **Examples**

### For example

```
release xi0.xi3.gate net12
```

tells the Virtuoso UltraSim simulator to release v(xi0.xi3.gate) and v(net12).

### In the next example

```
release -ni 113 105
```

tells the simulator to release nodes with index 113 and 105.

### In the next example

```
release -ni $v
```

releases nodes specified by \$v vector.

Interactive Simulation Debugging

### restart

restart filename

# **Description**

The restart command allows you to load a previously saved intermediate state (<u>save</u>) and to continue the simulation starting at the saved time point. To restore the database results from a previously saved file (in netlist or interactive mode) and continue the simulation, use filename. When restarting the simulation from interactive mode at an earlier time, the output file contains an .rs# suffix with # representing the number of restarts.

### **Example**

UltraSim[1]\*> restart time@1.000000e-08

tells the simulator to restart the saved time@1.000000e-08 file.

Note: The time@1.000000e-08 file can be derived from .usim\_save in the netlist file or from the <u>save</u> interactive command.

Interactive Simulation Debugging

#### run

```
run [time [-absolute]|dtime -relative|numb events -absev|numb events -relev]
```

# **Description**

This command is used to continue the simulation. If arguments are not specified, the simulation continues until the next break point or the end of the simulation is reached. The run arguments can be used to specify the following actions:

- -absolute specifies the next break point by time, starting from the beginning of the simulation.
- **-relative** specifies the next break point from the current time.
- -absev and -relev specifies the next break point by the number of events (absolute or relative, respectively).

The next break point cannot occur before the current time or number of events (this condition is always true for relative arguments). If the break point is specified by a stop command or by any other means, and is closer than specified in the run command, the simulation stops at the nearest break point.

# **Examples**

### For example

```
run 25n
```

tells the Virtuoso UltraSim simulator to continue the simulation for 25 ns and then stop.

#### In the next example

```
run 5n -relative
```

tells the simulator to continue the simulation, starting from the current time, and stops after 5 ns.

### In the next example

```
stop -create -time 20n -relative
run 30n -relative
```

continues the simulation, starting from the current time, and stops after 20 ns.

#### In the next example

```
run 10000 -relev
```

Interactive Simulation Debugging

continues the simulation, starting from the current time, and stops after 1000 events are processed.

Interactive Simulation Debugging

#### save

save filename

# **Description**

The save command allows you to stop during the simulation and take a snapshot of the database. To save the simulation database at the current time to the filename@time file, use the filename argument.

**Note:** If filename is not specified, a file with the name design name.save@time is automatically generated.

# **Example**

```
UltraSim[1]*> stop -create -time 10n

UltraSim[2]*> run

UltraSim[3]*> save time
Simulation state has been scheduled for the current time point.

UltraSim[4]*> run
```

tells the simulator to stop at transient time point 10 n (section [1]), continues the simulation (section [2]), saves the time point time (section [3]), and then continues the simulation to completion (section [4]). After the simulation ends, the time@1.000000e-8 file is created.

**Note:** You can use the <u>restart</u> interactive command to continue the simulation by loading the saved file.

Interactive Simulation Debugging

# spfname

# **Description**

To save memory, Ultrasim uses compact names for stitched elements and nodes. The compact names follow the format \$#.\$#RXXX, such as in \$#.\$#R0\_0. The spfname command prints the corresponding names as used in the DSPF/SPEF file and vice versa. To enable this command, set the following option in the netlist:

```
.usim opt spfenablenameutil = 1
```

The default value for spfenablenameutil is 0.

| -se element_spf_name      | The compact name for the element with the name element_spf_name in the DSPF/SPEF file is printed. |
|---------------------------|---------------------------------------------------------------------------------------------------|
| -sn node_spf_name         | The compact name for the node with the name node_spf_name in DSPF/SPEF file is printed.           |
| -ie element_internal_name | The name of the element whose compact name is element_internal_name is printed.                   |
| -in node_internal_name    | The name of the node whose compact name is node_internal_name is printed.                         |

# **Example**

```
UltraSim[4]*> spfname -sn xi3852:n1 $\#R0.$\#R0_2
```

tells the simulator to print the compact name for the subnode xi3852:n1 in the DSPF file.

Interactive Simulation Debugging

# stop

```
stop -create ((-time time|-event ev_number) ([-absolute]|-relative))|-delete
    breakpoint index|-show [breakpoint index ]
```

# **Description**

This command is used to pause the simulation if any of the following conditions are met:

- -show prints a list of break points.
- -delete deletes a break point.
- -create -time (time [absolute]Idtime -relative) sets a break point at <time | dtime>.
- -create -event (events [-absolute]|devents -relative) sets a break point after <events | devents > events are triggered.

If arguments are not specified, all existing break points are automatically listed.

# **Example**

```
stop -create -event 1000
1
stop -show
1 -ne 1000
stop -delete 15 29
```

tells the simulator to delete all break points with index=15 and 29.

Interactive Simulation Debugging

### time

time [ -v]

# **Description**

The time command is used to print the current and final simulation time in seconds. If the  $\neg$  option is specified, the current and end time are printed as a string. If unspecified, only the value of current time is printed, and it can be used as the Tcl variable.

# **Example**

time -v

tells the simulator to print the current time=4.679620e-08 and end simulation time=1.000000e-07.

Interactive Simulation Debugging

### value

```
value [ format] node_name node_name ...|-ni node_index node_index...
```

# **Description**

The value command prints the voltage or logic value of selected nodes. The format option supports the following values:

- %g (default) and %e floating numbers
- %d integer
- **8b** − binary
- %o octal
- %h hexadecimal

Formats %e, %g, and %d represent the analog node values and %b, %o, and %h the logic values. Logic values are calculated for the base of L0 and L1, where L0 = 0.0 v and L1 = 5.0 v (default). The default L0 and L1 values can be changed using .usim\_opt vh=new value v1=new value.

# Example

```
UltraSim[1]*> value 14
5.0198

UltraSim[2]*> value %b 14
'b1

UltraSim[3]*> value %o 14
'o4

UltraSim[4]*> value %h 14
'h8

UltraSim[5]*> value %d 14
5

UltraSim[6]*> value %e 14
5.019798e+00
```

tells the simulator to find the value of node 14 for each format defined by %b, %o, %h, %d, and %e.

Interactive Simulation Debugging

# vni

vni [-threshold value]

# **Description**

The vni command prints the voltage source node with a current greater than or equal to the threshold value (default is 0).

# **Example**

vni -threshold 1.0e-12

tells the Virtuoso UltraSim simulator to print the voltage source node with a current greater than or equal to 1.0e-12 A, and generates the following output:

\*> vni -threshold 1.0e-12 Vdd current=4.68577e-12

8

# Virtuoso UltraSim Advanced Analysis

This chapter describes the following Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator advanced analysis methods, which include <u>dynamic</u> and <u>static</u> checks.

# **Dynamic Checks**

- Active Node Checking detects nodes with voltage changes that exceed the user defined threshold.
- Design Checking monitors device voltages during simulation (device voltage check).
- Dynamic Power Checking reports the power consumed by each element and subcircuit in the design.
- <u>Node Activity Analysis</u> provides information about the nodes and monitors activity such as: voltage overshoots (VOs), voltage undershoots (VUs), maximum and minimum rise/fall times, switching activity, and half-swing flag.
- Power Analysis reports the average, maximum, and RMS current at the ports of specified subcircuits and child subcircuits for a specified level of hierarchy.
- Wasted and Capacitive Current Analysis provides information about the capacitive, static, and dynamic wasted currents in specified subcircuits.
- Power Checking performs over current and high impedance node checks.
- <u>Timing Analysis</u> performs setup, hold, pulse width, and timing edge checks on signals.
- <u>Bisection Timing Optimization</u> combines multiple iterative simulations into a single characterization.

Virtuoso UltraSim Advanced Analysis

# **Active Node Checking**

The active node checking analysis detects nodes with voltage changes that exceed the userdefined threshold. With the active nodes identified, you can choose to selectively backannotate parasitic elements during post-layout simulation.

# **Spectre Syntax**

# **SPICE Syntax**

```
.acheck title node=[node1 node2 ...] <depth=value> dv=value <exclude=[node3 node4...] time_window=[start1 stop1 start2 stop2...] <inactive=0|1|2>
```

or

# **Spectre Syntax**

acheck dv=value

# **SPICE Syntax**

.acheck dv=value

#### Notes:

- A period (.) is required when using SPICE language syntax (for example, .acheck).
- The acheck dv=value and .acheck dv=value syntax continues to be supported by Cadence (it has a higher capacity active node checking analysis for larger designs).

### **Description**

This command is used to report the active nodes in a circuit design. A node is considered active if the change in its voltage exceeds value during the checking window. If a window is not specified, the entire simulation period is used. The active nodes are listed in netlistName. actnode and netlistName. actnodelist files. The inactive nodes are listed in netlistName. inactnode and netlistName. inactnodelist files. For the .acheck dv=value command, the nodes are reported in netlistName. actnodelist or netlistName. inactnodelist files.

Virtuoso UltraSim Advanced Analysis

# **Arguments**

title User-defined title name for the active node check.

node1 node2 . . . List of node names to be checked (wildcards are supported).

For more information about wildcards, see "Wildcard Rules" on

page 49.

depth=value Defines the depth of the circuit hierarchy that a wildcard name

applies to. If set to 1, only the nodes at the current level are

applied (default value is infinity).

dv=value Defines the voltage change threshold for the active nodes

(default is 0.1 volt).

exclude Defines the node names to be excluded from the check

(wildcards are supported).

time\_window Defines time period of checking.

inactive=0|1|2 Defines which nodes are reported.

0 - only active nodes are reported (default)

■ 1 - only inactive nodes are reported

■ 2 - both active and inactive nodes are reported

#### **Examples**

#### Spectre Syntax:

acheck dv=0.5

### SPICE Syntax:

.acheck dv=0.5

Reports all the active nodes with voltage change equal to or more than 0.5V.

### Spectre Syntax:

acheck achk1 node=[\*] depth=2 dv=0.5 time\_window=[10n 50n 100n 150n]

### SPICE Syntax:

.acheck achk1 node=[\*] depth=2 dv=0.5 time window=[10n 50n 100n 150n]

Virtuoso UltraSim Advanced Analysis

Reports only the nodes in the top two hierarchical levels with voltage change equal to or more than 0.5V. In addition, the check is only performed in the time window of 10ns to 50ns and 100ns to 150ns.

### Spectre Syntax:

```
acheck achk2 node=[x1.*] dv=0.5 exclude=[x1.y1.* x1.y2.*]
```

# SPICE Syntax:

```
.acheck achk2 node=[x1.*] dv=0.5 exclude=[x1.y1.* x1.y2.*]
```

Checks only the active nodes in the instance x1 (and all the nodes in its child and grandchild subcircuits). However, the nodes in the instances x1.y1 and x1.y2 are excluded.

### Spectre Syntax:

```
acheck achk3 node=[x1.*] dv=0.5 exclude=[x1.y1.* x1.y2.*] inactive=1
```

# SPICE Syntax:

```
.acheck achk3 node=[x1.*] dv=0.5 exclude=[x1.y1.* x1.y2.*] inactive=1
```

Same as the third example, except that the inactive nodes are reported instead of the active nodes.

Virtuoso UltraSim Advanced Analysis

# **Design Checking**

The Virtuoso UltraSim simulator allows you to perform a dynamic checking analysis on device voltages during a simulation by using the dcheck command. The analysis generates a report in a netlistName. dcheck file if the voltages exceed the specified voltage bounds.

To use the dcheck command, you can add it to the simulation netlist file, or place it in a command file and include the file in the simulation netlist file. The following design checking analyses are described in this section:

- MOS Voltage Check on page 421
- BJT Voltage Check on page 427
- Resistor Voltage Check on page 431
- Capacitor Voltage Check on page 434
- <u>Diode Voltage Check</u> on page 438
- <u>JFET/MESFET Voltage Check</u> on page 441

# **MOS Voltage Check**

# Spectre Syntax

```
dcheck title vmos topnode=0|1 <model=[model1, model2...]> <subckt=[subckt1
    subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]> <inst=[inst1 inst2...]>
    <xinst=[xinst1 xinst2...]> <vgdl=volt> <vgdu=volt> <vdsl=volt> <vdsu=volt>
    <vdbl=volt> <vdbu=volt> <vgsl=volt> <vgbl=volt> <vgbu=volt> <vgbu=volt>
    <vsbl=volt> <vsbu=volt> <cond=expression> <duration=dtime>
    <time window=[start1 stop1 start2 stop2 ...]> <probe=0|1> cpreserve=none|all>
```

# SPICE Syntax

Virtuoso UltraSim Advanced Analysis

# Description

This command allows you to monitor metal oxide semiconductor (MOS) transistor terminal voltages during a simulation run, and generates a report if the voltages exceed the specified upper and lower bounds, or meets the specified conditions. You can exclude a subset of the instances from the voltage check using the xsubckt or xinst arguments. If a threshold or condition is not specified for dcheck in the netlist file, a warning message is issued by the Virtuoso UltraSim simulator and the dcheck command is ignored during the simulation.

Note: You can use the <a href="mailto:dcheck\_err\_limit">dcheck\_err\_limit</a> option to limit the number of reported errors.

# Arguments

| title       | Title of the voltage check.                                                                                                                                                                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| topnode=0 1 | Specifies whether the top-level node name or the hierarchical terminal name is to be reported in the dcheck report file. If set to 0, the hierarchical device terminal name is reported (default). If set to 1, the top-level node name is reported. If a top-level node name is not available, the hierarchical terminal name is used. |
| model       | MOS voltage check is applied to transistors matching the model name (wildcards are supported).                                                                                                                                                                                                                                          |
| subckt      | MOS voltage check is applied to transistors belonging to all instances of the subcircuits listed (wildcards are supported).                                                                                                                                                                                                             |
| xsubckt     | MOS voltage check is excluded from instances of the subcircuits listed (wildcards are supported).                                                                                                                                                                                                                                       |
| inst        | MOS voltage check is applied to transistors belonging to the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                                                     |
| xinst       | MOS voltage check is excluded from the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                                                                           |
|             | <b>Note:</b> The $inst$ and $xinst$ arguments can only be used to specify subcircuit instances, but not device instances.                                                                                                                                                                                                               |
| vgdl=volt   | Reports the condition if Vgd is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                      |
| vgdu=volt   | Reports the condition if Vgd is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                   |
|             |                                                                                                                                                                                                                                                                                                                                         |

Virtuoso UltraSim Advanced Analysis

| vdsl=volt | Reports the condition if Vds is less than the specified lower bound voltage value.                                                                                                        |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vdsu=volt | Reports the condition if Vds is greater than the specified upper bound voltage value.                                                                                                     |
| vdbl=volt | Reports the condition if Vdb is less than the specified lower bound voltage value.                                                                                                        |
| vdbu=volt | Reports the condition if Vdb is greater than the specified upper bound voltage value.                                                                                                     |
| vgsl=volt | Reports the condition if Vgs is less than the specified lower bound voltage value.                                                                                                        |
| vgsu=volt | Reports the condition if Vgs is greater than the specified upper bound voltage value.                                                                                                     |
| vgbl=volt | Reports the condition if Vgb is less than the specified lower bound voltage value.                                                                                                        |
| vgbu=volt | Reports the condition if Vgb is greater than the specified upper bound voltage value.                                                                                                     |
| vsbl=volt | Reports the condition if Vsb is less than the specified lower bound voltage value.                                                                                                        |
| vsbu=volt | Reports the condition if Vsb is greater than the specified upper bound voltage.                                                                                                           |
|           | <b>Note:</b> The vsbu argument and other arguments listed in this table can be used with constant parameters, but must be enclosed by single quotation marks (for example, vsbu='-par1'). |

Virtuoso UltraSim Advanced Analysis

cond=expression

Defines the conditional expression as the checking criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, =, | |, &&, and variables: vgs, vgd, vds, vdb, vsb, 1, w, vd, vg, vs, vb. The expression can be a combination of linear and nonlinear expressions.

The conditional check can be combined with the lower and upper threshold bounds mentioned in the <u>Description</u>. The conditional check (cond=expr) specifies which devices need to be checked and the threshold bounds (such as, vgsl and vgsu) are used to check if the devices contain violations.

**Note:** The report format of the violation conditions can be changed by using the <u>dcheck cond report</u> option.

Reports the condition if device voltages are out of bounds for a duration of time longer than dtime (dtime default value is equal to the minimum time step of the simulation).

The time period specified for checking in which the first number is the start time point and the second number is the stop time point. For example, start1 to stop1 is the first time period and start2 to stop2 is the second time period.

**Note:** Only ascending time points can be used (for example, start1 < stop1 < start2 < stop2).

Flag to probe node voltage for devices checked. If set to 0, no probe is performed (default). If set to 1, all node voltages for devices checked with dcheck are probed.

Defines whether all devices are preserved.

- none does not preserve devices or nodes
- all preserves all devices or nodes, including passive devices. Is valid only when wildcards are used.

# Examples

# Spectre Syntax:

dcheck chk1 vmos model=[tt] inst=[X1] vgsu=1.0 vgsl=0.5 probe=1

duration=dtime

time window

probe=0|1

preserve=none all

Virtuoso UltraSim Advanced Analysis

```
dcheck chk2 vmos model=[tt2] cond=((vgs<-3 || vds>3) && 1<0.2u)
dcheck chk3 vmos model=[tt3] cond=(vgs*vgs>1 && sin((2*3.14*vds)/0.45)>0.5 ||
vsb<-1) time_window=[1u 10u]
dcheck chk4 vmos model=[tt4] cond=(vgs>0.5 || vgd>0.5) vdsu=1.5
dcheck chk5 vmos xinst=[12*] xsubckt=[Reg*] vgsu=1.86
dcheck chk6 vmos inst=[I19] xinst=[I19.I19 I19.I116] vgsu=1.86
dcheck chk7 vmos subckt=[pll*] xsubckt=[osc buf] vgsu=1.86
dcheck chk8 vmos subckt=[pll*] xsubckt=[osc buf] vgsu=1.86
dcheck chk8 vmos model=[tt] inst=[X1] vgsu=1.0 vgsl=0.5 probe=1
.dcheck chk2 vmos model=[tt2] cond='(vgs<-3 || vds>3) && 1<0.2u'
.dcheck chk3 vmos model=[tt3] cond='vgs*vgs>1 && sin((2*3.14*vds)/0.45)>0.5 || vsb<-1' time_window=[1u 10u]</pre>
```

.dcheck chk4 vmos model=[tt4] cond='vgs>0.5 || vgd>0.5' vdsu=1.5

.dcheck chk6 vmos inst=[I19] xinst=[I19.I19 I19.I116] vgsu=1.86
.dcheck chk7 vmos subckt=[pll\*] xsubckt=[osc buf] vgsu=1.86

.dcheck chk8 vmos subckt=[pll\*] xsubckt=[osc buf] vgsu=1.86 topnode=1

.dcheck chk5 vmos xinst=[I2\*] xsubckt=[Reg\*] vgsu=1.86

The command line of <code>chk1</code> checks all MOSFETs using model <code>tt</code> in block <code>X1</code>. The devices that meet vgs>1 or vgs<0. 5 criteria are reported. Where <code>probe=1</code>, all node voltages of the <code>tt</code> devices are probed.

The command line of chk2 checks all MOSFETs using model tt2, whether vgs<-3 or vds>3, when MOSFET length is less than 0.2 um. If the condition is met, the devices are reported.

In the command line of chk3, a conditional design analysis check is performed by the simulator, and includes nonlinear expressions. The MOSFETs that meet the condition are reported.

The command line of chk4 combines the conditional and upper/lower threshold bound checks. Only the MOSFET models that meet the specified conditions are checked.

In the command line of chk5, all MOSFETs in the netlist file are checked. The subcircuit instances with names that match 12\*, instances of subcircuits with the name Reg\*, and their sub-hierarchies are excluded. MOSFETs that meet the vgsu>1.86 criteria are reported.

In the command line of chk6, all MOSFETs belonging to instance  $\tt I19$  and its sub-hierarchy are checked. Subcircuit instances  $\tt I19.I19$  and  $\tt I19.I116$  are excluded. MOSFETs that meet the vgsu>1.86 criteria are reported.

Virtuoso UltraSim Advanced Analysis

The command line of chk7 checks all MOSFETs belonging to instances of the subcircuits with names that match p11\* and their sub-hierarchies. Instances of subcircuits osc and buf are excluded. MOSFETs that meet the vgsu>1.86 criteria are reported.

The command line of chk8 checks the same thing as chk7 but reports the top-level node names rather than hierarchical terminal names into dcheck report file.

# Sample Output

| Title Mo | del From (ns) |     | v_mvio<br>(vth)   | chk_type        | Device           | Drain | Gate           | Source        | Bulk |
|----------|---------------|-----|-------------------|-----------------|------------------|-------|----------------|---------------|------|
| chk1 tt  | 5.0           | 5.2 | 1.2<br>(>1.0)     | vgsu            | X1.mn1           | -     | X1.g           | X1.s          | -    |
| chk1 tt  | 7.0           | 7.5 | 0.3<br>(<0.5)     | vgsl            | X1.mn2           | -     | X1.g           | X1.s          | -    |
| chk2 tt  | 2.0           | 8.5 | -                 | cond_<br>dcheck | X1.mn3           | -     | -              | -             | -    |
| chk4 tt  | 3.0           | 7.5 | 1.7<br>(>1.5)     | cond_<br>vgsu   | X1.mn3           | -     | X1.g           | X1.s          | -    |
| chk5 nm  | nos1 71       | 72  | 1.8948<br>(>1.86) | vgsu            | I19.I20.<br>N00  | -     | I19.I20<br>.A  | I19.I20<br>.0 | -    |
| chk5 nm  | nos1 81       | 82  | 1.8968<br>(>1.86) | vgsu            | I19.I20.<br>N00  | -     | I19.I20<br>.A  | I19.I20<br>.0 | -    |
| chk6 nm  | nos1 71       | 72  | 1.8948<br>(>1.86) | vgsu            | 19.I20<br>.N00   | -     | I19.I20.<br>A  | I19.I20.<br>0 | -    |
| chk6 nm  | nos1 81       | 82  | 1.8968<br>(>1.86) | vgsu            | 19.I20<br>.N00   | -     | I19.I20.<br>A  | I19.I20.<br>0 | -    |
| chk7 nm  | nos1 31       | 32  | 1.8641<br>(>1.86) | vgsu            | I19.I116<br>.MN0 | -     | I19.I116<br>.A | I19.I116      | -    |
| chk7 nm  | nos1 83       | 84  | 1.8671<br>(>1.86) | vgsu            | I19.I116<br>.MN0 | -     | I19.I116<br>.A | I19.I116      | -    |
| chk8 nm  | nos1 31       | 32  | 1.8641<br>(>1.86) | vgsu            | I19.I116<br>.MN0 | -     | reset          | 0             | -    |
| chk8 nm  | nos1 83       | 84  | 1.8671<br>(>1.86) | vgsu            | I19.I116<br>.MN0 | -     | reset          | 0             | -    |

# Where:

v\_mvio is the maximum violation voltage within the check window.

Virtuoso UltraSim Advanced Analysis

# **BJT Voltage Check**

### Spectre Syntax

```
\label{lem:condense} $$ \del{lem:condense} $$ \del{lem:condense}
```

### SPICE Syntax

# Description

This command allows you to monitor bipolar junction transistor (BJT) terminal voltages during a simulation run, and generates a report if the voltages exceed the specified upper and lower bounds, or meets the specified conditions. You can exclude a subset of the instances from the voltage check using the xsubckt or xinst arguments. If a threshold or condition is not specified for dcheck in the netlist file, a warning message is issued by the Virtuoso UltraSim simulator and the dcheck command is ignored during the simulation.

**Note:** You can use the <u>dcheck\_err\_limit</u> option to limit the number of reported errors.

### **Arguments**

title Title of the voltage check.

Specifies whether the top-level node name or the hierarchical terminal name is to be reported in the dcheck report file. If set to 0, the hierarchical device terminal name

report file. If set to 0, the hierarchical device terminal name is reported (default). If set to 1, the top-level node name is reported. If a top-level node name is not available, the

hierarchical terminal name is used.

Virtuoso UltraSim Advanced Analysis

| model     | BJT voltage check is applied to transistors matching the model name (wildcards are supported).                              |
|-----------|-----------------------------------------------------------------------------------------------------------------------------|
| subckt    | BJT voltage check is applied to transistors belonging to all instances of the subcircuits listed (wildcards are supported). |
| xsubckt   | BJT voltage check is excluded from instances of the subcircuits listed (wildcards are supported).                           |
| inst      | BJT voltage check is applied to transistors belonging to the subcircuit instances listed (wildcards are supported).         |
| xinst     | BJT voltage check is excluded from the subcircuit instances listed (wildcards are supported).                               |
|           | <b>Note:</b> The inst and xinst arguments can only be used to specify subcircuit instances, but not device instances.       |
| vbcl=volt | Reports the condition if Vbc is less than the specified lower bound voltage value.                                          |
| vbcu=volt | Reports the condition if Vbc is greater than the specified upper bound voltage value.                                       |
| vbel=volt | Reports the condition if Vbe is less than the specified lower bound voltage value.                                          |
| vbeu=volt | Reports the condition if Vbe is greater than the specified upper bound voltage value.                                       |
| vbsl=volt | Reports the condition if Vbs is less than the specified lower bound voltage value.                                          |
| vbsu=volt | Reports the condition if Vbs is greater than the specified upper bound voltage value.                                       |
| vcel=volt | Reports the condition if Vce is less than the specified lower bound voltage value.                                          |
| vceu=volt | Reports the condition if Vce is greater than the specified upper bound voltage value.                                       |
| vcsl=volt | Reports the condition if Vcs is less than the specified lower bound voltage value.                                          |
| vcsu=volt | Reports the condition if Vcs is greater than the specified upper bound voltage value.                                       |
| vesl=volt | Reports the condition if Ves is less than the specified lower bound voltage value.                                          |
|           |                                                                                                                             |

Virtuoso UltraSim Advanced Analysis

vesu=volt

Reports the condition if Ves is greater than the specified upper bound voltage.

**Note:** The vesu argument and other arguments listed in this table can be used with constant parameters, but must be enclosed by single quotation marks (for example, vesu='-par1').

cond=expression

Defines the conditional expression as the checking criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, ==, | |, &&, and variables: vbc, vbe, vbs, vce, vcs, ves, vs, vb, vc, ve. The expression can be a combination of linear and nonlinear expressions.

The conditional check can be combined with the lower and upper threshold bounds mentioned in the <u>Description</u>.

**Note:** The report format of the violation conditions can be changed by using the <u>dcheck\_cond\_report</u> option.

duration=dtime

Reports the condition if device voltages are out of bounds for a duration of time longer than dtime (dtime default value is equal to the minimum time step of the simulation).

time\_window

The time period specified for checking in which the first number is the start time point and the second number is the stop time point. For example, start1 to stop1 is the first time period and start2 to stop2 is the second time period.

**Note:** Only ascending time points can be used (for example, start1 < stop1 < start2 < stop2).

probe=0|1

Flag to probe node voltage for devices checked. If set to 0, no probe is performed (default). If set to 1, all node voltages for devices checked with dcheck are probed.

preserve=none all

Defines whether all devices are preserved.

- none preserves active devices only
- all preserves all devices or nodes, including passive devices

Virtuoso UltraSim Advanced Analysis

# Example

# Spectre Syntax:

```
dcheck chk1 vbjt model=[tt] vbeu=1.0 inst=[X1] xinst=[X1.X0] time_window=[5n 10u]
probe=1
dcheck chk2 vbjt vbeu=0.7 vbel=-0.5 inst=[i1]
dcheck chk3 vbjt vbeu=0.7 vbel=-0.5 inst=[i1] topnode=1
```

# SPICE Syntax:

```
.dcheck chk1 vbjt model=[tt] vbeu=1.0 inst=[X1] xinst=[X1.X0] time_window=[5n 10u]
probe=1
.dcheck chk2 vbjt vbeu=0.7 vbel=-0.5 inst=[i1]
.dcheck chk3 vbjt vbeu=0.7 vbel=-0.5 inst=[i1] topnode=1
```

The command line of chk1 checks voltages of all BJTs using the tt model in instance x1 and its sub-hierarchy from transient time 5ns to 10us, excluding the x1.x0 instance. BJTs that meet the vbeu>1V criteria are reported by the simulator. Where probe=1, all node voltages of the tt devices are probed.

The command line of chk2 checks all BJT voltages in the instance i1 and its sub-hierarchy. BJTs that meet the vbeu>0.7V or vbeu<-0.5V criteria are reported by the simulator.

The command line of chk3 checks the same thing as chk2 but reports the top-level node names rather than hierarchical terminal names in the dcheck report file.

# Sample Output

| Title | Model | From (ns) | To<br>(ns) | v_mvio<br>(vth)         | chk_t-<br>ype | Device | Collec<br>tor | Base     | Emitter | Subs-<br>trate |
|-------|-------|-----------|------------|-------------------------|---------------|--------|---------------|----------|---------|----------------|
| chk1  | tt    | 5.0       | 5.2        | 1.2<br>(>1.0)           | vbeu          | X1.q1  | -             | X1.b     | X1.e    | -              |
| chk2  | knpn  | 1         | 1.6        | 5.03608(<br>>0.7)       | vbeu          | il.q0  | -             | il.net52 | il.vss! | -              |
| chk2  | knpn  | 0         | 40         | -<br>0.57091(<br><-0.5) | vbe1          | il.q2  | -             | il.iref  | il.vdd! | -              |
| chk3  | knpn  | 1         | 1.6        | 5.03608(<br>>0.7)       | vbeu          | il.q0  | -             | il.net52 | vss!    | -              |
| chk3  | knpn  | 0         | 40         | -<br>0.57091(<br><-0.5) | vbe1          | il.q2  | -             | net35    | vdd!    | -              |

Virtuoso UltraSim Advanced Analysis

#### Where:

v\_mvio is the maximum violation voltage within the check window.

### **Resistor Voltage Check**

### Spectre Syntax

```
dcheck title vres topnode=0|1 <subckt=[subckt1 subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <vpnl=volt> <vpnu=volt> <cond=expression> <duration=dtime> <time_window=[start1 stop1 start2 stop2 ...]> <probe=0|1> preserve=none|all>
```

# SPICE Syntax

```
.dcheck title vres topnode=0|1 <subckt=[subckt1 subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <vpnl=volt> <vpnu=volt> <cond=expression> <duration=dtime> <time_window=[start1 stop1 start2 stop2 ...]> <probe=0|1> preserve=none|all>
```

# Description

This command allows you to monitor resistor (primitive element or bsource) terminal voltages during a simulation run, and generates a report if the voltages exceed the specified upper and lower bounds, or meets the specified conditions. You can exclude a subset of the instances from the voltage check using the <code>xsubckt</code> or <code>xinst</code> arguments. If a threshold or condition is not specified for <code>dcheck</code> in the netlist file, a warning message is issued by the Virtuoso UltraSim simulator and the <code>dcheck</code> command is ignored during the simulation.

**Note:** You can use the <u>dcheck err limit</u> option to limit the number of reported errors.

# **Arguments**

title Title of the voltage check.

Specifies whether the top-level node name or the hierarchical terminal name is to be reported in the dcheck report file. If set to 0, the hierarchical device terminal name

is reported (default). If set to 1, the top-level node name is reported. If a top-level node name is not available, the

hierarchical terminal name is used.

Virtuoso UltraSim Advanced Analysis

subckt The voltage check is applied to resistors belonging to all

instances of the subcircuits listed (wildcards are

supported).

The voltage check is excluded from instances of the xsubckt

subcircuits listed (wildcards are supported).

The voltage check is applied to resistors belonging to the inst

subcircuit instances listed (wildcards are supported).

The voltage check is excluded from the subcircuit xinst

instances listed (wildcards are supported).

**Note:** The inst and xinst arguments can only be used to specify subcircuit instances, but not device instances.

vpn1=vo1t Reports the condition if Vpn is less than the specified

lower bound voltage value.

Reports the condition if Vpn is greater than the specified vpnu=volt

upper bound voltage value.

Note: The vpnu argument and other arguments listed in this table can be used with constant parameters, but must be enclosed by single quotation marks (for example,

vpnu='-par1').

Defines the conditional expression as the checking cond=expression

criteria. When the condition is met, the simulator generates a report. The conditional expression supports

the following operators: <, >, <=, >=, =, | |, &&, and variables: vpn, vp and vn. The expression can be a combination of linear and non-linear expressions.

The conditional check can be combined with the lower and upper threshold bounds mentioned in the **Description**.

**Note:** The report format of the violation conditions can be

changed by using the dcheck cond report option.

Reports the condition if device voltages are out of bounds for a duration of time longer than dtime (dtime default

value is equal to the minimum time step of the simulation).

duration=dtime

Virtuoso UltraSim Advanced Analysis

| time_window | The time period specified for checking in which the first number is the start time point and the second number is the stop time point. For example, $start1$ to $stop1$ is the first time period and $start2$ to $stop2$ is the second time period. |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | <b>Note:</b> Only ascending time points can be used (for example, start1 < stop1 < start2 < stop2).                                                                                                                                                 |

probe=0 | 1

Flag to probe node voltage for devices checked. If set to 0, no probe is performed (default). If set to 1, all node voltages for devices checked with dcheck are probed.

preserve=none all

Defines whether all devices are preserved.

- none preserves active devices only
- all preserves all devices or nodes, including passive devices

**Note:** Set preserve=all if the specified resistor is subject to RC reduction.

# Example

## Spectre Syntax:

```
dcheck chk1 vres vpnu=1.0 inst=[X1] time_window=[5n 10u] probe=1
dcheck chk2 vres inst=[I19] xinst=[I19.I19.I3] vpnu=0.05
dcheck chk3 vres inst=[I19] xinst=[I19.I19.I3] vpnu=0.05 topnode=1
```

# SPICE Syntax:

```
.dcheck chk1 vres vpnu=1.0 inst=[X1] time_window=[5n 10u] probe=1
.dcheck chk2 vres inst=[I19] xinst=[I19.I19.I3] vpnu=0.05
.dcheck chk3 vres inst=[I19] xinst=[I19.I19.I3] vpnu=0.05 topnode=1
```

The command line of chk1 checks all resistors belonging to the X1 instance and its subhierarchy from transient simulation time 5 ns to 10 us. The resistors that meet the vpnu>1.0 criteria are reported and the node voltages of all resistors inside X1 are probed.

The command line of chk2 checks all the resistors for instance I19 and its sub-hierarchy, from which I19.I19.I3 instance is excluded. The resistors that meet the vpnu>0.05 criteria are reported.

The command line of chk3 checks the same thing as chk2 but reports the top-level node names rather than hierarchical terminal names into dcheck report file.

Virtuoso UltraSim Advanced Analysis

# Sample Output

| Title | Model | From (ns) | To (ns) | v_mvio(vth) chk_ty       | pe Device | 1               | 2      |
|-------|-------|-----------|---------|--------------------------|-----------|-----------------|--------|
| chk1  | tt    | 5.0       | 5.2     | 1.2 (>1.0) vpnu          | X1.r1     | X1.n1           | X1.n2  |
| chk2  | R     | 30        | 31      | 0.061919(>0 vpnu<br>.05) | I19.R2.r1 | I19.R2<br>.PLUS |        |
| chk3  | R     | 30        | 31      | 0.061919(>0 vpnu<br>.05) | I19.R2.r1 | I19.n5          | I19.n6 |

#### Where:

v\_mvio is the maximum violation voltage within the check window.

## **Capacitor Voltage Check**

## Spectre Syntax

# SPICE Syntax

```
.dcheck title vcap topnode=0|1 <subckt=[subckt1 subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]> <inst=[inst1 inst2...]> <xinst=[xinst1 xinst2...]> <vpnl=volt> <vpnu=volt> <cond=expression> <duration=dtime> <time_window=[start1 stop1 start2 stop2 ...]> cprobe=0|1> cpreserve=none|all>>
```

# Description

This command allows you to monitor capacitor (primitive element or bsource) terminal voltages during a simulation run, and generates a report if the voltages exceed the specified upper and lower bounds, or meet the specified conditions. You can exclude a subset of the instances from the voltage check using the xsubckt or xinst arguments. If a threshold or condition is not specified for dcheck in the netlist file, a warning message is issued by the Virtuoso UltraSim simulator and the dcheck command is ignored during the simulation.

**Note:** You can use the <u>dcheck\_err\_limit</u> option to limit the number of reported errors.

Virtuoso UltraSim Advanced Analysis

## Arguments

title Title of the voltage check.

topnode=0 | 1 Specifies whether the top-level node name or the

hierarchical terminal name is to be reported in the dcheck report file. If set to 0, the hierarchical device terminal name is reported (default). If set to 1, the top-level node name is reported. If a top-level node name is not available, the

hierarchical terminal name is used.

subckt The voltage check is applied to capacitors belonging to all

instances of the subcircuits listed (wildcards are

supported).

xsubckt The voltage check is excluded from instances of the

subcircuits listed (wildcards are supported).

inst The voltage check is applied to capacitors belonging to the

subcircuit instances listed (wildcards are supported).

xinst The voltage check is excluded from the subcircuit

instances listed (wildcards are supported).

**Note:** The inst and xinst arguments can only be used to specify subcircuit instances, but not device instances.

vpn1=vo1t Reports the condition if Vpn is less than the specified

lower bound voltage value.

vpnu=volt Reports the condition if Vpn is greater than the specified

upper bound voltage value.

**Note:** The vpnu argument and other arguments listed in this table can be used with constant parameters, but must be enclosed by single quotation marks (for example,

vpnu='-par1').

Virtuoso UltraSim Advanced Analysis

cond=expression

Defines the conditional expression as the checking criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, =, | |, &&, and variables: vpn, vp, and vn. The expression can be a combination of linear and non-linear expressions.

The conditional check can be combined with the lower and upper threshold bounds mentioned in the <u>Description</u>.

**Note:** The report format of the violation conditions can be changed by using the <u>dcheck\_cond\_report</u> option.

duration=dtime

Reports the condition if device voltages are out of bounds for a duration of time longer than dtime (dtime default value is equal to the minimum time step of the simulation).

time\_window

The time period specified for checking in which the first number is the start time point and the second number is the stop time point. For example, start1 to stop1 is the first time period and start2 to stop2 is the second time period.

**Note:** Only ascending time points can be used (for example, start1 < stop1 < start2 < stop2).

probe=0 | 1

Flag to probe node voltage for devices checked. If set to 0, no probe is performed (default). If set to 1, all node voltages for devices checked with dcheck are probed.

preserve=none all

Defines whether all devices are preserved.

- none preserves active devices only
- all preserves all devices or nodes, including passive devices

**Note:** Set preserve=all if the specified capacitor is subject to RC reduction.

## Examples

## Spectre Syntax:

```
dcheck chk1 vcap vpnu=1.0 inst=[X1] time_window=[5n 10u]
dcheck chk2 vcap xinst=[I19.I19.I3] vpnu=1.1
dcheck chk3 vcap vpnl=-5 preserve=all
```

Virtuoso UltraSim Advanced Analysis

dcheck chk4 vcap vpnl=-5 preserve=all topnode=1

## SPICE Syntax:

```
.dcheck chk1 vcap vpnu=1.0 inst=[X1] time_window=[5n 10u]
.dcheck chk2 vcap xinst=[I19.I19.I3] vpnu=1.1
.dcheck chk3 vcap vpnl=-5 preserve=all
.dcheck chk4 vcap vpnl=-5 preserve=all topnode=1
```

The command line of chk1 checks all the capacitors belonging to instance x1 and its subhierarchy from transient time 5 ns to 10 us. The capacitors that meet the vpnu>1.0V criteria are reported.

The command line of chk2 checks all the capacitors in the netlist file, excluding the I19.I19.I3 instance and its sub-hierarchy. The capacitors that meet the vpnu>1.1V criteria are reported.

The command line of chk3 checks all the capacitors in the netlist file. The capacitors that meet the vpnl<-5V criterion are reported.

The command line of chk4 checks the same thing as chk3 but reports the top-level node names rather than the hierarchical terminal names into the dcheck report file.

## Sample Output

| Title | Model | From (ns) | To<br>(ns) | v_mvio(vth)      | chk_type | Device | 1         | 2      |
|-------|-------|-----------|------------|------------------|----------|--------|-----------|--------|
| chk1  | tt    | 5.0       | 5.2        | 1.2 (>1.0)       | vpnu     | X1.c1  | X1.n1     | X1.n2  |
| chk2  | С     | 0         | 23.6       | 1.8827<br>(>1.1) | vpnu     | C7     | clk_p0_1x | 0      |
| chk3  | С     | 0         | 40         | -6.50024(<-5)    | vpnl     | il.c0  | il.net6   | ilnet0 |
| chk4  | С     | 0         | 40         | -6.50024(<-5)    | vpnl     | il.c0  | il.net6   | out    |

#### Where:

v\_mvio is the maximum violation voltage within the check window.

Virtuoso UltraSim Advanced Analysis

## **Diode Voltage Check**

## Spectre Syntax

```
dcheck title vdio topnode=0|1 <model=[model1 model2...]> <subckt=[subckt1
    subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]> <inst=[inst1 inst2...]>
    <xinst=[xinst1 xinst2...]> <vpnl=volt> <cond=expression>
        <duration=dtime> <time_window=[start1 stop1 start2 stop2 ...]> cpreserve=none|all>
```

## SPICE Syntax

## Description

This command allows you to monitor diode terminal voltages during a simulation run, and generates a report if the voltages exceed the specified upper and lower bounds, or meet the specified conditions. You can exclude a subset of the instances from the voltage check using the xsubckt or xinst arguments. If a threshold or condition is not specified for dcheck in the netlist file, a warning message is issued by the Virtuoso UltraSim simulator and the dcheck command is ignored during the simulation.

**Note:** You can use the <u>dcheck\_err\_limit</u> option to limit the number of reported errors.

## Arguments

| title       | Title of the voltage check.                                                                                                                                                                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| topnode=0 1 | Specifies whether the top-level node name or the hierarchical terminal name is to be reported in the dcheck report file. If set to 0, the hierarchical device terminal name is reported (default). If set to 1, the top-level node name is reported. If a top-level node name is not available, the hierarchical terminal name is used. |
| model       | The diode voltage check is applied to diodes matching the model name (wildcards are supported).                                                                                                                                                                                                                                         |

Virtuoso UltraSim Advanced Analysis

subckt The diode voltage check is applied to diodes belonging to

all instances of the subcircuits listed (wildcards are

supported).

The diode voltage check is excluded from instances of the xsubckt

subcircuits listed (wildcards are supported).

The diode voltage check is applied to diodes belonging to inst

the subcircuit instances listed (wildcards are supported).

xinst The diode voltage check is excluded from the subcircuit

instances listed (wildcards are supported).

**Note:** The inst and xinst arguments can only be used to specify subcircuit instances, but not device instances.

Reports the condition if Vpn is less than the specified

lower bound voltage value.

Reports the condition if Vpn is greater than the specified vpnu=volt

upper bound voltage value.

Note: The vpnu argument and other arguments listed in this table can be used with constant parameters, but must be enclosed by single quotation marks (for example,

vpnu='-par1').

Defines the conditional expression as the checking

criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, =, | |, &&, and variables: vpn, vp, and vn. The expression can be a

combination of linear and non-linear expressions.

The conditional check can be combined with the lower and upper threshold bounds mentioned in the **Description**.

**Note:** The report format of the violation conditions can be

changed by using the dcheck cond report option.

Reports the condition if device voltages are out of bounds for a duration of time longer than dtime (dtime default

value is equal to the minimum time step of the simulation).

vpn1=vo1t

cond=expression

duration=dtime

Virtuoso UltraSim Advanced Analysis

| time_window       | The time period specified for checking in which the first number is the start time point and the second number is the stop time point. For example, $start1$ to $stop1$ is the first time period and $start2$ to $stop2$ is the second time period. |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | <b>Note:</b> Only ascending time points can be used (for example, $start1 < stop1 < start2 < stop2$ ).                                                                                                                                              |
| probe=0 1         | Flag to probe node voltage for devices checked. If set to 0, no probe is performed (default). If set to 1, all node voltages for devices checked with dcheck are probed.                                                                            |
| preserve=none all | Defines whether all devices are preserved.                                                                                                                                                                                                          |
|                   | ■ none preserves active devices only                                                                                                                                                                                                                |

**all** preserves all devices or nodes, including passive

# Examples

## Spectre Syntax:

```
dcheck diochk1 vdio vpnu=2 vpnl=0
dcheck diochk2 vdio subckt=[pll] xinst=[I19.I19.I3] vpnl=0
dcheck diochk3 vdio subckt=[pll] xinst=[I19.I19.I3] vpnl=0 topnode=1
```

devices

# SPICE Syntax:

```
.dcheck diochk1 vdio vpnu=2 vpnl=0
.dcheck diochk2 vdio subckt=[pll] xinst=[I19.I19.I3] vpnl=0
.dcheck diochk3 vdio subckt=[pll] xinst=[I19.I19.I3] vpnl=0 topnode=1
```

The command line of diochk1 checks all the diodes in the netlist file. The diodes that meet the vpnu>2 or vpnl<0 criteria are reported by the simulator.

The command line of diochk2 checks the diodes in the instances of subcircuit p11 and its sub-hierarchy, excluding the I19.I19.I3 instance. The diodes that meet the vpnl<0 criterion are reported by the simulator.

The command line of diochk3 checks the same thing as diochk2 but reports the top-level node names rather than the hierarchical terminal names into the dcheck report file.

Virtuoso UltraSim Advanced Analysis

# Sample Output

| Title   | Model | From (ns) | To<br>(ns) | v_mvio(vth)   | chk_type | Device | 1        | 2        |
|---------|-------|-----------|------------|---------------|----------|--------|----------|----------|
| diochk1 | D     | 29        | 30         | -0.5 (< 0)    | vpnl     | d1     | n1       | n2       |
| diochk1 | D     | 5         | 25         | 4.5 (> 2)     | vpnu     | d1     | n1       | n2       |
| diochk2 | D     | 0         | 85         | -1.0499 (<0)  | vpnl     | I19.D2 | I19.vss  | I19.vcom |
| diochk2 | D     | 0         | 85         | -1.26648 (<0) | vpnl     | I19.D3 | I19. vss | I19.vcop |
| diochk3 | D     | 0         | 85         | -1.0499 (<0)  | vpnl     | I19.D2 | 0        | vcom     |
| diochk3 | D     | 0         | 85         | -1.26648 (<0) | vpnl     | I19.D3 | 0        | vcop     |

#### Where:

v\_mvio is the maximum violation voltage within the check window.

## JFET/MESFET Voltage Check

## Spectre Syntax

```
\label{lem:condense} $$ \del{lem:condense} $$ \del{lem:condense}
```

## SPICE Syntax

## Description

This command allows you to monitor junction field effect transistor (JFET) or metal semiconductor field effect transistor (MESFET) voltages during a simulation run, and generates a report if the terminal voltages exceed the specified upper and lower bounds, or

Virtuoso UltraSim Advanced Analysis

meets the specified conditions. You can exclude a subset of the instances from the voltage check using the xsubckt or xinst arguments. If a threshold or condition is not specified for the dcheck command in the netlist file, a warning message is issued by the Virtuoso UltraSim simulator and the dcheck command is ignored during the simulation.

Note: You can use the dcheck\_err\_limit option to limit the number of reported errors.

## Arguments

| title       | Title of the voltage check.                                                                                                                                                                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| topnode=0 1 | Specifies whether the top-level node name or the hierarchical terminal name is to be reported in the dcheck report file. If set to 0, the hierarchical device terminal name is reported (default). If set to 1, the top-level node name is reported. If a top-level node name is not available, the hierarchical terminal name is used. |
| model       | JFET/MESFET voltage check is applied to transistors matching the model name (wildcards are supported).                                                                                                                                                                                                                                  |
| subckt      | JFET/MESFET voltage check is applied to transistors belonging to all instances of the subcircuits listed (wildcards are supported).                                                                                                                                                                                                     |
| xsubckt     | JFET/MESFET voltage check is excluded from instances of the subcircuits listed (wildcards are supported).                                                                                                                                                                                                                               |
| inst        | JFET/MESFET voltage check is applied to transistors belonging to the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                                             |
| xinst       | JFET/MESFET voltage check is excluded from the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                                                                   |
|             | <b>Note:</b> The inst and xinst arguments can only be used to specify subcircuit instances, but not device instances.                                                                                                                                                                                                                   |
| vgdl=volt   | Reports the condition if Vgd is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                      |
| vgdu=volt   | Reports the condition if Vgd is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                   |
| vdsl=volt   | Reports the condition if Vds is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                      |

Virtuoso UltraSim Advanced Analysis

| vdsu=volt       | Reports the condition if Vds is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                          |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vdbl=volt       | Reports the condition if Vdb is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                             |
| vdbu=volt       | Reports the condition if Vdb is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                          |
| vgsl=volt       | Reports the condition if Vgs is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                             |
| vgsu=volt       | Reports the condition if Vgs is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                          |
| vgbl=volt       | Reports the condition if Vgb is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                             |
| vgbu=volt       | Reports the condition if Vgb is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                          |
| vsbl=volt       | Reports the condition if Vsb is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                             |
| vsbu=volt       | Reports the condition if Vsb is greater than the specified upper bound voltage.                                                                                                                                                                                                                                                                                |
|                 | <b>Note:</b> The vsbu argument and other arguments listed in this table can be used with constant parameters, but must be enclosed by single quotation marks (for example, vsbu='-par1').                                                                                                                                                                      |
| cond=expression | Defines the conditional expression as the checking criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, ==,    , &&, and variables: vgd, vds, vdb, vgs, vgb, vsb, 1, w, vd, vg, vs, vb. The expression can be a combination of linear and non-linear expressions. |
|                 | The conditional check can be combined with the lower and upper threshold bounds mentioned in the <u>Description</u> .                                                                                                                                                                                                                                          |
|                 | <b>Note:</b> The report format of the violation conditions can be changed by using the <u>dcheck cond report</u> option.                                                                                                                                                                                                                                       |
| duration=dtime  | Reports the condition if device voltages are out of bounds for a duration of time longer than dtime ( $dtime$ default value is equal to the minimum time step of the simulation).                                                                                                                                                                              |

Virtuoso UltraSim Advanced Analysis

| time_window       | The time period specified for checking in which the first number is the start time point and the second number is the stop time point. For example, $start1$ to $stop1$ is the first time period and $start2$ to $stop2$ is the second time period. |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | <b>Note:</b> Only ascending time points can be used (for example, $start1 < stop1 < start2 < stop2$ ).                                                                                                                                              |
| probe=0 1         | Flag to probe node voltage for devices checked. If set to 0, no probe is performed (default). If set to 1, all node voltages for devices checked with dcheck are probed.                                                                            |
| preserve=none all | Defines whether all devices are preserved.                                                                                                                                                                                                          |

- Defines whether all devices are preserved.
  - **none** preserves active devices only
  - **all** preserves all devices or nodes, including passive devices

## Examples

# Spectre Syntax:

```
dcheck chk1 vjft model=[tt] inst=[X1] xsubckt=[Reg*] vgsu=1.0 vgsl=0.5 probe=1
dcheck chk2 vjft model=[tt2] cond=((vgs<-3 || vds>3) && 1<0.2u)
```

# SPICE Syntax

```
.dcheck chk1 vjft model=[tt] inst=[X1] xsubckt=[Req*] vqsu=1.0 vqsl=0.5 probe=1
.dcheck chk2 vjft model=[tt2] cond='(vqs<-3 || vds>3) && 1<0.2u'
```

The command line of chk1 in the netlist file tells the Virtuoso UltraSim simulator to check all JFET/MESFET devices using model tt in block X1 and its sub-hierarchy. Instances of subcircuits with names that match \*Reg are excluded (if instances of the Reg\* subcircuits are not part of the X1 instance, their sub-hierarchies are also excluded). The devices that meet the vgs>1 or vgs<0.5 criteria are reported by the simulator. Where probe=1, all node voltages of the tt devices are probed.

The command line of chk2 tells the simulator to check all JFET/MESFET devices using model tt2, whether vgs<-3 or vds>3, and when the JFET/MESFET length is less than 0.2 um. If the conditions are met, the devices are reported by the simulator.

Virtuoso UltraSim Advanced Analysis

# **Dynamic Power Checking**

The section introduces the Virtuoso UltraSim simulator dynamic power analyses. These commands allow you to perform a power analysis using probe and measure statements, and report the power consumed by each element and subcircuit in the design.

## .measure/power

## Description

The power measure statement monitors the average, maximum, minimum, peak-to-peak, RMS, and integral (total energy) of the instantaneous power consumed by the elements or subcircuit. If the netlist filename is circuit.sp, the value files are called circuit.meas# and circuit.mt#.

## Examples

## In the following example

```
.measure tran power_max max `v(xtop.x23.out) * x0(xtop.x23.out) ` from=0ns to=1us
```

tells the Virtuoso UltraSim simulator to measure the maximum power of port out of instance xtop.x23, excluding all other lower hierarchical subcircuit ports within the time window of 0 to 1us.

#### The next example

```
.measure tran power_min min `v(xtop.x23.out) * x(xtop.x23.out) ` from=0ns to=1us
```

tells the simulator to measure the minimum power of port out of instance xtop.x23 and all instances below it.

#### The next example

```
.measure tran power_avg avg `v(1) * i1(r1)` from=Ons to=lus
```

tells the simulator to measure the average power on element r1 in the circuit.

#### The next example

```
.measure tran energy integ `v(xtop.x23.out) * x(xtop.x23.out) `from=0ns to=10us
```

tells the simulator to measure the integral power (total energy) of port out of instance xtop.x23 and all instances below it within the time window of 0 to 10us.

Virtuoso UltraSim Advanced Analysis

## .probe/power

## Description

The power probe statement is used to set up power probes on elements or subcircuits for a specified output quantity. Two output files are created for this probe statement. If the netlist filename is circuit.sp, the output files are called circuit.expr.trn and circuit.expr.dsn.

## Examples

## In the following example

```
.probe tran power=par(`v(xtop.x23.out) * x0(xtop.x23.out)`)
```

tells the Virtuoso UltraSim simulator to probe the power of port out of instance xtop.x23, excluding all other lower hierarchical subcircuit ports.

### The next example

```
.probe tran power=par(`v(xtop.x23.out) * x(xtop.x23.out)`)
```

tells the simulator to probe the power of port out of instance xtop.x23 and all instances below it.

#### The next example

```
.probe tran power=par(`v(1) * i1(r1)`)
```

tells the simulator to probe the power on element r1 in the circuit.

Virtuoso UltraSim Advanced Analysis

# **Node Activity Analysis**

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

This command sets up the node activity analysis for the specified nodes. The analysis reports the following parameters for each node:

- Maximum and average voltage overshoot (VO)
- Maximum and average voltage undershoot (VU)
- Maximum, average, and minimum rise times
- Maximum, average, and minimum fall times
- Signal probability of being high and low
- Capacitance
- Number of toggles
- Full-swing or non-full-swing status

A time window can be specified for the analysis performed. If a wildcard (\*) is used in the node names, the number of nodes for which data is printed can be limited using the limit keyword. For more information about wildcards, see "Wildcard Rules" on page 49.

The output data is printed to a file with the extension .nact. For example, if the name of the input netlist file is circuit.sp, then the output file is named circuit.nact. For multiple node activity analysis commands, all activity reports are saved in the .nact file in the same order as the commands were issued.

The number of nodes for which data is printed in the output file can be limited. This is to restrict the size of the output file if the circuit is large. If the limit is not specified, then data for all the nodes is printed to the file.

Virtuoso UltraSim Advanced Analysis

The nodes can be sorted before being printed to the file. Each of the column names in the output file can be treated as a sort variable. That is, it can be used for sorting, and only one column can be used for sorting. The sorting order, ascending or descending, can also be specified. By default, the nodes are sorted in increasing order of their names (that is, in alphabetical order). If a sort variable is specified, then it is used for sorting. For example, if type=max\_vo sort=inc is specified in the command card, the nodes are sorted in increasing order of their maximum VO value. If many nodes have the exact same maximum VO, then they are sorted according to the default sorting criterion, by increasing order of their names.

By default, the command reports all parameters for each node. The number of reported parameters can be limited using the param statement.

## **Arguments**

| title           | Title of the node activity analysis.                                                                                                                                           |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [node1 node2]   | Specifies the nodes that need to be checked; accepts wildcards $(*)$ .                                                                                                         |
| limit=N         | Limits the number of nodes which are output to the file to $n$ . The $n$ nodes that rank highest, according to the specified criterion, are printed to the file.               |
| start           | Start time of the check window. If not specified, the default is 0.                                                                                                            |
| stop            | Stop time of the check window. If not specified, the default is the stop time of the simulation.                                                                               |
| type            | Sets the column name to be sorted.                                                                                                                                             |
|                 | Note: You can use only one column name for sorting.                                                                                                                            |
| sort =(inc dec) | Sets the sorting order:                                                                                                                                                        |
|                 | inc, sorts in increasing order of the column values.                                                                                                                           |
|                 | dec, sorts in decreasing order of the column values.                                                                                                                           |
| param           | Defines the column names printed in the report. The column names that are not listed are not printed. If the param keyword is not specified, all the column names are printed. |

Virtuoso UltraSim Advanced Analysis

swingvth

Defines the voltage threshold for detecting nodes that are not fullswing. A node is not considered to be full-swing if:

- high-level voltage cannot reach the vdd-swingvth value.
  or
- low-level voltage cannot be under the gnd+swingvth value.

The reported column names, specified in the .usim\_nact file, are described below:

# **Column Name Descriptions**

| max_vo     | Maximum voltage overshoot (VO) at the node during time window (reference level is the high level defined by .usim_opt vdd=value or the highest available DC voltage level - see log file for detected vdd value)                         |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t_max_vo   | Time when maximum VO occurs                                                                                                                                                                                                              |
| avg_vo     | Average VO at the node during time window (reference level is vdd)                                                                                                                                                                       |
| max_vu     | Maximum voltage undershoot (VU) at the node during time window (reference level is 0V)                                                                                                                                                   |
| t_max_vu   | Time when maximum VU occurs                                                                                                                                                                                                              |
| avg_vu     | Average VU at the node during time window (reference level is 0V)                                                                                                                                                                        |
| max_rise   | Maximum rise time at the node during time window, measured from $\underline{\text{vl}}$ to $\underline{\text{vh}}$ (use .usim_opt v1/vh=value to define threshold). The default values of v1 and vh are 0.3vdd and 0.7vdd, respectively. |
|            | Note: Use max_rt in the usim_nact command.                                                                                                                                                                                               |
| t_max_rise | Time when maximum rise time occurs                                                                                                                                                                                                       |
| min_rise   | Minimum rise time at the node during time window, measured from $v1$ to $vh$ (use .usim_opt $v1/vh=value$ to define threshold). The default values of $v1$ and $vh$ are 0.3vdd and 0.7vdd, respectively.                                 |
|            | Note: Use min_rt in the usim_nact command.                                                                                                                                                                                               |
| t_min_rise | Time when minimum rise time occurs                                                                                                                                                                                                       |
|            |                                                                                                                                                                                                                                          |

Virtuoso UltraSim Advanced Analysis

| avg_rise   | Average rise time at the node during time window, measured from $v1$ to $vh$ (use .usim_opt $v1/vh=value$ to define threshold). The default values of $v1$ and $vh$ are 0.3vdd and 0.7vdd, respectively.        |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Note: Use avg_rt in the usim_nact command.                                                                                                                                                                      |
| max_fall   | Maximum fall time at the node during time window, measured from $vh$ to $vl$ (use .usim_opt $vl/vh=value$ to define threshold). The default values of $vl$ and $vh$ are 0.3vdd and 0.7vdd, respectively.        |
|            | Note: Use max_ft in the usim_nact command.                                                                                                                                                                      |
| t_max_fall | Time when maximum fall time occurs                                                                                                                                                                              |
| min_fall   | Minimum fall time at the node during time window, measured from $vh$ to $vl$ (use .usim_opt $vl/vh=value$ to define threshold). The default values of $vl$ and $vh$ are 0.3vdd and 0.7vdd, respectively.        |
|            | Note: Use min_ft in the usim_nact command.                                                                                                                                                                      |
| t_min_fall | Time when minimum fall time occurs                                                                                                                                                                              |
| avg_fall   | Average fall time at the node during time window, measured from $vh$ to $vl$ (use .usim_opt $vl/vh=value$ to define threshold). The default values of $vl$ and $vh$ are 0.3 $vdd$ and 0.7 $vdd$ , respectively. |
|            | Note: Use avg_ft in the usim_nact command.                                                                                                                                                                      |
| probe_h    | Percentage of transient simulation time node was in logic 1 state (above vh)                                                                                                                                    |
| probe_1    | Percentage of transient simulation time node was in logic 0 state (below $v1$ )                                                                                                                                 |
| cap        | Total average node capacitance including device capacitances                                                                                                                                                    |
| toggle     | Number of times node toggled from low to high or high to low (high level defined by ${\rm vh}$ and low level defined by ${\rm vl})$                                                                             |
| half_swing | Indicates whether a node is full-swing. A value of ${\tt 1}$ indicates a non-full-swing node, and a value of ${\tt 0}$ indicates a full-swing node.                                                             |

**Note:** Ultrasim only reports the capacitance of a node that is not connected to a voltage source or ground. To measure the capacitance of these nodes, you can insert a resistor between the node and the voltage source or ground before invoking the check. The resistor should be removed for normal simulation.

Virtuoso UltraSim Advanced Analysis

## **Examples**

## Spectre Syntax:

usim nact example limit=10 type=max vo sort=inc

## SPICE Syntax:

```
.usim nact example limit=10 type=max vo sort=inc
```

tells the Virtuoso UltraSim simulator to display the top 10 nodes which have the highest VO.

VO is the difference between the node and supply voltage, when the node voltage is greater than the supply voltage. If the node voltage is less than the supply voltage, VO is assumed to be 0.

VU is defined as the difference between the ground and node voltage. If the node voltage is higher than the ground level, VU is assumed to be 0.

### Spectre Syntax:

```
usim nact example1 type=cap sort=dec param=[cap toggle max rt]
```

## SPICE Syntax:

```
.usim nact example1 type=cap sort=dec param=[cap toggle max rt]
```

tells the simulator to create a report with all nodes ordered after their node capacitance and prints the node capacitance, maximum rise time, time at which maximum rise time appears, and number of toggles.

#### Spectre Syntax:

```
usim_nact check_swing node=[out1 out2 in] param=[toggle half_swing] swingvth=0.1
start=10ns stop=40ns
```

### **SPICE Syntax:**

```
.usim_nact check_swing node=[out1 out2 in] param=[toggle half_swing] swingvth=0.1
start=10ns stop=40ns
```

tells the simulator to check whether the three nodes out1, out2 and, in are full-swing based on the specified swing threshold value (swingvth=0.1), and prints the half\_swing flag together with the number of toggles in the report file.

Virtuoso UltraSim Advanced Analysis

# **Node Glitch Analysis**

## **Spectre Syntax**

## **SPICE Syntax**

## Description

This command sets up the node glitch analysis for the specified nodes. Node glitch analysis is a post-processing feature, which detects glitches in reference to static voltage levels of a signal.

Node glitch analysis is performed as follows:

- 1. Static voltage levels (where the voltage level is constant) of all signals defined as levels are determined.
- 2. All static levels below or equal to 0.5V are considered as static low level.
- **3.** All static levels above 0.5V are considered as static high level.
- **4.** Glitches are detected in reference to the static voltage levels. UltraSim detects overshoot glitches in reference to static low level and undershoot glitches in reference to static high level.



The report contains one line for all glitches occurring during one static level. If one signal has multiple static levels and each static level contains glitches, one line is reported for each static level. The following parameters are reported for the glitches of each static voltage level:

- avg: Specifies the average glitch voltage level, that is, the average of maximum value of all glitches within one static level.
- max: Specifies the maximum glitch voltage level, that is, the voltage level of the maximum glitch within the static level.
- t\_max: Specifies the time of the maximum glitch.
- t\_recovery: Specifies the time taken by the signal to recover from the glitch.
- staticVal: Specifies the static voltage level.
- Vpp: Specifies the high-level voltage used to calculate glitch threshold based on relative tolerances.
- start: Specifies the start time of the static voltage level.

Virtuoso UltraSim Advanced Analysis

end: Specifies the end time of the static voltage level.

The report can be sorted based on overshoot glitches, undershoot glitches, average glitch voltage level, and maximum glitch voltage level. In addition, the values can be arranged in increasing or decreasing order.

Overshoot glitches can be identified in the report by the reported static low level (below/equal to 0.5V). Undershoot glitches can be identified in the report by the reported static high level.

## **Arguments**

| title         | Title of the node glitch analysis.                                     |
|---------------|------------------------------------------------------------------------|
| [node1 node2] | Specifies the nodes that need to be checked; accepts wildcards $(*)$ . |
| vurelth       | Specifies the relative tolerance for undershoot glitch detection.      |
|               | Default: 0.1                                                           |
| vuabsth       | Specifies the absolute tolerance for undershoot glitch detection.      |
|               | <b>Default</b> : 0.5∨                                                  |
| vurelrecth    | Specifies the relative tolerance for undershoot glitch recovery.       |
|               | Default: 0.1                                                           |
| vuabsrecth    | Specifies the absolute tolerance for undershoot glitch recovery.       |
|               | <b>Default</b> : 0.5∨                                                  |
| vorelth       | Specifies the relative tolerance for overshoot glitch detection.       |
|               | Default: 0.1                                                           |
| voabsth       | Specifies the absolute tolerance for overshoot glitch detection.       |
|               | Default: 0.5V                                                          |
| vorelrecth    | Specifies the relative tolerance for overshoot glitch recovery.        |
|               | Default: 0.1                                                           |
| voabsrecth    | Specifies the absolute tolerance for overshoot glitch recovery.        |
|               | <b>Default</b> : 0.5∨                                                  |

Virtuoso UltraSim Advanced Analysis

type

Specifies the criteria of sorting, which could be one of the following:

- max\_vo: Sorts the results based on maximum overshoot or undershoot value.
- avg\_vo: Sorts the results based on average overshoot or undershoot glitch value.
- max\_vu: Sorts the results based on maximum overshoot or undershoot value.
- avg\_vu: Sorts the results based on average overshoot or undershoot glitch value.

**Note:** The report does not differentiate between overshoot and undershoot glitches. Therefore, you will see the same sorting results when you use max\_vo or max\_vu. Similarly, you will see the same sorting results when you use avg\_vo or avg\_vu.

sort =(inc |
dec)

Sets the order for sorting:

inc: Sorts in increasing order of the column values.

dec: Sorts in decreasing order of the column values.

**Note:** It is recommended that you use the type and sort parameters together. type=max\_vo is considered as default while sorting.

start

Specifies the start time of the check window.

Default: 0

stop

Specifies the stop time of the check window. If not specified, the default is the stop time of the simulation.

limit

Limits the number of nodes, which are output to the file. When this option is specified, the software prints the glitch information for only the specified number of nodes. The nodes that rank higher based on the specified criteria are printed first.

Default: unlimited

numlevel

Limits the number of static levels per signal. When this option is specified, the software prints the glitch information for only the specified number of static levels per signal.

Default: 5

Virtuoso UltraSim Advanced Analysis

## **Examples**

## Spectre Syntax:

usim\_nact glitch analysis=glitch type=max\_vo sort=inc node=[ vdd1 vdd2 vss1 vss2
out1\_out2 ] vurelth=0.1 vuabsth=0.25 vureIrecth=0.02 vuabsrecth=0.05 vorelth=0.1
voabsth=0.25 vorelrecth=0.02 voabsrecth=0.05

## SPICE Syntax:

.usim\_nact glitch analysis=glitch type=max\_vo sort=inc node=[ vdd1 vdd2 vss1 vss2
out1 out2 ] vurelth=0.1 vuabsth=0.25 vurelrecth=0.02 vuabsrecth=0.05 vorelth=0.1
voabsth=0.25 vorelrecth=0.02 voabsrecth=0.05

tells the Virtuoso UltraSim simulator to perform a glitch analysis on the nodes vdd1, vdd2, vss1, vss2, out1, and out2 using the defined threshold values for glitch detection, and recovery. The report is sorted based on the maximum overshoot glitches (in increasing order).

Virtuoso UltraSim Advanced Analysis

# **Power Analysis**

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

This command is used to set up a power analysis on specified subcircuits. It reports the average, maximum, and RMS current at the ports of subcircuits, child subcircuits, and grandchild subcircuits for a specified level of hierarchy. Included in the text report is the time point at which the maximum value is reached. If there are more than two time points with the same maximum value, the first occurrence is reported.

Optionally, the command can be used to report the average, maximum, and RMS power consumed by the subcircuit and its subcircuits within the specified hierarchical level.

**Note:** The total (generated and consumed) power at the top level is not reported in the power analysis.

The current and power information is also output to a text file. The file name convention is *netlistname.pa* and the file contains three sections:

- Current information for the ports (first section)
- Power information for the ports (second section)
- Subcircuit information (third section)

If the circuit is simulated more than once (for example, when using alter or sweep), the file name convention changes to *netlistname.runnumber.pa*.

**Note:** The report can be imported into Microsoft<sup>®</sup> Excel for additional analyses.

Virtuoso UltraSim Advanced Analysis

## **Arguments**

inst

List of instances to be checked. If not specified, all subcircuits at the hierarchical level are analyzed. Wild card is supported.

port

Specifies the subcircuit port to be checked (port names in the subcircuit definition, not the ports in the instances). The Virtuoso UltraSim simulator reports the current (power optional) information for specified ports.

If the specified ports are ports for the child subcircuit, the simulator also reports the port information at the child subcircuit level. If the ports are also ports for the grandchild subcircuit, the simulator reports the information at the grandchild subcircuit level. This reporting structure continues until the specified hierarchical level is reached.

If not specified, all ports at the specified hierarchical level are automatically reported.

**Note:** When a port is specified, the Virtuoso UltraSim simulator does not report the subcircuit power consumption (that is, the *Subckt Power Summary* section is omitted from the output file).

depth

The hierarchical depth of the subcircuits to be checked (default is 1).

sort=max|avg|rms

Sorts the report by the specified value, in decreasing order. The values include:

- avg: The average power for specified time intervals
- max: The maximum power for specified time intervals
- rms: The RMS power for specified time intervals.

If there is more than one sorting criterion, the first one is used and the second one ignored. For example:

If sort=avg in the first usim\_pa subcircuit and sort=max in the second usim\_pa subcircuit, only sort=avg is used.

subckt\_limit=n1

Limits the number of subcircuits to be reported (default is infinity).

Virtuoso UltraSim Advanced Analysis

Turns specified power value on or off (default is off). power The values include: power=off: Only current information is reported power=on: Current and power information is reported Time window for check. start and stop must be paired. time\_window=[start1 stop1 start2 stop2 If start and stop are not specified, start defaults to 0s ...] and stop defaults to the end of the simulation. Specifies whether or not to check MOS gates. fast\_mode The values include: fast\_mode=0: Checks all detected ports (default) fast\_mode=1: Skips ports that are MOS gates

### pa\_elemlen

The default length for subcircuit instance names is 20 characters. Use the pa\_elemlen option to change the name length. For example, usim\_opt pa\_elemlen=64 sets the maximum name length to 64 characters.

### Example 1

The report format is determined by the sorting criteria. For example, block x1 has two ports, A and B (in/out in subcircuit definition), and two lower-level blocks x1.x1 and x1.x2 (see Figure 8-1 on page 460).

### Sample netlist file:

```
x1 A B sub_x1
.subckt sub_x1 in out
.
.
.
.
.
.
.
.
x1 in1 in2 out sub_x1_x1
x2 in out sub_x1_x2
.subckt sub_x1_x1 in1 in2 out
.
.
.
.
```

```
.ends sub_x1_x1
.subckt sub_x1_x2 in out
.
.
.
.
.
.
. x3 in1 in2 out sub_x1_x2_x3
.subckt sub_x1_x2_x3 a b c
.
.
.
.
. ends sub_x1_x2_x3
.ends sub_x1_x2.
.
.
.ends sub_x1_x2.
```

Figure 8-1 Power Analysis Report Format Example



The lower-level blocks and ports are arranged in the following order:

- Block x1.x1 has three ports: in1, in2, and out (in1, in2, and out in subcircuit definition)
- Block x1.x2 has two ports: xin and xout (in and out in subcircuit definition)

Virtuoso UltraSim Advanced Analysis

- Block x1.x2 contains block x1.x2.x3
- Block x1.x2.x3 has three ports: in1, in2, and out (a, b, and c in subcircuit definition)

## **Example 2**

**Note:** See <u>Figure 8-1</u> on page 460 for the circuit hierarchical structure used in this example.

## Spectre Syntax:

usim\_pa example2 subckt inst=[x1] depth=3 sort=max power=off time\_window=[10n 50n]

## SPICE Syntax:

.usim pa example2 subckt inst=[x1] depth=3 sort=max power=off time window=[10n 50n]

### The first section of the output file includes the following information:

|            | Max(A) | Avg (A) | RMS(A) | Max Time |
|------------|--------|---------|--------|----------|
| x1.B       | 600e-3 | 600e-3  | 500e-3 | 15e-9    |
| x1.x2.x3.b | 550e-3 | 300e-3  | 300e-3 | 12e-9    |
| x1.A       | 540e-3 | 300e-3  | 600e-3 | 15e-9    |
| x1.x1.in1  | 530e-3 | 400e-3  | 500e-3 | 15e-9    |
| x1.x1.out  | 520e-3 | 300e-3  | 100e-3 | 10e-9    |
| x1.x2.in   | 500e-3 | 300e-3  | 300e-3 | 25e-9    |
| x1.x1.in2  | 500e-3 | 200e-3  | 1e-3   | 30e-9    |
| x1.x2.out  | 400e-3 | 400e-3  | 200e-3 | 50e-9    |
| x1.x2.x3.c | 350e-3 | 500e-3  | 200e-3 | 30e-9    |
| x1.x2.x3.a | 200e-3 | 100e-3  | 100e-3 | 20e-9    |

# Example 3

**Note:** See <u>Figure 8-1</u> on page 460 for the circuit hierarchical structure used in this example.

usim pa example3 subckt inst=[x1] depth=3 sort=max power=on time window=[10n 50n]

The first section of the output file *netlistname.pa* is the same as in <u>Example 2</u>. The second and third sections of the file include the following information:

Virtuoso UltraSim Advanced Analysis

| *** Port Power                 | Summary ** | ****    |         |          |
|--------------------------------|------------|---------|---------|----------|
|                                | Max(w)     | Avg (w) | RMS (w) | Max time |
| x1.B                           | 40e-3      | 50e-3   | 60e-3   | 25e-9    |
| x1.A                           | 35e-3      | 30e-3   | 20e-3   | 30e-9    |
| x1.x1.in2                      | 32e-3      | 40e-3   | 5e-3    | 40e-9    |
| x1.x2.x3.b                     | 30e-3      | 10e-3   | 7e-3    | 45e-9    |
| x1.x1.in1                      | 30e-3      | 20e-3   | 10e-3   | 30e-9    |
| x1.x1.out                      | 29e-3      | 4e-3    | 2e-3    | 35e-9    |
| x1.x2.out                      | 23e-3      | 20e-3   | 30e-3   | 40e-9    |
| x1.x2.in                       | 10e-3      | 20e-3   | 40e-3   | 50e-9    |
| x1.x2.x3.a                     | 6e-3       | 15e-3   | 8e-3    | 13e-9    |
| x1.x2.x3.c                     | 4e-3       | 3e-3    | 6e-3    | 16e-9    |
| *** Subckt Power Summary ***** |            |         |         |          |
|                                | Max(w)     | Avg (w) | RMS (w) | Max time |
| x1                             | 60e-3      | 50e-3   | 0e-3    | 10e-9    |
| x1.x1                          | 30e-3      | 30e-3   | 10e-3   | 20e-9    |
| x1.x2                          | 30e-3      | 20e-3   | 10e-3   | 30e-9    |
| x1.x2.x3                       | 10e-3      | 20e-3   | 10e-3   | 35e-9    |

# Example 4

**Note:** See <u>Figure 8-1</u> on page 460 for the circuit hierarchical structure used in this example.

Since the port is specified, the Virtuoso UltraSim simulator does not report the power consumption for the subcircuit (output file only has two sections: *Port Current Summary* and *Port Power Summary*).

```
Time: from 10n to 50n

*** Port Current Summary **********

Max(A) Avg (A) RMS(A) Max Time
```

Virtuoso UltraSim Advanced Analysis

x1.x2.in 500e-3 300e-3 300e-3 25e-9

## \*\*\* Port Power Summary \*\*\*\*\*\*

|          | Max(w) | Avg (w) | RMS (w) | Max time |
|----------|--------|---------|---------|----------|
| x1.x2.in | 30e-3  | 20e-3   | 10e-3   | 30e-9    |

## Example 5

**Note:** See Figure 8-1 on page 460 for the circuit hierarchical structure used in this example.

```
usim_pa example5 subckt inst=[x*] port=[in*] depth=3 sort=avg power=off time window=[1n 2n]
```

tells the Virtuoso UltraSim simulator to print out the current consumption for all ports that have names starting with in and for all subcircuits that have names starting with x. The hierarchical depth is limited to 3, the report is sorted by the avg value, and the time window is from 1 ns to 2 ns.

## **Example 6**

**Note:** See <u>Figure 8-1</u> on page 460 for the circuit hierarchical structure used in this example.

```
usim_pa example6 subckt depth=3 sort=max power=on time_window=[100p 2n]
```

tells the simulator to print out current and power consumption for all ports, and power consumption for all subcircuits within a hierarchical depth of 3 for time window 100 ps to 2 ns. The report is sorted by the  $\max$  value.

Virtuoso UltraSim Advanced Analysis

# **Wasted and Capacitive Current Analysis**

### **Spectre Syntax**

```
usim_pa title currents inst=[inst1 inst2 ...] [static=on|off] time_window=[start1 stop1 start2 stop2 ...]
```

## **SPICE Syntax**

```
.usim_pa title currents inst=[inst1 inst2 ...] [static=on|off] time_window=[start1 stop1 start2 stop2 ...]
```

## **Description**

Capacitive current is the current charging or discharging of a capacitance node. Wasted current is the current flowing between two voltage sources that does not contribute to any switching functions. There are two types of wasted current: Static and dynamic. Static wasted current is the portion of wasted current flowing in circuits that are not switching. Dynamic wasted current is the portion of wasted current flowing in circuits which are actively switching.

The usim\_pa currents command is used to analyze the capacitive, and static and dynamic wasted currents for specified circuits. The analysis results report the RMS and average values of currents consumed by the subcircuit, and its child subcircuits within the specified hierarchical level. The current information is output to a netlistname.pa text file.

The wasted and capacitive current check applies only to digital designs including SRAMs and other memories. This feature does not apply to analog designs.

# **Arguments**

| title         | Title for the current analysis.                                                                                                   |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------|
| inst1, inst2  | List of subcircuit instances to be analyzed. If instances are not specified, the entire circuit is analyzed.                      |
|               | Note: Wildcards (*) are supported.                                                                                                |
| static=on off | Static and dynamic wasted current is reported if static=on (default is static=off and only the total wasted current is reported). |
| time_window   | The time period for checking                                                                                                      |

Virtuoso UltraSim Advanced Analysis

## Example 1

## In the following Spectre syntax example

```
usim pa example1 currents inst=x1 static=on start=100n stop=1000n
```

the Virtuoso UltraSim simulator reports the capacitive current, as well as the static and dynamic wasted currents for instance  $\times 1$  over the simulation window of time=100 ns to time=1000 ns.

## The following report is generated:

```
.TITLE 'This file is :./mult16 vec.pa'
Time: from 100n to 1000n
*** Subckt Current Summary ***
x1
Average capacitive current:
                               6.181e+03 uA
RMS capacitive current:
                                2.632e+04 uA
Average wasted current:
                               1.861e+02 uA
                                3.077e+03 uA
RMS wasted current:
Average static wasted current: 2.446e+00 uA
RMS static wasted current:
                               2.446e+00 uA
Average dynamic wasted current: 1.887e+02 uA
```

### **Example 2**

### In the following SPICE syntax example

```
.usim pa example2 currents static=on
```

the simulator reports the capacitive current, and static and dynamic wasted currents of the whole circuit over the entire simulation window.

Virtuoso UltraSim Advanced Analysis

# **Power Checking**

- Over Current (Excessive Current) Check on page 466
- Over Voltage (Excessive Node Voltage) Check on page 467
- DC Path Leakage Current Check on page 469
- High Impedance Node Check on page 472
- Hot Spot Node Current Check on page 475
- Floating Gate Induced Leakage Current Check on page 478
- Excessive Rise and Fall Time Check (EXRF) on page 480

## **Over Current (Excessive Current) Check**

## Spectre Syntax

## SPICE Syntax

# Description

Based on the specified element list, current threshold, over current duration time, and checking time windows, the Virtuoso UltraSim simulator reports in a netlistName.pcheck file which elements over a specific time window have current over the threshold for a time period equal to or greater than the specified duration. If no time window is specified, the entire simulation period is used.



To limit the number of error messages that will be printed in the Over Current (Excessive Current) Check report, use the <u>pcheck limit</u> option.

Virtuoso UltraSim Advanced Analysis

## Arguments

User defined title name for check.

exi Keyword for over current check.

elem1 <elem2...> List of element instance names to be checked.

ith Defines current threshold (default is 10 uA).

tth Defines duration time (default is 5 ns).

time\_window Defines the checking window. Default is the entire simulation time period.

preserve=none|all Defines whether all devices are preserved.

- none preserves active devices only (Default)
- all preserves all devices or nodes, including passive devices

### Examples

# Spectre Syntax:

```
pcheck check1 exi elem=[XIO.M12 XIO.M32] ith=5e-3 tth=10n
pcheck check2 exi elem=[X1.X132.*] ith=1e-4 tth=10n time_window=[0 1u 3u 10u]
pcheck check3 exi elem=[*] ith=2e-3 tth=100n
```

#### SPICE Syntax:

```
.pcheck check1 exi elem=[XIO.M12 XIO.M32] ith=5e-3 tth=10n
.pcheck check2 exi elem=[X1.X132.*] ith=1e-4 tth=10n time_window=[0 1u 3u 10u]
.pcheck check3 exi elem=[*] ith=2e-3 tth=100n
```

**Note:** The element instance list can only contain element names or be enclosed by  $\mathbb{I}(\ )$ , single quotation marks  $\ '\ '$ , or double quotation marks  $\ '\ '$  [if only a wildcard  $\ '$  is used, it requires  $\mathbb{I}(\ )$  or quotation marks]. For more information about wildcards, see "Wildcard Rules" on page 49.

# Over Voltage (Excessive Node Voltage) Check

## Spectre Syntax

Virtuoso UltraSim Advanced Analysis

## SPICE Syntax

```
.pcheck title exv node=[node1 <node2...>] <vmin=value> <vmax=value>
    <tth=time duration> <time window=[start1 stop1 start2 stop2 ...]>
    erve=none|all> <option=0|1>
```

## Description

Based on the specified node list, voltage thresholds, over voltage duration time, and checking windows, the Virtuoso UltraSim simulator reports in a netlistName.pcheck file which nodes over a specific time window have voltage over, below, or within the threshold(s) for a time period equal to or greater than the specified duration. If no time window is specified, the entire simulation period is used.



To limit the number of error messages that will be printed in the Over Voltage (Excessive Node Voltage) Check report, use the <u>pcheck limit</u> option.

## **Arguments**

| title                 | User defined title name for check.                                                                     |  |
|-----------------------|--------------------------------------------------------------------------------------------------------|--|
| exv                   | Keyword for over voltage check.                                                                        |  |
| node1 <node2></node2> | Names of nodes to be checked (wildcards are supported).                                                |  |
| vmin=value            | Defines minimum voltage level. If not defined, $\mathtt{vmin}$ checking is not performed by simulator. |  |
| vmax=value            | Defines maximum voltage level. If not defined, $\mathtt{vmax}$ checking is not performed by simulator. |  |
| tth=time_duration     | Defines duration time (default is 5 ns).                                                               |  |
| time_window           | Defines the checking window. Default is the entire simulation time period.                             |  |
| preserve=none all     | Defines whether all devices are preserved.                                                             |  |
|                       | ■ none preserves nodes after RC reduction (Default)                                                    |  |

reduction

all preserves all nodes, including nodes removed during RC

Virtuoso UltraSim Advanced Analysis

option=0|1

Defines which voltage threshold is used to report the nodes.

- 0 reports any of the specified nodes with voltages above vmax or below vmin for a duration time longer than tth (default)
- 1 reports any of the specified nodes if its voltage falls between vmin and vmax for a duration time longer than tth

## Examples

## Spectre Syntax:

```
pcheck exv1 exv node=[*] vmax=0.8 tth=1n
pcheck exv2 exv node=[*] vmin=0
pcheck exv3 exv node=[*] vmin=0 vmax=0.8 option=0 tth=1n
pcheck exv4 exv node=[*] vmin=0.35 vmax=0.75 option=1 tth=1n
pcheck exv5 exv node=[*] vmin=0.35 vmax=0.75 option=1 tth=1n preserve=all
pcheck exv6 exv node=[*] vmin=0.35 vmax=0.75 option=1 tth=1n preserve=all
time window=[8n 12n 18n 22n]
```

## SPICE Syntax:

```
.pcheck exv1 exv node=[*] vmax=0.8 tth=1n
.pcheck exv2 exv node=[*] vmin=0
.pcheck exv3 exv node=[*] vmin=0 vmax=0.8 option=0 tth=1n
.pcheck exv4 exv node=[*] vmin=0.35 vmax=0.75 option=1 tth=1n
.pcheck exv5 exv node=[*] vmin=0.35 vmax=0.75 option=1 tth=1n preserve=all
.pcheck exv6 exv node=[*] vmin=0.35 vmax=0.75 option=1 tth=1n preserve=all
time window=[8n 12n 18n 22n]
```

# **DC Path Leakage Current Check**

# Spectre Syntax

```
pcheck title dcpath <ith=threshold_current> <tth=time_duration> <node=[node1
    node2...]> <inst=[inst1 inst2]> <xinst=[xinst1 xinst2]>
    <period=period_time|delay=delay_time> <time_window=[start1 stop1 start2
    stop2 ...] [btwvnode=0|1]<file="filename">

pcheck title dcpath <ith=threshold_current> <tth=time_duration> <node=[node1,
    node2...]> <inst=[inst1 inst2]> <xinst=[xinst1 xinst2]> <at=[time1 time2...]>
    [btwvnode=0|1]<file="filename">
```

Virtuoso UltraSim Advanced Analysis

## SPICE Syntax

## Description

The Virtuoso UltraSim simulator reports the DC conducting paths between specified voltage source nodes. All reported DC conducting paths are written into a file with a .pcheck extension. To qualify as a conducting path, each segment in the path must, at a minimum, carry the threshold current specified by the parameter ith.

A voltage source node is a node which is directly connected to a voltage source (includes DC, PWL, and PULSE voltage sources). The ground node is also a voltage source node. Nodes connected to current sources, HDL/Verilog-A/C models, and drivers defined in VEC or VCD files are not qualified. If nodes are not specified, the simulator checks for DC paths between all voltage sources. If only one node is specified, the DC path between the node and ground is reported. If a time point, period, or time frame is not specified, the entire simulation period is checked. Currents and voltages reported in the DC path report correspond to values at the beginning of the measured time window.



To limit the number of error messages that will be printed in the DC Path Leakage Current Check report, use the pcheck limit option.

## **Arguments**

| title    | User defined title name for check.          |
|----------|---------------------------------------------|
| dcpath   | Keyword for DC path check.                  |
| ith      | Threshold current (default value is 50 uA). |
| tth      | Duration time (default is 5 ns).            |
| nodelist | List of voltage source nodes to be checked. |

Virtuoso UltraSim Advanced Analysis

| inst | Spec | illes | subc | circuit | (ins | stan | ce) | to L | e c | neck | ea by | simulato | r. II no | ot specifi | ea, |
|------|------|-------|------|---------|------|------|-----|------|-----|------|-------|----------|----------|------------|-----|
|      | _    | _     | _    |         | _    | _    |     |      |     |      |       | _        | _        |            |     |

the entire circuit is checked. Wildcard characters can be used with

subckt.

For more information about wildcards, see "Wildcard Rules" on page 49.

xinst Specifies subcircuit (instance) to be excluded from check. Wildcard

characters can be used with this argument.

Specifies that the DC current path is checked for every period, starting period

from the beginning of each time frame as defined by start and stop.

delay Specifies that the DC current path is checked at each time defined by

> t+delay\_time. t designates the time an input stimulus change occurs. If both period and delay are not specified, the DC path is checked in the

time frame defined by start and stop.

**Note:** period and delay cannot be used simultaneously.

Specifies that the DC current path is checked at the time defined by at

at=time1.

time window Specifies time frame for checking (default is full transient simulation).

By default, (btwvnode=1) only leakage checks between the nodes driven btwvnode

> by voltage sources are performed. With btwvnode=0, the leakage check can be performed between non-vsrc nodes, if they are specified in the

node statement.

me

file=filena Specifies the user-defined output file. If the file argument is not

specified, the DC conducting paths are reported in the

netlistname.pcheck file.

#### Examples

#### In the following Spectre example

pcheck dc1 dcpath ith=1e-6 tth=10n node=[vdd gnd] delay=5n time window=[10n 210n]

tells the Virtuoso UltraSim simulator to check the DC current path between vdd and gnd after any input stimulus change, with a delay of 5 ns. The DC current path is checked during the 10 ns and 210 ns time frame. The DC current path is reported in the netlist.pcheck file if the DC current path exceeds 1 uA and lasts longer than 10 ns.

## In the following SPICE example

.pcheck dc2 dcpath ith=1e-6 node=[vddh vddl] period=10n time window=[10n 210n]

Virtuoso UltraSim Advanced Analysis

tells the simulator to check the DC current path between vddh and vddl every 10 ns, starting at 10 ns and stopping at 210 ns. The DC current path is reported if the DC current path exceeds 1 uA.

## In the following Spectre example

```
pcheck dc3 dcpath node=[vcc vss] at=[130n 150n]
```

tells the simulator to check the DC current path between vcc and vss at 130 ns and 150 ns. The DC current path is reported if the DC current path exceeds the default value of 50 uA when checked.

#### The next example

```
pcheck dc4 dcpath inst=[IDIGITAL] xinst=[IDIGIAL.IOSC] ith=10u tth=10n
```

tells the simulator to check the DC current path between any two voltage sources over the entire simulation time. The DC current path is reported if the DC current path exceeds 10 uA and last longer than 10 ns. Only the IDIGIAL block is checked (the IOSC block inside IDIGIAL is excluded).

## **High Impedance Node Check**

## Spectre Syntax

```
pcheck title zstate node=[node1 <node2...>] <fanout=0|1|2> <xsubckt=[xsubckt1
    xsubckt2 ...]> <psubckt=[psubckt1 psubckt2 ...]> <subckt=[subckt1 subckt2
    ...] <inst=[inst1 inst2...]> <xinst=inst1 inst2 ...]> <ztime=ztime>
    <time window=[start1 stop1 start2 stop2 ...]> <file="filename">
```

#### SPICE Syntax

```
.pcheck title zstate node=[node1 <node2...>] <fanout=0|1|2> <xsubckt=[xsubckt1 xsubckt2 ...]> <psubckt=[psubckt1 psubckt2 ...]> <subckt=[subckt1 subckt2 ...] <inst=[inst1 inst2...]> <xinst=inst1 inst2 ...]> <ztime=ztime> <time window=[start1 stop1 start2 stop2 ...]> <file="filename">
```

#### Description

Based on the specified node name list, high-z duration time, and checking windows, the Virtuoso UltraSim simulator reports in a netlistName.pcheck file which nodes over the time windows were in high-z state for a time period equal to or greater than the specified duration. If no window is specified, the whole simulation period is used.

Virtuoso UltraSim Advanced Analysis

Along with reporting the node name, the high-z state check reports the times when the high z-state begins and ends, as well as the time error (time error is defined as the time the high-z state exceeds the specified time duration).

A node is considered to be in high-z state if there is only a high impedance or no conductance path from the node to a voltage source or ground. The following conditions in the path can produce a high-z state:

MOSFET is switched off (Vgs<Vth and Ids < Ith)</li>

**Note:** See the Notes section for the definition of lth.

- JFET is switched off (Vgs<Vpinchoff)</li>
- Resistor bigger than Rth

Note: See the Notes section for the definition of Rth.

- BJT considered off if Vbe<=0.4 and Ic<=50 nA</p>
- Diode considered to be off for V<0.6 V</p>
- Verilog-A module with no channel connection (capacitor, mutual inductor, and current source)

There is an alternative rule for defining a MOSFET to be not conducting. The simulator option mos\_on\_method defines which rule is used, as shown below.

```
.usim_opt mos_on_method=0 | 1
```

# Value Description MOSFET is not conducting when Vgs<Vth

1 MOSFET is not conducting when Ids<pck\_mos\_ids and gds<pck\_mos\_gds

You can specify the ids and gds thresholds using the following options:

```
.usim_opt pck_mos_ids=value //default value is 100nA
.usim_opt pck_mos_gds=value //default value is 1e-5
```



To limit the number of error messages that will be printed in the High Impedance Node Check report, use the <u>pcheck\_limit</u> option.

Virtuoso UltraSim Advanced Analysis

## Arguments

title User defined title name for check.

zstate Keyword for high-impedance node check.

node1 <node2...> List of node names to be checked.

fanout=0|1|2 Optional connection option. If fanout=0, all listed

nodes are checked. If fanout=1, only those nodes connected to the metal oxide semiconductor field-effect transistor (MOSFET) gate are checked. If fanout=2, only those nodes connected to the bulk or body of the MOSFET are checked (default is 0).

xsubckt Defines subcircuit that are excluded from the check when "is" is

used in the node name list (wildcard \* is supported).

For more information about wildcards, see "Wildcard Rules" on

page 49.

psubckt Checks high-z state for the I/O ports of the specified subcircuit.

This is applied only when "' is specified.

subckt Defines the subcircuits that should be included in the check.

inst Defines the instances that need to be checked

xinst Defines the instances that should be excluded from the check

when wildcards are used in the node name list.

ztime Defines duration time in high-z state (default is 5 ns).

time\_window Defines the time period for checking. The default is the entire

transient period.

file=filename Specifies the user-defined output file. If the file argument is not

specified, the design checks are reported in the

netlistname.pcheck file.

## Examples

## Spectre Syntax:

```
pcheck z_check1 zstate node=[xram.*] fanout=1 ztime=50n
pcheck z_check2 zstate node=[*] ztime=1.0e-8 time_window=[1u 9u]
xsubckt=[inv1* ?and]
```

## SPICE Syntax:

```
.pcheck z check1 zstate node=[xram.*] fanout=1 ztime=50n
```

Virtuoso UltraSim Advanced Analysis

```
.pcheck z_check2 zstate node=[*] ztime=1.0e-8 time_window=[1u 9u]
xsubckt=[inv1* ?and]
```

#### Notes

- The node instance list can only contain node names and must be enclosed by v(), single quotation marks ', or double quotation marks " "[if only a wildcard \* is used, it requires v() or quotation marks]. For more information about wildcards, see "Wildcard Rules" on page 49.
- When a wildcard is used, the expanded node instance list does not include nodes located within RC networks. You should always review the Virtuoso UltraSim simulator log file for all reported floating nodes (use the warning\_limit\_float option to print floating nodes).
- The resistance threshold value Rth can be changed by using the following option:

```
.usim opt res open = value
```

The default value of Rth is 100 Mohm.

## **Hot Spot Node Current Check**

## Spectre Syntax

## SPICE Syntax

## Description

The Virtuoso UltraSim simulator reports the average charging and discharging current statistics for specified nodes during a checking window (the statistics are output to a netlistName.hotspot report). If a checking window is not specified, the entire simulation period is used.

Only the nodes, for which the sum of the charging and discharging average current is larger than the hot spot factor (default is 0.5) multiplied by the sum of the charging and discharging average current of the node with the largest current, are reported.

Virtuoso UltraSim Advanced Analysis

## Arguments

title User-defined title name for check.

hotspot Keyword for hot spot check.

node1 <node2...> List of node names to be checked.

ratio Defines the hot spot factor (0 <= ratio <= 1; default is 0.5).

fanout=0|1|2 Optional connection option. If fanout=0, all listed

nodes are checked. If fanout=1, only those nodes connected to the metal oxide semiconductor field-effect transistor (MOSFET) gate are checked. If fanout=2, only those nodes connected to the bulk or body of the MOSFET are checked (default is 0).

xsubckt Defines subcircuit that are excluded from the check when "is

used in the node name list.

psubckt Checks hot spot for I/O ports of specified subcircuit. Only applied

when "' is specified.

time\_window Defines the time period for checking. The default is the entire

simulation period.

## Examples

In the following Spectre example

```
pcheck hot chk1 hotspot node=[xtop.x1.*]
```

tells the Virtuoso UltraSim simulator to report the average current statistics for all nodes in the xtop.x1 block.

In the following SPICE example

```
.pcheck hot chk2 hotspot node=[*] ratio=0.8 time window=[1u 9u]
```

tells the simulator to report the average current statistics for all nodes. Since the hot spot factor is 0.8, only the nodes with a sum of charging and discharging current larger than 80% of maximum current are reported.

## **Notes**

■ The node instance list can only contain node names and must be enclosed by either v(), single quotation marks (''), or double quotation marks (""). If only a wildcard (\*) is used, the node names need to use v() or quotation marks. For more information about wildcards, see <u>"Wildcard Rules"</u> on page 49.

Virtuoso UltraSim Advanced Analysis

- Nodes connected to voltage or ground sources are excluded from the hot spot node check.
- If multiple start and stop pairs are used in one statement, the hot spot node check is performed for each time window. If multiple hot spot statements are included in a netlist file, each statement must have an unique title (nodes in different statements are checked separately).
- Internal nodes within RC networks are currently excluded from the hot spot node check.

## Sample Output

| Title        | node_name     | Icin(uA) | Icout(uA) | from(ns) | to(ns) |
|--------------|---------------|----------|-----------|----------|--------|
| hotspot_chk1 | vpp           | 1548.47  | 1645.73   | 0        | 500    |
| hotspot_chk1 | x5.n2n1486    | 1574.65  | 1284.41   | 0        | 500    |
| hotspot_chk1 | x5.n2n1422    | 1484.39  | 1371.63   | 0        | 500    |
| hotspot_chk1 | x5.n2n1485    | 1495.16  | 1311.18   | 0        | 500    |
| hotspot_chk1 | x5.n2n1484    | 1329.68  | 1306.82   | 0        | 500    |
| hotspot_chk1 | x4.n1n646     | 1022.95  | 1028.15   | 0        | 500    |
| hotspot_chk1 | x5.n2n1488    | 1134.72  | 869.648   | 0        | 500    |
| hotspot_chk1 | x3.n1n646     | 903.956  | 909.934   | 0        | 500    |
| hotspot_chk1 | x5.nc         | 842.582  | 879.417   | 0        | 500    |
| hotspot_chk1 | Total Current | 74885.4  | 74489.4   | 0        | 500    |

## In this sample report output:

- Icin is the average charging current flowing into the capacitances connected to the node
- Icout is the average discharging current flowing out of the capacitances connected to the node
- The checking window duration is listed in the from(ns) and to(ns) columns
- The hot spot factor ratio = 0.5

The node with the largest current is vpp, which has a sum of charging and discharging average current of 3194.2 uA. Multiplied by the ratio 0.5, the sum of charging and discharging average current is 1597.1 uA. Based on this ratio, all nodes with a current sum larger than 1597.1 uA are included in the report.

Virtuoso UltraSim Advanced Analysis

**Note:** If the hot spot factor ratio is changed to 0.6, the x5.nc and x3.n1n646 are excluded from the report.

## Floating Gate Induced Leakage Current Check

## Spectre Syntax

## SPICE Syntax

## Description

The Virtuoso UltraSim simulator detects Hi-Z nodes and forces their associated fanout transistors to be turned on. If the operation forms any conducting paths between voltage source nodes through the transistor with leakage current larger than the threshold value, then these paths are reported in a netlistName.pcheck file. To qualify as a conducting path, each segment in the path must carry the threshold current specified by the ith parameter.

**Note:** The definitions of Hi-Z nodes are described in the <u>High Impedance Node Check</u> section.

A voltage source node is a node which is directly connected to a voltage source (includes DC, PWL, and PULSE voltage sources). The ground node is also a voltage source node. Nodes which are shorted to power supply or ground nodes via a 0V DC voltage source, or a PWL source with  $\min=\max=0$ V value may also be specified as nodes in the floatdcpath statement.

**Note:** Nodes connected to current sources, HDL/Verilog-A/C models, and drivers defined in VEC or VCD files do not qualify.

If nodes are not specified, the simulator checks for DC paths between all voltage sources. If only one node is specified, the DC path between the node and ground is reported.

Figure 8-2 Floating Gate Induced Leakage Current Check Overview





To limit the number of error messages that will be printed in the Floating Gate Induced Leakage Current Check report, use the <u>pcheck limit</u> option.

# Arguments

| title       | User-defined title name for check.                                                                                                                                                                  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| floatdcpath | Keyword for floating gate induced leakage current check.                                                                                                                                            |
| ith         | Threshold current (default value is 10 uA).                                                                                                                                                         |
| node        | List of voltage source nodes to be checked. Wildcards are supported.                                                                                                                                |
| inst        | Specifies subcircuit instance to be checked by simulator. If not specified, the entire circuit is checked. Wildcard characters can be used with the subcircuit.                                     |
| xinst       | Specifies subcircuit instances to be excluded from the check. Wildcard characters can be used with this argument.                                                                                   |
| time_window | Time window in which checking is performed.                                                                                                                                                         |
| period      | Check is performed at every time period, starting at the beginning of time_window (default value is 10 ns or 1% of transient time, whichever time value is longer). Minimum period allowed is 1 ns. |

Virtuoso UltraSim Advanced Analysis

| at       | Specifies time point for checking (ignored if time_window is specified). |
|----------|--------------------------------------------------------------------------|
| btwvnode | By default (btwvnode=1), only leakage checks between the                 |

nodes driven by voltage sources are performed. With

btwvnode=0, the leakage check can be performed between non-vsrc nodes, if they are specified in the node statement.

Specifies time point for checking (ignored if time window is

If set to 0 (default), only one (the shortest) path is reported per detailed\_path

floating gate. If set to 1, all paths per floating gate are reported.

file=filename Specifies the user-defined output file. If the file argument is not

specified, the leakage path checks are reported in the

netlistname.pcheck file.

## Examples

## In the following example

```
.pcheck dc2 floatdcpath node=[vcc vss] ith=50u at=[130n 150n]
```

tells the Virtuoso UltraSim simulator to check the DC current path between vcc and vss at 130 ns and 150 ns. The DC current path is reported if the path exceeds 50 uA during the check.

#### In the next example

```
.pcheck dc1 floatdcpath time window=[200n 600n 1200n 1600n] period=[100n]
```

tells the simulator to check the DC current path between all source nodes at 100 ns intervals between 200 ns and 600ns, and 1200 ns and 1600 ns.

## **Excessive Rise and Fall Time Check (EXRF)**

## Spectre Syntax

```
pcheck title exrf node=[node1 <node2...>] <xsubckt=[xsubckt1 xsubckt2 ...]>
     <fanout=0|1|2> <rise=rise time> <fall=fall time> <utime=u value>
     <vlth=logic low voltage> <vhth=logic high voltage> <time window=[start1</pre>
     stop1 start2 stop2 ...]>
```

Virtuoso UltraSim Advanced Analysis

## SPICE Syntax

## Description

The Virtuoso UltraSim simulator reports in a netlistName.pcheck file the nodes that have excessive rise or fall time over a specific time period based on the specified list of nodes, logic voltage thresholds, and checking time windows.

If no checking time windows are specified, the entire simulation period is used.



To limit the number of error messages that will be printed in the Excessive Rise and Fall Time Check report, use the <u>pcheck\_limit</u> option.

## **Arguments**

| title                 | User-defined title name for check.                                                                                                                                                                                                                                                                       |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| exrf                  | Keyword for excessive rise/fall time check.                                                                                                                                                                                                                                                              |
| node1 <node2></node2> | List of node names to be checked.                                                                                                                                                                                                                                                                        |
| xsubckt               | Specifies the subcircuits that are not to be checked (wildcard characters can be used). When used, all the instances of the specified subcircuit names are excluded from the EXRF check.                                                                                                                 |
|                       | <b>Note</b> : When multiple $xsubckt$ arguments are specified, only the last one is honored. As a result, the subcircuit name specified with the last $xsubckt$ argument is excluded from the EXRF check.                                                                                                |
| fanout=0 1 2          | Optional connection option. If fanout=0, all listed nodes are checked. If fanout=1, only those nodes connected to the metal oxide semiconductor field-effect transistor (MOSFET) gate are checked. If fanout=2, only those nodes connected to the bulk or body of the MOSFET are checked (default is 0). |
| rise                  | Transition time from logic low voltage to logic high voltage. The default value is 5 ns.                                                                                                                                                                                                                 |

Virtuoso UltraSim Advanced Analysis

fall Transition time from logic high voltage to logic low voltage. The

default value is 5 ns.

utime Time duration of the node stays between the logic low and logic

high voltage without making a transition. The default value is 5

ns.

vlth Logic low threshold voltage. The default value os 0.3Vdd.

vhth Logic low threshold voltage. The default value os 0.7Vdd.

time\_window Defines the time period for checking. The default is the entire

transient period.

## Example

```
.pcheck exrf node = [x1.x2.*] fanout=1 rise=6n fall=4n vlth=0.4 vhth=2.6 + time window = [100n 2000n]
```

This command checks if the signal voltage values at the nodes x1.x2. \* have excessive rise and fall times between 100 ns and 2000 ns. A violation is reported in the .pcheck file if the signal rise time exceeds 6 ns, or the signal fall time exceeds 4 ns, or the U-state time exceeds the default value of 5 ns.

Virtuoso UltraSim Advanced Analysis

# **Timing Analysis**

The Virtuoso UltraSim simulator allows you to perform timing analysis on specific nodes through a set of commands starting with usim\_ta. These commands should be directly embedded in the netlist file, or in a separate file that is included in the netlist file using the include command. The timing check errors are reported in the .ta file. If the netlist file is circuit.sp, then the .ta file is named circuit.ta.

Timing check statements can be embedded within a subcircuit definition. In this case, they apply only to the nodes local to the host circuit, and their check titles are appended by the circuit calls from the top level in the circuit hierarchy. Timing check statements also support the parameters depth = value and subckt = name simulation output statements (see "Supported SPICE Format Simulation Output Statements" on page 125 for more information). Nodes analyzed with usim ta are automatically saved as waveforms.

For example,

## Spectre Syntax:

usim\_ta ta\_all setup node=n1 edge=rise ref\_node=clk ref\_edge=rise setup\_time=2n subckt=INV depth=2

## SPICE Syntax:

.usim\_ta ta\_all setup node=n1 edge=rise ref\_node=clk ref\_edge=rise setup\_time=2n subckt=INV depth=2

tells the Virtuoso UltraSim simulator to report the setup timing errors for all nodes that match  $n^*$  in the subcircuit INV and one level below in the circuit hierarchy. See the following sections for timing check statements descriptions.

The timing analysis checks supported by the Virtuoso UltraSim simulator include:

- Hold Check on page 484
- Pulse Width Check on page 487
- Setup Check on page 490
- Timing Edge Check on page 493

Virtuoso UltraSim Advanced Analysis

#### **Hold Check**

## Spectre Syntax

```
usim_ta title hold node=node1 edge=rise|fall|both ref_node=node2
   [ref_scope=local|hier] ref_edge=rise|fall|both hold_time=time
   <window=window_size> <vl=logic_0_threshold> <vh=logic_1_threshold>
   <vrl=logic_0_threshold> <vrh=logic_1_threshold> <depth=value>
   <inst=[inst1 inst2...]> <subckt=[subckt1 subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]> <start=time1> <stop=time2>
   [probe=0|1|2]
```

## SPICE Syntax

```
.usim_ta title hold node=node1 edge=rise|fall|both ref_node=node2
    ref_scope=local|hier] ref_edge=rise|fall|both hold_time=time
    <window=window_size> <vl=logic_0_threshold> <vh=logic_1_threshold>
    <vrl=logic_0_threshold> <vrh=logic_1_threshold> <depth=value>
    <inst=[inst1 inst2...]> <subckt=[subckt1 subckt2...]>
    <ssubckt=[xsubckt1 xsubckt2...]> <start=time1> <stop=time2> [probe=0|1|2]
```

## Description

This command is used to report hold timing errors on the specified nodes with respect to a reference node. A hold timing error occurs when a permissible signal transition occurs between the times t\_ref and t\_ref+hold\_time (if hold\_time>0), or between t\_ref+hold\_time and t\_ref+window\_size (if hold\_time<0). Here, t\_ref is the time point when a permissible reference transition occurs.

A permissible transition occurs when the waveform crosses the corresponding logic threshold. For example, when a waveform crosses the logic 1 threshold while rising, it has a RISE transition. If the logic 0 state and logic 1 state thresholds for the signal, reference, or both, are not specified on the command card, then the default values are used. The default values can be set using the command  $usim\_optvl = valuevh = value$ .

# Arguments

title The title of the current timing analysis.

node Specifies the node on which the hold timing check is performed. Wildcards are supported in the node name (see <u>Chapter 3, "Simulation Options"</u>).

Virtuoso UltraSim Advanced Analysis

edge=rise|fall|both The permissible transition type for the signal node.

> rise, a low-to-high transition is the permissible transition.

> fall, a high-to-low transition is the permissible transition.

both, a low-to-high or a high-to-low transition is a permissible transition.

The name of the reference node. Only a single node is

allowed. Wild cards are not supported.

Instructs how node and ref\_node should be specified.

> hier (default) - node and ref\_node should be full hierarchical names, or equivalent wild card expressions. For ref\_scope=hier, node and ref node can be in different subcircuits.

local - node and ref\_node should be local names (that is, with no hierarchy delimiter .). If

ref scope=local, node and ref node in the same subcircuit will be checked.

The permissible transition for the reference node.

rise, a low-to-high transition is the permissible transition.

fall, a high-to-low transition is the permissible transition.

both, a low-to-high or a high-to-low transition is a permissible transition.

The hold time. It can be positive or negative. If negative, the window parameter must be specified.

The time window after the reference transition. This parameter must be specified when the hold time is

negative.

The threshold of logic 0 state for a signal. If the signal has a value less than v1, it is considered to be logic 0.

ref\_node

ref\_scope=local|hier

ref\_edge=riselfallboth

hold\_time

window=window\_size

vl=logic\_0\_threshold

Virtuoso UltraSim Advanced Analysis

| vh=logic_1_threshold  | The threshold of logic 1 state for a signal. If the signal has a value greater than $\mathrm{vh}$ , it is considered to be logic 1.                                                                                                                                                  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vrl=logic_0_threshold | The threshold of logic 0 state for a reference. If the reference has a value less than $vrl$ , it is considered to be logic 0.                                                                                                                                                       |
| vrh=logic_01threshold | The threshold of logic 1 state for a reference. If the reference has a value greater than vrh, it is considered to be logic 1.                                                                                                                                                       |
| depth=value           | Specifies the depth in the circuit hierarchy that a wildcard name applies. If it is set as one, only the nodes at the current level is applied (default value is infinity).                                                                                                          |
| inst=name             | The hold timing check is applied to the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                       |
| subckt=name           | Specifies the subcircuit that this statement applies to. By default, it applies at the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration. |
| xsubckt=name          | The hold timing check is excluded from instances of the subcircuits listed (wildcards are supported).                                                                                                                                                                                |
| xinst=name            | The hold timing check is excluded from the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                    |
| start=time1           | Timing analysis start time. The Virtuoso UltraSim simulator does not perform a timing analysis for simulation time < time1.                                                                                                                                                          |
| stop=time2            | Timing analysis end time. The simulator does not perform a timing analysis for simulation time > time2.                                                                                                                                                                              |
| probe=0 1 2           | Automatically add probes for all nodes being checked for UltraSim timing analysis. If set to 0 (default), probe is not added. If set to 1, logic probes are added to all nodes being checked. If set to 2, regular probes are added to all nodes being checked.                      |

Virtuoso UltraSim Advanced Analysis

## Examples

## In the following Spectre example

tells the Virtuoso UltraSim simulator to report hold timing errors if the rise transitions on node n1 occur within the 2 ns, after a fall transition on the node clk.

## In the following SPICE example

```
.usim_ta ta_all hold node=n2 edge=both ref_node=clk ref_edge=fall hold time=-1n window=5n
```

tells the simulator to report hold timing errors if the rise or fall transitions on node n2 occur within the time interval of 1 ns before the fall transition of the node clk, and 5 ns after the clk fall transition.

#### In the following Spectre examples

```
usim_ta ta_all hold node=x1.x2.sig ... ref_node=clk [ref_scope=hier]
usim ta ta all hold node=*.sig ... ref node=clk inst=[x1.x2] [ref scope=hier]
```

the node x1.x2.sig will be checked against the signal clk, which is taken as the top-level signal.

#### In the following Spectre example

```
.usim ta ta all hold node=sig ... ref node=clk ... subckt=DTrigger ref scope=local
```

assuming that there are two subcircuit instances x1 and x2 of type DTrigger, x1.sig will be checked against x1.clk and x2.sig will be checked against x2.clk. x1.sig and x2.clk will not be paired together. Here, clk is the same subcircuit of sig, but it is not considered as the top-level node.

#### **Pulse Width Check**

#### Spectre Syntax

```
usim_ta title pulsew node=node1 tmin_low=min_low_time tmax_low=max_low_time
    tmin_high=min_high_time tmax_high=max_high_time <vl=logic_0_threshold>
    <vh=logic_1_threshold> <depth=value> <inst=[inst1 inst2...]>
    <subckt=[subckt1 subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]>
    <xinst=[xinst1 xinst2 ...]> <start=time1> <stop=time2> [probe=0|1|2]
```

Virtuoso UltraSim Advanced Analysis

## SPICE Syntax

```
.usim_ta title pulsew node=node1 tmin_low=min_low_time tmax_low=max_low_time
    tmin_high=min_high_time tmax_high=max_high_time <vl=logic_0_threshold>
        <vh=logic_1_threshold> <depth=value> <inst=[inst1 inst2...]>
        <subckt=[subckt1 subckt2...]> <xsubckt=[xsubckt1 xsubckt2...]>
        <xinst=[xinst1 xinst2 ...]> <start=time1>
        <stop=time2> [probe=0|1|2]
```

## Description

This command is used to report pulse width errors on the waveforms of the specified nodes. Pulse width is defined to be the time interval during which the signal in a node stays in the low or high state. A pulse width error occurs when the pulse width of a signal falls outside the range (min\_low\_time, max\_low\_time) for the logic 0 state, or the range (min\_high\_time, max\_high\_time) for the logic 1 state.

If the logic 0 state and logic 1 state thresholds for the signal are not specified on the command card, the default values are used. The default values can be set using the command usim opt vl = value vh = value.

## Arguments

| title                | The title of the current timing analysis.                                                                                                                                    |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| node                 | Specifies the name of the node on which the hold timing check is performed. Wildcards are supported in the node name (see <u>Chapter 3</u> , " <u>Simulation Options</u> "). |
| min_low_time         | The minimum value of the pulse width in logic 0 state.                                                                                                                       |
| max_low_time         | The maximum value of the pulse width in logic 0 state.                                                                                                                       |
| min_high_time        | The minimum value of the pulse width in logic 1 state.                                                                                                                       |
| max_high_time        | The maximum value of the pulse width in logic 1 state.                                                                                                                       |
| vl=logic_0_threshold | The threshold of the logic 0 state for the signal. If the signal has value less than $v1$ , it is considered to be logic 0.                                                  |
| vh=logic_1_threshold | The threshold of the logic 1 state for the signal. If the signal has value greater than $\mathrm{vh}$ , it is considered to be logic 1.                                      |

Virtuoso UltraSim Advanced Analysis

| depth=value Spe | ecifies the de | pth in the circu | iit hierarchy that a |
|-----------------|----------------|------------------|----------------------|
|-----------------|----------------|------------------|----------------------|

wildcard name applies. If it is set as one, only the nodes at the current level is applied (default value is

infinity).

inst=name The pulse width check is applied to the subcircuit

instances listed (wildcards are supported).

subckt=name Specifies the subcircuit to which this statement

applies. By default, it applies to the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit

declaration.

xsubckt=name The pulse width check is excluded from instances of

the subcircuits listed (wildcards are supported).

xinst=name The pulse width check is excluded from the subcircuit

instances listed (wildcards are supported).

start=time1 Timing analysis start time. The Virtuoso UltraSim

simulator does not perform a timing analysis for

simulation time < time1.</pre>

stop=time2 Timing analysis end time. The simulator does not

perform a timing analysis for simulation time >

time2.

probe=0 | 1 | 2 Automatically add probes for all nodes being checked

for UltraSim timing analysis. If set to 0 (default), probe is not added. If set to 1, logic probes are added to all nodes being checked. If set to 2, regular probes are

added to all nodes being checked.

## Example

#### Spectre Syntax:

usim\_ta ta\_all pulsew node=n1 tmin\_low=4n tmax\_low=6n tmin\_high=5n tmax high=8n

## SPICE Syntax:

.usim\_ta ta\_all pulsew node=n1 tmin\_low=4n tmax\_low=6n tmin\_high=5n tmax high=8n

Virtuoso UltraSim Advanced Analysis

tells the Virtuoso UltraSim simulator to report pulse width errors if node n1 stays in the logic 0 state for less than 4 ns or longer than 6 ns, or if it stays in the logic 1 state for less than 5 ns or more than 8 ns.

## **Setup Check**

## Spectre Syntax

```
usim_ta title setup node=node1 edge=rise|fall|both ref_node=node2
    [ref_scope=local|hier] ref_edge=rise|fall|both setup_time=time
    [window=window_size] [vl=logic_0_threshold] [vh=logic_1_threshold]
    [vrl=logic_0_threshold]
    [vrh=logic_1_threshold] [depth=value] [inst=name] [subckt=name]
    [xsubckt=name] [xinst=name] [start=time1]
    [stop=time2] [probe=0|1|2]
```

## SPICE Syntax

```
.usim_ta title setup node=node1 edge=rise|fall|both ref_node=node2
    [ref_scope=local|hier] ref_edge=rise|fall|both setup_time=time
    [window=window_size] [vl=logic_0_threshold] [vh=logic_1_threshold]
    [vrl=logic_0_threshold]
    [vrh=logic_1_threshold] [depth=value] [inst=name][subckt=name]
    [xsubckt=name] [xinst=name] [start=time1]
    [stop=time2] [probe=0|1|2]
```

## Description

This command is used to report setup timing errors on the specified node(s) with respect to a reference node. A setup timing error has occurred if a permissible signal transition occurs between the times  $t_ref$ -setup\_time and  $t_ref$ -window\_size, where  $t_ref$  is the time when a permissible reference transition occurs.

A permissible transition has occurred if the waveform crosses the corresponding logic threshold. For example, when a waveform crosses the logic 1 threshold while rising, it has a RISE transition. If the logic 0 state and logic 1 state thresholds for the signal, reference, or both, are not specified on the command card, then the values must be set with the command  $usim\_opt VI = value Vh = value$ .

## Arguments

title

The title of the current timing analysis.

Virtuoso UltraSim Advanced Analysis

node Specifies the name of the node on which the setup

timing check is performed. Wildcards are supported in the node name (see <u>Chapter 3</u>, "Simulation Options").

edge=(riselfallboth) The permissible transition type for the signal node.

 $\verb|rise|, a low-to-high| transition is the permissible$ 

transition.

fall, a high-to-low transition is the permissible

transition.

both, a low-to-high or a high-to-low transition is a

permissible transition.

ref node The name of the reference node. Only a single node is

allowed.

specified.

hier (default) - node and ref\_node should be full

hierarchical names, or equivalent wild card expressions. For ref\_scope=hier, node and

ref\_node can be in different subcircuits.

local - node and ref node should be local names

(that is, with no hierarchy delimiter .). If

ref scope=local, node and ref node in the

same subcircuit will be checked.

ref edge=(riselfallboth) The permissible transition for the reference node.

rise, a low-to-high transition is the permissible

transition.

fall, a high-to-low transition is the permissible

transition.

both, a low-to-high or a high-to-low transition is a

permissible transition.

setup\_time The setup time. It can be positive or negative. If

negative, the window parameter must be specified.

window=window\_size The time window after the reference transition. This

parameter must be specified when the setup time is

negative.

Virtuoso UltraSim Advanced Analysis

| vl=logic_0_threshold  | The threshold of logic 0 state for a signal. If the signal has a value less than $v1$ , it is considered to be logic 0.                                                                                                                                                              |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vh=logic_1_threshold  | The threshold of logic 1state for a signal. If the signal has a value greater than $\mathrm{vh}$ , it is considered to be logic 1.                                                                                                                                                   |
| vrl=logic_0_threshold | The threshold of logic 0 state for a reference. If the reference has a value less than $vrl$ , it is considered to be logic 0.                                                                                                                                                       |
| vrh=logic_1_threshold | The threshold of logic 1 state for a reference. If the reference has a value greater than $vrh$ , it is considered to be logic 1.                                                                                                                                                    |
| depth=value           | Specifies the depth in the circuit hierarchy that a wildcard name applies. If it is set as one, only the nodes at the current level is applied (default value is infinity).                                                                                                          |
| inst=name             | The setup timing check is applied to the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                      |
| subckt=name           | Specifies the subcircuit that this statement applies in. By default, it applies in the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is equivalent to defining the statement within a subcircuit declaration. |
| xsubckt=name          | The setup timing check is excluded from instances of the subcircuits listed (wildcards are supported).                                                                                                                                                                               |
| xinst=name            | The setup timing check is excluded from the subcircuit instances listed (wildcards are supported).                                                                                                                                                                                   |
| start=time1           | Timing analysis start time. The Virtuoso UltraSim simulator does not perform a timing analysis for simulation time < time1.                                                                                                                                                          |
| stop=time2            | Timing analysis end time. The simulator does not perform a timing analysis for simulation time > time2.                                                                                                                                                                              |
| probe=0 1 2           | Automatically add probes for all nodes being checked for UltraSim timing analysis. If set to 0 (default), probe is not added. If set to 1, logic probes are added to all nodes being checked. If set to 2, regular probes are added to all nodes being checked.                      |

Virtuoso UltraSim Advanced Analysis

## Examples

## In the following Spectre example

```
usim_opt vl=0.3 vh=0.7
usim_ta ta_all setup node=n1 edge=rise ref_node=clk ref_edge=rise
setup time=2n
```

tells the Virtuoso UltraSim simulator to report setup timing errors if the rise transitions on node n1 occur within the 2 ns before a rise transition on the node c1k. Since the low and high thresholds are not specified in the command, the values in usim\_opt are used in the analysis.

## In the following SPICE example

```
.usim_ta ta_all setup node=n2 edge=both ref_node=clk ref_edge=fall
setup time=-1ns window=3ns
```

tells the simulator to report setup timing errors if the rise or the fall transitions on node n2 occur within the time interval of 1 ns after the fall transition of the node clk, and 3 ns after the clk fall transition.

## **Timing Edge Check**

## Spectre Syntax

```
usim_ta title edge node=node1 edge=rise|fall|both ref_node=node2
    [ref_scope=local|hier] ref_edge=rise|fall|both td_min=min_time
    td_max=max_time <vl=logic_0_threshold> <vh=logic_1_threshold>
    <vrl=logic_0_threshold> <vrh=logic_1_threshold> <trigger=trigger_type>
    <depth=value> <inst=[inst1 inst2...]> <subckt=[subckt1 subckt2...]>
    <xsubckt=[xsubckt1 xsubckt2...]> <start=time1>
    <stop=time2> [probe=0|1|2]
```

# SPICE Syntax

```
.usim_ta title edge node=node1 edge=rise|fall|both ref_node=node2
    [ref_scope=local|hier] ref_edge=rise|fall|both td_min=min_time
    td_max=max_time <vl=logic_0_threshold> <vh=logic_1_threshold>
        <vrl=logic_0_threshold> <vrh=logic_1_threshold> <trigger=trigger_type>
        <depth=value> <inst=[inst1 inst2...]> <subckt=[subckt1 subckt2...]>
        <xsubckt=[xsubckt1 xsubckt2...]> <start=time1>
        <stop=time2> [probe=0|1|2]
```

Virtuoso UltraSim Advanced Analysis

## Description

This command is used to report timing edge errors on the specified node(s) with respect to a reference node. A timing edge error occurs when the permissible signal transition time falls outside the range  $t_ref+min_time$  and  $t_ref+max_time$ , where  $t_ref$  is the time that the permissible reference transition occurs.

A permissible transition occurs when the waveform crosses the corresponding logic threshold. For example, when a waveform crosses the logic 1 threshold while rising, it has a RISE transition. If the logic 0 state and logic 1 state thresholds for the signal, reference, or both, are not specified on the command card, the default values are used. The default values can be set using the command  $usim_{opt}vl = valuevh = value$ . The trigger option allows you to decide whether a permissible signal transition, a permissible reference transition, or both trigger the timing edge check.

## Arguments

| title                 | The title of the current timing analysis.                                                                                                                                    |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| node                  | Specifies the name of the node on which the timing edge check is performed. Wildcards are supported in the node name (see <u>Chapter 3</u> , " <u>Simulation Options</u> "). |
| edge=(rise fall both) | The permissible transition type for the signal nodes.                                                                                                                        |
|                       | rise, a low-to-high transition is the permissible transition.                                                                                                                |
|                       | fall, a high-to-low transition is the permissible transition.                                                                                                                |
|                       | both, a low-to-high or a high-to-low transition is a permissible transition.                                                                                                 |
| ref_node              | The name of the reference node. Only a single node is allowed.                                                                                                               |

Virtuoso UltraSim Advanced Analysis

| ref_scope=local hier      | Instructs how node and ref_node should be specified.                                                                                                                              |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | hier (default) - node and ref_node should be full hierarchical names, or equivalent wild card expressions. For ref_scope=hier, node and ref_node can be in different subcircuits. |
|                           | local - node and ref_node should be local names (that is, with no hierarchy delimiter .). If ref_scope=local, node and ref_node in the same subcircuit will be checked.           |
| ref_edge=(rise fall both) | The permissible transition type for the reference nodes.                                                                                                                          |
|                           | rise, a low-to-high transition is the permissible transition.                                                                                                                     |
|                           | fall, a high-to-low transition is the permissible transition.                                                                                                                     |
|                           | both, a low-to-high or a high-to-low transition is a permissible transition.                                                                                                      |
| min_time                  | The minimum value of the delay between the permissible transitions of the signal and the reference.                                                                               |
| max_time                  | The maximum value of the delay between the permissible transitions of the signal and the reference.                                                                               |
| vl=logic_0_threshold      | The threshold of logic 0 state for a signal. If the signal has a value less than $v1$ , it is considered to be logic 0.                                                           |
| vh=logic_1_threshold      | The threshold of logic 1 state for a signal. If the signal has a value greater than $vh$ , it is considered to be logic 1.                                                        |
| vrl=logic_0_threshold     | The threshold of logic 0 state for a reference. If the reference has a value less than $vrl$ , it is considered to be logic 0.                                                    |
| vrh=logic_1_threshold     | The threshold of logic 1 state for a reference. If the reference has a value greater than ${\tt vrh}$ , it is considered to be logic 1.                                           |

Virtuoso UltraSim Advanced Analysis

trigger=(reflsiglboth) The trigger to start a timing edge check.

ref, a permissible transition at a reference triggers

the check (this is the default value)

sig, a permissible transition at a signal triggers the

check.

both, a permissible transition if a reference or a

signal triggers the check.

depth=value Specifies the depth in the circuit hierarchy that a

wildcard name applies. If it is set as one, only the nodes at the current level is applied (default value is

infinity).

inst=name The timing edge check is applied to the subcircuit

instances listed (wildcards are supported).

subckt=name Specifies the subcircuit to which this statement

applies. By default, it applies to the top level. If the statement is already in a subcircuit definition, this parameter is ignored. Setting this parameter is

equivalent to defining the statement within a subcircuit

declaration.

xsubckt=name The timing edge check is excluded from instances of

the subcircuits listed (wildcards are supported).

xinst=name The timing edge check is excluded from the subcircuit

instances listed (wildcards are supported).

start=time1 Timing analysis start time. The Virtuoso UltraSim

simulator does not perform a timing analysis for

simulation time < time1.

stop=time2 Timing analysis end time. The simulator does not

perform a timing analysis for simulation time >

time2.

probe=0 | 1 | 2 Automatically add probes for all nodes being checked

for UltraSim timing analysis. If set to 0 (default), probe is not added. If set to 1, logic probes are added to all nodes being checked. If set to 2, regular probes are

added to all nodes being checked.

Virtuoso UltraSim Advanced Analysis

## Examples

## In the following Spectre example

```
usim_ta ta_all edge node=n1 edge=rise ref_node=clk ref_edge=rise
td min=2n td max=5n
```

tells the Virtuoso UltraSim simulator to report timing edge errors if the delay between the rise transitions at node n1 and reference clk is less than 2 ns, or longer than 5 ns. Since the default value of trigger is ref, only a rise transition of the reference can trigger a timing edge check.

## In the following SPICE example

```
.usim_ta ta_all edge node=n2 edge=rise ref_node=clk ref_edge=rise
td min=2n td max=5n trigger=sig
```

tells the simulator to report timing edge errors if the delay is outside the range of 2 ns and 5 ns. In this case, only a rise transition of the signal at n2 can trigger a timing edge check.

Virtuoso UltraSim Advanced Analysis

# **Bisection Timing Optimization**

## Description

When analyzing circuit timing violations and optimizing timing margins, multiple simulations and iterative analysis of the results is required. Virtuoso UltraSim simulator bisection timing optimization combines multiple simulations into a single characterization, reducing characterization time and simplifying the process. Typical applications include cell characterization timing measurements, and setup and hold timing optimization.

Bisection methodology, using a binary search strategy, seeks the optimal value of a specified input parameter associated with the goal value of an output variable. During a bisection search, the Virtuoso UltraSim simulator performs the following steps:

- **1.** Transient simulation with the specified parameter set at the lower and upper limits, respectively.
  - The measurement results for the lower and upper limits need to meet the pre-determined goal with one limit, and fail with the other limit (otherwise the simulator ends the simulation and prints a message).
- 2. Simulation occurs at the mid-point of the search range and the resulting measurement is compared with the goal value.
  - The search range can be split into halves by choosing a new search range. The measurement results determine whether the first or second half is used in the search range.
- **3.** Multiple simulations occur until one of the following conditions are met: The relative tolerance for the input and output variables is satisfied or the maximum number of iterations is reached.

The bisection timing optimization feature only applies to vsource, and the sweeping parameter must be included in the expression of delay for either the pulse function or time-value pairs in the pwl function. If the Virtuoso UltraSim simulator is unable to find a qualified vsource, the bisection feature is turned off.

To use the simulator for bisection timing optimization, more accurate settings than the default simulator settings may be required. Cadence recommends first evaluating which Virtuoso UltraSim sim\_mode and speed fulfils the specific accuracy requirements of your design before using bisection timing optimization (see <u>Chapter 3</u>, "Simulation Options" for more information about sim\_mode and speed).

Virtuoso UltraSim Advanced Analysis

The Virtuoso UltraSim simulator reports the search process and optimized parameters in the netlistName.optlog file, and also generates waveforms and the measurement result (netlistName.mt0) for the final simulation.

## **Arguments**

The following statements can be used for model optimization (<u>.model</u>), parameter optimization (<u>.param</u>), measurement (<u>.measure</u>), and transient analysis (<u>.tran</u>).

#### .model

```
.model optmodelname opt method=bisection <relin=value> <relout=value> <itropt=value>
```

This statement defines the optimization method (bisection) and the criteria used to determine the maximum number of iterations and relative tolerances to stop an iteration.

| optmodelname | Name of the optimization model                                                   |  |  |  |
|--------------|----------------------------------------------------------------------------------|--|--|--|
| method       | Defines the optimization method                                                  |  |  |  |
|              | Note: Only bisection is supported.                                               |  |  |  |
| relin        | Specifies the relative tolerance of the input parameter (default value is 0.001) |  |  |  |
| relout       | Specifies the relative tolerance of the output variable (default value is 0.001) |  |  |  |
| itropt       | Specifies the maximum number of iterations (default value is 20 iterations)      |  |  |  |

#### .param

```
.param paramname=optparfun(<initial>, <lower>, <upper>)
```

This statement defines the optimization parameter (input variable) and its initial value, and the lower and upper limit values. The bisection method allows only one parameter and ignores the initial value of the parameter.

| paramname | Name of the optimization parameter                                 |  |  |  |
|-----------|--------------------------------------------------------------------|--|--|--|
| optparfun | Name of the parameter function. Must be in the form of $optxxxx$ . |  |  |  |

Virtuoso UltraSim Advanced Analysis

initial Specifies the initial value of the parameter

**Note:** The initial value is not used for bisection.

Specifies the lower limit of the parameter lower

Specifies the upper limit of the parameter upper

#### .measure

.measure tran meastitle <measfuncs> goal=goalvalue

This statement defines the measurement of the output variable and its goal value, which is used by the Virtuoso UltraSim simulator to evaluate the validity of a parameter value (that is. determines whether or not the parameter value is accepted in the analysis).

Name of the statement meastitle

Specifies the measurement functions supported in a base-level measfuncs

.measure **statement** 

Specifies the desired value of the measurement goal

#### .tran

.tran <transtep> <tranendtime> sweep optimize=optparfun results=meastitle model=optmodename fastsweep=on|off

This statement defines the bisection and optimization methods.

Name of the parameter function given in the .param statement. optparfun

Name of the .measure statement. meastitle

Name of the optimization model given in the .model statement. optmodelname

off – netlist file is parsed and simulation database is rebuilt for fastsweep

each bisection iteration (default).

on – netlist file parsing and building of simulation database is skipped for all bisection iterations after the first iteration (simulation database from first iteration is reused). This feature provides a performance advantage, but is limited to bisection applications with no change in the topology and initial circuit conditions between iterations.

Virtuoso UltraSim Advanced Analysis

## **Example**

The following example illustrates how to measure the setup time of a delay-type flip flop (D-FF).

Figure 8-3 D-FF Setup Time Optimization



The D-FF has two input signals (DATA and CLK) and two output signals (Q and Q\_). The assumption is that both input signals switch (0->1) at Td and Tclk, respectively. It is expected that the data will remain stable during setup time, until CLK switches.

The transition needs to satisfy the following condition,

```
Tclk > Td + setup time
```

In this case, a transition (0->1) at the output of the D-FF Q occurs. Otherwise, no transition is found by the simulator and output Q remains at 0. The transition at the output can be detected by measuring the  $\max$  value at Q. If the measurement result is 1, there is a transition; if 0, no transition occurs.

The following is a sample top-level netlist file containing bisection timing optimization settings.

```
**** Search setup time for D-FF by bisection method ****
.param vdd=2.5
...
// PWL stimulus for CLK & data
// td=delay characterizes the setup time and is to be adjusted by bisection
Vclk CLK 0 pwl(0n 0 1n 0 1.5n vdd 3n vdd 3.5n 0 10n 0 10.5n vdd)
Vdata data 0 pwl(0n 0 5n 0 5.5n vdd td=delay)
// instance of D Flip-Flop
x1 data CLK Q_ Q DFF_B
// set delay to be the input variable, and its searching range
.param delay=opt1(0n, 0n, 6n)
// set optimization method to be bisection
.model optmod opt method=bisection
```

Virtuoso UltraSim Advanced Analysis

```
// set measurement to find the transition of output and its goal value .measure tran vout max v(Q) goal='0.9*vdd'

// set bisection transient simulation
.tran 0.1n 20n sweep optimize=opt1 results=vout model=optmod

// measure setup time
.measure tran setup_time trig v(data) value='0.5*vdd' rise=1 td=5n
+ targ v(clk) value='0.5*vdd' rise=1 td=5n
.end
```

The following sample output file shows the simulation results. The optimized value of delay is 5.083 ns. With this delay, the voltage at the Q output of the DFF is 2.504 v.

| iter            | lower       | upper       | current     | result    |
|-----------------|-------------|-------------|-------------|-----------|
| 1               | 0           | 6e-09       | 0           | 2.50407   |
| 2               | 0           | 6e-09       | 6e-09       | 0.013865  |
| 3               | 0           | 6e-09       | 3e-09       | 2.50407   |
| 4               | 3e-09       | 6e-09       | 4.5e-09     | 2.50398   |
| 5               | 4.5e-09     | 6e-09       | 5.25e-09    | 0.0138437 |
| 6               | 4.5e-09     | 5.25e-09    | 4.875e-09   | 2.5046    |
| 7               | 4.875e-09   | 5.25e-09    | 5.0625e-09  | 2.5043    |
| 8               | 5.0625e-09  | 5.25e-09    | 5.15625e-09 | 0.0138437 |
| 9               | 5.0625e-09  | 5.15625e-09 | 5.10938e-09 | 0.0138437 |
| 10              | 5.0625e-09  | 5.10938e-09 | 5.08594e-09 | 0.0263151 |
| 11              | 5.0625e-09  | 5.08594e-09 | 5.07422e-09 | 2.50424   |
| 12              | 5.07422e-09 | 5.08594e-09 | 5.08008e-09 | 2.50422   |
| 13              | 5.08008e-09 | 5.08594e-09 | 5.08301e-09 | 2.50396   |
| Optimization    | Method      | bisection   |             |           |
| Optimization    | Parameter   | delay       |             |           |
| Optimized Value |             | 5.08301e-09 |             |           |
| vout            |             | 2.50396     |             |           |
| Goal            |             | 2.25        |             |           |

Virtuoso UltraSim Advanced Analysis

# **Static Checks**

The Virtuoso UltraSim simulator provides static checks which can be used to analyze circuit topology, parameter values, simulation information, and device and element characteristics.

**Note:** Static checks can be performed without DC and transient analysis by removing the transient analysis statement from the netlist file. However a complete netlist with all device models and supply voltages is required. For most static checks, input stimuli are optional.

- Netlist File Parameter Check checks whether the element size and simulation temperature are in the reasonable range or not.
- Print Parameters in Subcircuit prints the parameters located in a subcircuit.
- Resistor and Capacitor Statistical Checks determines whether resistor or capacitor values are within a specified range.
- Substrate Forward-Bias Check checks whether a MOSFET substrate becomes forward-biased.
- Static MOS Voltage Check monitors whether MOSFET bias voltage exceeds specified bounds or conditions.
- <u>Static Diode Voltage Check</u> checks the diode bias voltage after the netlist file is parsed and generates a report indicating whether the voltages exceeded the specified upper and lower bounds, or met the specified conditions.
- Static NMOS and PMOS Bulk Forward-Bias Checks determines whether bulk to drain/ source junctions of NMOSFETs or PMOSFETs become forward-biased.
- Detect Conducting NMOSFETs and PMOSFETs compares the MOSFET gate voltage with the drain/source voltages to detect any transistors that cannot be turned off.
- <u>Detect NMOS Connected to VDD</u> detects NMOSFETs with terminal(s) that are directly connected to the constant or PWL voltage sources, which have a voltage value higher than vhth (without running transient simulation).
- <u>Detect PMOS Connected to GND</u> detects PMOSFETs with terminal(s) that are directly connected to the constant or PWL voltage sources, which have a voltage value lower than vlth (without running transient simulation).
- <u>Static Maximum Leakage Path Check</u> detects obvious DC leakage paths between all voltage sources through MOSFETs or other elements that are always on.
- Static High Impedance Check detects high impedance nodes without running DC or transient simulations.

Virtuoso UltraSim Advanced Analysis

- Static RC Delay Path Check analyzes the rise or fall time of any MOSFET gate nodes or output nodes without running transient simulation
- Static ERC Check detects electrical design rule violations without running DC or transient simulations.
- Static DC Path Check detects a DC path between voltage sources without running DC or transient simulation.
- <u>info Analysis</u> gives access to input/output values and operating-point parameters.
- Partition and Node Connectivity Analysis used for debugging (for example, checking the size of partitions and node connectivity).
- <u>Warning Message Limit Categories</u> customizes how warning messages are handled by the Virtuoso UltraSim simulator.

Virtuoso UltraSim Advanced Analysis

### **Netlist File Parameter Check**

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

The chk\_param command checks whether or not the element sizes and simulation temperatures are within a reasonable range. This command is executed after the netlist file is parsed, and the Virtuoso UltraSim simulator generates a report file with a .rpt\_chkpar suffix.

When the checked data exceeds specified or default soft upper/lower limits, warning messages are issued. If the data abnormality exceeds specified or default absolute limits, error messages are generated and the simulation stops. Multiple chk\_param command lines are supported by the Virtuoso UltraSim simulator.

**Note:** All errors are collected and printed by chk\_param, and then the simulation is stopped (that is, chk\_param is always performed on all instance parameters). If optional arguments are specified, the related parameters are checked using the specified value and the remaining parameters are checked using the default values.

Virtuoso UltraSim Advanced Analysis

# **Arguments**

| ermaxcap=v | The Virtuoso UltraSim simulator issues an error message and stops the simulation if any capacitance exceeds the specified upper bound value (default value is 1.0e-3 F)           |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| wamaxcap=v | The simulator issues a warning message and continues the simulation if any capacitance exceeds the specified upper bound value (default value is 1.0e-8 F)                        |
| ermincap=v | The simulator issues an error message and stops the simulation if any capacitance is less than the specified lower bound value (default value is -1.0e-15 F)                      |
| wamincap=v | The simulator issues a warning message and continues the simulation if any capacitance is less than the specified lower bound value (default value is 0)                          |
|            | Note: The value needs to meet the following criteria: ermincap <= wamincap <= wamaxcap <= ermaxcap (otherwise a warning message is issued and the default value is used instead). |
| ermaxres=v | The simulator issues an error message and stops the simulation if any resistance exceeds the specified upper bound value (default value is 1.0e+15 ohms)                          |
| wamaxres=v | The simulator issues a warning message and continues the simulation if any resistance exceeds the specified upper bound value (default value is 1.0e+12 ohms)                     |
| erminres=v | The simulator issues an error message and stops the simulation if any resistance is less than the specified lower bound value (default value is 0)                                |

Virtuoso UltraSim Advanced Analysis

waminres=v

The simulator issues a warning message and continues the simulation if any resistance is less than the specified lower bound value (default value is 0)

**Note:** The value needs to meet the following criteria: erminres <= waminres <= wamaxres <= ermaxres (otherwise a warning message is issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any MOSFET channel width exceeds the specified upper bound value (default value is 1.0e-2 m)

The simulator issues a warning message and continues the simulation if any MOSFET channel width exceeds the specified upper bound value (default value is 1.0e-3 m)

The simulator issues an error message and stops the simulation if any MOSFET channel width is less than the specified lower bound value (default value is 1.0e-8 m)

The simulator issues a warning message and continues the simulation if any MOSFET channel width is less than the specified lower bound value (default value is 1.0e-7 m)

**Note:** The value needs to meet the following criteria: erminmosw <= waminmosw <= wamaxmosw <= ermaxmosw (otherwise a warning message is issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any MOSFET channel length exceeds the specified upper bound value (default value is 1.0e-2 m)

The simulator issues a warning message and continues the simulation if any MOSFET channel length exceeds the specified upper bound value (default value is 1.0e-3 m)

ermaxmosw=v

wamaxmosw=v

erminmosw=v

waminmosw=v

ermaxmosl=v

wamaxmosl=v

Virtuoso UltraSim Advanced Analysis

erminmosl=v

The simulator issues an error message and stops the simulation if any MOSFET channel length is less than the specified lower bound value (default value is 1.0e-8 m)

waminmosl=v

The simulator issues a warning message and continues the simulation if any MOSFET channel length is less than the specified lower bound value (default value is 1.0e-7 m)

**Note:** The value needs to meet the following criteria: erminmos1 <= waminmos1 <= wamaxmos1 <= ermaxmos1 (otherwise a warning message is issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any MOSFET drain diffusion area exceeds the specified upper bound value (default value is 1.0e-4 m<sup>2</sup>)

The simulator issues a warning message and continues the simulation if any MOSFET drain diffusion area exceeds the specified upper bound value (default value is 1.0e-6 m<sup>2</sup>)

**Note:** The value needs to meet the following criteria: wamaxmosad <= ermaxmosad (otherwise a warning message is issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any MOSFET source diffusion area exceeds the specified upper bound value (default value is 1.0e-4 m<sup>2</sup>)

The simulator issues a warning and continues the simulation if any MOSFET source diffusion area exceeds the specified upper bound value (default value is 1.0e-6 m<sup>2</sup>)

**Note:** The value needs to meet the following criteria: wamaxmosas <= ermaxmosas (otherwise a warning message is issued and the default value is used instead).

ermaxmosad=v

wamaxmosad=v

ermaxmosas=v

wamaxmosas=v

Virtuoso UltraSim Advanced Analysis

ermaxmospd=v

The simulator issues an error message and stops the simulation if any MOSFET perimeter of the drain junction exceeds the specified upper bound value (default value is 1.0e-2 m<sup>2</sup>)

wamaxmospd=v

The simulator issues a warning message and continues the simulation if any MOSFET perimeter of the drain junction exceeds the specified upper bound value (default value is 1.0e-3 m<sup>2</sup>)

**Note:** The value needs to meet the following criteria: wamaxmospd <= ermaxmospd (otherwise a warning message is issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any MOSFET perimeter of the source junction exceeds the specified upper bound value (default value is 1.0e-2 m<sup>2</sup>)

The simulator issues a warning message and continues the simulation if any MOSFET perimeter of the source junction exceeds the specified upper bound value (default value is 1.0e-3 m<sup>2</sup>)

**Note:** The value needs to meet the following criteria: wamaxmosps <= ermaxmosps (otherwise a warning message is issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any MOSFET gate oxide thickness exceeds the specified upper bound value (default value is 5.0e-8 m)

**Note:** The ermaxmostox and wamaxmostox arguments should be specified in the same line of .usim\_report.

The simulator issues a warning message and continues the simulation if any MOSFET gate oxide thickness exceeds the specified upper bound value (default value is 3.0e-8 m)

**Note:** The wamaxmostox and ermaxmostox arguments should be specified in the same line of .usim\_report.

ermaxmosps=v

wamaxmosps=v

ermaxmostox=v

wamaxmostox=v

Virtuoso UltraSim Advanced Analysis

The simulator issues an error message and stops the erminmostox=v

simulation if any MOSFET gate oxide thickness is less than the specified lower bound value (default value is

5.0e-10 m)

waminmostox=v The simulator issues a warning message and continues the simulation if any MOSFET gate oxide

thickness is less than the specified lower bound value

(default value is 5.0e-9 m)

**Note:** The value needs to meet the following criteria: erminmostox <= waminmostox <= wamaxmostox <= ermaxmostox (otherwise a warning message is</pre>

issued and the default value is used instead).

ermaxdiodew=v The simulator issues an error message and stops the

simulation if any diode width exceeds the specified

upper bound value (default value is 1.0e-2 m)

The simulator issues a warning message and continues the simulation if any diode width exceeds the specified upper bound value (default value is 1.0e-

3 m)

ermindiodew=v The simulator issues an error message and stops the

simulation if any diode width is less than the specified lower bound value (default value is 1.0e-8 m)

wamindiodew=v The simulator issues a warning message and continues the simulation if any diode width is less than

the specified lower bound value (default value is 1.0e-

7 m)

**Note:** The value needs to meet the following criteria: ermindiodew <= wamindiodew <= wamaxdiodew

<= ermaxdiodew (otherwise a warning message is

issued and the default value is used instead).

The simulator issues an error message and stops the simulation if any diode length exceeds the specified

upper bound value (default value is 1.0e-2 m)

The simulator issues a warning message and continues the simulation if any diode length exceeds

the specified upper bound value (default value is 1.0e-

3 m)

wamaxdiodew=v

ermaxdiodel=v

wamaxdiodel=v

Virtuoso UltraSim Advanced Analysis

ermindiodel=v The simulator issues an error message and stops the simulation if any diode length is less than the specified lower bound value (default value is 1.0e-8 m) wamindiodel=v The simulator issues a warning message and continues the simulation if any diode length is less than the specified lower bound value (default value is 1.0e-7 m) **Note:** The value needs to meet the following criteria: ermindiodel <= wamindiodel <= wamaxdiodel <= ermaxdiodel (otherwise a warning message is</pre> issued and the default value is used instead). ermaxdiodea=v The simulator issues an error message and stops the simulation if any diode area exceeds the specified upper bound value (default value is 1.0e-4 m<sup>2</sup>) The simulator issues a warning message and wamaxdiodea=v continues the simulation if any diode area exceeds the specified upper bound value (default value is 1.0e-6  $m^2$ ) ermindiodea=v The simulator issues an error message and stops the simulation if any diode area is less than the specified lower bound value (default value is 1.0e-16 m<sup>2</sup>) wamindiodea=v The simulator issues a warning message and continues the simulation if any diode area is less than the specified lower bound value (default value is 1.0e- $14 \text{ m}^2$ ) **Note:** The value needs to meet the following criteria: ermindiodea <= wamindiodea <= wamaxdiodea <= ermaxdiodea (otherwise a warning message is issued and the default value is used instead). The simulator issues an error message and stops the ermaxtemp=v simulation if the circuit temperature, in degrees

wamaxtemp=v The simulator issues a warning message and continues the simulation if the circuit temperature, in

degrees Celsius, exceeds the specified upper bound

Celsius, exceeds the specified upper bound value

value (default value is 150)

(default value is 500)

Virtuoso UltraSim Advanced Analysis

ermintemp=v The simulator issues an error message and stops the

simulation if the circuit temperature, in degrees Celsius, is less than the specified lower bound value

(default value is -200)

wamintemp=v The simulator issues a warning message and

continues the simulation if the circuit temperature, in degrees Celsius, is less than the specified lower

bound value (default value is -100)

**Note:** The value needs to meet the following criteria: ermintemp <= wamintemp <= wamaxtemp <=

ermaxtemp (otherwise a warning message is issued

and the default value is used instead).

ermaxfactor=v The simulator issues an error message and stops the

simulation if any instance multiplier is larger than the

specified upper bound value.

Default: 1.79769e308

wamaxfactor=v The simulator issues a warning message and continues the simulation if any instance multiplier

factor is larger than the specified upper bound value.

Default: 1.79769e308

erminfactor=v The simulator issues an error message and stops the

simulation if any instance multiplier is less than the

specified lower bound value.

**Default:** -1.79769e308

waminfactor=v The simulator issues a warning message and continues the simulation if any instance multiplier

factor is less than the specified lower bound value.

**Note:** The value needs to meet the following criteria: erminfactor <= wamaxfactor

<= ermaxfactor (a warning message is issued if the</pre>

criteria is not met).

**Default:** -1.79769e308

Virtuoso UltraSim Advanced Analysis

model=m

Defines the model card name; if specified, all instances of the specified model name have their specific values checked (optional).

**Note:** If the model argument is not specified, the check is applied to all instances.

## Example 1

In the following Spectre example

```
usim report chk param
```

The Virtuoso UltraSim simulator checks all instance parameters in the netlist file to make sure they are within the default value limits. If the values exceed the limits, the simulator issues warning or error messages.

## Example 2

In the following SPICE example

```
.usim report chk param ermaxmosl=2u wamaxmosl=1u erminmosl=0.09u waminmosl=0.1u
```

The simulator checks all instance parameters in the netlist file to make sure they are within the default value limits (uses specified values to check the channel length of all MOSFET models). For example, if the channel length of any MOSFET model is greater than 2 um or less than 0.09 um, the simulator stops the simulation and issues an error message (if the channel length is greater than 1 um or less than 0.1 um, the simulation continues and a warning message is issued).

## Example 3

In the following Spectre example

```
usim_report chk_param ermaxmosl=2u wamaxmosl=1u erminmosl=0.09u waminmosl=0.1u
model=hvmos
```

The simulator checks all instance parameters in the netlist file to make sure they are within the default value limits (uses specified values to check the channel length of all HVMOS MOSFET instances).

The following is an example of a xxxx.rpt\_chkpar report file.

```
***** Parameters Check Errors ******
Total of 2 error(s) reported.
```

## Virtuoso UltraSim Advanced Analysis

Model Subckt Parameter Limits Instance resistor --- r = -0.12 ( < 0.0 ) r23 mos1 por l = 1.0e-9 ( < 1.0e-8 ) xtop.xpor.m100

\*\*\*\*\* Parameters Check Warnings\*\*\*\*\*

Total of 2 warning(s) reported.

Model Subckt Parameter Limits Instance diodel bg w = 0.002 ( < 0.003 ) x0.x1.x2.x3.d4 capacitor --- c = 1.0e-7 ( > 1.0e-8 ) c1

\*\*\*\*\* End of Parameter Check. \*\*\*\*\*

Virtuoso UltraSim Advanced Analysis

#### **Print Parameters in Subcircuit**

## **Spectre Syntax**

```
usim report param param name [depth=..]
```

## **SPICE Syntax**

```
.usim report param param name [depth=..]
```

### **Description**

This option enables you to print subcircuit parameters into a netlist.para\_rpt file. The option also supports wildcards and allows use of the depth argument to limit the levels of hierarchy (default for depth is infinity). Matching is case insensitive.

For more information about wildcards, see "Wildcard Rules" on page 49.

## **Examples**

In the following Spectre example

```
usim report param *
```

tells the simulator to print out all of the parameters from the entire design hierarchy.

#### In the following SPICE example

```
.usim report param * depth=1
```

tells the simulator to print out all of the top level parameters.

#### In the following Spectre example

```
usim report param x1.a
```

tells the simulator to look for a parameter named a in instance x1. If no match is found, the simulator issues a warning message.

## In the next example

```
usim report param x1.*
```

tells the simulator to print out all of the parameters in instance x1 and all the instances below x1.

In the next example

Virtuoso UltraSim Advanced Analysis

usim report param x1\*.\* depth=2

tells the simulator to print out all of the parameters in all instances that are two hierarchies lower and have instance names that start with x1.

Examples of instance names starting with x1 include x1.aa, x1a.b, x1.x2.bb, and x1b.x3.bb (aa, b, and bb are the parameter names).

Virtuoso UltraSim Advanced Analysis

## **Resistor and Capacitor Statistical Checks**

#### **Resistor Statistical Check**

## Spectre Syntax

```
usim_report resistor type=warning rmax=value
usim_report resistor type=distr rmin=value rmax=value
usim_report resistor type=print rmin=value rmax=value nlimit=num sort=[dec|inc]
```

## SPICE Syntax

```
.usim_report resistor type=warning rmax=value
.usim_report resistor type=distr rmin=value rmax=value
.usim_report resistor type=print rmin=value rmax=value nlimit=num sort=[dec|inc]
```

## Description

The Virtuoso UltraSim simulator resistor statistical check determines if resistor values are within a reasonable user-defined range.

- **type=warning** prints a warning about small resistors and reports the number of resistors with values below rmax.
- type=distr prints resistor statistics into a xxxx.chk\_resistor log file for resistors with values between rmin and rmax.
- **type=print** prints resistors with values between rmin and rmax into a xxxx.chk resistor log file.

### **Arguments**

| type=warning <br>distr print | Type of resistor statistic.                                                         |
|------------------------------|-------------------------------------------------------------------------------------|
| rmax=value                   | Specifies upper bound of resistor value to be reported (default value is 0.1 ohms). |
| rmin=value                   | Specifies lower bound of resistor value to be reported (default value is 0).        |

Virtuoso UltraSim Advanced Analysis

nlimit=num Limits number of resistors printed in report (integer; default value is 10

resistors).

sort=dec | inc | Specifies sorting order printed resistors. If set to inc, resistors are

sorted in increasing order of their values (default). If set to dec,

resistors are sorted in decreasing order of their values.

## Example 1

### In the following Spectre example

```
usim report resistor type=warning rmax=0.001
```

The Virtuoso UltraSim simulator issues a warning about small resistors if the circuit contains resistors with values less than 0.001 ohms, and reports the number of resistors in a log file.

## Example 2

### In the following SPICE example

```
.usim report resistor type=distr rmin=0 rmax=0.02
```

The simulator generates statistics for resistors with values between 0 and 0.02 ohms in a xxxx. chk resistor log file.

#### Example 3

#### In the following Spectre example

```
usim_report resistor type=print rmin=0 rmax=0.02 nlimit=30 sort=dec
```

The simulator prints the resistors with values between 0 and 0.02 ohms in a xxxx. chk\_resistor log file. The resistors are sorted in decreasing order of their value. A total of 30 resistors are printed because nlimit=30.

The following is a sample xxxx. chk\_resistor log file (includes resistor names and values):

Virtuoso UltraSim Advanced Analysis

| x1.r12 | 0.001 |
|--------|-------|
| r05    | 0.01  |
| r03    | 0.01  |

### **Capacitor Statistical Check**

## Spectre Syntax

```
usim_report capacitor type=warning cmax=value
usim_report capacitor type=distr cmin=value cmax=value
usim report capacitor type=print cmin=value cmax=value nlimit=num sort=[dec|inc]
```

## SPICE Syntax

```
.usim_report capacitor type=warning cmax=value
.usim_report capacitor type=distr cmin=value cmax=value
.usim_report capacitor type=print cmin=value cmax=value nlimit=num sort=[dec|inc]
```

## Description

The Virtuoso UltraSim simulator capacitor statistical check determines if capacitor values are within a reasonable user-defined range.

- **type=warning** prints a warning about small capacitors and reports the number of capacitors with values below cmax.
- **type=distr** prints capacitor statistics into a xxxx.chk\_capacitor log file for capacitors with values between cmin and cmax.
- type=print prints capacitors with values between cmin and cmax into a xxxx.chk\_capacitor log file.

## Arguments

| type=warning <br>distr print | Type of capacitor statistic.                                                        |
|------------------------------|-------------------------------------------------------------------------------------|
| cmax=value                   | Specifies upper bound of capacitor value to be reported (default value is 1e-16 F). |

Virtuoso UltraSim Advanced Analysis

| cmin=value   | Specifies lower bound of capacitor value to be reported (default value is 0).                                                                                                                                 |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nlimit=num   | Limits number of capacitors printed in report (integer; default value is 10 capacitors).                                                                                                                      |
| sort=dec inc | Specifies sorting order for printed capacitors. If set to inc, capacitors are sorted in increasing order of their values (default). If set to dec, capacitors are sorted in decreasing order of their values. |

## Example 1

In the following Spectre example

```
usim report capacitor type=warning cmax=1e-17
```

The Virtuoso UltraSim simulator issues a warning about small capacitors if the circuit contains capacitors with values less than 0.01f F, and reports the number of capacitors in a log file.

### Example 2

In the following SPICE example

```
.usim report capacitor type=distr cmin=0 cmax=1e-17
```

The simulator generates statistics for capacitors with values between 0 and 0.01f F in a xxxx. chk\_capacitor log file.

## Example 3

In the following Spectre example

```
usim report capacitor type=print cmin=0 cmax=1e-17 nlimit=30 sort=dec
```

The simulator prints the capacitors with values between 0 and 0.01f F in a xxxx. chk\_capacitor log file. The capacitors are sorted in decreasing order of their value. A total of 30 capacitors are printed because nlimit=30.

The following is a sample xxxx.chk\_capacitor log file (includes capacitor names and values):

```
.TITLE 'This file is :./pump.chk_capacitor'
.Usim_report capacitor type=print cmin=0 cmax=20p nlimit=10 sort=dec x5.cli1680 le-11
x5.cli1679 le-11
```

# Virtuoso UltraSim Advanced Analysis

| x5.c1i1678 | 1e-11 |
|------------|-------|
| x5.c1i1677 | 1e-11 |
| x5.c1i1676 | 1e-11 |
| x5.c1i1675 | 1e-11 |
| cl         | 1e-11 |

Virtuoso UltraSim Advanced Analysis

### Substrate Forward-Bias Check

## **Spectre Syntax**

### **SPICE Syntax**

### **Description**

The chk\_substrate command is used to check if a MOSFET substrate becomes forward-biased. The Virtuoso UltraSim simulator generates a report file with a .rpt\_chksubs suffix (for example, if the netlist file name is circuit.sp, the report is named circuit.rpt\_chksubs).

**Note:** This command can only be used to check MOSFET substrates, not other PN junctions.

You can perform substrate forward-bias checking before DC initialization or during the transient simulation. When used before DC initialization, if a PMOS field effect transistor (FET) substrate is connected to a ground or negative voltage source, or a NMOS FET is connected to a positive voltage source, the simulator issues a warning message. The voltage source can be a constant, PWL, pulse, exponential, or sine type. The voltage value at time zero is used by the simulator for substrate forward-bias checking.

When used during transient simulation, if the MOSFET substrate junction is forward-biased more than a threshold voltage (vt) and the junction current is more than a threshold current (ith), a warning message is generated.

## **Arguments**

title

Reports titles of warning messages. If the title is not specified, a warning message is issued and the simulator does not perform the check.

**Note:** The title argument only applies to transient simulations.

Virtuoso UltraSim Advanced Analysis

| mode=2 1 0 | Specifies checking mode. If the mode is not specified, a warning message is issued and the simulator does not perform the check.                                                                                                             |  |  |  |  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|            | ■ 0 – all MOSFET substrate connections are checked before DC initialization. A warning message is printed if a PMOS FET substrate is connected to negative voltage source or a NMOS FET substrate is connected to a positive voltage source. |  |  |  |  |
|            | ■ 1 – all MOSFET substrate connections are checked during the transient simulation.                                                                                                                                                          |  |  |  |  |
|            | <ul> <li>2 – all MOSFET substrate connections are checked before DC initialization and during the transient simulation.</li> </ul>                                                                                                           |  |  |  |  |
| num        | Specifies maximum number of warning messages issued (default number is 1000 messages).                                                                                                                                                       |  |  |  |  |
| vt         | Specifies threshold voltage (default value is 0.5 v).                                                                                                                                                                                        |  |  |  |  |
|            | Note: The vt argument only applies to transient simulations.                                                                                                                                                                                 |  |  |  |  |
| ith        | Specifies threshold current (default value is 0 A).                                                                                                                                                                                          |  |  |  |  |
|            | Note: The ith argument only applies to transient simulations.                                                                                                                                                                                |  |  |  |  |
| tth        | Duration time (default value is 5 ns).                                                                                                                                                                                                       |  |  |  |  |
|            | Note: The tth argument only applies to transient simulations.                                                                                                                                                                                |  |  |  |  |
| start      | Specifies checking start time (default value is 0).                                                                                                                                                                                          |  |  |  |  |
|            | Note: The start argument only applies to transient simulations.                                                                                                                                                                              |  |  |  |  |
| stop       | Specifies checking stop time (default value is transient stop time).                                                                                                                                                                         |  |  |  |  |
|            | Note: The stop argument only applies to transient simulations.                                                                                                                                                                               |  |  |  |  |
| model      | Specifies the MOSFET model names to be checked. When the model                                                                                                                                                                               |  |  |  |  |

## **Example 1**

In the following Spectre example

usim\_report chk\_substrate sub1 mode=0

checked using default values).

argument is used, the vt and ith values apply to MOSFETs for the specified model (all MOSFET instances of remaining models are

Virtuoso UltraSim Advanced Analysis

The Virtuoso UltraSim simulator checks the substrates for all the MOSFET models to see if any are forward-biased (checks performed before DC initialization). All warnings issued by the simulator are labelled with sub1 in the .rpt\_chksubs file.

## **Example 2**

In the following SPICE example

```
.usim report chk substrate sub2 mode=2 vt=0.15
```

The simulator checks the substrates for all the MOSFET models before DC initialization and during the transient simulation. If any MOSFET substrate PN junctions are forward-biased by an amount greater than 0.15 v, warnings labelled with sub2 are issued by the simulator.

## Example 3

In the following Spectre example

```
usim_report chk_substrate subscheck3 mode=1 vt=0.6
usim report chk substrate subscheck4 mode=1 vt=0.5 model=1vmos
```

The simulator checks the substrates for all the MOSFET models during the transient simulation. If any MOSFET substrate PN junctions are forward-biased by an amount greater than 0.6 v, subscheck3 warnings are issued by the simulator. If the LVMOS model MOSFETs are forward-biased more than 0.5 v, warnings labelled with subscheck4 are issued.

Here is an example of a .rpt\_chksubs report file.

```
***** MOS Substrate Forward Biased Before DC *****
Total of 2 Warnings reported.
Model Subckt vb
                          Source Instance
             3.0000e+00 vddh
nmos1 or
                                 xtop.xor.m100
pmos2 or
             -2.0000e+00 vss
                                 xtop.xor.m101
***** MOS Substrate Forward Biased During Simulation ****
Total of 2 Warnings reported.
Title Model Subckt Time
                            Vb
                                      Vs
                                                 Vd
                     3.0e-9 1.8000e+00 1.9387e+00 1.9629e+00 xtop.xpor.m100
sub1
      n1
             por
      р1
                     3.0e-6 1.8000e+00 1.9997e+00 1.9507e+00 xtop.xamp.m200
sub2
             amp
```

Virtuoso UltraSim Advanced Analysis

## Static MOS Voltage Check

## **Spectre Syntax**

## **SPICE Syntax**

#### **Description**

This command is used to check MOSFET bias voltage after the netlist file is parsed, and generates a report if the voltages exceed the specified upper and lower bounds, or meet the specified conditions. The report file format is xxxx.rpt\_chkmosv.

### **Arguments**

| title            | Title of report.                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| model=model_name | Specifies the model to be checked. The voltage check is applied to transistors with model card name model_name.                                     |
| subckt           | Specifies the subcircuits to be checked. The voltage check is applied to transistors belonging to subcircuits. Wildcard (*) characters can be used. |

Virtuoso UltraSim Advanced Analysis

| inst       | Specifies the instances to be checked. The voltage check is applied to transistors belonging to instances (wildcard characters can be used).                   |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xsubckt    | Specifies the subcircuits not to be checked (wildcard characters can be used).                                                                                 |
| xinst      | Specifies the instances not to be checked (wildcard characters can be used).                                                                                   |
| skipsubckt | Specifies that elements inside the designated subcircuits skip voltage propagation (wildcard characters can be used).                                          |
| skipinst   | Specifies that elements inside the designated instances skip voltage propagation (wildcard characters can be used).                                            |
| maxmos=n   | Maximum number of MOSFETs in the voltage propagation path<br>between the voltage source and the MOSFET terminals (default<br>is infinity).                     |
| vhth=volt  | If specified, voltage propagation starts only from constant voltage sources with values greater than or equal to $\mathtt{vhth}$ .                             |
| vlth=volt  | If specified, voltage propagation starts only from constant voltage sources with values lower than or equal to $vlth$ .                                        |
| vnth=volt  | NMOSFET threshold voltage. This value is used to calculate the voltage drop across a NMOSFET channel during voltage propagation (the default value is 0.5 v).  |
| vpth=volt  | PMOSFET threshold voltage. This value is used to calculate the voltage drop across a PMOSFET channel during voltage propagation (the default value is -0.5 v). |
| vgdl=volt  | Reports the condition if Vgd is less than the specified lower bound voltage value.                                                                             |
| vgdu=volt  | Reports the condition if Vgd is greater than the specified upper bound voltage value.                                                                          |
| vgsl=volt  | Reports the condition if Vgs is less than the specified lower bound voltage value.                                                                             |
| vgsu=volt  | Reports the condition if Vgs is greater than the specified upper bound voltage value.                                                                          |
| vgbl=volt  | Reports the condition if Vgb is less than the specified lower bound voltage value.                                                                             |

Virtuoso UltraSim Advanced Analysis

| vgbu=volt       | Reports the condition if Vgb is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vdsl=volt       | Reports the condition if Vds is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| vdsu=volt       | Reports the condition if Vds is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| vdbl=volt       | Reports the condition if Vdb is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| vdbu=volt       | Reports the condition if Vdb is greater than the specified upper bound voltage value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| vsbl=volt       | Reports the condition if Vsb is less than the specified lower bound voltage value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| vsbu=volt       | Reports the condition if Vsb is greater than the specified upper bound voltage value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| cond=expression | Defines the conditional expression as the checking criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, ==, $  \  $ , &&, and variables: $vgs$ , $vgd$ , $vgb$ , $vds$ , $vdb$ , $vsb$ , $vg$ , $vd$ , $vb$ , $vs$ |
| num=n           | Specifies the maximum number of warnings generated by a particular check command (the default value is 300 warnings).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| conduct=1 2     | Specifies the conduction mode of MOSFETs. When set to 1 (default), the conduction state of MOSFETs is determined by the gate voltage. When set to 2, the MOSFETs are always in the conductive state disregarding the gate voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| rpt_path=0 1    | Specifies whether or not to report the conducting paths. If set to 0 (default) paths are not reported. If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| rpt_node=0 1    | Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Virtuoso UltraSim Advanced Analysis

| cap=0   1   2                              | Specifies whether or not to propagate the node voltages                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            | through the capacitor. If set to 0 (default), the node voltages do not propagate through the capacitor. If set to 1, the AC voltage propagates through the capacitor. If set to 2, both DC and AC voltages propagate through the capacitor.                                                                                                                                                                                         |
| ppos_nneg=0 1                              | When ppos_nneg is set to 1, positive voltage sources can only be propagated through PMOSFETs, and negative or zero voltage sources can only be propagated through NMOSFETs (default value is 0; no limitation on the type of MOSFETs during voltage propagation).                                                                                                                                                                   |
| pwl_time=time                              | When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).                                                                                                                                                   |
| <pre>vsrc=[elem_name vmin vmax]</pre>      | When specified, voltage from the voltage source element <elem_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth for propagation to begin. If vlth is set, vmin needs to be lower than or equal to vlth for propagation to begin (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported by the simulator.</elem_name>   |
| <pre>vsrcnode=[node_na me vmin vmax]</pre> | When specified, voltage from the voltage source node <node_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth for propagation to begin. If vlth is set, vmin needs to be lower than or equal to vlth for propagation to begin (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported by the simulator.</node_name> |
| xt_vsrc=0 1                                | When $xt_verc$ is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When $xt_verc$ is set to 0, voltage propagation starts from all constant voltage sources. In either case, the selection is subject to the rules set by $vhth$ and $vlth$ (default value is 0).                                                                                                                        |

## **Example 1**

## In the following Spectre example

Virtuoso UltraSim Advanced Analysis

### and the following SPICE example

```
.usim_report chk_mosv cck_mosv vt=0.01 vhth=0 vnth=0 vpth=0 vlth=100 inst=[*] num=100000 vsrcnode=[VPWR,8,10 VGND,0,1] rpt node=2 cap=2
```

The chk\_mosv command reports only the maximum and minimum propagated voltages from VPWR to VGND.

### **Example 2**

#### In the following Spectre example

```
usim_report chk_mosv chk1 model=nch inst=[*] xinst=[x1.x2 x1.x3] vgsu=1.5 vdsl=0.1
rpt path=1
```

The Virtuoso UltraSim simulator checks if the voltage for all of the nch MOSFETs Vgs and Vds are within the specified bounds. The transistors located in instances x1.x2 and x1.x3 are excluded from the voltage check. The MOSFETs with Vgs>1.5 or Vds<0.1 are reported in the  $xxxx.rpt\_chkmosv$  log file. With  $rpt\_path=1$ , the conducting path from the MOSFET terminals to voltage sources is reported.

### **Example 3**

### In the following SPICE example

```
.usim_report chk_mosv chk2 model=nch inst=[x1.*] skipinst=[x1.x2] vhth=0.9
vgsu=1.5
```

The simulator checks if the voltage of nch MOSFETs located in instance x1 for Vgs is less than 1.5 v. The voltage propagation only starts from voltage sources with values equal to or greater than 0.9 v. Voltage is not propagated through instance x1.x2. The MOSFETs with Vgs>1.5 are reported.

#### Example 3

#### In the following Spectre example

```
usim_report chk_mosv chk3 model=nch subckt=[nor2 nand2] maxmos=2 ppos_nneg=1
vgsu=1.5
```

The simulator checks the voltage of nch MOSFETs belonging to subcircuit nor2 or nand2. The MOSFET is reported if Vgs>1.5.

During voltage propagation, only the nodes that can be connected to a voltage source by going through a maximum of two MOSFETs are considered. With ppos\_nneg=1, positive voltage sources can only be propagated through PMOSFETs, and negative or zero voltage sources can only be propagated through NMOSFETs.

## Example 4

Virtuoso UltraSim Advanced Analysis

## In the following SPICE example

```
.usim_report chk_mosv chk4 model=pch cond='vgs<1 || vds>1.8'
```

The simulator checks the voltage of all nch MOSFETs. If a nch MOSFET has Vgs<1 or Vds>1.8, then the MOSFET is reported in the xxxx. chk\_mosv log file.

The following is an example of a xxxx.chk\_mosv log file.

Total of 4 Warnings reported in mosv2.

| Title | Model | Subckt  | Vd | Vg         | Vs         | Vb | Instance         |
|-------|-------|---------|----|------------|------------|----|------------------|
| chk1  | nmos  | vco_50m |    | 1.1000e+00 | 0.0000e+00 |    | x1.mn1i1051      |
| chk1  | nmos  | vco_50m |    | 1.1000e+00 | 0.0000e+00 |    | x1.mn1i1055      |
| chk1  | nmos  | nor2    |    | 2.5000e+00 | 0.0000e+00 |    | x1.x1i1023.mn1i1 |
| chk1  | nmos  | nor2    |    | 2.5000e+00 | 0.0000e+00 |    | x1.x1i1023.mn1i7 |
|       |       |         |    |            |            |    |                  |

Total of 2 Warnings reported in chk2.

| chk2 | nmos | inv | 2.5000e+00 | <br>0.0000e+00 | <br>x1.x1i1036.mn1i2 |
|------|------|-----|------------|----------------|----------------------|
| chk2 | nmos | inv | 2.5000e+00 | <br>0.0000e+00 | <br>x1.x1i1037.mn1   |

Virtuoso UltraSim Advanced Analysis

## Static Diode Voltage Check

This command is used to check the diode bias voltage after the netlist file is parsed. In addition, it generates a report indicating whether the voltages exceeded the specified upper and lower bounds, or met the specified conditions. You can use the mode argument to specify the criteria that will be used to estimate the diode bias voltage (vpn):

When mode=0 (default), the following equation is used:

```
vpn = min(vp) - max(vn)
```

When mode=1, the following equation is used:

```
vpn = max(vp) - min(vn)
```

The report file name format for this check is xxxx.rpt\_chkdiov.

## **Spectre Syntax**

## **SPICE Syntax**

## **Arguments**

```
title Specifies the title of the report.
```

model=model\_name Specifies the diode type to be checked.

Virtuoso UltraSim Advanced Analysis

| subckt=subckt_ | _name |
|----------------|-------|
|                |       |

Specifies the subcircuits to be checked. Wildcard characters

can be used.

inst=inst\_name Specifies the instances to be checked. Wildcard characters can

be used.

xsubckt=subckt\_name

Specifies the subcircuits to be excluded from the check.

Wildcard characters can be used.

xinst=inst\_name Specifies the instances to be excluded from the check. Wildcard

characters can be used.

skipsubckt= subckt\_name

Specifies the subcircuits removed from the netlist. Wildcard

characters can be used.

skipinst=inst\_name

Specifies the instances removed from the netlist. Wildcard

characters can be used.

maxmos=n Specifies the maximum number of MOSFETs in the voltage

propagation path between the voltage source and the MOSFET

terminals. The default is infinity.

vhth=volt Starts voltage propagation only from constant voltage sources

with value greater than or equal to vhth.

vlth=volt Starts voltage propagation only from constant voltage sources

with value lower than or equal to vlth.

vnth=volt Specifies the NMOSFET threshold voltage. This value is used

to calculate the voltage drop across an NMOSFET channel

during voltage propagation. The default value is 0.5V.

vpth=volt Specifies the PMOSFET threshold voltage. This value is used

to calculate the voltage drop across a PMOSFET channel during voltage propagation. The default value is 0.5V.

vpn1=volt Reports the condition if vpn is less than the specified lower

bound voltage value.

vpnu=volt Reports the condition if vpn is greater than the specified upper

bound voltage value.

Virtuoso UltraSim Advanced Analysis

| mode=0   1         | Specifies whether to report only definite violations or all possible violations. When set to 0 (default), only the definite violations will be reported. When set to 1, all possible violations will be reported.                                                                                  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cond=expression    | Defines the conditional expression as the checking criteria. When the condition is met, the simulator generates a report. The conditional expression supports the following operators: <, >, <=, >=, ==, $   $ , &&, and variables: $vpn$ , $vp$ , $vn$ , 1, $w$ .                                 |
|                    | <b>Note</b> : The conditional check can be combined with the checks based on the lower and upper bounds.                                                                                                                                                                                           |
| num=n              | Specifies the maximum number of warnings generated by the particular check command. The default value is 300.                                                                                                                                                                                      |
| conduct=1 2        | Specifies the conduction mode of MOSFETs. When set to 1 (default), the conduction state of MOSFETs is determined by the gate voltage. When set to 2, the MOSFETs are always in the conductive state disregarding the gate voltage.                                                                 |
| rpt_node=0 1       | Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported. |
| rpt_path=0 1       | Specifies whether to report the conductive paths from the MOSFET terminals to the voltage sources. When set to 1, the software reports the conductive paths. The default value is 0.                                                                                                               |
| ppos_nneg=0 1      | When set to 1, propagates positive voltage sources only through PMOSFETs, and negative or zero voltage sources only through NMOSFETs. The default value is 0.                                                                                                                                      |
| pwl_time=time      | Replaces the PWL voltage source by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time. By default, only voltage from constant voltage sources will be propagated.                                 |
| vsrc='elem_name, v | min, vmax'                                                                                                                                                                                                                                                                                         |

Virtuoso UltraSim Advanced Analysis

Propagates the voltage from the voltage source element elem\_name with the vmin and vmax values. If vhth is set, vmax must be greater than or equal to vhth to start propagation. If vlth is set, vmin must be lower than or equal to vlth to start propagation. By default, only voltage from constant voltage sources are propagated.

vsrcnode='node\_name, vmin, vmax'

Propagates voltage from the voltage source node  $node_name$  with the vmin and vmax values. If vhth is set, vmax must be greater than or equal to vhth to start propagation. If vlth is set, vmin must be lower than or equal to vlth to start propagation. By default, only voltage from constant voltage sources will be propagated.

xt\_vsrc=0|1

When set to 1, voltage propagation starts from highest and lowest constant voltage sources only. When set to 0, voltage propagation starts from all the constant voltage sources. In either case, the selection is determined by the rules set by vhth and vlth. The default value is 0.

#### Example

In the following Spectre example:

```
usim_report chk_diov chk1 vpnu=0.5 vpnl=-5 rpt_path=1
```

the Virtuoso UltraSim simulator checks if the bias voltage for all of the diodes are within the specified bounds. With rpt\_path=1, the conducting path from the diode terminals to voltage sources is reported.

The following is an example of a xxxx.chk\_diov log file:

Total of 1 Warnings reported in title.

```
Index
           Title
                      Model
                                  Subckt
                                               Vρ
                                                         Vn
                                                                 Instance
           chk1
                      ndiode
                                          1.0000e+00
                                                        0.0000e+00
                                                                     d0
Path Report:
        Element d0 p: 1
        Through element mp (bsim3v3) propagate 1 v
        From element vdd (vsource): 1 v
```

Element d0 n: 0

## Virtuoso UltraSim Advanced Analysis

Through element m1 (bsim3v3) propagate 0 v From node ground: 0 v  $\,$ 

Virtuoso UltraSim Advanced Analysis

# **Static Resistance and Capacitance Voltage Check**

## **Static Resistor Voltage Check**

## Spectre Syntax

### SPICE Syntax

#### Description

This command is used to check the voltage on a resistor.

#### **Arguments**

| model   | Specifies the model to be checked.                                             |
|---------|--------------------------------------------------------------------------------|
| subckt  | Specifies the subcircuits to be checked. Wildcard (*) characters can be used.  |
| inst    | Specifies the instances to be checked. Wildcard characters can be used.        |
| xsubckt | Specifies the subcircuits not to be checked (wildcard characters can be used). |
| xinst   | Specifies the instances not to be checked (wildcard characters can be used).   |

Virtuoso UltraSim Advanced Analysis

| skipsubckt      | Specifies that elements inside designated subcircuits skip voltage propagation (wildcard characters can be used).                                                                                                                                                                                             |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| skipinst        | Specifies that elements inside designated instances skip voltage propagation (wildcard characters can be used).                                                                                                                                                                                               |
| vpnu=volt       | Upper threshold for $\mathrm{vp}\text{-}\mathrm{vn},$ where $~\mathrm{vp}$ is the voltage for the first terminal and $\mathrm{vn}$ is the voltage for the second terminal.                                                                                                                                    |
| vpnl=volt       | Lower threshold for $\mathrm{vp\text{-}vn},$ where $\mathrm{vp}$ is the voltage for the first terminal and $\mathrm{vn}$ is the voltage for the second terminal.                                                                                                                                              |
| cond=expression | Specifies the expression in terms of vpn.                                                                                                                                                                                                                                                                     |
| maxmos=n        | Maximum number of MOSFETs in the voltage propagation path between the voltage source and the MOSFET terminals (default is infinity).                                                                                                                                                                          |
| vhth=volt       | Voltage propagation starts only from constant voltage sources with values greater than or equal to $\mathtt{vhth}.$                                                                                                                                                                                           |
| vlth=volt       | Voltage propagation starts only from constant voltage sources with values less than or equal to vlth.                                                                                                                                                                                                         |
| vpth=volt       | PMOSFET threshold voltage. This value is used to calculate the voltage drop across a PMOSFET channel during voltage propagation (default value is -0.5 v).                                                                                                                                                    |
| vnth=volt       | NMOSFET threshold voltage. This value is used to calculate the voltage drop across a NMOSFET channel during voltage propagation (default value is 0.5 v).                                                                                                                                                     |
| xt_vsrc=0 1     | When $xt_{vsrc}$ is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When $xt_{vsrc}$ is set to 0 (default), voltage propagation starts from all of the constant voltage sources. In either case, the selection is subject to the rules set by $vhth$ and $vlth$ . |
| diode 0 1 2     | Specifies whether or not to open the diodes when propagating voltages. When set to 0, diodes are opened. When set to 1 (default), diodes are treated according to their biased situation. When set to 2, diodes are shorted.                                                                                  |
| pwl_time=time   | When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).                             |

Virtuoso UltraSim Advanced Analysis

| rpt_path=0 | 1 |
|------------|---|
| _pacii o   | - |

Specifies whether or not to report the conducting paths. If set to 0 (default), no paths are reported. If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.

rpt\_node=0|1

Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported.

vsrc=[elem\_name vmin vmax ...]

When specified, voltage from the voltage source element <elem name> is propagated with values vmin and vmax. If whth is set, wmax needs to be greater than or equal to whth to start propagation. If vlth is set, vmin has to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported.

vmin vmax ...]

vsrcnode=[node\_name When specified, voltage from the voltage source node <node name > is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin has to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported.

## **Static Capacitor Voltage Check**

## Spectre Syntax

```
usim report chk capv title <model=model name> <subckt=[subckt1 subckt2 ...]>
     <inst=[inst1 inst2 ...]> <xsubckt=[xsubckt1 xsubckt2 ...]> <xinst=[xinst1 xinst2</pre>
     ...]> <skipsubckt=[skipsubckt1 skipsubckt2 ...]> <skipinst=[skipinst1 skipinst2
     ...]> <maxmos=n> <vhth=volt> <vlth=volt> <vnth=volt> <vpth=volt> <vpth=volt>
     <vpnl = volt> <cond=expression> <rpt path=0|1> <rpt node=0|1>
     <pwl time=time> <vsrc=[elem1 vmin1 vmax1 elem2 vmin2 vmax2 ...]>
     <vsrcnode=[node1 vmin1 vmax1 node2 vmin2 vmax2 ...]> <xt vsrc=0|1> <diode=0|1|2>
```

## SPICE Syntax

```
.usim report chk capv title <model=model name> <subckt=[subckt1 subckt2 ...]>
     <inst=[inst1 inst2 ...]> <xsubckt=[xsubckt1 xsubckt2 ...]> <xinst=[xinst1 xinst2</pre>
    ...]> <skipsubckt=[skipsubckt1 skipsubckt2 ...]> <skipinst=[skipinst1 skipinst2
     ...]> <maxmos=n> <vhth=volt> <vlth=volt> <vnth=volt> <vpth=volt> <vpnu = volt>
```

Virtuoso UltraSim Advanced Analysis

```
<vpnl = volt> <cond=expression> <rpt_path=0|1> <rpt_node=0|1>
<pwl_time=time> <vsrc=[elem1 vmin1 vmax1 elem2 vmin2 vmax2 ...]>
<vsrcnode=[node1 vmin1 vmax1 node2 vmin2 vmax2 ...]> <xt vsrc=0|1> <diode=0|1|2>
```

## Description

This command is used to check the voltage on a capacitor.

## Arguments

| model           | Specifies the model to be checked.                                                                                                                                         |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| subckt          | Specifies the subcircuits to be checked. Wildcard (*) characters can be used.                                                                                              |
| inst            | Specifies the instances to be checked. Wildcard characters can be used.                                                                                                    |
| xsubckt         | Specifies the subcircuits not to be checked (wildcard characters can be used).                                                                                             |
| xinst           | Specifies the instances not to be checked (wildcard characters can be used).                                                                                               |
| skipsubckt      | Specifies that elements inside designated subcircuits skip voltage propagation (wildcard characters can be used).                                                          |
| skipinst        | Specifies that elements inside designated instances skip voltage propagation (wildcard characters can be used).                                                            |
| vpnu=volt       | Upper threshold for $\mathrm{vp}\text{-}\mathrm{vn},$ where $~\mathrm{vp}$ is the voltage for the first terminal and $\mathrm{vn}$ is the voltage for the second terminal. |
| vpnl=volt       | Lower threshold for $\mathrm{vp}\text{-}\mathrm{vn},$ where $~\mathrm{vp}$ is the voltage for the first terminal and $\mathrm{vn}$ is the voltage for the second terminal. |
| cond=expression | Specifies the expression in terms of vpn.                                                                                                                                  |
| maxmos=n        | Maximum number of MOSFETs in the voltage propagation path between the voltage source and the MOSFET terminals (default is infinity).                                       |
| vhth=volt       | Voltage propagation starts only from constant voltage sources with values greater than or equal to ${\tt vhth}.$                                                           |
| vlth=volt       | Voltage propagation starts only from constant voltage sources with values less than or equal to ${\tt vlth}.$                                                              |

Virtuoso UltraSim Advanced Analysis

| PMOSFET threshold voltage. This value is used to calculate the voltage drop across a PMOSFET channel during voltage propagation (default value is $-0.5 \text{ v}$ ).                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NMOSFET threshold voltage. This value is used to calculate the voltage drop across a NMOSFET channel during voltage propagation (default value is 0.5 v).                                                                                                                                                                                                                                                     |
| When $xt_{vsrc}$ is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When $xt_{vsrc}$ is set to 0 (default), voltage propagation starts from all of the constant voltage sources. In either case, the selection is subject to the rules set by $vhth$ and $vlth$ .                                                                                                 |
| Specifies whether or not to open the diodes when propagating voltages. When set to 0, diodes are opened. When set to 1 (default), diodes are treated according to their biased situation. When set to 2, diodes are shorted.                                                                                                                                                                                  |
| When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).                                                                                                                             |
| Specifies whether or not to report the conducting paths. If set to 0 (default), no paths are reported. If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.                                                                                                                                                                                                       |
| Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported.                                                                                                            |
| When specified, voltage from the voltage source element $<$ elem_name> is propagated with values $vmin$ and $vmax$ . If $vhth$ is set, $vmax$ needs to be greater than or equal to $vhth$ to start propagation. If $vlth$ is set, $vmin$ has to be less than or equal to $vlth$ to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported. |
|                                                                                                                                                                                                                                                                                                                                                                                                               |

Virtuoso UltraSim Advanced Analysis

vmin vmax ...]

vsrcnode=[node\_name When specified, voltage from the voltage source node <node\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin has to be less than or equal to v1th to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported.

## Virtuoso UltraSim Advanced Analysis

### Static NMOS and PMOS Bulk Forward-Bias Checks

#### Static NMOS Bulk Forward-Bias Check

## Spectre Syntax

## SPICE Syntax

## Description

This command is used to check if the bulk to drain/source junctions of NMOSFETs become forward-biased.

Note: Check is performed after the netlist file is parsed.

A warning message is generated when the bulk bias voltage meets following conditions:

■ When mode=0:

```
min(Vb) >= min(Vd, Vs) + < vt >
```

■ When mode=1:

Virtuoso UltraSim Advanced Analysis

max(Vb) >= min(Vd, Vs) + < vt>

where vt is the p-n junction threshold voltage of the NMOSFETs being checked. The report file format is xxxx. rpt\_chknmosb.

## Arguments

| title            | Title of report.                                                                                                                                          |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| model=model_name | Specifies the model to be checked. The voltage check is applied to transistors with model card name model_name.                                           |
| subckt           | Specifies the subcircuits to be checked. The voltage check is applied to transistors belonging to subcircuits. Wildcard (*) characters can be used.       |
| inst             | Specifies the instances to be checked. The voltage check is applied to transistors belonging to instances (wildcard characters can be used).              |
| xsubckt          | Specifies the subcircuits not to be checked (wildcard characters can be used).                                                                            |
| xinst            | Specifies the instances not to be checked (wildcard characters can be used).                                                                              |
| skipsubckt       | Specifies that elements inside designated subcircuits skip voltage propagation (wildcard characters can be used).                                         |
| skipinst         | Specifies that elements inside designated instances skip voltage propagation (wildcard characters can be used).                                           |
| maxmos=n         | Maximum number of MOSFETs in the voltage propagation path between the voltage source and the MOSFET terminals (default is infinity).                      |
| vt=volt          | Threshold voltage for p-n junction of NMOSFETs being checked (default value of $vt$ for NMOSFET is 0.3 v).                                                |
| vlth=volt        | Voltage propagation starts only from constant voltage sources with values less than or equal to $vlth$ (default value is 0.4 v)                           |
| vnth=volt        | NMOSFET threshold voltage. This value is used to calculate the voltage drop across a NMOSFET channel during voltage propagation (default value is 0.5 v). |

Virtuoso UltraSim Advanced Analysis

| vpth=volt                               | PMOSFET threshold voltage. This value is used to calculate the voltage drop across a PMOSFET channel during voltage propagation (default value is -0.5 v).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mode=0   1                              | Specifies whether to report only definite violations or all possible violations. When set to 0 (default), only the definite violations will be reported. When set to 1, all possible violations will be reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| num=n                                   | Specifies the maximum number of warnings generated by a particular check command (default value is 300 warnings).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| conduct=1 2                             | Specifies the conduction mode of MOSFETs. When set to 1 (default), the conduction state of MOSFETs is determined by the gate voltage. When set to 2, the MOSFETs are always in the conductive state disregarding the gate voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| rpt_path=0 1                            | Specifies whether or not to report the conducting paths. If set to 0, no paths are reported (default). If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| rpt_node=0 1 2 3 <br>4                  | Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, both the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths are reported. If set to 2, only the maximum and minimum values of the top-level node voltages propagated from the voltage sources are reported. If set to 3, all nodes at the top level and sub level are reported. If set to 4, nodes specified using the rpt_node_list or rpt_node_file arguments are reported. If both rpt_node_list and rpt_node_file arguments are set, only the rpt_node_file argument is considered. |
| <pre>rpt_node_list=[no de1 node2]</pre> | Specifies the list of nodes for which propagated voltage values are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <pre>rpt_node_file=fil ename</pre>      | Specifies the file that contains the list of nodes for which propagated voltage values are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <pre>rpt_node_to_file 0 1</pre>         | Specifies whether the maximum and minimum node voltage values be written to the check-related log file. If set to 0 (default), the maximum and minimum node voltage values are written to the log file. If set to 1, the maximum and minimum node voltage values are written to a separate file with a .nv                                                                                                                                                                                                                                                                                                                                                                                                           |

extension.

Virtuoso UltraSim Advanced Analysis

pwl\_time=time

When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).

vsrc=[elem name vmin vmax ...]

When specified, voltage from the voltage source element <elem name> is propagated with values vmin and vmax. If whth is set, wmax needs to be greater than or equal to whth to start propagation. If vlth is set, vmin has to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported.

vmin vmax ...]

vsrcnode=[node\_name When specified, voltage from the voltage source node <node\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin has to be less than or equal to v1th to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported.

xt\_vsrc=0 | 1

When xt\_vsrc is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When xt\_vsrc is set to 0, voltage propagation starts from all of the constant voltage sources. In either case, the selection is subject to the rules set by whth and with (default value is 0).

Virtuoso UltraSim Advanced Analysis

```
vsrcnodefile
[inst_name
file_name> [....]]
```

Specifies the vsource nodes that should be considered for the specified subckt instances. The files that contain the information can be created for each individual subckt instances or for the top level using the rpt\_node\_to\_file=1 option. If the file is applied to the top level, then no instance needs to be specified. <file\_name> specifies the node files that are generated by UltraSim using the option rpt\_node\_to\_file = 1. The file must contain the top-level nodes. <inst\_name> specifies the instance names of the subcircuits that contain the nodes specified in <file\_name>. For top-level nodes, the instance name can be skipped. The full hierarchical node names are formed by combining the instance name and the node name in the report node file.

Since nodes in different instances can connect to the same upper level nodes, multiple voltage sources can be applied to the same nodes. UltraSim compares the maximum and minimum voltage values of all the voltage sources applied to the same node. If there is difference in maximum or minimum values, UltraSim issues a warning and chooses the highest-maximum and lowest-minimum values for voltage propagation. If the node is not connected to any active elements, UltraSim only compares the voltage source values and voltage propagation is not conducted.

#### Example 1

## In the following Spectre example

```
usim_report chk_nmosb chk1 model=nch inst=[*] xinst=[x1.x2 x1.x3] vt=0.5
rpt path=1
```

The Virtuoso UltraSim simulator checks if all of the nch NMOSFETs bulk to drain/source junctions become forward-biased. The threshold voltage is 0.5 v. The transistors located in instances x1.x2 and x1.x3 are excluded from the bulk forward-bias check. The NMOSFETs with bulk forward-bias are reported. With  $rpt_path=1$ , the conducting path from the MOSFET terminals to voltage sources is also reported.

## Example 2

#### In the following SPICE example

```
.usim_report chk_nmosb chk2 model=nch inst=[x1.*] skipinst=[x1.x2] vhth=0.9 \max = 2
```

Virtuoso UltraSim Advanced Analysis

The simulator checks if nch NMOSFETs located in instance x1 for bulk to drain/source junctions become forward-biased. The voltage propagation starts only from voltage sources with values equal to or greater than 0.9 v. Voltage is not propagated through instance x1.x2. Only the nodes that can be connected to a voltage source by going through a maximum of two MOSFETs are considered. After the check is complete, NMOSFETs with bulk forward-bias are reported.

#### Static PMOS Bulk Forward-Bias Check

## Spectre Syntax

## Spectre Syntax

#### Description

This command is used to check if the bulk to drain/source junctions of PMOSFETs become forward-biased.

**Note:** Check is performed after the netlist file is parsed.

A warning message is generated when the bulk bias voltage meets the following conditions:

Virtuoso UltraSim Advanced Analysis

■ When mode=0:

 $max(Vb) \le max(Vd, Vs) + < vt >$ 

■ When mode=1:

 $min(Vb) \le max(Vd, Vs) + < vt >$ 

where vt is the p-n junction threshold voltage of the PMOSFETs being checked. The report file format is xxxx.rpt\_chkpmosb.

## Arguments

| title            | Title of report.                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| model=model_name | Specifies the model to be checked. The bias check is applied to transistors with model card name model_name.                                        |
| subckt           | Specifies the subcircuits to be checked. The voltage check is applied to transistors belonging to subcircuits. Wildcard (*) characters can be used. |
| inst             | Specifies the instances to be checked. The voltage check is applied to transistors belonging to instances (wildcard characters can be used).        |
| xsubckt          | Specifies the subcircuits not to be checked (wildcard characters can be used).                                                                      |
| xinst            | Specifies the instances not to be checked (wildcard characters can be used).                                                                        |
| skipsubckt       | Specifies that elements inside designated subcircuits skip voltage propagation (wildcard characters can be used).                                   |
| skipinst         | Specifies that elements inside designated instances skip voltage propagation (wildcard characters can be used).                                     |
| maxmos=n         | Maximum number of MOSFETs in the voltage propagation path between the voltage source and the MOSFET terminals.                                      |
| vt=volt          | Threshold voltage for p-n junction of PMOSFETs being checked (default value of $vt$ for PMOSFET is -0.3 v).                                         |
| vhth=volt        | Voltage propagation starts only from constant voltage sources with values greater than or equal to ${\tt vhth}$ (default value is 0.7 v).           |

Virtuoso UltraSim Advanced Analysis

| vnth=volt                               | NMOSFET threshold voltage. This value is used to calculate the voltage drop across a NMOSFET channel during voltage propagation (default value is 0.5 v).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vpth=volt                               | PMOSFET threshold voltage. This value is used to calculate the voltage drop across a PMOSFET channel during voltage propagation (default value is -0.5 v).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| mode=0   1                              | Specifies whether to report only definite violations or all possible violations. When set to 0 (default), only the definite violations will be reported. When set to 1, all possible violations will be reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| num=n                                   | Specifies the maximum number of warnings generated by a particular check command (default value is 300 warnings).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| conduct=1 2                             | Specifies the conduction mode of MOSFETs. When set to 1 (default), the conduction state of MOSFETs is determined by the gate voltage. When set to 2, the MOSFETs are always in the conductive state disregarding the gate voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| rpt_path=0 1                            | Specifies whether or not to report the conducting paths. If set to 0, no paths are reported (default). If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| rpt_node=0 1 2 3 <br>4                  | Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, both the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported. If set to 2, only the maximum and minimum values of the top-level node voltages propagated from the voltage sources are reported. If set to 3, all nodes at the top level and sub level are reported. If set to 4, nodes specified using the rpt_node_list or rpt_node_file arguments are reported. If both rpt_node_list and rpt_node_file arguments are set, only the rpt_node_file argument is considered. |
| <pre>rpt_node_list=[no de1 node2]</pre> | Specifies the list of nodes for which propagated voltage values are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <pre>rpt_node_file=fil ename</pre>      | Specifies the file that contains the list of nodes for which propagated voltage values are reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Virtuoso UltraSim Advanced Analysis

rpt\_node\_to\_file 0 | 1

Specifies whether the maximum and minimum node voltage values be written to the check-related log file. If set to 0 (default), the maximum and minimum node voltage values are written to the log file. If set to 1, the maximum and minimum node voltage values are written to a separate file with a .nv extension.

pwl time=time

When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).

vsrc=[elem\_name vmin vmax ...]

When specified, voltage from the voltage source element <elem\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin needs to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported.

vmin vmax ...]

vsrcnode=[node\_name When specified, voltage from the voltage source node <node\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin needs to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported.

xt\_vsrc=0|1

When xt\_vsrc is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When xt vsrc is set to 0, voltage propagation starts from all of the constant voltage sources. In either case, the selection is subject to the rules set by whth and with (default value is 0).

Virtuoso UltraSim Advanced Analysis

```
vsrcnodefile
[inst_name
file_name> [....]]
```

Specifies the vsource nodes that should be considered for the specified subckt instances. The files that contain the information can be created for each individual subckt instances or for the top level using the <code>rpt\_node\_to\_file=1</code> option. If the file is applied to the top level, then no instance needs to be specified. <code><file\_name></code> specifies the node files that are generated by UltraSim using the option <code>rpt\_node\_to\_file=1</code>. The file must contain the top-level nodes. <code><inst\_name></code> specifies the instance names of the subcircuits that contain the nodes specified in <code><file\_name></code>. For top-level nodes, the instance name can be skipped. The full hierarchical node names are formed by combining the instance name and the node name in the report node file.

Since nodes in different instances can connect to the same upper level nodes, multiple voltage sources can be applied to the same nodes. UltraSim compares the maximum and minimum voltage values of all the voltage sources applied to the same node. If there is difference in maximum or minimum values, UltraSim issues a warning and chooses the highest-maximum and lowest-minimum values for voltage propagation. If the node is not connected to any active elements, UltraSim only compares the voltage source values and voltage propagation is not conducted.

#### Example 1

## In the following Spectre example

```
usim_report chk_pmosb chk1 model=pch inst=[*] xinst=[x1.x2 x1.x3] vt=-0.5
rpt path=1
```

The Virtuoso UltraSim simulator checks if all of the pch PMOSFETs bulk to drain/source junctions become forward-biased. The threshold voltage is -0.5 v. The transistors located in instances  $\times 1$ .  $\times 2$  and  $\times 1$ .  $\times 3$  are excluded from the bulk forward-bias check. The PMOSFETs with bulk forward-bias are reported. With  $rpt_path=1$ , the conducting path from the MOSFET terminals to voltage sources is also reported.

#### Example 2

#### In the following SPICE example

.usim\_report chk\_pmosb chk2 model=pch inst=[x1.\*] skipinst=[x1.x2] vhth=0.9
maxmos=2

Virtuoso UltraSim Advanced Analysis

The simulator checks if pch PMOSFETs located in instance x1 for bulk to drain/source junctions become forward-biased. The voltage propagation starts only from voltage sources with values equal to or greater than 0.9 v. Voltage is not propagated through instance x1.x2. Only the nodes that can be connected to a voltage source by going through a maximum of two MOSFETs are considered. After checking, PMOSFETs with bulk forward-bias are reported.

Virtuoso UltraSim Advanced Analysis

# **Detect Conducting NMOSFETs and PMOSFETs**

## **Detect Conducting NMOSFETs**

## Spectre Syntax

### SPICE Syntax

## Description

This command allows you to check NMOSFETs with minimum gate voltage higher than the source or drain voltage, such that the transistor can never be shut off.

**Note:** Check is performed after the netlist file is parsed.

A warning message is generated when the gate voltage meets the following condition:

```
min(Vg) >= min(Vd) + \langle vt \rangle or min(Vg) >= min(Vs) + \langle vt \rangle
```

where vt is the threshold voltage of the NMOSFETs being checked. The report format is xxxx.rpt\_chknmosvgs.

Virtuoso UltraSim Advanced Analysis

## **Arguments**

title

| 01010 | 11.10 01 10 01 11                        |  |
|-------|------------------------------------------|--|
|       | 0 '' '' '' '' '' '' '' '' '' '' '' '' '' |  |

model=model\_name Specifies the model to be checked. The bias check is applied to

transistors with model card name model name.

subckt Specifies the subcircuits to be checked. The voltage check is

applied to transistors belonging to subcircuits. Wildcard (\*)

characters can be used.

inst Specifies the instances to be checked. The voltage check is

applied to transistors belonging to instances (wildcard

characters can be used).

xsubckt Specifies the subcircuits not to be checked (wildcard characters

can be used).

Title of report.

xinst Specifies the instances not to be checked (wildcard characters

can be used).

skipsubckt Specifies that elements inside designated subcircuits skip

voltage propagation (wildcard characters can be used).

skipinst Specifies that elements inside designated instances skip

voltage propagation (wildcard characters can be used).

maxmos=n Maximum number of MOSFETs in the voltage propagation path

between the voltage source and the MOSFET terminals.

vt=volt Threshold voltage for the NMOSFETs being checked (default

value of vt for NMOSFET is 0.3 v).

vlth=volt Voltage propagation starts only from constant voltage sources

with values less than or equal to v1th (default value is 0.4 v).

vnth=volt NMOSFET threshold voltage. This value is used to calculate

the voltage drop across a NMOSFET channel during voltage

propagation (default value is 0.5 v).

vpth=volt PMOSFET threshold voltage. This value is used to calculate the

voltage drop across a PMOSFET channel during voltage

propagation (default value is -0.5 v).

num=n Specifies the maximum number of warnings generated by a

particular check command (default value is 300 warnings).

Virtuoso UltraSim Advanced Analysis

conduct=1 | 2

Specifies the conduction mode of MOSFETs. When set to 1 (default), the conduction state of MOSFETs is determined by the gate voltage. When set to 2, the MOSFETs are always in the conductive state disregarding the gate voltage.

rpt\_path=0 | 1

Specifies whether or not to report the conducting paths. If set to 0, no paths are reported (default). If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.

rpt\_node=0|1|2|3|

Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, both the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported. If set to 2, only the maximum and minimum values of the top-level node voltages propagated from the voltage sources are reported. If set to 3, all nodes at the top level and sub level are reported. If set to 4, nodes specified using the rpt\_node\_list or rpt\_node\_file arguments are reported. If both rpt\_node\_list and rpt\_node\_file arguments are set, only the rpt\_node\_file argument is considered.

rpt\_node\_list=[no
de1 node2...]

Specifies the list of nodes for which propagated voltage values are reported.

rpt\_node\_file=fil
ename

Specifies the file that contains the list of nodes for which propagated voltage values are reported.

rpt\_node\_to\_file
0|1

Specifies whether the maximum and minimum node voltage values be written to the check-related log file. If set to 0 (default), the maximum and minimum node voltage values are written to the log file. If set to 1, the maximum and minimum node voltage values are written to a separate file with a .nv extension.

pwl\_time=time

When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).

Virtuoso UltraSim Advanced Analysis

vsrc=[elem\_name vmin vmax ...]

When specified, voltage from the voltage source element <elem\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin needs to be less than or equal to v1th to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported.

vmin vmax ...]

vsrcnode=[node\_name When specified, voltage from the voltage source node <node\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin needs to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported.

xt\_vsrc=0|1

When xt\_vsrc is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When xt\_vsrc is set to 0, voltage propagation starts from all of the constant voltage sources. In either case, the selection is subject to the rules set by whth and with (default value is 0).

Virtuoso UltraSim Advanced Analysis

```
vsrcnodefile
[inst_name
file_name> [....]]
```

Specifies the vsource nodes that should be considered for the specified subckt instances. The files that contain the information can be created for each individual subckt instances or for the top level using the <code>rpt\_node\_to\_file=1</code> option. If the file is applied to the top level, then no instance needs to be specified. <code><file\_name></code> specifies the node files that are generated by UltraSim using the option <code>rpt\_node\_to\_file=1</code>. The file must contain the top-level nodes. <code><inst\_name></code> specifies the instance names of the subcircuits that contain the nodes specified in <code><file\_name></code>. For top-level nodes, the instance name can be skipped. The full hierarchical node names are formed by combining the instance name and the node name in the report node file.

Since nodes in different instances can connect to the same upper level nodes, multiple voltage sources can be applied to the same nodes. UltraSim compares the maximum and minimum voltage values of all the voltage sources applied to the same node. If there is difference in maximum or minimum values, UltraSim issues a warning and chooses the highest-maximum and lowest-minimum values for voltage propagation. If the node is not connected to any active elements, UltraSim only compares the voltage source values and voltage propagation is not conducted.

## Example 1

#### In the following Spectre example

```
usim_report chk_nmosvgs chk1 model=nch inst=[*] xinst=[x1.x2 x1.x3] vt=0.5
rpt path=1
```

The Virtuoso UltraSim simulator checks NMOSFETs to determine if they are conducting. The threshold voltage is 0.5 v. The transistors located in instances x1.x2 and x1.x3 are excluded from the check. NMOSFETs with a minimum gate voltage greater than the maximum drain/source voltages are reported. With  $rpt_path=1$ , the conducting path from the MOSFET terminals to voltage sources is also reported.

## Example 2

#### In the following SPICE example

```
.usim_report chk_nmosvgs chk2 model=nch inst=[x1.*] skipinst=[x1.x2] vhth=0.9
maxmos=2
```

Virtuoso UltraSim Advanced Analysis

The simulator checks the NMOSFETs located in instance x1 to determine if they are conducting. The voltage propagation starts only from voltage sources with values equal to or greater than 0.9 v. Voltage is not propagated through instance x1.x2. Only the nodes that can be connected to a voltage source by going through a maximum of two MOSFETs are considered. After checking, NMOSFETs with a minimum gate voltage greater than the maximum drain/source voltages are reported.

## **Detect Conducting PMOSFETs**

## Spectre Syntax

## SPICE Syntax

#### Description

This command allows you to check PMOSFETs with gate voltage less than the source or drain voltage, such that the transistor can never be shut off.

**Note:** Check is performed after the netlist file is parsed.

Virtuoso UltraSim Advanced Analysis

You can use the mode argument to specify the criteria to estimate the maximum or minimum gate voltage.

When mode=1, the following equation is used:

```
min(Vg) \le max(Vd) - <vt > or <math>min(Vg) \le max(Vs) - <vt >
```

When mode=0 (default), the following equation is used:

```
max(Vg) \ll min(Vd) - \ll vt  or max(Vg) \ll min(Vs) - \ll vt
```

Here, vt is the threshold voltage of the PMOSFETs being checked.

Setting the <code>ignore\_low\_vg</code> option affects the check conditions. The simulator generates a warning when the gate voltage meets the following conditions:

■ When mode=0 and ignore\_low\_vg=0

```
max(Vg) \ll min(Vd) - \ll vt > Or max(Vg) \ll min(Vs) - \ll vt > or max(Vg) \ll min(Vs) \sim min(Vs) \sim max(Vg) \ll min(Vs) \sim min(Vs) \sim max(Vg) \ll min(Vs) \sim min(
```

■ When mode=1 and ignore\_low\_vg=0

```
min(Vg) \le max(Vd) - \langle vt \rangle Or min(Vg) \le max(Vs) - \langle vt \rangle
```

■ When mode=0 and ignore\_low\_vg=1

```
\max(Vg) \ll \min(Vd) - \ll vt > or \max(Vg) \ll \min(Vs) - \ll vt > and vhth <= \max(vg)
```

■ When mode=1 and ignore\_low\_vg=1

```
min(Vg) \le max(Vd) - <vt > or min(Vg) \le max(Vs) - <vt > and vhth <= min(vg)
```

The report format is xxxx.rpt\_chkpmosvgs.

#### **Arguments**

| title            | Title of report.                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| model=model_name | Specifies the model to be checked. The bias check is applied to transistors with model card name model_name.                                        |
| subckt           | Specifies the subcircuits to be checked. The voltage check is applied to transistors belonging to subcircuits. Wildcard (*) characters can be used. |

Virtuoso UltraSim Advanced Analysis

inst Specifies the instances to be checked. The voltage check is

applied to transistors belonging to instances (wildcard

characters can be used).

xsubckt Specifies the subcircuits not to be checked (wildcard characters

can be used).

xinst Specifies the instances not to be checked (wildcard characters

can be used).

skipsubckt Specifies that elements inside designated subcircuits skip

voltage propagation (wildcard characters can be used).

skipinst Specifies that elements inside designated instances skip

voltage propagation (wildcard characters can be used).

maxmos=n Maximum number of MOSFETs in the voltage propagation path

between the voltage source and the MOSFET terminals.

vt=volt Threshold voltage for p-n junction of PMOSFETs being checked

(default value of vt for PMOSFET is -0.3 v).

vhth=volt Voltage propagation starts only from constant voltage sources

with values greater than or equal to whth (default value is 0.7 v)

vnth=volt NMOSFET threshold voltage. This value is used to calculate

the voltage drop across a NMOSFET channel during voltage

propagation (default value is 0.5 v).

vpth=volt PMOSFET threshold voltage. This value is used to calculate the

voltage drop across a PMOSFET channel during voltage

propagation (default value is -0.5 v).

num=n Specifies the maximum number of warnings generated by a

particular check command (default value is 300 warnings).

conduct=1|2 Specifies the conduction mode of MOSFETs. When set to 1

(default), the conduction state of MOSFETs is determined by the gate voltage. When set to 2, the MOSFETs are always in

the conductive state disregarding the gate voltage.

mode=1 | 2 Specifies whether to report only definite violations or all

possible violations. When set to 0 (default), only the definite violations will be reported. When set to 1, all possible violations

will be reported.

Virtuoso UltraSim Advanced Analysis

rpt\_path=0|1

Specifies whether or not to report the conducting paths. If set to 0, no paths are reported (default). If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.

rpt\_node=0|1|2|3|

Specifies whether or not to report the node voltages propagated from voltage sources. If set to 0 (default), the node voltage is not reported. If set to 1, both the minimum and maximum values of the node voltages propagated from voltage sources, and the depth of propagation paths, are reported. If set to 2, only the maximum and minimum values of the top-level node voltages propagated from the voltage sources are reported. If set to 3, all nodes at the top level and sub level are reported. If set to 4, nodes specified using the rpt\_node\_list or rpt\_node\_file arguments are reported. If both rpt\_node\_list and rpt\_node\_file arguments are set, only the rpt\_node\_file argument is considered.

rpt\_node\_list=[no
de1 node2...]

Specifies the list of nodes for which propagated voltage values are reported.

rpt\_node\_file=fil
ename

Specifies the file that contains the list of nodes for which propagated voltage values are reported.

rpt\_node\_to\_file
0|1

Specifies whether the maximum and minimum node voltage values be written to the check-related log file. If set to 0 (default), the maximum and minimum node voltage values are written to the log file. If set to 1, the maximum and minimum node voltage values are written to a separate file with a .nv extension.

pwl\_time=time

When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).

vsrc=[elem\_name
vmin vmax ...]

When specified, voltage from the voltage source element <elem\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin needs to be less than or equal to vlth to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsources are supported.

Virtuoso UltraSim Advanced Analysis

vmin vmax ...]

vsrcnode=[node\_name When specified, voltage from the voltage source node <node\_name> is propagated with values vmin and vmax. If vhth is set, vmax needs to be greater than or equal to vhth to start propagation. If vlth is set, vmin needs to be less than or equal to v1th to start propagation (by default, only voltage from constant voltage sources is propagated). Multiple vsource nodes are supported.

xt\_vsrc=0|1

When xt\_vsrc is set to 1, voltage propagation starts only from highest and lowest constant voltage sources. When xt\_vsrc is set to 0, voltage propagation starts from all of the constant voltage sources. In either case, the selection is subject to the rules set by whth and with (default value is 0).

vsrcnodefile [inst\_name file\_name> [....]]

Specifies the vsource nodes that should be considered for the specified subckt instances. The files that contain the information can be created for each individual subckt instances or for the top level using the rpt\_node\_to\_file=1 option. If the file is applied to the top level, then no instance needs to be specified. <file\_name> specifies the node files that are generated by UltraSim using the option rpt\_node\_to\_file = 1. The file must contain the top-level nodes. <inst name> specifies the instance names of the subcircuits that contain the nodes specified in <file name>. For top-level nodes, the instance name can be skipped. The full hierarchical node names are formed by combining the instance name and the node name in the report node file.

Since nodes in different instances can connect to the same upper level nodes, multiple voltage sources can be applied to the same nodes. UltraSim compares the maximum and minimum voltage values of all the voltage sources applied to the same node. If there is difference in maximum or minimum values, UltraSim issues a warning and chooses the highestmaximum and lowest-minimum values for voltage propagation. If the node is not connected to any active elements, UltraSim only compares the voltage source values and voltage propagation is not conducted.

ignore\_low\_vg =0|1

Specifies the Vgs check criteria. The default value is 0. Set ignore low vg =1 to detect the missing low-to-high level shifters.

Virtuoso UltraSim Advanced Analysis

## Example 1

## In the following Spectre example

```
usim\_report\ chk\_pmosvgs\ chk1\ model=pch\ inst=[*]\ xinst=[x1.x2\ x1.x3]\ vt=0.5\ rpt\ path=1
```

The Virtuoso UltraSim simulator checks all PMOSFETs to determine if they are conducting. The threshold voltage is 0.5 v. The transistors located in instances x1.x2 and x1.x3 are excluded from the check. PMOSFETs with a maximum gate voltage less than the minimum drain/source voltages are reported. With  $rpt_path=1$ , the conducting path from the MOSFET terminals to voltage sources is also reported.

## Example 2

## In the following SPICE example

```
.usim_report chk_pmosb chk2 model=pch inst=[x1.*] skipinst=[x1.x2] vhth=0.9
maxmos=2
```

The simulator checks the PMOSFETs located in instance x1 to determine if they are conducting. The voltage propagation starts only from voltage sources with values equal to or greater than 0.9 v. Voltage is not propagated through instance x1.x2. Only the nodes that can be connected to a voltage source by going through a maximum of two MOSFETs are considered. After checking, PMOSFETs with a maximum gate voltage less than the minimum drain/source voltages are reported.

Virtuoso UltraSim Advanced Analysis

### **Detect NMOS Connected to VDD**

## Spectre Syntax

## SPICE Syntax

## Description

This command allows you to detect NMOSFETs with terminal(s) that are directly connected to the constant or PWL voltage sources, which have a voltage value higher than vhth. When you run this command, the software generates a report file named as xxxx.rpt chknmos2vdd.



When you use this command:

- Inductors and resistors less than 1M ohm are considered as short.
- Diodes are considered as open.

#### **Arguments**

| title               | Title of report.                                                                           |
|---------------------|--------------------------------------------------------------------------------------------|
| model=model_name    | Specifies the MOSFET model to be checked.                                                  |
| subckt=subckt_name  | Specifies the subcircuits to be checked. Wildcard $(*)$ characters can be used.            |
| inst=inst_name      | Specifies the instances to be checked. Wildcard (*) characters can be used.                |
| xsubckt=subckt_name | Specifies the subcircuits that should not be checked. Wildcard (*) characters can be used. |

Virtuoso UltraSim Advanced Analysis

xinst=inst\_name Specifies the instances that should not be checked. Wildcard (\*)

characters can be used.

vhth=volt Specifies the threshold value of constant voltage source to be

checked.

The default value is 0.7V.

node=[terminal\_name

. . . ]

Specifies the terminal names to be checked for connection to

voltage sources. The terminal names can be all or a

combination of  ${\tt drain},$   ${\tt source},$   ${\tt gate},$  and  ${\tt bulk}.$  When all is

specified, all the terminals except gate will be checked.

The default value is all.

num=n Specifies the maximum number of warnings generated by the

command. The default value is 300.

pwl\_time=time Replaces the PWL voltage source with a constant voltage

source for checking. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only

the constant voltage sources are checked).

## Example 1

In the following Spectre example

```
usim report chk nmos2vdd chk1 model=n2 node = [drain source]
```

The Virtuoso UltraSim simulator checks if any NMOSFETs of model n2 have the drain and/or source terminal connected to a voltage source with value higher than 0.7V.

## Example 2

In the following SPICE example

```
.usim_report chk_nmos2vdd chk2 vhth=1
```

The Virtuoso UltraSim simulator checks if any NMOSFETs have the drain, source, or bulk terminal connected to a voltage source with value higher than 1V.

Virtuoso UltraSim Advanced Analysis

### **Detect PMOS Connected to GND**

## Spectre Syntax

## SPICE Syntax

## Description

This command allows you to detect PMOSFETs with terminal(s) that are directly connected to the constant or PWL voltage sources, which have a voltage value lower than vlth. When you run this command, the software generates a report file named as xxxx.rpt\_chkpmos2gnd.

# /Important

When you use this command:

- Inductors and resistors less than 1M ohm are considered as short.
- Diodes are considered as open.

#### **Arguments**

| title               | Title of report.                                                                           |
|---------------------|--------------------------------------------------------------------------------------------|
| model=model_name    | Specifies the MOSFET model to be checked.                                                  |
| subckt=subckt_name  | Specifies the subcircuits to be checked. Wildcard $(*)$ characters can be used.            |
| inst=inst_name      | Specifies the instances to be checked. Wildcard (*) characters can be used.                |
| xsubckt=subckt_name | Specifies the subcircuits that should not be checked. Wildcard (*) characters can be used. |

Virtuoso UltraSim Advanced Analysis

xinst=inst\_name Specifies the instances that should not be checked. Wildcard (\*)

characters can be used.

Specifies the threshold value of constant voltage source to be vlth=volt

checked.

The default value is 0.4 v.

. . . ]

node=[terminal\_name Specifies the terminal names to be checked for connection to

voltage sources. The terminal names can be all or a

combination of drain, source, gate, and bulk. When all is

specified, all the terminals except gate will be checked.

The default value is all.

Specifies the maximum number of warnings generated by the num=n

command.

The default value is 300.

## Example 1

In the following Spectre example

```
usim report chk pmos2gnd chk3 model=p2 node = [drain source]
```

The Virtuoso UltraSim simulator checks if any PMOSFETs of model p2 have the drain and/ or source terminal connected to voltage source with value lower than 0.4V.

## Example 2

In the following SPICE example

```
.usim report chk pmos2vdd chk24 inst=[x1 x2]
```

The Virtuoso UltraSim simulator checks if any PMOSFETs of the instances x1 and x2 have the drain, source, or bulk terminal connected to a voltage source with value lower than 0.4V.

Virtuoso UltraSim Advanced Analysis

## Static Maximum Leakage Path Check

.usim report chk maxleak title <num=n> <vlth=volt> <vhth=volt>

## **Description**

The chk\_maxleak command is used to detect static DC leakage paths between all voltage sources. NMOSFET is considered as ON when the gate is connected to a DC source higher than 0V. PMOSFET is considered as ON when the gate is connected to a DC source equal to or less than 0V. All reported maximum leakage paths are written into a file with the extension .rpt\_maxleak.

### **Arguments**

| title     | Reports titles of warning messages                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------|
| num=n     | Number of paths reported                                                                                         |
| vhth=volt | Starts voltage propagation only from constant voltage sources with values greater than or equal to ${\tt vhth}.$ |
| vlth=volt | Starts voltage propagation only from constant voltage sources with values lower than or equal to vlth.           |

## **Example**

```
.usim report chk maxleak checkleak
```

The Virtuoso UltraSim simulator detects all static maximum leakage paths between voltage sources and generates the following report:

```
.TITLE 'This file is :./test.rpt_maxleak'

Static Leakage Path Report For checkleak

Leakage Path From vdd! (1.80V) to 0 (0.00V)

Element Between Node And Node

Vvdd! vdd!

M3 vdd! net034

M5 net034

End Path
```

Virtuoso UltraSim Advanced Analysis

## **Static High Impedance Check**

### **Spectre Syntax**

## **SPICE Syntax**

### Description

This command allows you to detect high impedance nodes without running DC or transient simulations, and generates a .rpt\_hznode report (the entire circuit is checked). A node is in high impedance state if there is no possible conducting path between the node and any voltage source or ground.

The following rules apply in the connectivity evaluation:

- NMOSFET is considered on if Vg-Vs >= Vnth
- PMOSFET is considered on if Vs-Vg >= -Vpth
- Resistor larger than Rth (See the <u>Notes</u> section for the definition of Rth) is considered as open.
- BJT, JFET, diode, resistor, and voltage sources are always considered on
- Capacitor and current sources are always assumed to be off

## **Arguments**

. . . .

| title     | litle of report.                                     |
|-----------|------------------------------------------------------|
| vnth=volt | NMOSFET threshold voltage (default value is 0.5 V).  |
| vpth=volt | PMOSFET threshold voltage (default value is -0.5 V). |

Virtuoso UltraSim Advanced Analysis

#### fanout=value

Defines the type of nodes to be reported:

- 0 all Hi-Z nodes
- 1 only Hi-Z nodes connected to a MOSFET gate
- 2 only Hi-Z nodes connected to a MOSFET body
- 3 only Hi-Z nodes connected to a MOSFET gate or BJT base
- 4 only Hi-Z nodes connected to a MOSFET gate, but not to the gate of MOSFETs with the drain and source shorted
- 5 only Hi-Z nodes connected to a MOSFET gate or BJT base, but not to the gate of MOSFETs with the drain and source shorted, or the base of BJTs with the collector and emitter shorted

pwl\_time=time

When specified, the PWL voltage source is replaced by a constant voltage source for the propagation of voltage. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only voltage from constant voltage sources is propagated).

num=n

Specifies maximum number of warnings reported.

## **Example**

```
.usim_report chk_hznode title vnth=0.4 vpth=-0.4 fanout=4
```

The Virtuoso UltraSim simulator detects all high impedance nodes (that is, nodes with no possible path to voltage sources or ground) which are connected to a MOSFET gate or BJT base using the defined threshold voltages for NMOS and PMOS devices.

#### **Notes**

■ The resistance threshold value Rth can be changed by the following option:

```
.usim opt res open = value
```

The default value of Rth is 100 Mohm.

Virtuoso UltraSim Advanced Analysis

## Static RC Delay Path Check

## **Spectre Syntax**

## **SPICE Syntax**

## **Description**

Static RC delay path check enables you to analyze the rise or fall time of any MOSFET gate nodes or output nodes without running transient simulation. This command determines the charging paths from VDD and the discharging paths from GND, and estimates their rise or fall time based on the driver resistance and the load capacitance. The generated report is named as  $netlistName.rpt\_chkrcdelay$ .

**Note:** The static RC delay path check does not work for designs using DSPF or SPEF stitching.

## **Arguments**

Specifies the instances to be checked. Wildcard characters can be used.

Virtuoso UltraSim Advanced Analysis

node=[node\_name ...]

Specifies the nodes to be checked. Wildcard characters can be used.

xsubckt=[subckt\_name ...]

Excludes the specified subcircuits from the check. Wildcard characters can be used.

xinst=[inst\_name ...]

Excludes the specified instances from the check. Wildcard characters can be used.

xnode=[node\_name ...]

Excludes the specified nodes from the check. Wildcard characters can be used.

maxtrise=value

Reports only those node names for which the rise time is higher than the specified value. If no value is specified, the highest rise time for each node is reported.

maxtfall=value

Reports only those node names for which the fall time is higher than the specified value. If no value is specified, the highest fall time for each node is reported.

mintrise=value

Reports only those node names for which the rise time is lower than the specified value.

mintfall=value

Reports only those node names for which the fall time is lower than the specified value.

fanoutmargin=[low, high]

Specifies the relative fanout level (in ratio of VDD voltage) for which rise and fall time is measured.

Default: [0.10, 0.90]

fanout=[0|1] Specifies whether to check all nodes or only MOSFET gate nodes. If fanout is set to 0, all nodes are checked and if fanout is set to 1, only MOSFET gate nodes are checked.

Default: 1

Virtuoso UltraSim Advanced Analysis

risepmosfallnmos=[0|1]

Specifies whether to consider PMOSFETs and NMOSFETs in tracing the rising path and falling path, respectively.

When set to 1, PMOSFETs are considered only in tracing the rising path and NMOSFETs are considered only in tracing the falling path. When set to 0, both PMOSFET and NMOSFET are considered.

Default: 1

**Note:** For transmission gates in the path, PMOSFETs and NMOSFETs

are always considered.

cmin=value Specifies the node capacitance threshold. Only nodes with total

capacitance higher than the specified value will be reported.

Default: 10fF

vhth=value Considers nodes with voltage greater than the specified value as VDD

for rise path.

Default: 0.7V

vlth=value Considers nodes with voltage less than the specified value as GND for

fall path.

Default: 0.3V

num=value Specifies the maximum number of paths to print in the report file.

Default: 300

pwl time=time Enables you to perform the check even if the design uses PWL

sources for power supplies. In this case, the power supply voltage level for the charging and discharging paths is taken from the PWL source at the time specified by  $pwl_time$ . By default, only constant voltage sources are adopted as power sources for charging and discharging

paths.

## **Examples**

.usim\_report chk\_rcdelay example1 fanout=0 num=1000

In this example, the rise and fall times of all the nodes will be estimated, and the longest path for each node will be reported. In addition, only the first 1000 paths will be reported.

usim\_report chk\_rcdelay example2 subckt=controller maxtrise=2n maxtfall=2n
mintrise=0.5n mintfall=0.5n fanoutmargin=[0.2,0.8]

Virtuoso UltraSim Advanced Analysis

In this example, UltraSim will report all the nodes and their paths in the subcircuit controller having estimated rise/fall times of more than 2ns, or rise/fall times of less than 0.5ns. The low and high threshold voltage levels are set to 20% and 80% of VDD level, respectively.

#### The following is a sample of the report:

```
====== Maximum Rise Time =======
Total of 1 Rise delay node(s).
Node: algo Capacitance 4.124e-14F Receiver: x1.xu2.mxp5
 This node has 2 Rise path(s) over threshold.
 Path 1: Rise time 8.064e-10s
           X1.xu6.mxp1
 Path 2: Rise time 8.064e-10s
           X1.xu6.mxp0
====== Minimum Rise Time =======
Total of 1 Rise delay node(s).
====== Maximum Fall Time =======
Total of 1 Fall delay node(s).
Node: algo Capacitance 4.124e-14F Receiver: x1.xu2.mxp5
 This node has 1 Fall path(s) over threshold.
 Path 1: Fall time 8.850e-10s
           X1.xu6.mxn0
           X1.xu6.mxn1
====== Minimum FAll Time ======
Total of 1 Fall delay node(s).
```

Virtuoso UltraSim Advanced Analysis

### Static ERC Check

## **Spectre Syntax**

### **SPICE Syntax**

### **Description**

The static ERC check allows you to detect the following electrical design rule violations without running simulation:

- MOSFET power switch whose bulk is not hard-wired to power supply.
- MOSFET with forward biased junction.
- MOSFET with bulk not hard-wired to power supply.
- Unconnected MSOFET gate.
- Unconnected MOSFET bulk.
- Dangling node.
- MOSFET in high VDD domain driven by MOSFETs in low VDD domain.
- MOSFET in low VDD domain driven by MOSFETs in high VDD domain.
- MOSFET directly shorting VDD and GND.
- MOSFET gate connecting VDD and GND.
- Top-level inputs not connected to protecting diodes.

The static ERC check can be invoked without running DC or transient simulation, and it generates a report file (netlistName.rpt\_erc) listing the details of the violations based on the specified arguments.

Virtuoso UltraSim Advanced Analysis

# **Arguments**

| title          | Title of report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| powergatebulk  | Reports PMOSFET powergate with bulk not connected to VDD, or NMOSFET powergate with bulk not connected to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| underbiasbulk  | Reports NMOSFET with bulk biased at voltage level higher than S/D, or PMOSFET with bulk biased at voltage level lower than S/D.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| hotwell        | Reports MOSFET with bulk not connected to VDD or GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| floatgate      | Reports unconnected MOSFET gate (1 = check all nodes, 2 = exclude top level nodes, 3 = exclude MOSCAP gates, 4 = exclude top level nodes and MOSCAP gates)                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| floatbulk      | Reports unconnected MOSFET bulk (1 = check all nodes, 2 = exclude top level nodes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| dangle         | Reports dangling nodes (1 = check all nodes, 2 = exclude top level nodes).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| low2highvdd    | Reports MOSFETs in high VDD domain driven by MOSFETs in low VDD domain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| high2lowvdd    | Reports MOSFETs in low VDD domain driven by MOSFETs in high VDD domain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| powershort     | Reports MOSFETs with channel connected directly between VDD and GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| gate2power=1   | Reports MOSFETs with a gate that is connected directly to power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| inputdiode=1 2 | Reports top-level input nodes that are not protected by diodes. When set to 1, flags MOSFET gates that are not protected by a diode connected to GND. The cathode of the diode must be connected to the gate, and the anode must be connected to GND. When set to 2, flags MOSFET gates that are not protected by two diodes connected to VDD and GND. For the first diode, the cathode of the diode must be connected to the gate and the anode must be connected to GND. For the second diode, the anode of the diode must be connected to the gate and the cathode must be connected to VDD. |
| vhth=vol       | Any voltages above vhth are considered as VDD (default = 0.5v).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| vlth=vol       | Any voltages below vlth are considered as GND (default = 0.5v)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Virtuoso UltraSim Advanced Analysis

rmax=res Maximum resistance values where a node is still considered

connected to voltage source node. (default = 100Mohm)

pwl\_time=t If specified, pwl sources are considered same as dc source. The

voltage level at time=t is used.

num=value Specifies the number of violations to be printed in the report file.

## **Examples**

```
.usim report erc check pwrgate powergatebulk=1
```

Reports all powergates whose bulks are not connected to VDD or GND.

```
.usim report erc check pershort powershort =1 vhth=2.0
```

Reports any MOSFET shorting VDD or GND. VDD is any source with voltage level higher than 2V.

```
.usim report erc check floatgate floatgate=4
```

Reports all MOSFET floating gates but excludes top-level nodes and MOS capacitors.

Virtuoso UltraSim Advanced Analysis

#### Static DC Path Check

### **Spectre Syntax**

usim\_report chk\_dcpath title <vnth=volt> <vpth=volt> <pwl\_time=time>

#### **SPICE Syntax**

.usim\_report chk\_dcpath title <vnth=volt> <vpth=volt> <pwl\_time=time>

### **Description**

This command allows you to detect a DC path between voltage sources without running DC or transient simulation, and generates a report named netlistName.rpt\_dcpath. The DC path can consist of MOSFETs, BJTs, diodes, inductors, and resistors with value less than 1G ohm. All other elements are treated as open.

When you run this command:

- NPN transistors are considered as conducting if VBE is greater than 0.5V.
- PNP transistors are considered as conducting if VBE is less than 0.5V.
- Diode is considered as conducting when it is forward biased by more than 0.5V.

**Note:** The entire circuit is checked.

#### **Arguments**

| title         | Title of report.                                                                                                                                                                                              |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| vnth=volt     | Specifies the NMOSFET threshold voltage. The default value is 0.5 V.                                                                                                                                          |  |  |  |
| vpth=volt     | Specifies the PMOSFET threshold voltage. The default value is -0.5 V.                                                                                                                                         |  |  |  |
| num=n         | Specifies the maximum number of warnings generated by the command.                                                                                                                                            |  |  |  |
|               | The default value is 300.                                                                                                                                                                                     |  |  |  |
| pwl_time=time | Replaces the PWL voltage source with a constant voltage source for checking. The constant voltage value is equal to the PWL voltage source value at the specified time (by default, only the constant voltage |  |  |  |

sources are checked).

Virtuoso UltraSim Advanced Analysis

rpt\_path=0|1

Specifies whether to report the conducting paths. If set to 0, no paths are reported (default). If set to 1, the conducting paths from the MOSFET terminals to the voltage sources are reported.

## Example 1

In the following SPICE example

```
.usim_report chk_dcpath checkdcpath rpt_path=1
```

The Virtuoso UltraSim simulator will detect DC paths between all voltage sources and report the list of elements in the conduction paths.

Virtuoso UltraSim Advanced Analysis

# info Analysis

infoname info what=... where=... extremes=..

### **Description**

This statement is similar to the Spectre<sup>®</sup> info statement and allows you to access input/output values and operating-point parameters. The parameter types include:

Input parameters

Input parameters are those you specify in the netlist file, such as the given length of a MOSFET or the saturation current of a bipolar resistor.

Output parameters

Output parameters are those the simulator computes, such as temperature-dependent parameters and the effective length of a MOSFET after scaling.

Operating-point parameters

Operating-point parameters are those that depend on the operating point.

**Note:** You need to specify the info analysis within the Spectre section of the netlist file.

You can also list the minimum and maximum values for the input, output, and operating-point parameters, along with the names of the components that have those values.

## **Arguments**

| what=     | Supports the following values: inst, input, output, all, oppoint, models   |
|-----------|----------------------------------------------------------------------------|
| where=    | Supports the following values: screen, nowhere, file, logfile, and rawfile |
| extremes= | Supports the following values: yes, no, and only                           |

Virtuoso UltraSim Advanced Analysis

#### **Saving Parameters**

You specify parameters you want to save with the info statement what parameter. You can assign the following settings to this parameter:

| Parameters | Descriptions                                                      |
|------------|-------------------------------------------------------------------|
| inst       | Lists input parameters for instances of all components            |
| models     | Lists input parameters for models of all components               |
| input      | Lists input parameters for instances and models of all components |
| output     | Lists effective and temperature-dependent parameter values        |
| all        | Lists input and output parameter values                           |
| oppoint    | Lists operating-point parameters                                  |

You can also generate a summary of maximum and minimum parameter values with the extremes option.

## **Specifying the Output Destination**

You can choose among several output destination options for the parameters you list with the info statement. With the info statement where parameter, you can

- Display the parameters on a screen, in a file, or a log file.
- Send the parameters to the raw file

**Note:** The Virtuoso UltraSim simulator only supports psf format.

When the info analysis is called from a transient analysis or used inside of a sweep, the name of the info analysis is appended by the parent analysis.

### **Examples**

#### For example

TranAnalysis tran stop=30n infotimes=[1n 10n] infoname=opinfo opinfo info what=oppoint where=rawfile

produces operating-point information for times 1 ns and 10 ns in the raw data file.

#### In the next example

Virtuoso UltraSim Advanced Analysis

Inparams info what=models where=screen extremes=only

tells the simulator to send the maximum and minimum input parameters for all models to a screen (the section for the info report is InParams).

Virtuoso UltraSim Advanced Analysis

# **Partition and Node Connectivity Analysis**

The Virtuoso UltraSim simulator lets you perform partition and node connectivity analysis using usim\_report commands. The information is reported in a .part\_rpt file. For example, if the netlist filename is circuit.sp, then the report is named circuit.part\_rpt.

The usim\_report commands are useful for debugging simulations. For example, checking the size of partitions and their activities, as well as checking node activity to verify bus nodes.

#### **Partition Reports**

#### Size

## **Spectre Syntax**

usim report partition type=size

## **SPICE Syntax**

.usim report partition type=size

## Description

Reports the partition information for the 10 largest partitions and includes:

- Partition index and all of its instances
- Node information for each of the instances, including input ports, output ports, and internal nodes
- Element information for each of the instances

## **Example**

In the following Spectre syntax example

```
usim report partition type=size
```

tells the Virtuoso UltraSim simulator to report the partition information for the 10 largest partitions in a  $.part\_rpt$  file.

#### Activity

## **Spectre Syntax**

Virtuoso UltraSim Advanced Analysis

usim report partition type=act

## **SPICE Syntax**

.usim report partition type=act

### Description

Reports the partition information for the 10 most active partitions (same format as the partition size report). Also reports some of the activity information for the partitions.

## **Example**

In the following SPICE syntax example

```
.usim report partition type=act
```

tells the UltraSim Virtuoso simulator to report the partition information for the 10 most active partitions in a .part\_rpt file.

#### Node

## **Spectre Syntax**

```
usim report partition type=conn node=[node1 node2...]
```

#### SPICE Syntax

```
.usim report partition type=conn node=[node1 node2...]
```

#### Description

Reports the partitions connected to the specified node (same format as the partition size report).

### **Arguments**

#### Example

In the following Spectre example

```
usim report partition type=conn node=d0<15>
```

tells the UltraSim Virtuoso simulator to report all partitions connected to node d0<15>.

Virtuoso UltraSim Advanced Analysis

## **Node Connectivity Report**

#### Spectre Syntax

usim report node elem\_threshold=num full hiername=yes|no

## SPICE Syntax

.usim\_report node elem\_threshold=num full\_hiername=yes|no

## Description

Reports nodes with an element connection larger than elem\_threshold (default value for elem\_threshold is 10). The report includes the following information for each node:

- Number of active devices connected to the node
- Number of channel connected devices for the node

## Arguments

elem\_threshold
full hiername=yes|no

Minimum number of node connections to be printed.

Flag used to print the full hierarchical name for the reported nodes.

- yes prints the full hierarchical name.
- no prints the hierarchical name (default).

For some types of circuits with complex hierarchies, the Virtuoso UltraSim simulator will print a limited hierarchy (starting from a specified subcircuit) to avoid generating a large report file. You can use full\_hiername=yes to force the simulator to print the full hierarchical name.

## Example

#### Spectre Syntax:

usim report node elem threshold=100

#### SPICE Syntax:

Virtuoso UltraSim Advanced Analysis

.usim report node elem threshold=100

tells the Virtuoso UltraSim simulator to report all nodes connected to more than 100 elements.

Virtuoso UltraSim Advanced Analysis

## **Warning Message Limit Categories**

The Virtuoso UltraSim simulator allows you to customize how warning messages are handled by the simulator. The number of messages per warning category can be limited globally for all warnings (usim\_opt warning\_limit) or individually for each category (usim\_report warning\_limit). When the specified category limit is reached, the simulator notifies you that the warning messages are no longer being displayed. Dangling and floating node warnings are controlled by the number of reported nodes.

#### **Description**

## **Spectre Syntax**

usim report warning limit=value warning id=[id1 id2 ....]

## **SPICE Syntax**

```
.usim report warning limit=value warning id=[id1 id2 ....]
```

Defines the maximum number of warning messages printed for category IDs idl and idl. This option needs to be defined at the beginning of the netlist file in order to have an effect on all of the warning messages for the specified categories.

For more information about the key Virtuoso UltraSim simulator warning messages, refer to <u>Table 8-1</u> on page 587.

#### **Arguments**

**Table 8-1 Warning Limit Options** 

| Option              | Description                                                                         |
|---------------------|-------------------------------------------------------------------------------------|
| warning_limit=value | Number of warnings (integer, unitless; default is 5)                                |
| id1, id2            | Warning limit applies to these warning message category IDs.                        |
|                     | <b>Note:</b> The prefix (component name) needs to be specified for the category ID. |

#### **Example**

#### Spectre Syntax:

usim report warning limit = 20 warning id=[USIM-1223 USIM-4003]

Virtuoso UltraSim Advanced Analysis

# SPICE Syntax:

.usim report warning limit=20 warning id=[USIM-1223 USIM-4003]

tells the simulator to print out 20 warning messages for WARNING USIM-1223 and USIM-4003.

9

# **Static Power Grid Calculator**

This chapter describes how to analyze the effects of parasitics on power net wiring, without performing a full simulation, using the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> static power grid calculator.

# **Analyzing Parasitic Effects on Power Net Wiring**

The static power grid calculator can be used to calculate all pin-to-tap or pin-to-subnode resistances based on the net description from a DSPF or SPEF file (a pre-layout netlist file is not required). The analysis assumes that all pins are connected, and an ordered list of instance pins or taps and their resistances is reported.

To invoke the static power grid calculator, use the -r command line option accompanied by a command file. The command file contains all of the calculator control and data filtering options. See <u>Figure 9-1</u> on page 590 for more information about inputs to the static power grid calculator.

Figure 9-1 Static Power Grid Calculator Input



#### Command File (spres.config)

- file pll.spf
- rmin 0.001
- net vcc
- sortby r

#### **Calculator Command**

ultrasim -r spres.config

|           | Definitions                         |
|-----------|-------------------------------------|
| Power Net | Power supply net represented by     |
|           | RC network, defined in *   NET      |
| Pin       | Node of power net connected to      |
|           | power supply, defined in $* \mid P$ |
| Tap Node  | Node of power net connected to      |
|           | active device, defined in *   I     |
| Subnode   | Internal node of power network      |
|           | not connected to power supply or    |
|           | active device                       |

The analysis results are printed into text files (two files per net) with filename prefixes specified in the command line option. The -rout filtering routine is used to filter existing output data without running the calculator again. See static power grid calculator output in Figure 9-2 on page 590.

Figure 9-2 Static Power Grid Calculator Output

Calculator Output (res-vcc.nr1000minr1.report)

| Count | R         | W/L   | (x:y)      | hname           | name     | (x:y)in GDSII |
|-------|-----------|-------|------------|-----------------|----------|---------------|
| #1    | 1920.2579 | 5.00  | (1440:366) | xI107/mxP1:BULK | mxP1     | (1440:366)    |
| #2    | 1577.1482 | 10.00 | (1440:476) | xsvdc/mxP3@3    | mxP3@3   | (1440:476)    |
| #3    | 1353.6123 | 4.00  | (1446:509) | xsvdc/mxP2:SRC  | mxP2:SRC | (1446:509)    |

Static Power Grid Calculator

## ultrasim -r

## **Spectre Syntax**

## **SPICE Syntax**

## **Arguments**

| -r Enabl | les static power grid calculator |
|----------|----------------------------------|
|----------|----------------------------------|

-o Output files prefix

+log Prints log on display and into a specified log file

-log Calculated resistances are not copied to a file

## Command File Options (resistance\_command\_file)

| file <file_name></file_name>                                                                    | DSPF or SPEF filename.                                                                                                                                          |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>net <net_name></net_name></pre>                                                            | Defines power net for calculation. Net needs to be defined in DSPF $* NET$ section of file. Multiple net statements are allowed. $net\_name$ is case sensitive. |
| <pre>addnetpin <net_name> <node_name></node_name></net_name></pre>                              | Converts subnode to pin in net <net_name>.</net_name>                                                                                                           |
| <pre>netdeletepin <net_name> <node_name> [<node_name>]</node_name></node_name></net_name></pre> | Converts pins to subnode.                                                                                                                                       |
| <pre>subnode <subnode_pattern> [<subnode_pattern>]</subnode_pattern></subnode_pattern></pre>    | Converts subnodes to tap nodes.                                                                                                                                 |
| <pre>netdeletetap <net_name> <node_name> [<node_name>]</node_name></node_name></net_name></pre> | Convert tap nodes to subnodes.                                                                                                                                  |

Static Power Grid Calculator

| ipin <pin_pattern></pin_pattern>                                               | Specifies tap nodes for resistor calculation.<br>All other tap nodes are converted to<br>subnodes.        |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| <pre>layer0ohm <layer_name> [<layer_name>]</layer_name></layer_name></pre>     | Resistors with specified layer names are shorted.                                                         |
| <pre>layerfactor <layer_name> <scale_factor></scale_factor></layer_name></pre> | Resistors with specified layer name are scaled by factor. Multiple layerfactor options are accepted.      |
| rmin <value></value>                                                           | Resistors with a value less than rmin are shorted.                                                        |
| sortby <sortkey></sortkey>                                                     | Specifies sorting method where sortkey can be $r, w/1$ , or $rw/1$ .                                      |
| report <report_options></report_options>                                       | Inserts -rout filtering options into command file (see <report_options> for definition).</report_options> |

## **Filtering Routine**

The -rout command line option allows you to filter results from the static power grid calculator analysis without having to rerun the calculation. The calculator reads the existing -r output files and applies filtering to the data stored in these files.

## **Spectre Syntax**

# **SPICE Syntax**

```
.ultrasim -rout <prefix_of_rout_file> <report_options> [+log <log_file_name> |
-log]
```

## **Arguments**

| -rout                                   |     |        |        | Enables filtering routine  |
|-----------------------------------------|-----|--------|--------|----------------------------|
| <pre><prefix_< pre=""></prefix_<></pre> | of_ | _rout_ | _file> | Defines output file prefix |

Static Power Grid Calculator

<report\_options> Defines options filtering
+log Prints log on display and into a specified log file
-log Calculated resistances are not copied to a file

# **Arguments for Data Filtering (report\_options)**

| <pre>-pat &lt;"pattern_with_wildcards"&gt;</pre>                                        | Limits report to nodes matching specified pattern                                                                                                                                     |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -nr <integer_value></integer_value>                                                     | Limits number of output nodes (no limit if not defined)                                                                                                                               |
| -minr <double_value></double_value>                                                     | Reports only nodes with Reff>minr                                                                                                                                                     |
| -maxr <double_value></double_value>                                                     | Reports only nodes with Reff <maxr;< td=""></maxr;<>                                                                                                                                  |
| -xmin <value> -xmax <value> -ymin <value> -ymax <value></value></value></value></value> | Reports only nodes in specified region                                                                                                                                                |
| -gdsmag <value></value>                                                                 | Specifies geometry magnification where all coordinates are multiplied by $$ if $$ is positive, or divided by $$ if $$ is negative                                                     |
| -gdsunits <value></value>                                                               | Specifies geometry units within the DSPF or SPEF file                                                                                                                                 |
| -rth <th_value></th_value>                                                              | Generates a file with the name <file_name>.0.report for nodes with Reff &lt; rth and a file with the name <file_name>.1.report for nodes with Reff &gt;= rth.</file_name></file_name> |

For tap nodes connected to a MOSFET gate, w/l is reported to be zero. If the source and drain of the same MOSFET are connected to the same net, w/l for this tap node is also reported to be zero.

Static Power Grid Calculator

## **Examples**

In the first static power grid calculator example, the following Rescalc.config command file is used:

```
file cell.spf
net gnd
netdeletepin gnd gnd_1
subnode gnd:* vcc:*
rmin 0.01
sortby w/1
report -nr 1000 -minr 20 -pat*.SRC -pat*.DRN
net vcc
netdeletetap vcc x1/m2:drain x1/m4:source
addnetpin vcc vcca:1
```

The static power grid calculator is run using the following options:

```
ultrasim -r Rescalc.config -o res_examp
```

The static power grid calculator results are printed into the following files:

```
- res_examp-gnd.rout (non-filtered results)
- res_examp-gnd.minr20nr1000.rout (filtered results)
- res_examp-vcc.rout (non-filtered results)
- res_examp-vcc.minr20nr1000.rout (filtered results)
```

#### In the next example,

```
ultrasim -rout res examp-gnd -o -nr 1000 -minr 5 -maxr 1000
```

a filtering routine is used on the res\_examp-gnd.rout output file to filter out the first 1000 resistive paths with a resistance between 5 and 1000 Ohm. The filtered results are printed into the res\_examp-gnd.nr1000minr5maxr1000.report file.

10

# Virtuoso UltraSim Reliability Simulation

As device sizes are reduced in scale, degradations caused by various mechanisms become more of a limiting factor in circuit design. The Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator provides full-chip, transistor-level reliability simulations and gives the designer real-time simulation capabilities. The following key reliability simulation features are supported:

- Hot carrier injection (HCI), negative bias temperature instability (NBTI), and positive bias temperature instability (PBTI) simulations.
- User-defined degradation models through the Virtuoso Unified Reliability Interface (URI)
- Aged model and AgeMOS reliability analysis methods
- Full-chip view of HCI, NBTI, and PBTI timing effects

The HCI, NBTI, PBTI, aged model, and AgeMOS methods are discussed in the following sections. For more information about URI, refer to the <u>Virtuoso Unified Reliability</u> <u>Interface Reference</u>.

One important concept of the degradation model is *age*, which is an intermediate parameter that links the device degradation physical mechanism with the circuit reliability simulation. It quantifies the device degradation by unifying various bias conditions. Devices that are *fresh* have a zero age value while more degraded devices have larger age values.

Other important concepts are *age* (or degradation) model, *aged* (or degraded) model, and *aging* or end-of-life (EOL) simulation:

- age model expresses the physical mechanism of a certain degradation, such as HCI, NBTI, or PBTI
- aged model represents the effects of all kinds of degradations at a particular age value (that is, a degraded model card has an age model parameter called age, in addition to the SPICE parameters)
- aging simulation performs a whole circuit calculation, such as time analysis, with particular aged models

Virtuoso UltraSim Reliability Simulation

<u>Figure 10-1</u> on page 596 shows the reliability simulation flow. The input is the SPICE netlist file, in addition to reliability control statements, degradation parameters, and one of the following reliability model options: Aged SPICE or AgeMOS model parameters.

The Virtuoso UltraSim simulator simulates the whole circuit, starting with the fresh model, and then calculates the age of each individual device in the circuit at each stress time. The reliability information, such as degradation and lifetime, is output into .bo0 and .ba0 files.

**Note:** The .bo0 file contains the total degradation of each device for all the age levels. The degradation for separated age level of each device is included in the result file netlist\_0.level\_number (where, level\_number is the age level number). For example, the degradation of age level 0 for the netlist test.sp is included in test\_0.level0, and age level 1 is included in test\_0.level1.

INPUT: NETLIST **UltraSim** subckt inv .. M0 12 13 vdd vdd pf ... M1 12 13 0 0 nf ... .ends inv Fresh Simulation Aged Aged Aged XI1 a b inv Lifetime Calculation Simulation Simulation Simulation v1 a 0 dc 2.1V (5y, 10y, 20y) (5y) (10y) (20y) .tran 0.1n 1000n .probe tran v(\*) depth=4 .MODEL nf NMOS ( \_age1.trn \_age2.trn + LMAX = 2.1E-05 .trn age3.trn .ba0 .bo0 + LEVEL = 49 \_age1.mt0 \_age2.mt0 age3.mt0 + TOX = 'toxn' .age 5y \*relxpert: + degr. model Waveform Total Age Lifetime Element Degr. (parameter) Viewer XI1.M0 0.00411 0.0637 \_age2.trn \_age1.trn \*relxpert: .ageproc (1) XI1.M1 0.00343 0.0433 56.46 \*relxpert: .nbtiageproc (1) .age 10y Element Total Age Degr. Lifetime \_age3.trn XI1.M0 0.00523 0.0752 21.01 \*relxpert: .agemethod= XI1.M1 0.00421 0.0580 26.89 ageMos (2) .trn \*relxpert: .age 5y 10y 20y age 20y \*relxpert: .age control Total Age Degr. Lifetime Element statements 0.00788 XI1.M0 0.0832 15.01 XI1.M1 0.00690 0.0778 17.46

Figure 10-1 Virtuoso UltraSim Reliability Simulation Flow

Aged model parameters are generated for degraded devices with the age value and a reliability model option. Reliability simulations are performed using these degraded models. Fresh and degraded waveforms are output to files during each simulation. By comparing the waveforms, you can determine how the degradations affect circuit performance (for example, timing).

Ultrasim URI supports two flows, namely analytical flow and table model flow. The analytical flow is more accurate compared to the table model flow and is compatible with the RelXpert

Virtuoso UltraSim Reliability Simulation

simulator. The default flow of UltraSim URI is the analytical flow. Use the age\_analytical UltraSim option in the netlist or the ultrasim.cfg file in the home directory to choose the flow of your choice:

Use the following setting to select the table model flow:

```
.usim opt age analytical=0
```

**Note:** When using the table model flow, ensure that you set the following environment variable:

```
setenv RX OLD URI 1 (The default value of RX OLD URI is 0)
```

Use the following setting to select the analytical flow:

```
.usim opt age analytical=1
```

**Note:** It is recommended that you use the analytical flow because it is compatible with the RelXpert simulator. In addition, use s mode (add .usim\_opt sim\_mode=s in the netlist) when running UltraSim simulator because the age simulation is highly dependent on the waveform.

# **Hot Carrier Injection Models**

HCI degradation occurs when the channel electrons are accelerated in the high electric field region near the drain of the metal oxide semiconductor field-effect transistor (MOSFET) device and create interface states, electrons traps, or hole traps in the gate oxide near the drain. Drain current reduction, small signal performance deterioration, and threshold voltage shift are the typical forms of degradation that are detrimental to normal circuit function.

With designs moving into deep-submicron (DSM) levels, shorter channel lengths cause the electric field in the channel to become larger. Using the device-centric lightly doped drain (LDD) structure to alleviate HCI damage lowers the device current driving capability, and consequently degrades circuit performance. Trade-offs between HCI design rules and performance become increasingly complex as technology moves into smaller DSM levels. These conservative HCI design rules are a roadblock for high-performance design.

The MOSFET HCI model includes the following sub-models:

- Model for calculating substrate current [negative (NMOS) and positive-channel metal oxide semiconductor (PMOS)] and gate current (PMOS).
- Lifetime model which is used to calculate the HCI lifetime under circuit operating conditions.
- Aging model which describes the degradation of transistor characteristics as a function of stress.

This model is used to generate degraded model parameters for aging simulation.

# Virtuoso UltraSim Simulator User Guid Virtuoso UltraSim Reliability Simulation

#### **MOSFET Substrate and Gate Current Model**

HCI degradation in n-channel MOSFETs is correlated to substrate current  $I_{sub}$ . The correlation exists because hot carriers and substrate current are driven by a common maximum channel electric field  $E_m$  factor, which occurs at the drain end of the channel. In p-channel MOSFETs, where the dominant driving force for degradation is charge trapping in the gate oxide, the degradation is found to be correlated to gate current  $I_{\wp}$ .

## **Hot Carrier Lifetime and Aging Model**

This section describes the model used to predict HCI degradation from the substrate or gate current. The equation for degradation under DC stress conditions is first discussed. The model is then extended to AC bias conditions using quasi-static approximation. The  $_{Age}$  parameter is used to quantify the amount of stress. It serves as a basis for determining HCI degradation under AC bias conditions from degradation under DC bias conditions.

HCI device degradation in a metal oxide semiconductor (MOS) is usually measured by the change in transconductance  $\Delta g_m / g_m$ , drain current  $\Delta I_d / I_d$ , and threshold voltage shift  $\Delta V_t$ . Here, we generalize the degradation by using the  $\Delta D$  symbol. The  $\Delta D$  symbol can be replaced by any of the above quantities or other transistor parametric shifts in the following equations.

# **DC Lifetime and Aging Model**

For the MOSFET under DC stress conditions, the amount of degradation is usually a function of time:

(10-1) 
$$\Delta D = f(At)$$

In general, the proportionality constant  ${\it A}$  describes the age (or degradation) rate as a function of channel electric field  ${\it E}_m$  and device bias condition

$$(10-2)$$

$$A = f(Vgs, Vds, Vbs, E_m)$$

# **AC Lifetime and Aging Model**

Under the DC condition, Age is calculated using

# Virtuoso UltraSim Reliability Simulation

(10-3) 
$$Age(t) \equiv At$$

Age is used to quantify the amount of hot carrier stress.

The amount of degradation  $\Delta D$  is then

$$(10-4) \quad \Delta D(t) = f(Age)$$

Using a quasi-static argument, under an AC bias condition, the Age definition is modified as follows

(10-5)

$$Age \equiv \int_{0}^{T} Adt$$

Using Equation 10-4 on page 599 and Equation 10-5 on page 599, you can determine the amount of degradation under the AC bias condition after a given time t or determine the AC lifetime  $\tau$ .

# **Negative/Positive Bias Temperature Instability Model** (NBTI/PBTI)

A high vertical electrical field at a high temperature for TOX (MOSFET gate oxide thickness) 50 angstroms in length causes NBTI and makes the circuit fail immediately. The major damaging mechanism is the hole trapping and interface state generation. NBTI has become a major concern for reliable integrated complementary metal oxide semiconductor (CMOS) devices because of the threshold voltage (V<sub>th</sub>) shift of p-MOSFET, Idsat reduction, and 1/f noise. Unlike HCI, NBTI can be a significant issue even when the drain-source is zero biased.

NBTI simulation is similar to HCI simulation with different lifetime parameters and degraded model sets for NBTI. If NBTI lifetime parameters are specified in the fresh model card, NBTI effects are simulated. NBTI and HCI effects can be simulated together or independently.

To simulate NBTI/PBTI, the following is needed:

- NBTI/PBTI lifetime model parameters specified in the fresh model card
- For aged model method, NBTI/PBTI degraded SPICE model cards
- For AgeMOS method, AgeMOS parameters for NBTI/PBTI in the fresh model card

Virtuoso UltraSim Reliability Simulation

# Aged Model

The aged model is an extension of the traditional SPICE model for HCI, NBTI, or other age models. Aged SPICE model parameters are extracted from a fresh device at a number of stress intervals. These model parameters form a set of aged model files. Each file represents the transistor behavior after certain degradation, such as hot carrier stress. The amount of stress is given by the Age parameter calculated using Equation 10-5 on page 599. During the fresh simulation, the Virtuoso UltraSim simulator calculates the Age for each individual device. Using Age as a basis, the Virtuoso UltraSim simulator can construct a degraded model for each device from the aged model files. It can do this by interpolation or regression from these files in the linear-log or log-log domain of the calculation. The aged model method of calculating aged SPICE model parameter is shown graphically in Figure 10-2 on page 601. The  $P_1$ ,  $P_2$ , and  $P_3$  values are the degraded model parameters in SPICE model files with  $Age_1$ ,  $Age_2$  and  $Age_3$  respectively. The  $P_i$  and  $P_r$  values are the respective model parameters if interpolation or regression is selected. Cadence recommends using interpolation in the log-log domain (default method). If there is a sign change in the P parameter, linear-linear interpolation is recommended.

# **AgeMOS**

The Cadence AgeMOS model provides a new reliability analysis method for HCl and NBTl circuit reliability simulation, especially for deep submicron CMOS reliability modeling and circuit simulation analysis. AgeMOS is applicable to any MOS SPICE model. The AgeMOS model is a significant improvement over other reliability models in the areas of model generation, accuracy, efficiency, and consistent circuit simulation.

Using this methodology, IC manufacturers can provide a universal model to all of their IC design customers without SPICE model compatibility issues. The AgeMOS model for HCI and NBTI enables designers to perform accurate and efficient reliability simulation analysis. This ensures optimal trade-off between yield and performance before product tape out. HCI and NBTI reliability analysis with the AgeMOS model prevents unnecessary reliability issues.

The Virtuoso UltraSim simulator accepts AgeMOS parameters for BSIM3V3, BSIM4, PSP102, and PSP103 models, and supports the AgeMOS method for aged model card generation.

## Virtuoso UltraSim Simulator User Guide Virtuoso UltraSim Reliability Simulation

## Figure 10-2 Calculating Aged Model Parameters



The degraded model parameter is a function of its fresh model and AgeMOS parameters. Calculate aged model parameters from aged model files using

**(10-6)** 
$$\Delta P = f(P0, age, d1, d2, n1, n2, s)$$

where  $\Delta P$  is the change for the P parameter, P0 is the fresh model parameter, age is the degradation age value, and d1, d2, n1, n2, and s are AgeMOS parameters.

The h prefix is used to specify the AgeMOS parameters for the HCI analysis. In the NBTI analysis, the AgeMOS parameters use the n prefix. The Virtuoso UltraSim simulator generates aged (or degraded) model cards in the circuit simulation using these AgeMOS parameters.

## In the following HCI example,

```
*relxpert: +hd1 vth0 = 4.5 hd2 vth0 = 0 hn1 vth0 = 0.3 hn2 vth0 = 0.36488 hs vth0
= 1.2777
*relxpert: +hd1 ua = 0.11812 hd2 ua = 13.12 hn1 ua = 0.2684 hn2 ua = 0.50428 hs ua
*relxpert: +hd1 ub = 372.6 hd2 ub = 1 hn1 ub = 0.44 hn2 ub = 1 hs ub = 1
```

Virtuoso UltraSim Reliability Simulation

```
*relxpert: +hd1 a0 = 0.40162 hd2 a0 = 0 hn1 a0 = 0.08392 hn2 a0 = 1 hs a0 = 1
```

vth0, ua, ub, and a0 changes with different age values. If d1 and d2 equal 0.0, the corresponding model parameter remains constant during the entire stressing. If d1 and d2 does not equal 0.0, the corresponding model parameter changes with stressing.

In order to specify age value for the aged model card, you need to add the age value to the fresh model card.

#### For example,

\*relxpert: + age = 1e-12

#### **Advantages of the AgeMOS Model**

The AgeMOS model has the following advantages over the aged model:

AgeMOS model is more accurate

Aged parameters at any age value can be calculated using <u>Equation 10-6</u> on page 601 (no interpolation or regression is needed).

- AgeMOS model keeps the aged parameters monotonic
- Simulation with the AgeMOS model is easier to perform

Degraded model cards are not needed in the netlist file. Place AgeMOS parameters in the fresh model card along with the other age model parameters. The aged model parameters are calculated using the AgeMOS parameters.

Simulation with the AgeMOS model is faster

The aged model parameters are calculated directly with no interpolation or regression needed.

# **Reliability Control Statements**

This section describes reliability control statements which are used to request an analysis, select a model, output control, or to pass other relevant information to the simulator.

Reliability control statements need to be included in the SPICE netlist file between the .title and .end cards. All control statements require \*relxpert: at the beginning of the statement. The order of the statements in the netlist file is arbitrary. If the same control statement appears more than once, the statement that appears last overwrites all previous ones. A continuation line can be created by using \*relxpert: + at the beginning of the line.

For more information about notations used to indicate how control statements are entered, see <u>"Syntax"</u> on page 23.

Previously, the UltraSim software supported the following reliability statement formats:

```
*relxpert: .age =1 (*rexlpert: is the prefix)
```

```
\blacksquare ** .age=1 (** is the prefix)
```

Starting in the 7.1.1 release, the UltraSim parser supports only the first format for reliability statements. This means that only those reliability statements that have the \*relxpert: prefix will be recognized, and the reliability statements with the \*\* prefix will not be supported any more.

Reliability statement in Spectre format is as follows:

\*relxpert: age =1 (no period before the relxpert command) in Spectre format netlist

## For example:

```
simulator lang = spectre
*relxpert: age 2min 20min 200min 400min
*relxpert: deltad 0.1
*relxpert: idmethod ids
*relxpert: vthmethod spice
*relxpert: agemethod agemos
simulator lang = spice
```

Reliability statement for SPICE format is as follows:

\*relxpert: .age=1 (there is a period before relxpert command) in the SPICE format netlist.

#### For example:

Virtuoso UltraSim Reliability Simulation

```
simulator lang = spice
*relxpert: .age 2min 20min 200min 400min
*relxpert: .deltad 0.1
*relxpert: .idmethod ids
*relxpert: .vthmethod spice
*relxpert: .agemethod agemos
simulator lang =spectre
```

The Virtuoso UltraSim simulator supports the following reliability control statements:

- <u>.age</u> on page 605
- <u>.agemethod</u> on page 606
- <u>.ageproc</u> on page 607
- .deltad on page 608
- <u>.hci\_only</u> on page 609
- .maskdev on page 610
- .minage on page 611
- .nbti\_only on page 612
- <u>.pbti\_only</u> on page 613

Virtuoso UltraSim Reliability Simulation

## .age

\*relxpert: .age time

### **Description**

This statement specifies the future time (in seconds) at which the transistor degradation and degraded SPICE model parameters are calculated. The degraded SPICE model parameters are used in aged circuit simulation. This statement must be specified to invoke a reliability simulation. The calculated transistor degradation can be transconductance (  $\Delta g_m/g_m$ ), linear or saturation drain current (  $\Delta I_d/I_d$  ), degradation or threshold voltage shift ( $\Delta V_t$ ), or any other degradation monitor, dependent on how the lifetime parameters are extracted.

The default is MOS reliability simulation is not performed by the simulator.

## **Examples**

```
*relxpert: .age 10y
*relxpert: .age 1y 2y 5y 8y 10y
```

Virtuoso UltraSim Reliability Simulation

# .agemethod

```
*relxpert: .agemethod { interp [ linlog|loglog ] }
*relxpert: .agemethod agemos
```

## **Description**

This statement specifies the method for calculating degraded SPICE model parameters for aging circuit simulation. The interp argument is used to select the method of interpolation for aged model files and agemos specifies which AgeMOS method is used. The domain (parameter versus Age) for performing the interpolation and regression can be linear-log or log-log. Cadence recommends using the interpolation in the log-log domain method.

#### The default is

```
*relxpert: .agemethod interp loglog
```

### **Examples**

```
*relxpert: .agemethod interp loglog
*relxpert: .agemethod agemos
```

Virtuoso UltraSim Reliability Simulation

## .ageproc

```
*relxpert: .ageproc mname FILES = fname1 fname2 [fname3...]
```

## **Description**

This statement specifies aged SPICE model files for generating HCI degraded SPICE models using the interpolation method (selected through <u>.agemethod</u>). The mname argument is the transistor model name that applies to the aged SPICE models and it must be the same model name used in the SPICE .model statement. The fname1 argument specifies the model file containing the fresh model. All of the other model files fname2...n contain aged SPICE models. The order of the aged SPICE model files corresponds to increasing age values (that is, fname1 is the fresh model file and *fnamen* is the aged model file with the highest age value).

## **Example**

```
*relxpert: .ageproc nmos files=model/nmos0.mod
*relxpert: + model/nmos1.mod model/nmos2.mod
```

tells the Virtuoso UltraSim simulator any mname model without a corresponding .ageproc statement is not aged (that is, no degraded models are generated).

Note: Each fname file can only contain one .model statement.

Virtuoso UltraSim Reliability Simulation

#### .deltad

\*relxpert: .deltad value

### **Description**

This statement is used to perform the lifetime calculation for each transistor under circuit operating conditions. The criterion for lifetime is value. The degradation value can be transconductance ( $\Delta g_m/g_m$ ), linear or saturation drain current degradation ( $\Delta I_d/I_d$ ), or threshold voltage shift ( $\Delta V_t$ ), or any other degradation monitor, dependent on how the lifetime parameters are extracted.

#### **Example**

\*relxpert: .deltad 0.1

tells the Virtuoso UltraSim simulator to perform a lifetime calculation for a 10% transconductance change in all devices ( $\Delta D = 0.1$  for all devices).

Virtuoso UltraSim Reliability Simulation

# .hci\_only

\*relxpert: .hci\_only

# **Description**

If this statement is specified, only HCI analysis is performed, even if NBTI/PBTI models are included in the simulation.

**Note:** This option is only applicable for Cadence ageMOS model and not applicable for URI models.

Virtuoso UltraSim Reliability Simulation

#### .maskdev

\*relxpert: .maskdev type=include|exclude dev=[device name list] mod=[model name list] sub = [subckt name list]

## **Description**

If this statement is specified, reliability simulation is performed on the specified devices/ models that belong to the listed subcircuit, or devices that belong to the listed model only. This statement includes or excludes:

- Models which belong to the subcircuit listed in the subckt list
- Devices which belong to the models listed in the model list
- Devices which are listed in the instance list

### **Arguments**

| type=include | Performs reliability simulation on the specified devices or<br>models that belong to the listed subcircuit, or devices that<br>belong to the listed model only. |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| type=exclude | Excludes the listed devices or models that belong to the listed subcircuit, or the devices that belong to the specified model during reliability simulation.    |
| sub          | Specifies the subcircuit(s) for which the related models should be included or excluded while performing reliability analysis.                                  |
| mod          | Specifies the models for which the related devices should be included or excluded while performing reliability analysis.                                        |
| dev          | Specifies the instances to be included or excluded during reliability analysis.                                                                                 |

#### **Example**

\*relxpert: maskdev include subckt = [inv] model=[nmos pmos] instance=[I1 I2 I3 I4]

The above statement includes the models that belong to the inv subcircuit and the pmos and nmos models. In addition, it includes the 11, 12, 13, and 14 devices.

Virtuoso UltraSim Reliability Simulation

# .minage

\*relxpert: .minage value

## **Description**

If specified, this statement speeds up the aging calculation by using fresh SPICE model parameters if the transistor Age is smaller than value (set the smallest Age value for which degraded SPICE model parameters are calculated).

#### The default is

\*relxpert: .minage 0.0

A degraded SPICE model is generated for transistor Age > 0.0.

## **Example**

\*relxpert: .minage 0.01

Virtuoso UltraSim Reliability Simulation

# .nbti\_only

\*relxpert: .nbti\_only

# **Description**

If this statement is specified, only NBTI analysis is performed, even if HCI or PBTI models are included in the simulation.

**Note:** This option is only applicable for Cadence ageMOS model and not applicable for URI models.

Virtuoso UltraSim Reliability Simulation

# .pbti\_only

\*relxpert: .pbti only

# **Description**

If this statement is specified, only PBTI analysis is performed, even if HCI or NBTI models are included in the simulation.

**Note:** This option is only applicable for Cadence ageMOS model and not applicable for URI models.

# **Virtuoso UltraSim Simulator Option**

# deg mod

### **Spectre Syntax**

```
usim opt deg mod={ e|r }
```

## **SPICE Syntax**

```
.usim opt deg mod={ e|r }
```

#### Description

This option specifies the method used to calculate age rate (see Equation 10-2 on page 598).

#### The default is

```
.usim opt deg mod=r
```

**Note:** The equation-based calculation is denoted as e and the representative calculation is r.

# **Reliability Shared Library**

## uri\_lib

## **SPICE Syntax**

```
*relxpert: .uri lib library_path uri mode=appendage|agemos debug=0|1
```

## **Description**

This option loads a URI library and sets the uri\_lib options for UltraSim reliability.

**Note:** Only the \*relxpert: syntax is supported for specifying uri\_lib. The .usim\_opt syntax for specifying uri lib is no longer supported.

*library\_path* specifies the path to the URI library.

Virtuoso UltraSim Reliability Simulation

■ uri\_mode specifies the URI mode, which can be either agemos or appendage.

agemos calculates degraded model parameters for degraded circuit simulation and appendage appends the age value behind the instance, and replaces the fresh circuit with the degraded circuit provided by you. The corresponding relation of fresh circuit and degraded circuit is specified in the external URI library.

**Note:** This is an optional argument and its default value is agemos.

debug adds a flag into the URI library indicating whether to print the debug information in the URI.

**Note:** This is an optional argument and its default value is 0.

## **Examples**

```
*relxpert: .uri_lib ./libURI.so
```

# **Virtuoso UltraSim Simulator Output File**

The Virtuoso UltraSim simulation results are stored in an output file ending with the suffix .bo#, where # is the alter number used in the netlist file.

The bo# file contains a list of all significantly degraded elements, as well as each elements name, total age, degradation, and lifetime:

- The calculated Age of the transistor (see Equation 10-5 on page 599).
- The transistor degradation after the time specified in the .age command.

The degradation can be transconductance ( $\Delta g_m/g_m$ ), linear or saturation drain current ( $\Delta I_d/I_d$ ) degradation, threshold voltage shift ( $\Delta V_t$ ), or any other degradation monitor. The selection of this quantity depends on the type of degradation model parameters that are extracted.

■ The lifetime of a transistor to reach the failure criterion specified in the .deltad command.

The degradation can be transconductance ( $\Delta g_m/g_m$ ), linear or saturation drain current ( $\Delta I_d/I_d$ ) degradation, threshold voltage shift ( $\Delta V_t$ ), or any other degradation monitor. The selection of this quantity depends on the type of degradation model parameters that are extracted.

## Example 1

```
*relxpert: .age 10Y
```

## Virtuoso UltraSim Reliability Simulation

Elem name Total Age Degradation Lifetime

| XIO.MOO.00399142 | 0.0832736 | 15.0193 |
|------------------|-----------|---------|
| XI8.M00.00343223 | 0.0778054 | 17.4663 |
| XI4.M00.00342567 | 0.0777383 | 17.4998 |
| XI2.M10.00285925 | 0.177749  | 3.66879 |
| XI5.M10.00311931 | 0.181816  | 3.36506 |
| XI3.M10.003535   | 0.187481  | 2.97245 |
| XIO.M10.0038534  | 0.191414  | 2.7287  |

## Example 2

#### Multiple stress time values:

```
*relxpert: .age 3.80518e-006Y

Elem name Total Age Degradation Lifetime
M1 .27785e-0100.00384321 2.38626

.age 3.80518e-005Y

Elem name Total Age Degradation Lifetime
M1 1.27785e-0090.00674256 2.38626

.age 0.000380518Y

Elem name Total Age Degradation Lifetime
M1 1.27785e-0080.0118292 2.38626
```

The Age of all transistors is stored in a file with the suffix . ba#. The information stored in the file contains the following:

- The transistor name with subcircuit call name
- $\blacksquare$  The Age in the forward and reverse modes of transistor operation

The forward mode is defined when the degradation damage is found at the first (drain) node of the transistor.

 $\blacksquare$  The total Age of the transistor without considering forward or reverse mode operation

## Example 3

#### Multiple stress time values:

```
*relxpert: .age 0.000190259Y
Elem nameForward Age Reverse Age Total Age
XINV1.M12.67973e-0089.25076e-0102.77224e-008
```

Virtuoso UltraSim Reliability Simulation

```
XINV2.M12.62009e-0089.95977e-0102.71969e-008
.age 0.000570776Y

Elem name Forward Age Reverse Age Total Age
XINV1.M1 8.03919e-0082.77523e-0098.31671e-008
XINV2.M1 7.86028e-0082.98793e-0098.15907e-008
.age 0.000951294Y

Elem name Forward Age Reverse Age Total Age
XINV1.M1 1.33986e-0074.62538e-0091.38612e-007
XINV2.M1 1.31005e-0074.97989e-0091.35984e-007
```

#### **Example 4**

### Multiple degradation models:

```
XI3.M0 0.00287476 0 0.00287476

XI2.M0 0.00256932 0 0.00256932

XIL1.M1 2.55524e-0060 2.55524e-006

0.00214127 8.0686e-005 0.00222196

XIL2.M1 2.55524e-0060 2.55524e-006

0.00214127 8.0686e-005 0.00222196
```

In this example, there are two lines for the  $\tt XIL1.M1$  and  $\tt XIL2.M1$  MOSFETs. Each line represents each degradation model for the MOSFETs. The order is the same as the order specified by the degradation models in the fresh model card.

Virtuoso UltraSim Reliability Simulation

11

# **Digital Vector File Format**

This chapter describes how to perform vector checks and apply stimuli according to digital vectors using the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator. To process digital vector file formats, the following statement needs to be specified in the netlist file:

## **Spectre Syntax**

```
vec_include "vector_filename" [HLCheck=0|1] [autostop=true|false]
     [insensitive=yes|no]
```

## **SPICE Syntax**

```
.vec "vector_filename" [HLCheck=0|1] [autostop=true|false] [insensitive=yes|no]
```

**Note:** A period (.) is required when using SPICE language syntax (for example, .vec).

## **Description**

HLCheck is a special flag that you need to set to generate the vector output check for H and L states of input signals. Bidirectional and output signals always check H and L states and are unaffected by the HLCheck flag. Normally, you do not need to use the HLCheck flag unless it is necessary to check if input signals are shorted in the netlist file. The output resistance of H and L states for input signals can be specified by the hlz statement.

Each vec card can specify only one vector file. If a netlist file needs to include multiple vector files, multiple vec cards can be used. For example, if a netlist file needs to include three vector files, then it needs to use three vec cards.

## Spectre Syntax:

```
Card 1: vec_include "file1.vec"
Card 2: vec_include "file2.vec"
Card 3: vec include "file3.vec"
```

## SPICE Syntax:

```
Card 1: .vec "file1.vec"
Card 2: .vec "file2.vec"
```

Digital Vector File Format

Card 3: .vec "file3.vec"

The Virtuoso UltraSim simulator handles the vector file content as case insensitive, except when called in Spectre® mode. For Spectre mode, use the -spectre option or input file name extension \* .scs.

### **Arguments**

vector\_filename

The filename of the digital vector file

 $HLCheck = 0 \mid 1$ 

Special flag which turns on checking for the H and L states for input signals (default = 0)

autostop=true|false

- false tells the Virtuoso UltraSim simulator to use the end time from the .tran or tran statement (default).
- true tells the simulator to use the last specified time point in the vector file as the end time. If multiple .vec files are specified, and autostop=true is in one or all .vec statements, the simulator takes the longest time point available in the .vec files and uses it as the end time.

**Note:** The <code>autostop</code> argument can also be used when loading .vcd and .evcd files. For more information about these files, see the <u>Processing the Value Change Dump File</u> section in the *Verilog Value Change Dump Stimuli* chapter.

insensitive=yes no

Specifies whether vector file content is considered case sensitive or insensitive. By default, the Virtuoso UltraSim simulator determines case sensitivity based on the Spectre/SPICE mode used. When running in Spectre mode (\*.scs file extension or -spectre), the vector file content is treated as case sensitive. In SPICE mode, the content is case insensitive.

#### Example

#### Spectre Syntax:

vec\_include "vec1.vec" autostop=true

## SPICE Syntax:

.vec "vec1.vec" autostop=true

Digital Vector File Format

tells the Virtuoso UltraSim simulator to replace the end time with the time from the vec1.vec file (that is, the time from the vec1.vec file is used as the transient simulation end time).

The digital vector file is described in detail in the following sections:

- General Definition on page 621
- Vector Patterns on page 624
- Signal Characteristics on page 638
- Tabular Data on page 659
- Vector Signal States on page 660
- Digital Vector Waveform to Analog Waveform Conversion on page 661
- Example of a Digital Vector File on page 663
- Frequently Asked Questions on page 664

# **General Definition**

#### **Comment Line**

A comment line begins with a semicolon '(;).

#### **Continuous Line**

A continuous line is indicated by a plus sign '(+).

The maximum length of a line is 1024 characters. If a card is longer than 1024 characters, you need to use the continuous line for the card.



For a long identifier (for example, a 1280-bit vector bus) that cannot fit on a single line, use the forward slash  $\setminus$  sign after the last bit. Do not use a space between the last bit and the  $\setminus$  sign. Put a space in front of the continuous vector or use a + sign. If you use a + sign, the continuous vector is treated as another vector bus.

#### Signal Mask

A signal mask can be used to specify the effective range of the current statement in a vector file (statement applies to specific signals). The Virtuoso UltraSim simulator matches the signals according to the signal definition order in the radix, vname, and io statements. For

Digital Vector File Format

the corresponding signal, a value of 1 indicates the statement is valid and a value of 0 indicates the statement is ignored. Based on the size of the vector specified in the radix statement, the signal mask value can range from 0 to 1 for 1bit, 0 to 3 for 2bit, 0 to 7 for 3bit, and 0 to 9 or A to F for 4bit.

#### **Example**

```
radix 1 2 2 4
io i i i o
vname EN A[1:0] B[1:0] P[3:0]
tunit ns
trise 1
tfall 1
vih 2.5
vil 0.0
vol 0.25
voh 2.25
vih 1.8 1 0 0 0
vih 3.3 0 0 3 0
trise 0.5 0 1 2 0
chk_window -1 5 1 0 0 0 F
```

The above example contains a single bit vector EN, and multiple bit vectors A, B, P. The mapping between the vectors and analog signals are as follows:

```
A[1:0] ==> A1 A0

A[1:0] ==> A[1] A[0]
```

When you specify a mask value to a 2-bit vector it expands as follows:

```
A[1:0] -> A1 A0
1 -> 0 1
3 -> 1 1
```

#### For a 4-bit vector:

```
P[3:0] -> P3 P2 P1 P0
1 -> 0 0 0 1
F -> 1 1 1 1
```

In above example, the default value of  $vih\ 2.5V$ . With masks, vih is set to 1.8V for signal EN, and 3.3V for A1 A0. Other signals use the default value.

The chk\_window statement specifies a window for vector checking. The Virtuoso UltraSim simulator only checks the signal states within this window. The signal states outside the window are ignored. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all output vectors. The first parameter is

Digital Vector File Format

start\_time and defines the window, which starts at time vec\_time-start\_time. The second parameter is end\_time and defines the window, which ends at time vec\_time+end\_time. In this example, the start\_time is negative which means the checking window starts 1ns after vector time.

For more information about the statements used in this example, refer to <u>"Vector Patterns"</u> on page 624 and <u>"Signal Characteristics"</u> on page 638.

Digital Vector File Format

# **Vector Patterns**

In this section, vector patterns (such as signal sizes, directions, names, and check windows) are defined. The Virtuoso UltraSim simulator supports the following digital vector pattern statements:

- radix on page 625
- <u>io</u> on page 626
- vname on page 627
- hier on page 629
- tunit on page 630
- <u>chk\_ignore</u> on page 631
- <u>chk\_window</u> on page 632
- <u>enable</u> on page 635
- period on page 637

Digital Vector File Format

#### radix

radix vector1\_size1 vector2\_size2 ...vector\_sizeN

### **Description**

Specifies the size (in bits) of the vector. This statement must be located before any other statements, and can only be specified once. Valid vector sizes include 1 (binary), 2, 3 (octal), or 4 (hexadecimal).



If the radix of the vector is larger than 1, the name of this vector specified in <u>vname</u> must be indexed as [msb:lsb] or [lsb:msb]. If the radix is 4, the vname can use names such as name[3:0] and name[0:3].

#### **Examples**

The following example

radix 2 2 4

contains three vectors: Two 2-bit vectors and one 4-bit vector.

**Note:** The examples presented in the rest of this chapter follow this format.

In the next example

radix 2 11 1111

also contains three vectors, two 2-bit vectors and one 4-bit vector, but in a different format.

Digital Vector File Format

#### io

```
io type1 type2 ...typeN
```

### **Description**

The io statement defines the type of vector. It can be the i (input), o (output), or b (bidirectional) type. If this statement is specified more than once, the last value is used.

#### **Notes**

- Use the enable statement to specify the control signal for the bidirectional vector (b). If this specified control signal is not found, the Virtuoso UltraSim simulator issues an error.
- If the control signal of the bidirectional vector is not specified by the enable statement, the Virtuoso UltraSim simulator treats it as an input signal.

## **Example**

```
radix 2 2 4
io i i o
```

The first and second vectors are input vectors, and the third vector is an output vector.

Digital Vector File Format

#### vname

vname name1 name2 ... nameN

#### **Description**

The vname statement assigns a name to each vector. For a single bit vector, it can have the following naming format: Va, Va[0:0], or Va[[0:0]]. For multiple bit vectors, the naming formats include: Va[2:0], Va[[2:0]], Va[0:2], or Va[[0:2]]. Each naming format is given a different resulting name. If this statement is specified more than once, the last value is used.

Hierarchical signal names are also supported by vname. That is, you can apply vector stimuli or perform a vector check on the internal signals of instances. When mapping hierarchical signal names, the default delimiter is a period (.). You can change the value of the delimiter using the  $hier_delimiter$  option in the analog netlist file. The <u>hier</u> statement can be used to enable or disable this option.

Table 11-1 vname Vector Names

| Naming Format    | Resulting Names                                                     |
|------------------|---------------------------------------------------------------------|
| Va[2:0]          | Va2, Va1, Va0                                                       |
| Va[[2:0]]        | Va[2], Va[1], Va[0]                                                 |
| Va[0:2]          | Va0, Va1, Va2                                                       |
| Va[[0:2]]        | Va[0], Va[1], Va[2]                                                 |
| X1.Va[0:2]       | Internal signals Va0, Va1, and Va2 of instance X1                   |
| TOP.X1.Va[[0:2]] | Internal signals $Va[0]$ , $Va[1]$ , and $Va[2]$ of instance TOP.X1 |



If the  $\underline{\text{radix}}$  of the vector is larger than 1, the name of the vector specified in  $\underline{\text{vname}}$  must be indexed as [msb:lsb] or [lsb:msb]. If  $\underline{\text{radix}}$  is 4,  $\underline{\text{vname}}$  can use names such as name[3:0] and name[0:3].

## **Examples**

In the following example

radix 2 2 4

Digital Vector File Format

```
io i i i vname va[1:0] vb[[1:0]] vc[[0:3]]
```

tells the Virtuoso UltraSim simulator that the voltage sources in the first vector are named va1 and va0. Voltage sources in the second vector are connected to vb[1] and vb[0]. The third vector has voltage sources with the names vc[0], vc[1], vc[2], and vc[3].

#### In the next example

```
radix 2 2 4
io i i o
vname X1.va[1:0] X2.vb[[1:0]] X1.X3.vc<[0:3]>
hier 1
```

tells the simulator the voltage sources in the first vector are mapped to internal signals va1 and va0 of instance x1. Voltage sources in the second vector are connected to v[1] and vb[0] of instance x2. The third vector defines the output vector check for signals vc<0>, vc<1>, vc<2>, and vc<3> of instance x1.x3.

Digital Vector File Format

#### hier

hier 0|1

## **Description**

This option is used to specify whether or not the hierarchical signal name mapping feature is enabled. If hier is set to 0, the hierarchical delimiter (for example, signal period or .) is considered to be part of the signal name. The default value is 1 (hierarchical signal name mapping enabled). If this statement is specified more than once, the last value is used.

## **Example**

```
radix 2
io i
hier 0
vname X1.va[1:0]
```

tells the Virtuoso UltraSim simulator to connect the voltage sources with the x1.va1 and x1.va0 signals located in the top level of the analog netlist file.

Digital Vector File Format

## tunit

tunit time\_unit

## **Description**

Sets the time unit for all time related variables. The time unit can be one of the following: fs (femto-second), ps (pico-second), ns (nano-second), us (micro-second), and ms (millisecond). The default time unit is 1 ns. If this statement is specified more than once, the last value is used.

## **Example**

tunit 1.5ns

Digital Vector File Format

# chk\_ignore

```
chk ignore start time end time [mask1 mask2 ... maskN]
```

### **Description**

The chk\_ignore statement specifies a window for ignoring output vector checks. A mask can be provided to specify which vector and bit to apply. If the mask is not specified, the setting applies to all output vectors. The start\_time and end\_time arguments must be specified. To define multiple time windows for ignoring output vector checks, use multiple chk\_ignore statements.

## **Arguments**

| start_time | Defines the start time for the window used to ignore the output vector checks (use <u>tunit</u> to define the start_time units).                                                          |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| end_time   | Defines the end time for the window used to ignore the output vector checks (use <u>tunit</u> to define the end_time units). You can use end_time=-1 to ignore the entire transient time. |

# **Example**

tells the Virtuoso UltraSim simulator to ignore the output vector check for signals specified by the mask 0F30 in the time windows 0 ns to 100 ns and 300 ns to 500 ns, and to ignore the entire transient time for the signals specified by the mask F000.

Digital Vector File Format

## chk\_window

## Description

The chk\_window statement specifies a window for vector checking. The Virtuoso UltraSim simulator only checks the signal states within this window. The signal states outside the window are ignored. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all output vectors. The checks occur at every time point specified in the vector file or as defined by the period and first arguments.

Setting the period argument activates periodic window checking. If period is not defined, the first argument is ignored by the simulator.

#### **Notes**

- To activate periodic window checking, you need to include the "period=" and "first=" keywords.
- Parameters and expressions are supported for the start\_time, end\_time, period, and first arguments (see <u>"Examples"</u> on page 633 for more information about parameters and expressions syntax).

## **Arguments**

| start_time     | Defines the window start time at which the window starts at time vec_time-start_time. If the period argument is defined, vec_time is the first time point defined by the first argument, and the vector checks are repeated according to the value of period. If the period argument is not defined, vec_time is the time point defined in the vector file. |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| end_time       | Defines the window end time at which the window ends at time vec_time+end_time.                                                                                                                                                                                                                                                                             |
| steady = 0   1 | Can be set to 0 or 1. If set to 0, then the vector check passes as long as the signal has reached the desired state once. If set to 1, then the signal remains in the desired state for the entire window period to pass the vector check.                                                                                                                  |
| period         | Activates periodic window checking and defines its time period.                                                                                                                                                                                                                                                                                             |

first

Defines the first check point for periodic window checking (only valid when the period argument is also defined).

## **Examples**

#### The following example

chk window 5 5 0

tells the Virtuoso UltraSim simulator to set the steady state to 0, so the waveform passes the vector check (see <u>Figure 11-1</u> on page 633).

Figure 11-1 Vector Check with chk\_window Steady State Set to 0



#### In the next example

chk window 5 5 1

tells the simulator to set the steady state to 1, which means the signal needs to stay at state 1 for the whole window period to pass the vector check, as shown in <u>Figure 11-2</u> on page 633. If the signal is as shown in <u>Figure 11-1</u> on page 633, the vector check fails.

Figure 11-2 Vector Check with chk\_window Steady State Set to 1



#### In the next example

radix 1 1 1 1

Digital Vector File Format

```
vname ph1 d q qb
io i i o o
tunit 10ns
chk window -10 30 1 period=100 first=5 0 0 1 0
```

tells the simulator to activate periodic window check for signal  ${\tt q}$ . The vector check points start at 50 ns and repeat every 1 us.

#### In the next example

```
chk window -10 30 1 first=5 0 0 1 0
```

tells the simulator to ignore the first argument because a valid period argument has not been specified.

#### In the next example

```
tunit 1ns param myfadd(x,y)='x + y' param mystartt=1.5 mystopt='(myfadd(mystartt, 50.5)' chk window mystartt mystopt 1
```

tells the simulator to set the steady state to 1, the start time for  $chk\_window$  to 1.5 ns, and the end time to 52 n (this example shows the  $chk\_window$  parameters and expressions syntax).

Digital Vector File Format

#### enable

```
enable 'enable_signal_expr' [mask1 mask2 ... maskN]
```

#### **Description**

The enable statement connects the enable signal, or enable signal expression, to the bidirectional vector. The resulting value 1 (H) enables the output signal. The controlled bidirectional signal is regarded as an input for other values.

You can provide a mask to specify to which vector and bit the enable signal expression applies. If the mask is not specified, the setting applies to all bidirectional vectors. Also, if this statement is specified more than once, the last value is used.

The enable signal can be used in a vector or an analog netlist file. When an enable signal is used in an analog netlist file, it can also be defined as an output signal for a vector check or only used as an enable signal. The <u>avoh</u> and <u>avol</u> statements can be used to define the logic high and low voltage thresholds for the analog signal.

**Note:** The enable signal cannot be defined as a bidirectional signal.

Bit-wise logic operators are supported in an enable signal expression: & (AND), | (OR),  $^{\wedge}$  (XOR), and  $^{\sim}$  (NOT). Additional operators can be created using a combination of the supported operators. The order of processing for the logic operators is NOT > AND > OR, XOR (OR and XOR are processed at the same time). You can use parentheses () around the operators to change the processing order.

**Note:** You need to use single quotation marks \( ' \) for enable signal expressions.

#### **Examples**

#### The following example

```
radix 1 1 1 1
io i i b o
vname en in bi out
enable en 0 0 1 0
```

tells the Virtuoso UltraSim simulator to set en as the enable signal for bi, and when en is in 1 (or H) state, bi becomes the output signal. When en is in 0 (or L, X, U) state, bi changes to the input signal. When en is in Z state, the bi (input and output) signal also changes to Z state.

In the next example

Digital Vector File Format

```
radix 1 1 1
io i b o
vname en bi out
enable ~en 0 1 0
```

tells the simulator to set en as the enable signal for bi. Unlike the <u>first example</u>, this enable signal name contains a ~ sign, which reverses the state to control the bidirectional signal. Now when the enable signal is in 1 (or H) state, the bi becomes an input signal.

#### In the next example

```
radix 1 1 1
io b b o
vname bi_1 bi_2 out
enable ana_en1 0 1 0
enable '(ana_en1 | X1.ana_en2) & out' 1 0 0
```

tells the Virtuoso UltraSim simulator that the ana\_en1 and X1.ana\_en2 enable signals originate in the analog netlist file, and X1.ana\_en2 is a hierarchical signal. Although the out signal is used as an enable signal, the simulator still performs a vector check.

Digital Vector File Format

# period

period time

## **Description**

The period statement is used to specify the time interval for tabular data, so that the absolute time is not needed.

If period is not specified, then the absolute time must be specified in the tabular data. If it is specified more than once, the last value is used.

## **Example**

period 10.0

tells the Virtuoso UltraSim simulator that the signal period is 10 ns and the absolute time points are unnecessary.

Digital Vector File Format

# **Signal Characteristics**

In this section, signal characteristics containing various attributes for input or output signals (such as delay, rise or fall time, voltage thresholds for logic low and high, and driving ability) are defined. For most of these statements, the mask can be used to apply the specified characteristics to the corresponding signals. The statements are organized into three groups:

- Timing on page 639
- Voltage Threshold on page 646
- <u>Driving Ability</u> on page 655

**Note:** In the following examples for time-related statements, the time unit is 1 ns if the statement is not specified with <u>tunit</u>.

Digital Vector File Format

# **Timing**

Timing characteristics of input or output signals (such as delay, rise time, and fall time) can be specified using the following statements. The values of these statements can be positive or negative. For the delay timing characteristics, the negative value is used to advance the signals by a specified time. For the rise and fall timing characteristics, the negative value is the same as the positive one.

- idelay on page 640
- odelay on page 641
- tdelay on page 642
- slope on page 643
- tfall on page 644
- trise on page 645

**Note:** The Virtuoso UltraSim simulator checks whether the values of the trise, tfall, and slope statements are reasonable (warning message is issued when the defined value is too small or large).

Digital Vector File Format

# idelay

idelay time\_value [mask1 ... maskN]

### **Description**

The idelay statement specifies the delay time for the corresponding input signal. If a bidirectional signal is specified, this applies only to the input stage of the bidirectional signal. The default value is 0.0, if idelay or tdelay is not set.

## **Example**

idelay 5.0

tells the Virtuoso UltraSim simulator to delay all input signals by 5 ns, whereas idelay -5.0

tells the simulator to advance all input signals by 5 ns.

Digital Vector File Format

# odelay

odelay time\_value [mask1 ... maskN]

### **Description**

The odelay statement specifies the time delay for the corresponding output signal. If a bidirectional signal is specified, this applies only to the output stage of the bidirectional signal. The default value is 0.0, if odelay or tdelay is not set.

## **Example**

odelay 5

tells the Virtuoso UltraSim simulator to delay all output signals by 5 ns, whereas odelay -5.0

tells the simulator to advance all output signals by 5 ns.

Digital Vector File Format

# tdelay

```
tdelay time [mask1 mask2 ... maskN]
```

### **Description**

The tdelay statement specifies the delay time for corresponding vectors. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all vectors (input, output, and bidirectional).

If tdelay is not specified, the default value is 0.0. If this statement is specified more than once, the last value is used for the active mask. This statement can also overrule the value previously set by the idelay or odelay statements.

## **Examples**

tdelay 5.0

tells the Virtuoso UltraSim simulator to advance all signals by 5 ns.

tdelay -5.5 3 0 F

tells the simulator to advance all signals, specified with a mask, by 5.5 ns.

Digital Vector File Format

# slope

```
slope time [mask1 mask2 ... maskN]
```

### **Description**

The slope statement sets the input vectors rise and fall time. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If this statement is not specified, then the default value of 0.1 ns is used. If this statement is specified more than once, the last value is used for the active mask. This statement can also overrule the value previously set by the trise or tfall statements.

#### **Examples**

```
slope 0.05

or

vname va[1:0] vb[[1:0]] vc[[0:3]]
io i i o
slope .025 1 3 5
```

The least significant bit, va0, of the first input vector and the two bits, vb[1] and vb[0], of the second input vector have a trise and tfall of 0.025 ns. The third vector is an output vector (specified in the io statement), so it is not affected by the slope statement.

Digital Vector File Format

#### tfall

```
tfall time [mask1 mask2 ...maskN]
```

### **Description**

The tfall statement specifies the falling time of the input vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

The value from the slope statement is used, if tfall is not specified. If this statement is specified more than once, the last value is used for the active mask. This statement can also overrule the value previously set by the slope statement.

## **Examples**

The following example

```
tfall 0.05
```

tells the Virtuoso UltraSim simulator that all input vectors have a fall time of 0.05 ns.

In the next example

```
vname va[1:0] vb[[1:0]] vc[[0:3]]
tfall 0.1  0 2 0
```

the most significant bit, vb[1], of the second input vector has a fall time of 0.1 ns. The fall time of vb[0] and other input vectors remains the same.

Digital Vector File Format

#### trise

```
trise time [mask1 mask2 ...maskN]
```

### **Description**

The trise statement specifies the rise time of the input vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If trise is not specified, the value from the slope statement is used. If this statement is specified more than once, the last value is used for the active mask. This statement can also overrule the value previously set by the slope statement.

## **Examples**

The following example

```
trise 0.1

or

trise -0.1
```

tells the Virtuoso UltraSim simulator that all input vectors have a rise time of 0.1 ns.

#### In the next example

```
vname va[1:0] vb[[1:0]] vc[[0:3]]
trise 0.1  0 3 0
```

the two bits of the second input vector has a rise time of 0.1 ns and the trise of the other input vector remains the same.

Digital Vector File Format

# **Voltage Threshold**

When converting input vectors to stimuli or performing an output vector check, the voltage threshold for logic low and high can be specified using the following statements:

- vih on page 647
- vil on page 648
- voh on page 649
- vol on page 650
- avoh on page 651
- avol on page 652
- vref on page 653
- vth on page 654

Digital Vector File Format

### vih

```
vih voltage [mask1 mask2 ...maskN]
```

## **Description**

The vih statement specifies the logic high voltage of the input vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If vih is not specified, the default voltage is 3.3. If this statement is specified more than once, the last value is used for the active mask.

### **Examples**

vih 5.0

or

vih 5.5 3 1 0

Digital Vector File Format

## vil

```
vil voltage [mask1 mask2 ... maskN]
```

# **Description**

The vil statement specifies the logic low voltage of the input vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If vil is not specified, the default voltage is 0.0. If this statement is specified more than once, the last value is used for the active mask.

### **Examples**

vil 0.25

or

vil 0.5 3 0 0

Digital Vector File Format

#### voh

```
voh voltage [mask1 mask2 ... maskN]
```

#### **Description**

The voh statement specifies the logic high voltage of the output vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all output vectors.

If voh is not specified, the default voltage is 3.3. If this statement is specified more than once, the last value is used for the active mask.

#### **Examples**

voh 5.0

or

voh 5.5 0 0 F

Digital Vector File Format

#### vol

```
vol voltage [mask1 mask2 ... maskN]
```

#### **Description**

The vol statement specifies the logic low voltage of the output vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all output vectors.

If vol is not specified, the default voltage is 0.0. If this statement is specified more than once, the last value is used for the active mask.

#### **Example**

```
vol = 0.05

voh = 1
```

tells the Virtuoso UltraSim simulator to interpret all output signals with values below 0.05 V as 0, print all signals above 1 V as 1, and all signals between 0.05 V and 1 V are U.

Digital Vector File Format

#### avoh

```
avoh voltage [ signal_name1 signal_name2 ... signal_nameN ]
```

#### **Description**

The avoh statement specifies the logic high voltage of the signal from the analog netlist file, which is not defined in the  $\underline{radix}$ ,  $\underline{vname}$ , or  $\underline{io}$  statements. You can provide signal names to specify the valid scope for avoh (wildcards are supported). A period ( . ) can be used as the hierarchical delimiter to specify the hierarchical signal. If a signal name is not used, the setting applies to all analog signals used in the vector file.

For more information about wildcards, see "Wildcard Rules" on page 49.

**Note:** A mask cannot be used to specify which vector and bit to apply to the signal (different behavior from other vector format statements).

#### **Example**

```
avoh = 1 ana en* X1.Enanble
```

tells the Virtuoso UltraSim simulator that analog signals ana\_en\* and X1.Enanble have a logic high voltage of 1.0.

Digital Vector File Format

#### avol

```
avol voltage [ signal_name1 signal_name2 ... signal_nameN ]
```

#### **Description**

The avol statement specifies the logic low voltage of the signal from the analog netlist file, which is not defined in the <u>radix</u>, <u>vname</u> or <u>io</u> statements. You can provide signal names to specify the valid scope for avol (wildcards are supported). A period (.) can be used as the hierarchical delimiter to specify the hierarchical signal. If a signal name is not used, the setting applies to all analog signals used in the vector file.

For more information about wildcards, see "Wildcard Rules" on page 49.

**Note:** A mask cannot be used to specify which vector and bit to apply to the signal (different behavior from other vector format statements).

#### **Example**

```
avol = 0.5 ana en* X1.Enanble
```

tells the Virtuoso UltraSim simulator that analog signals ana\_en\* and X1.Enanble have a logic low voltage of 0.5.

Digital Vector File Format

#### vref

vref node\_name [mask1 mask2 ... maskN]

#### **Description**

The vref statement sets the reference node of the input vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If vref is not specified, the default value is 0 (that is, the ground). If this statement is specified more than once, the last value is used for the active mask.

#### **Examples**

The following example

vref 0

tells the Virtuoso UltraSim simulator to set the negative node of the vector source to ground.

In the next example

vref vss

tells the simulator to set the negative node of the vector source to vss.

**Note:** The Virtuoso UltraSim simulator only supports reference node to ground. References to other nodes causes the simulator to issue error messages.

Digital Vector File Format

#### vth

vth voltage [mask1 mask2 ... maskN]

#### **Description**

The vth statement sets the threshold voltage of the output vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all output vectors.

If vth is not specified, the default value is 1.65. If this statement is specified more than once, the last value is used for the active mask.

#### **Examples**

vth 2.5

or

vth 2.7 0 0 8

Digital Vector File Format

## **Driving Ability**

For input stimuli, the output resistance of vector sources can affect Virtuoso UltraSim simulation results. To specify the driving ability of vector sources, use the following statements:

- <u>hlz</u> on page 656
- outz on page 657
- triz on page 658

Digital Vector File Format

#### hlz

hlz resistance [mask1 mask2 ... maskN]

#### **Description**

The hlz statement specifies the output resistance for the corresponding input vector, but unlike outz, this output resistance only applies to the H and L states of the vector. This resistance overwrites the resistance for the H and L states set by outz.

You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If hlz is not specified, the default value follows outz. If hlz is set to 0, the Virtuoso UltraSim simulator uses 0.01 instead. If this statement is specified more than once, the last value is used for the active mask.

#### **Examples**

hlz 1meg

or

hlz 4.7k 2 2 0

Digital Vector File Format

#### outz

```
outz resistance [mask1 mask2 ... maskN]
```

#### **Description**

The  $\mathtt{outz}$  statement specifies the output resistance for the corresponding input vector. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If outz is not specified, the default value is 0.01. If outz is set to 0, the default value is used. If this statement is specified more than once, the last value is used for the active mask.

#### **Examples**

```
outz 1meg
```

Digital Vector File Format

#### triz

```
triz resistance [mask1 mask2 ... maskN]
```

#### **Description**

The triz statement specifies the output impedance when the corresponding input vectors are in tri-state. You can provide a mask to specify which vector and bit to apply. If the mask is not specified, the setting applies to all input vectors.

If triz is not specified, the default value is 1,000 Meg. If triz is set to 0, the Virtuoso UltraSim simulator uses 0.01 instead. Also, if this statement is specified more than once, the last value is used for the active mask.

#### **Examples**

triz 2000meg

or

triz 550meg 2 2 0

Digital Vector File Format

## **Tabular Data**

This section describes the values of signals at specified times (absolute or period time modes). For periodic signals, it is unnecessary to specify the absolute time at each time point. The period statement can be used to specify the signal period.

#### **Absolute Time Mode**

The period is not specified.

```
Time1 vector1_value1 vector2_value1 vector3_value1
Time2 vector1_value2 vector2_value2 vector3_value2
...
TimeN vector1 valueN vector2 valueN vector3 valueN
```

#### **Period Time Mode**

The period is specified.

```
vector1_value1 vector2_value1 vector3_value1
vector1_value2 vector2_value2 vector3_value2
...
vector1_valueN vector2_valueN vector3_valueN
```

vector value can be 0-9, A-F, Z, X, L, H, or U, and is dependent on how radix is set.

#### Description

Tabular data is used to describe the waveform of voltage sources.

#### **Examples**

```
; format: time vector
0 000101010
10 011010101
20 000101010

or
; format: vector
00101010
11010101
00101010
```

Note: This example assumes the period has been set by period 10.0.

#### or

; format: time vector

10 02A

20 315

30 02A

#### **Valid Values**

The valid values in tabular data depend on the radix statement setting.

**Table 11-2 Tabular Data Valid Values** 

| Value Specified in radix Statement | Valid Value |
|------------------------------------|-------------|
| 1                                  | 0, 1        |
| 2                                  | 0-3         |
| 3                                  | 0-7         |
| 4                                  | 0-9, A-F    |

The values specified in the table above are converted into 0 and 1 states by the Virtuoso UltraSim simulator. The simulator also accepts L, H, Z, X, and U values when radix=1.

## **Vector Signal States**

## Input

The Virtuoso UltraSim simulator accepts the following signal states for input vector signals.

Table 11-3 Input Vector Signal States

| Signal State | Description                |
|--------------|----------------------------|
| 0            | Drive to ZERO (GND)        |
| 1            | Drive to ONE (VDD)         |
| Z, z         | Floating to high-impedance |
| Х, х         | Drive to ZERO (GND)        |

Digital Vector File Format

Table 11-3 Input Vector Signal States, continued

| Signal State | Description                     |
|--------------|---------------------------------|
| L, 1         | Resistively drive to ZERO (GND) |
| H, h         | Resistively drive to ONE (VDD)  |
| U, u         | Drive to ZERO (GND)             |

The resistance values of L and H are set by the hlz statement, and the impedance value of Z is set by the triz statement.

## Output

The Virtuoso UltraSim simulator accepts the following signal states for output vector signals.

**Table 11-4 Output Vector Signal States** 

| Signal State | Description              |
|--------------|--------------------------|
| 0            | Expects ZERO             |
| 1            | Expects ONE              |
| Z, z         | Accepts any signal state |
| X, x         | Accepts any signal state |
| U, u         | Accepts any signal state |

## **Digital Vector Waveform to Analog Waveform Conversion**

The Virtuoso UltraSim simulator converts the digital vector waveform into a PWL waveform. The rising/falling edge occurs at the switching state point of the digital waveform, as shown in <u>Figure 11-3</u> on page 662.

Digital Vector File Format

Figure 11-3 Conversion of Digital Waveform to PWL Waveform



# **Expected Output and Comparison Result Waveforms for Digital Vector Files**

If a digital vector file contains output or bi-directional vectors, the Virtuoso UltraSim simulator generates two waveform files: One contains all the expected output vector waveforms as specified in the digital vector file and the other contains the waveforms from the comparison results.

You can use the following statement in the digital vector file to enable or disable the simulator from generating these waveforms (default is 1 or enabled).

.output wf 
$$0|1$$

The waveform format is defined by the wf\_format option in the analog netlist file. A maximum of two waveform files are generated for one or more digital vector files. The expected waveform filename is netlist.vecexp.trn (PSF, FSDB, etc.) and the output vector is signal\_name\_exp. The comparison waveform filename is netlist.vecerr.trn (PSF, FSDB, etc.) and each comparison waveform is signal\_name\_err.

The comparison result values include,

0 - matched

1 - mismatched

**X** – ignored (output vector = X or bi-directional vector at input stage are possible causes)

In addition to the individual comparison result waveforms, the simulator generates a single  $vec\_error$  waveform to indicate the overall comparison results. Waveform  $vec\_error$  equals 1 when any of the individual comparison result waveforms also have a value of 1 (x is treated as 0).

## **Example of a Digital Vector File**

This is a basic digital vector file that shows how each Virtuoso UltraSim simulator statement is used.

```
; enable generation of expected output vectors and comparison result waveforms.
output wf 1
; radix specifies the number of bit of the vector.
radix 2 2 4
; io defines the vector as an input or output vector.
; vname assigns the name to the vector.
vname A[1:0] B[1:0] P[3:0]
; tunit sets the time unit.
tunit ns
; trise specifies the rise time of each input vector.
trise 1
; tfall specifies the fall time of each input vector.
tfall 1
; vih specifies the logic high voltage of each input vector.
vih 2.5
; vil specifies the logic low voltage of each input vector
; voh specifies the logic high voltage of each output vector
voh 2.0
; vol specifies the logic low voltage of each output vector
vol 0.5
0 \ 0 \ 0 \ x
200 3 3 x
400 1 2 0
600 2 1 9
800 3 1 2
1000 1 3
1200 2 2 3
1400 3 2
             3
1600 2 3
1800 0 0
2000 0 0 7
```

## **Frequently Asked Questions**

#### Can I replace the bidirectional signal with an input and output vector?

Bidirectional signals can be divided into two columns, one for an input vector and the other for an output vector (the enable signal is no longer needed). The same <code>vname</code> and signal name is used for the input and output vectors.

For the input stage, the value of the output vector must be  $\mathbb{X}$  or  $\mathbb{X}$  (output vector check is not performed). For the output stage, the value of the input vectors must be  $\mathbb{Z}$  or  $\mathbb{Z}$  (no stimulus for this signal). For example:

```
radix 1 1 1 1
io i o i o
vname DI DO DQ DQ
tunit ns
0 0 1 0 x
100 1 0 1 x
200 0 1 0 x
300 0 0 z 1
400 1 1 z 0
500 0 0 z 1
```

## How do I verify the input stimuli?

Use .probe tran v(\*) depth=1 to probe the top-level signals and then check the waveform outputs with the Virtuoso Visualization and Analysis or SimVision viewers.

**Note:** The signal names are case sensitive.

Review the log file to check if the signals defined in the digital vector file match those defined in the analog netlist file.

- When the signal is defined in the vector file, but not in the analog netlist file, a warning message appears stating that the VCD or VEC file is not defined in the netlist file.
- When the input signal is used in the analog netlist file, but does not match the one located in the vector file, check the list of dangling nodes or no DC path to ground in the log file.

Digital Vector File Format

## How do I verify the vector check?

A netlist.veclog file is generated at the location specified by the Virtuoso UltraSim simulator option-raw statement if there are any vector checks. A netlist.vecerr file is also generated when errors occur during the vector check. Refer to these two files for detailed information about the vector check.

When the signal is defined in the vector file, but not in the analog netlist file, the simulator issues a warning message in the log file that states the signal node is missing from the netlist file.

In addition, the simulator generates two waveform files: One contains all the expected output vector waveforms as specified in the digital vector file and the other contains the waveforms from the comparison results.

Digital Vector File Format

12

## Verilog Value Change Dump Stimuli

This chapter introduces the Verilog<sup>®</sup> value change dump (VCD) and extended VCD (EVCD) file formats, as used in the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator, and provides illustrations to explain the signal information file.

The VCD file (ASCII format) contains information about value changes for selected variables in the circuit design. The Virtuoso UltraSim simulator supports two types of VCD files:

- **Four-state** represents variable changes in 0, 1, x (unknown or "not needed") and z (tri-state) without providing strength information and port direction
- Extended represents variable changes in all states and provides strength information and port direction

For more information about EVCD file format, refer to <u>"Enhanced VCD Commands"</u> on page 711.

## **Processing the Value Change Dump File**

To process VCD or EVCD files in the Virtuoso UltraSim simulator, the following command cards need to be specified in the netlist file:

## **Spectre Syntax**

```
vcd_include "vcd_filename" "signal_info_filename" [autostop=true|false]
     [insensitive=yes|no]
```

## **SPICE Syntax**

```
.vcd "vcd_filename" "signal_info_filename" [autostop=true|false]
    [insensitive=yes|no]
```

or

## Spectre Syntax

Verilog Value Change Dump Stimuli

#### **SPICE Syntax**

```
.evcd "evcd_filename" "signal_info_filename" [autostop=true|false]
    [insensitive=yes|no]
```

**Note:** A period (.) is required when using SPICE language syntax (for example, .vcd or .evcd).

The Virtuoso UltraSim simulator replaces the end time in the .tran or tran statement with the time specified in the .vcd/.evcd file when autostop=true (default is false). If false is selected, the simulation time specified in the .tran or tran statement remains unchanged. For more information on autostop, refer to Chapter 11, "Digital Vector File Format".

Each vcd or evcd card can only specify one VCD or EVCD file. If a netlist file needs to include multiple VCD or EVCD files, multiple vcd or evcd cards must be used. For example, if a netlist file contains three VCD files, it needs three vcd cards (use the same netlist file format for EVCD files).

#### Spectre Syntax:

```
Card 1: vcd_include "file1.vcd" "file1.signal"
Card 2: vcd_include "file2.vcd" "file2.signal"
Card 3: vcd include "file3.vcd" "file3.signal"
```

#### SPICE Syntax:

```
Card 1: .vcd "file1.vcd" "file1.signal"
Card 2: .vcd "file2.vcd" "file2.signal"
Card 3: .vcd "file3.vcd" "file3.signal"
```

Note: A netlist file can include multiple VEC, VCD, and ECVD files.

VCD and EVCD formats are widely used in digital circuit design and contain different kinds of information for transistor level simulation. You need to provide signal information, such as timing characteristics, voltage threshold, and driving ability of input signals for each VCD or EVCD file. Since VCD and EVCD formats are compatible, the Virtuoso UltraSim simulator can share the same signal information file.

The Virtuoso UltraSim simulator handles the VCD and EVCD file content as case insensitive, except when called in Spectre® mode. For Spectre mode, use the -spectre option or input file name extension \*.scs. Additional case sensitivity can be set using the insensitive option.

Verilog Value Change Dump Stimuli

## **VCD Commands**

- VCD File Format on page 669
- Definition Commands on page 670
- Data Commands on page 679

#### **VCD File Format**

#### **Continuous Line**

The continuous line symbol is the forward slash (\) sign and is rarely used in the VCD file. The beginning of a card is indicated by the \$command keyword (for example, .\$var), and ends with the \$end keyword. If an identifier is longer than 1024 characters, and does not fit into a single line, the \ sign must be used to continue the line.

#### \$comment

\$comment comments \$end

#### Description

Comments need to be enclosed within the \$comment and \$end commands.

#### Example

\$comment
This is a test line.
\$end

Verilog Value Change Dump Stimuli

#### **Definition Commands**

In the definition section, the VCD command keywords used to indicate the start of a card begin with a dollar (\$) sign. VCD definition commands include: \$comment, \$date, \$enddefinitions, \$scope, \$timescale, \$upscope, \$var, and \$version. The end of a card is marked with an \$end keyword. Multiple lines can be placed between the \$command and \$end commands.

The Virtuoso UltraSim simulator supports the following VCD definition section commands:

- \$date on page 671
- \$enddefinitions on page 672
- \$scope on page 673
- \$timescale on page 674
- \$upscope on page 675
- \$var on page 676
- \$version on page 678

Verilog Value Change Dump Stimuli

## \$date

\$date date \$end

## **Description**

The \$date command is used to specify the date of the VCD file created. The Virtuoso UltraSim simulator accepts this command card, but does not process it.

#### **Example**

\$date May 7, 2001 \$end

Verilog Value Change Dump Stimuli

## \$enddefinitions

\$enddefinitions \$end

#### **Description**

The \$enddefinitions command indicates where the definition section of the VCD file ends. This command card tells the Virtuoso UltraSim simulator to treat the rest of the VCD file as the data section. If this command card is missing, the Virtuoso UltraSim simulator parses the data section incorrectly and issues an error message.

#### **Example**

\$enddefinitions \$end

Verilog Value Change Dump Stimuli

## \$scope

\$scope [scope\_type] [scope\_name] \$end

#### **Description**

The \$scope command card switches from the current circuit level to a lower circuit level in the design hierarchy.

#### **Example**

\$scope module module1 \$end

It is important to note:

- The Virtuoso UltraSim simulator ignores scope\_type, but the command must still be specified to maintain consistency with standard VCD format.
- A matching \$upscope card must be specified in the VCD file definition section to switch the scope back to the current scope.

Verilog Value Change Dump Stimuli

#### \$timescale

\$timescale [number] [time\_unit\_prefix] \$end

#### **Description**

The \$timescale command is used to specify the time scale. This time scale applies to all time values in the VCD file, and to its signal information file. The default time is 1 ns.

#### **Arguments**

number A positive double number

time\_unit\_prefix The unit prefix specified in "Unit Prefix Symbols" on page 56.

#### **Example**

\$timescale 1 ns \$end

or

\$timescale 1ns \$end

produces the same result, telling the Virtuoso UltraSim simulator to set the time scale to 1 ns.

Verilog Value Change Dump Stimuli

## \$upscope

\$upscope \$end

## **Description**

The supscope command card switches from the current circuit level to an upper circuit level in the design hierarchy.

#### **Example**

\$upscope \$end

**Note:** This card must be used after the \$scope card to switch the scope back to the top scope.

Product Version 18.1

All Rights Reserved.

Verilog Value Change Dump Stimuli

#### \$var

```
$var [var_type] [size] [identifier] [reference] $end

or

$var [var_type] [size] [identifier] [reference] [index_range] $end
```

#### **Description**

The \$var command defines the bus to be dumped into the data section.

#### **Arguments**

| var_type    | The bus type (the Virtuoso UltraSim simulator ignores this information)                                        |
|-------------|----------------------------------------------------------------------------------------------------------------|
| size        | Number of bits in this bus specified as a decimal number                                                       |
| identifier  | The identifier used in the data section; it can be $\mathtt{a}$ or a combination of printable ASCII characters |
| reference   | The name of the bus                                                                                            |
| index_range | The index range of the bus in the following formats:                                                           |
|             | ■ [MSI:LSI]                                                                                                    |
|             | ■ [LSI:MSI]                                                                                                    |
|             | ■ [index] if the size is 1                                                                                     |

Note: MSI, LSI, and index must be an integer

**Note:** If the size is larger than 1, and the  $index\_range$  is not specified, the Virtuoso UltraSim simulator assigns an  $index\_range$  of [size-1:0].

The name of the bit is a combination of the reference and the index.

#### **Examples**

#### In the following example

\$var reg 4 % regA [0:3] \$end

Verilog Value Change Dump Stimuli

the names of the four bits in bus regA are regA[0], regA[1], regA[2], and regA[3]. The netlist file referencing these VCD sources must match these names.

#### In the next example

```
$var reg 1 & b [0] $end
```

the name of the bit is b [0]. The card defined a bit, not a bus, as a size of 1.

#### In the next example

```
$var reg 1 & c $end
```

the name of the bit is c.

#### In the next example

```
$var reg 4 % regA $end
```

the names of the four bits in bus regA are regA[3], regA[2], regA[1], and regA[0]. The netlist file referencing these VCD sources must match the names.

Verilog Value Change Dump Stimuli

## \$version

\$version version \$end

## **Description**

The \$version command is used to specify the version of the VCD file created. The Virtuoso UltraSim simulator accepts this command card, but does not process it.

#### **Example**

\$version UltraSim B2001.2.10 \$end

Verilog Value Change Dump Stimuli

#### **Data Commands**

In the VCD data section, a time point that starts with a number (#) sign (for example, #100) indicates the beginning of a new card. This card continues until it reads the line before the next card (cards can have multiple lines). It can also contain data values and a command block. A command block begins with one of the following command keywords, \$comment or \$time\_value, and ends with \$end.

#### data

#### Description

Data is divided into two types that each have their own format:

- Bus data
- Bit data

The bus data is for buses defined by \$var, with a size greater than one. The bit data applies to the bus defined by \$var, with a size equal to one. The bus data format is Bvalue bus\_identifier.

#### **Examples**

In the following example

b0101 %

the bus with identifier % (defined by \$var) has a binary value of 0101. The bit data format is  $value\ bus\_identifier$ .

In the next example

1&

the one bit bus with identifier & (defined by \$var) has a binary value of 1.

The valid characters for specifying the value are: 0, 1, x, X, z, and Z. Of these characters, x and X are treated as 0 for the input signal, and do not need a vector check for the output signal. The z and Z characters are treated as floating to high-impedance for the input signal, and do not need a vector check for the output signal.

Verilog Value Change Dump Stimuli

## time\_value

#time\_value

## **Description**

Each time value (point) is the beginning of a card in the data section.

#### **Example**

#100

Time value is equal to 100 time units (time unit is defined by \$\frac{\\$timescale}{\}\).

#### Verilog Value Change Dump Stimuli

## Signal Information File

**Note:** The information in this section is applicable to both VCD and EVCD formats.

The signal directions are specified in the signal information file. To input signals, the Virtuoso UltraSim simulator applies stimuli to the simulation. The values of the output signals are used to perform a vector check against the simulation results, and vector errors are generated if mismatches occur. The enable signals are required to control the bi-directional signal behavior as input or output signals. All other signals in the VCD or EVCD file, not specified in the signal information file, are ignored by the simulator (warning messages are issued for these signals, based on the scopes specified in the signal information file).

The time scale of the time related cards in the signal information file are controlled by the \$timescale card in the VCD file. For example, if \$timescale is set to 1 ns and .tdelay to 2, a delay of (2 \* 1ns) occurs.

The signal name in the signal information file can be specified by using the bus name or a wildcard (for more information about wildcards, see <u>"Wildcard Rules"</u> on page 49). The signal name specified in the VCD file is in bus/bit format. <u>Table 12-1</u> on page 681 provides examples.

Table 12-1 Signal Name in VCD File Corresponds to Signal Information File

| VCD File         | Signal Information File |
|------------------|-------------------------|
| P[0] P[15]       | P[0:15]                 |
| P[0] P[15]       | P[*]                    |
| Q[63:32] Q[31:0] | Q[63:0]                 |

The example in <u>Table 12-2</u> on page 681 shows an incorrect naming format.

**Table 12-2 Incorrect Naming Format in Signal Information File** 

| VCD File | Signal Information File |
|----------|-------------------------|
| A[0:15]  | A[0:7] A[8:15]          |

**Note:** By default, the Virtuoso UltraSim simulator creates flat mapping between the VCD and analog netlist files (the .hier statement can be used to switch to hierarchical name mapping to precisely match signals).

Verilog Value Change Dump Stimuli

## **Signal Information File Format**

#### **Comment Line**

A comment line begins with asterisk (\*) or dollar (\$) signs.

#### **Continuous Line**

A continuous line is indicated by a plus (+) sign.

The maximum length of a line is 1024 characters. If a card is longer than 1024 characters, you need to use the continuous line for the card.

To process VCD and EVCD formats, the following signal characteristics need to be defined in the signal information file:

- Signal Matches on page 683
- Signal Timing on page 695
- Voltage Threshold on page 701
- Driving Ability on page 706

Verilog Value Change Dump Stimuli

## **Signal Matches**

In this section, the following statements define the signal matches between the VCD and analog netlist files, signal directions, and output vector check.

- .alias on page 684
- <u>.scope</u> on page 686
- <u>.in</u> on page 687
- <u>.out</u> on page 688
- <u>.bi</u> on page 689
- .chk\_ignore on page 691
- .chkwindow on page 692

Verilog Value Change Dump Stimuli

#### .alias

.alias target\_busname alias\_name

#### **Description**

The .alias statement is used to modify the name of the signal bus in the VCD/EVCD file to match the signal name in the netlist file.

By default, the Virtuoso UltraSim simulator maps the bus delimiter from "\* [\*]" in VCD file to "\*<\*>" in the analog netlist. For example, the default setting is as follows:

```
.alias *[*] *<*>
```

**Note:** For more information on using the .alias statement in hierarchical signal name mapping, refer to <u>"Hierarchical Signal Name Mapping"</u> on page 707.

#### **Examples**

#### The following example

```
.alias *[*] *[*]
```

tells the Virtuoso UltraSim simulator to keep square brackets as the bus limiter in an analog netlist. This .alias statement is required because \*[\*] is mapped to \*<\*> by default (see Table 12-3 on page 684).

Table 12-3 .alias \*[\*] [\*] Names

| Bus Name | Signal Name                    |
|----------|--------------------------------|
| a[0:3]   | a[0],a[1],a[2],a[3]            |
| vec[3:0] | vec[3], vec[2], vec[1], vec[0] |

#### In the next example

```
.alias sig_*[*] vec_*<*>
```

Verilog Value Change Dump Stimuli

tells the simulator to change the square brackets to angular brackets (see <u>Table 12-4</u> on page 685).

Table 12-4 .alias sig\_\*[\*] vec\_\*<\*> Names

| Bus Name      | Signal Name                                        |
|---------------|----------------------------------------------------|
| sig_1[0:3]    | vec_1<0>, vec_1<1>, vec_1<2>, vec_1<3>             |
| sig_bus1[3:0] | vec_bus1<3>, vec_bus1<2>, ve_bus1c<1>, vec_bus1<0> |

# In the next example

.alias sig\_\* vec\_\*

tells the simulator to change the prefix of the signal names from  $sig\_to vec\_$  (see <u>Table 12-5</u> on page 685).

Table 12-5 .alias sig\_\* vec\_ \* Names

| Bus Name | Signal Name |
|----------|-------------|
| sig_1    | vec_1       |
| sig_2    | vec_2       |

Verilog Value Change Dump Stimuli

# .scope

```
.scope scope_name1 [scope_name2 ... scope_nameN]
```

# **Description**

The .scope statement specifies the target scope located in the definition section of the VCD file. Only the signals defined in the specified scope are processed. Multiple .scope statements in a signal information file are supported.

# **Arguments**

scope\_name The name of the scope specified in the VCD file by the \$scope card.

**Note:** Each scope name causes the Virtuoso UltraSim simulator to process the signals located in the specified scope, but not the signals located in its parent or child scopes.

# **Example**

.scope module1 module2

tells the Virtuoso UltraSim simulator to process the signal located in scope module1 and module2.

Verilog Value Change Dump Stimuli

# .in

```
.in signal name1 signal name2 ... signal nameN
```

# **Description**

The .in statement defines the specified bus as the input bus.

# **Arguments**

name The name of the bus specified in the VCD file

# **Example**

## VCD file:

```
$var reg 4 % b [0:3] $end
$var reg 1 * a $end
$var reg 1 & c [4] $end
$var reg 4 % d [0:3] $end
```

# Signal information file:

```
.in b[0:3] a c[4] d[*]
```

Defines b[0:3], a, c[4], and d[0:3] as the input signals.

Verilog Value Change Dump Stimuli

# .out

```
.out signal name1 signal name2 ... signal nameN
```

# **Description**

The .out statement defines the specified bus as the output bus.

# **Arguments**

name The name of the bus specified in the VCD file

# **Example**

## In the VCD File:

```
$var reg 4 % b [0:3] $end
$var reg 1 * a $end
$var reg 1 & c [4] $end
$var reg 4 % d [0:3] $end
```

# In the signal information file

```
.out b[0:3] a c[4] d[*]
```

Defines b[0:3], a, c[4], and d[0:3] as the output signal.

Verilog Value Change Dump Stimuli

# .bi

```
.bi 'enable_signal_expr' signal_name1 signal_name2 ... signal_nameN
```

## **Description**

The .bi statement defines the specified bus as the bidirectional bus.

The enable signal can be from a VCD/EVCD or an analog netlist file. When an enable signal is from an analog netlist file, it can also be defined as an output signal for a vector check or only used as an enable signal. If a VCD signal is used as an enable signal, it must be declared an input using the <u>.in</u> statement and located in the VCD file. Different from enable statements in the vector file, the logic voltage threshold of an analog enable signal is defined by the <u>.voh</u> and <u>.vol</u> statements.

**Note:** The enable signal cannot be defined as a bidirectional signal.

The <u>.alias</u> statement can be used to perform name mapping for the enable signal. In hierarchical signal name mapping (.hier 1), a hierarchical structure for the analog netlist file is supported for the enable signal. A period (.) can be used as the hierarchical delimiter to specify the hierarchical signal, and the hierarchical delimiter can be mapped to other delimiters by the .alias statement.

Bit-wise logic operators are supported in an enable signal expression: & (AND), | (OR),  $^{\wedge}$  (XOR), and  $^{\sim}$  (NOT). Additional operators can be created using a combination of the supported operators. The order of processing for the logic operators is NOT > AND > OR, XOR (OR and XOR are processed at the same time). You can use parentheses () around the operators to change the processing order.

# **Arguments**

'enable\_signal\_expr' The expression for the enable signals. The bidirectional bus switches to output mode only when its value is high.

**Note:** You need to use single quotation marks `' for enable signal expressions.

signal\_name The name of the bus specified in the VCD/EVCD file.

# **Examples**

The following example

Verilog Value Change Dump Stimuli

## VCD file:

```
$var reg 4 % b [0:3] $end
$var reg 1 & en $end
```

## Signal information file:

```
.bi en b[0:3]
```

defines b[0:3] as the bidirectional signal, which is controlled by the en signal. When en is high, b[0:3] becomes the output signal.

#### In the next example

#### VCD file:

```
$var reg 4 * myBi [0:3] $end
$var reg 1 # en $end
```

# Signal information file:

```
bi ~en myBi[0:3]
```

defines myBi[0:3] as the bidirectional signal, which is controlled by the en signal. The enable signal is appended with a tilde (~) sign, so unlike the first example, the en is now high, myBi[0:3] becomes the input signal, and vice versa.

#### In the next example

## VCD file:

```
$var reg 4 * myBi_1 [0:3] $end
$var reg 1 # en $end
```

## Signal information file:

```
.hier 1
.bi 'en & (ana_en1 ^ X1.ana_en2)' myBi_1[0:3]
.voh 1.5 ana_en* X1.ana_en*
.vol 0.8 ana_en* X1.ana_en*
```

defines  $myBi_1[0:3]$  as the bidirectional signal, which is controlled by the expression `en & (ana\_en1 ^ X1.ana\_en2)'. When the value of the expression is high,  $myBi_1[0:3]$  becomes the input signal, and vice versa. The .voh and .vol statements define the logic voltage threshold of the two analog enable signals.

Verilog Value Change Dump Stimuli

# .chk\_ignore

```
.chk ignore start_time end_time [signal_name1 ... signal_nameN]
```

# Description

The .chk\_ignore statement specifies a window used to ignore output vector checks for a VCD file. You can provide the signal names in order to apply this statement locally. In addition to hierarchical mapping, the hierarchical structure is also given in the signal names. The start\_time and end\_time arguments must be specified. To define multiple time windows for ignoring output vector checks, use multiple chk\_ignore statements.

# **Arguments**

| start_time Defines the start time for the window used to ignore the output v |
|------------------------------------------------------------------------------|
|------------------------------------------------------------------------------|

checks (use the \$timescale card in the VCD file to set the time

scale).

end\_time Defines the end time for the window used to ignore the output vector

checks. You can use end\_time=-1 to ignore the entire transient time (use the <u>\$timescale</u> card in the VCD file to set the time scale).

## **Example**

## VCD file:

\$timescale 1ns \$end

## Signal information file:

```
.hier 1
.chk_ignore 0 100 X1.out1 Top.digital.pout[*]
.chk_ignore 300 500 X1.out1 Top.digital.pout[*]
.chk ignore 0 -1 out[*]
```

tells the Virtuoso UltraSim simulator to ignore the output vector check for signals X1.out1 and Top.digital.pout[\*] in the time windows 0 ns to 100 ns and 300 ns to 500 ns, and to ignore the entire transient time for the signal out[\*].

Verilog Value Change Dump Stimuli

## .chkwindow

.chkwindow start\_time end\_time steady [period=const [first=const] ] [ signal\_name1
... signal\_nameN ]

# **Description**

The .chkwindow statement specifies a window for output vector checking. The Virtuoso UltraSim simulator only checks the signal states within this window. The signal states outside the window are ignored. The checks occur at every time point specified in the VCD/EVCD file or as defined by the period and first arguments.

Setting the period argument activates periodic window checking. If period is not defined, the first argument is ignored by the simulator.

**Note:** To activate periodic window checking, you need to include the "period=" and "first=" keywords.

# **Arguments**

| start_time     | Defines the window start time at which the window starts at time vec_time-start_time. If the period argument is defined, vec_time is the first time point defined by the first argument, and the vector checks are repeated according to the value of period. If the period argument is not defined, vec_time is the time point defined in the VCD/EVCD file. |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| end_time       | Defines the window end time at which the window ends at time vec_time+end_time.                                                                                                                                                                                                                                                                               |
| steady = 0   1 | If set to $0$ , then the vector check passes as long as the signal has reached the desired state once. If set to $1$ , then the signal remains in the desired state for the entire window period to pass the vector check.                                                                                                                                    |
| period         | Activates periodic window checking and defines its time period.                                                                                                                                                                                                                                                                                               |
| first          | Defines the first check point for periodic window checking (only valid when the period argument is also defined).                                                                                                                                                                                                                                             |

# **Examples**

In the following example

Verilog Value Change Dump Stimuli

#### VCD file:

\$timescale 1ns \$end

# Signal information file:

.chkwindow 5 5 0

The .chkwindow statement is set to 0, so the waveform passes the vector check (see Figure 12-1 on page 693).

Figure 12-1 Vector Check with .chkwindow Set to 0



## In the next example

## VCD file:

\$timescale 1ns \$end

## Signal information file:

.chkwindow 5 5 1

The .chkwindow is statement set to 1 and the signal remains at that state for the entire window period, in order to pass the vector check (see <u>Figure 12-2</u> on page 693). If the signal matches <u>Figure 12-1</u> on page 693, the vector check fails.

Figure 12-2 Vector Check with .chkwindow Set to 1



Verilog Value Change Dump Stimuli

# In the next example

## VCD file:

\$timescale 100ps \$end

# Signal information file:

```
.chkwindow 5 5 1 period=100 first=20 p[*] out_*
```

tells the simulator to activate periodic window checking for signals p[\*] and  $out_*$ . The vector check points start at 2 ns and repeats every 10 ns.

# In the next example

```
.hier 1
.chkwindow 5 5 1 first=20 X1.Xana.p[*] X1.Xdigital.Xcore.out *
```

tells the simulator to ignore the first argument because a valid period argument has not been specified. The other arguments are used in the simulation.

Verilog Value Change Dump Stimuli

# **Signal Timing**

The signal timing characteristics (delay, rise and fall time) are defined in this section.

- <u>.idelay</u> on page 696
- .odelay on page 697
- .tdelay on page 698
- .tfall on page 699
- .trise on page 700

**Note:** The Virtuoso UltraSim simulator checks whether the values of the .trise and .tfall. statements are reasonable (warning message is issued when the defined value is too small or large).

Verilog Value Change Dump Stimuli

# .idelay

```
.idelay time value [signal name1 ... signal nameN]
```

# **Description**

The .idelay statement specifies the delay time for the corresponding input signals. If a bidirectional signal is specified, this only applies to the input stage of the bidirectional signal. The default value is 0.0, if .idelay and .tdelay are not set.

# **Example**

In the following example

```
VCD file:
```

\$timescale 1ns \$end

## Signal information file:

```
.idelay 5
```

All input signals have a time delay of 5 ns.

In the next example

## VCD file:

\$timescale 100 ps \$end

## Signal information file:

```
.hier 1
.scope Xtop.XI1
.in a[0:3] b
.tdelay 0.1 Xtop.XI1.a* Xtop.XI1.b
```

The Xtop.XI1.a[0:3] and Xtop.XI1.b input signals have a delay time of 10 ps.

Verilog Value Change Dump Stimuli

# .odelay

```
.odelay time value [signal name1 ... signal nameN]
```

# **Description**

The .odelay statement specifies the delay time for the corresponding output signals. If a bidirectional signal is specified, this only applies to the output stage of the bidirectional signal. The default value is 0.0, if .odelay and .tdelay are not set.

# **Example**

VCD file:

\$timescale 1ns \$end

Signal information file:

.odelay 5

All output signals have a time delay of 5 ns.

Verilog Value Change Dump Stimuli

# .tdelay

```
.tdelay time value [signal name1 ... signal nameN]
```

# **Description**

The .tdelay statement specifies the delay time for the corresponding input, output, and bidirectional signals. The default value is 0.0, if .tdelay, .idelay, and .odelay are not specified.

# **Example**

VCD file:

\$timescale 1ns \$end

Signal information file:

.tdelay 5

All signals have a time delay of 5 ns.

Verilog Value Change Dump Stimuli

# .tfall

```
.tfall time value [signal name1 ... signal nameN ]
```

# **Description**

The .tfall statement specifies the fall time of the input signal. If .tfall is not specified, the default value is 0.1 n.

**Note:** The range of voltage level change for time\_value is 0-100%.

# **Examples**

In the following example

## VCD file:

```
$timescale 1 ns $end
```

## Signal information file:

```
.tfall 0.1
```

all input signals have a fall time of 0.1 ns.

In the next example

#### VCD file:

\$timescale 1 ns \$end

## Signal information file:

```
.in a[0:3] b
.tfall 0.1 a[0:3] b
```

input signals a [0:3] and b have a fall time of 0.1 ns.

Verilog Value Change Dump Stimuli

# .trise

```
.trise time value [signal name1 ... signal nameN]
```

# **Description**

The .trise statement specifies the rise time of the input signal. If .trise is not specified, the default value is 0.1 n.

**Note:** The range of voltage level change for time\_value is 0-100%.

# **Examples**

In the following example

## VCD file:

```
$timescale 1 ns $end
```

# Signal information file:

```
.trise 0.1
```

all input signals have a rise time of 0.1 ns.

In the next example

#### VCD file:

\$timescale 1 ns \$end

## Signal information file:

```
.in a[0:3] b
.trise 0.1 a[0:3] b
```

input signals a [0:3] and b have a rise time of 0.1 ns.

Verilog Value Change Dump Stimuli

# **Voltage Threshold**

As digital vector format, the voltage threshold for logic low and high can be specified using the following statements to convert the input vectors to stimuli or to perform an output vector check.

- .vih on page 702
- <u>.vil</u> on page 703
- .voh on page 704
- <u>.vol</u> on page 705

Verilog Value Change Dump Stimuli

# .vih

```
.vih voltage value [signal name1 ... signal nameN]
```

# **Description**

The .vih statement specifies the logic high voltage of the input signal. If .vih is not specified, the default voltage is 3.3.

# **Examples**

In the following example

```
.vih 5.0
```

tells the Virtuoso UltraSim simulator all input signals have a logic high voltage of 5.0.

# In the next example

```
.in a[0:3] b
.vih 5.0 a[*] b
```

tells the simulator input signals a [0:3] and b have a logic high voltage of 5.0.

Verilog Value Change Dump Stimuli

# .vil

```
.vil voltage value [signal name1 ... signal nameN]
```

# **Description**

The .vil statement specifies the logic low voltage of the input signal. If .vil is not specified, the default voltage is 0.0.

# **Examples**

In the following example

```
.vil 1.0
```

tells the Virtuoso UltraSim simulator all input signals have a logic low voltage of 1.0.

# In the next example

```
.in a[0:3] b
.vil 1.0 a[0:3] b
```

tells the simulator input signals a [0:3] and b have a logic low voltage of 1.0.

Verilog Value Change Dump Stimuli

# .voh

```
.voh voltage value [ signal name1 ... signal nameN ]
```

# **Description**

The .voh statement specifies the logic high voltage of signals defined as outputs and signals from the analog netlist file that are used in the signal information file. If .voh is not specified, the default voltage is 3.3.

# **Examples**

In the following example

```
.voh 5.0
```

tells the Virtuoso UltraSim simulator all output signals have a logic high voltage of 5.0.

## In the next example

```
.out out[0:3] outA
.voh 5.0 out[*] outA
```

tells the simulator output signals out [0:3] and outA have a logic high voltage of 5.0.

Verilog Value Change Dump Stimuli

# .vol

```
.vol voltage value [signal name1 ... signal nameN]
```

# **Description**

The .vol statement specifies the logic low voltage of signals defined as outputs and signals from the analog netlist file that are used in the signal information file. If .vol is not specified, the default voltage is 0.0.

# **Examples**

In the following example

```
.vol 1.0
```

tells the Virtuoso UltraSim simulator all output signals have a logic low voltage of 1.0.

## In the next example

```
.out out[0:3] outA
.vol 1.0 out[0:3] outA
```

tells the simulator output signals out [\*] and outA have a logic low voltage of 1.0.

Verilog Value Change Dump Stimuli

# **Driving Ability**

For input stimuli, the output resistance of VCD/EVCD sources can affect Virtuoso UltraSim simulation results. To specify the driving ability of VCD/EVCD sources, use the following statements:

## .outz

```
.outz resistance [signal name1 ... signal nameN]
```

# **Description**

The .outz statement specifies the output resistance for corresponding input signals. If .outz is not specified, the default value is 0.01.

# **Example**

```
.outz 1meg
```

All input signals have an output resistance of 1 Megaohm.

## .triz

```
.triz resistance [signal name1 ... signal nameN]
```

# **Description**

The .triz statement specifies the output impedance when the corresponding input signals are in tri-state. If .triz is not specified, the default value is 1,000 Meg.

# **Example**

```
.triz 500meg
```

All input signals have an output impedance of 500 Megaohms.

Verilog Value Change Dump Stimuli

# **Hierarchical Signal Name Mapping**

Hierarchical signal name mapping can be used to precisely match signals between the VCD and analog netlist files, and is defined by the Virtuoso UltraSim simulator <u>hier</u> statement:

.hier 0 | 1

# **Description**

The .hier statement is used to specify hierarchical names in both the VCD and analog netlist files.

## **Arguments**

hier

If hier=0, the Virtuoso UltraSim simulator creates flat mapping between the VCD and analog netlist files (default). To maintain backward compatibility, the hierarchical delimiter is regarded as part of the signal name.

If hier=1, the simulator applies the hierarchical names to the VCD and analog netlist files. The VCD file stimuli are no longer limited to the top level of the analog netlist file. In the VCD info file, the complete hierarchical structure needs to be added to the .scope statement (the hierarchical signals in the analog netlist file are mapped according to the information provided by the .alias statement).

The key differences between flat and hierarchical mapping include:

- To match hierarchical signals in the VCD file, the complete hierarchical structure needs to be specified in the .scope, .alias, and .chkwindow statements, as well as in the signal characteristic statements. For flat mapping, only the signal names are needed.
- For hierarchical signal name mapping, the statements to define the port direction of the signal are related to the .scope statement, which includes the .in, .out, and .bi statements. When using flat mapping, the multiple scopes defined by the .scope statement are regarded as set. The Virtuoso UltraSim simulator searches all of the scopes to perform a signal match and outputs an error message when the same signal name is defined in more than one VCD scope.
- The hierarchical structure of the analog netlist file is specified by the .alias statement when performing hierarchical mapping.

# Verilog Value Change Dump Stimuli

#### **Enhanced Statements**

## .scope and .in/.out/.bi

When using the Virtuoso UltraSim simulator to apply hierarchical names to the VCD/EVCD and analog netlist files (.hier 1), the hierarchical structure in the VCD/EVCD file must be clearly defined with the .scope statement. The .in, .out, and .bi statements are used to define the signal name in the specified .scope statement and cannot contain the hierarchical structure. For the .bi statement, the enable signal needs to contain the hierarchical path because the signal may belong to a different scope.

The VCD/EVCD signal info file supports multiple .scope statements. The effective scope of each .scope statement is affected by the other statements, requiring the .in, .out, and .bi statements to be in the correct location.

# **Examples**

#### In the VCD file:

```
$scope module top $end
$scope module digital $end
$var reg
              1!
                     din 1 $end
$var reg
              1 "
                     en $end
$scope module drv $end
$var reg
              1!
                     mid[1] $end
              1 "
$var reg
                     inout $end
$upscope $end
$upscope $end
$upscope $end
```

#### In the VCD info file:

```
.hier 1
.scope top.digital
* The effective scope is top.digital
.in din_1 en
* The scope top.digital is ended by the next .scope statement
.scope top.digital.drv
* The effective scope is changed to top.digital.drv
.out mid[*]
.bi top.digital.en inout
```

Verilog Value Change Dump Stimuli

#### .alias

```
.alias targ signame alias signame
```

The hierarchical structures that are defined in the .scope statement are used only for the VCD/EVCD file, so the .alias statement is needed to map the signals to the lower circuit levels of the analog netlist file.

**Note:** If multiple .alias statements define the mapping relationship for a signal, the last .alias statement is used by the simulator, and the other statements are overwritten.

## **Arguments**

| targ_signame  | Specifies the hierarchical signal names (VCD/EVCD format) that are already defined in the .scope statement and .in/.out/.bi statements. The hierarchical delimiter is represented by a period (.). |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| alias_signame | Specifies the hierarchical signal names of the analog netlist file. The hier_delimiter option defines the hierarchical delimiter.                                                                  |

## **Examples**

## In the following example

```
.alias TOP.module1.in1 X1.in1
.scope Top.module1
.in in1
```

tells the Virtuoso UltraSim simulator to map the TOP.module1.in1 defined in the .scope and .in/.out/.bi statements to the signal in1 of instance X1 in the analog netlist file.

## In the next example

```
.alias *[*] *<*>
.alias Top.module1.sig_*[*] X1.vec_*<*>
.scope Top.module1
.out sig_[0:15]
.scope digital_block
.in datain[*]
```

tells the simulator for the <code>Top.module1.sig\_[0:15]</code> signals, the second <code>.alias</code> statement overwrites the first <code>.alias</code> statement and maps the signals to <code>X1.vec\_<0>, ...</code> <code>X1.vec\_<15></code>. Since only the first <code>.alias</code> statement matches the <code>digital\_block.datain[\*]</code> signals, they are mapped to <code>digital\_block.datain<\*></code> of the analog netlist file.

Verilog Value Change Dump Stimuli

# In the next example

Analog netlist file:

```
.usim_opt hier_limiter = %
```

VCD/EVCD info file:

```
.alias TOP.module1.sig_[*] X1%Xdrv%vec_<*>
.scope Top.module1
.out sig *
```

**Note:** The hierarchical delimiter for the analog netlist file is percent (%), not period (.).

# Hierarchical Signal Names

For hierarchical mapping, the signal names in the <code>.alias</code> and <code>.chkwindow</code> statements, as well as in the signal characteristic statements, must have the hierarchical structure in the VCD file.

# **Examples**

```
.hier 1
.chkwindow -1 5 1 Top.X1.out*
.vih 1.2 X1.in[*]
.vol 0.2 X1.dout1 Xdig.X2.dout1
.tfall 0.2 Xana.X1.in* Xdig.din*
.outz 100 X1.in[*]
```

# Verilog Value Change Dump Stimuli

# **Enhanced VCD Commands**

Since the EVCD and VCD formats are similar, only the key EVCD format differences will be discussed in this section:

- Signal Strength Levels on page 711
- Value Change Data Syntax on page 711
- Port Direction and Value Mapping on page 713

# **Signal Strength Levels**

Verilog HDL allows scalar net signal values to have a full range of unknown values, and different levels of strength or combinations of levels of strength. For logic operation, multiple-level logic strength modeling resolves combinations of signals into known or unknown values, allowing the behavior of hardware to be represented with improved accuracy.

EVCD signal strength can be defined by eight values, ranging from 0 (weakest) to 7 (strongest). The most commonly used values are 0 and 6. For example, for logic value 0

```
<0_strength_component> =6 , <1_strength_component> =0
and for logic value 1
<0 strength component> =0 , <1 strength component> =6
```

**Note:** Logic strength levels are not defined in VCD files because only four states are supported.

The Virtuoso UltraSim simulator ignores strength information (minimal impact on most CMOS circuit designs). If you want to preserve driver strength during simulation, specify <u>.outz</u> in the signal information file for specific signals with different output resistances.

For more information about logic strength modeling, refer to *IEEE Std 1364-2001*.

# **Value Change Data Syntax**

The EVCD data command is different from the one used with VCD because the EVCD version can provide strength information and additional signal states.

# data

```
p[port value] [0 strength component] [1 strength component] [identifier code]
```

Verilog Value Change Dump Stimuli

# Description

The value change section shows the actual value changes at each simulation time increment. Only variables that change value during a time increment are listed. In the EVCD file, strength information and a larger number of value states with port direction are presented in the value change section. The arguments for the EVCD data command are listed below.

# Arguments

| p                    | Key character that indicates a port.                                                                                                                                                                    |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                      | <b>Note:</b> There is no space between p and port_value.                                                                                                                                                |  |  |  |
| port_value           | State character which contains information about driving direction and the value of the port. The state characters are described in <u>"Port Direction and Value Mapping"</u> on page 713 (see tables). |  |  |  |
| 0_strength_component | One of the eight Verilog strength values indicating the strength0 component of the value (the Virtuoso UltraSim simulator ignores this value).                                                          |  |  |  |
| 1_strength_component | One of the eight Verilog strength values indicating the strength1 component of the value (the Virtuoso UltraSim simulator ignores this value).                                                          |  |  |  |

construct for the port.

The identifier code for the port, which is defined in the <u>\$var</u>

# Examples

## The following example

identifier\_code

pU 0 7 <0

tells the Virtuoso UltraSim simulator the one bit bus with identifier <0 (defined by var) has a binary value of u, and the strength of 0 component is 0 and the strength of 1 component is 7.

# In the next example

```
pCCC 667 667 !
```

tells the simulator the bus with identifier ! (defined by var) has a binary value of CCC, and the strength of 0 component is 667 and the strength of 1 component is 667. There is more than one driver on this port and the resolved value is CCC.

Verilog Value Change Dump Stimuli

# **Port Direction and Value Mapping**

The port value in the EVCD file contains port direction information, which helps the Virtuoso UltraSim simulator distinguish some of the  $\times$  states, apply stimuli for input signals, or perform a vector check for output signals.

**Note:** To generate the EVCD file, the port directions of the circuit simulated by the Virtuoso UltraSim simulator need to be consistent with the port directions of the device under test (DUT).

# input Direction

Given an DUT and a test fixture, the driving direction is input if the text fixture drivers are driving a non-tristate value and the drivers inside the DUT are tri-state. The resolved value is mapped in Table 12-6.

When reading the mapping information in the following tables, it is important to note:

- Declared in and declared out indicates the signal is defined as input and output in the signal information file. The term active implies the drivers are in a non-tristate condition.
- Because the conflicting states of the signal value are converted to x in the VCD file, they are regarded as "not needed" and the Virtuoso UltraSim simulator does not perform a vector check when the signals are specified as output.
- Combining the port direction for the signal value in the EVCD file and the specified direction in the signal information file, the Virtuoso UltraSim simulator can distinguish the input and output values of a signal and perform a vector check when it is specified as output in the signal information file.

Table 12-6 input Value Mapping

| Port Value | Declared in | Declared out | Declared bi<br>Enable = 0 | Declared bi<br>Enable = 1 | Mapped VCD Value                                                                                       |
|------------|-------------|--------------|---------------------------|---------------------------|--------------------------------------------------------------------------------------------------------|
| D          | 0 input     | No check     | 0 input                   | No check                  | Low – only one active driver to the port                                                               |
| đ          | 0 input     | No check     | 0 input                   | No check                  | Low – two or more<br>active drivers to the<br>port (may be conflicts,<br>yet resolved value is<br>low) |

Verilog Value Change Dump Stimuli

Table 12-6 input Value Mapping, continued

| Port Value | Declared in | Declared out | Declared bi<br>Enable = 0 | Declared bi<br>Enable = 1 | Mapped VCD Value                                                                                         |
|------------|-------------|--------------|---------------------------|---------------------------|----------------------------------------------------------------------------------------------------------|
| U          | 1 input     | No check     | 1 input                   | No check                  | High – only one active driver to the port                                                                |
| u          | 1 input     | No check     | 1 input                   | No check                  | High – two or more<br>active drivers to the<br>port (may be conflicts,<br>yet resolved value is<br>high) |
| N          | x input     | No check     | x input                   | No check                  | Unknown (not needed)                                                                                     |
| n          | x input     | No check     | $\mathbf{x}$ input        | No check                  | Unknown (not needed)                                                                                     |
| Z          | z input     | No check     | z input                   | No check                  | Tri-state                                                                                                |

# output Direction

The driving direction is output if the driving value from drivers inside the DUT is non-tristate, but the value driven by the drivers in the test fixture is tri-state. The resolved value is mapped in Table  $\underline{12-7}$ .

**Table 12-7 output Value Mapping** 

| Port Value | Declared in | Declared out | Declared bi<br>Enable = 0 | Declared bi<br>Enable = 1 | Mapped VCD Value                                                                                       |
|------------|-------------|--------------|---------------------------|---------------------------|--------------------------------------------------------------------------------------------------------|
| L          | z input     | Check 0      | z input                   | Check 0                   | Low – only one active driver to the port                                                               |
| 1          | z input     | Check 0      | z input                   | Check 0                   | Low – two or more<br>active drivers to the<br>port (may be conflicts,<br>yet resolved value is<br>low) |
| Н          | z input     | Check 1      | z input                   | Check 1                   | High – only one active driver to the port                                                              |

Verilog Value Change Dump Stimuli

Table 12-7 output Value Mapping, continued

| Port Value | Declared<br>in | Declared out | Declared bi<br>Enable = 0 | Declared bi<br>Enable = 1 | Mapped VCD Value                                                                                         |
|------------|----------------|--------------|---------------------------|---------------------------|----------------------------------------------------------------------------------------------------------|
| h          | z input        | Check 1      | z input                   | Check 1                   | High – two or more<br>active drivers to the<br>port (may be conflicts,<br>yet resolved value is<br>high) |
| X          | z input        | No check     | z input                   | No check                  | Unknown (not needed)                                                                                     |
| Т          | z input        | No check     | z input                   | No check                  | Tri-state                                                                                                |

# unknown Direction

The driving direction is unknown if both the drivers in the test fixture and DUT are driving a non-tristate value. The resolved value is mapped in Table 12-8.

**Table 12-8 unknown Value Mapping** 

| Port Value | Declared in | Declared out | Declared bi<br>Enable = 0 | Declared bi<br>Enable = 1 | Mapped VCD Value            |
|------------|-------------|--------------|---------------------------|---------------------------|-----------------------------|
| 0          | 0 input     | Check 0      | 0 input                   | Check 0                   | Low (input=0 and output=0)  |
| 1          | 1 input     | Check 1      | 1 input                   | Check1                    | High (input=1 and output=1) |
| ?          | x input     | No check     | x input                   | No check                  | x (input=x and output=x)    |
| A          | 0 input     | Check 1      | 0 <b>input</b>            | Check 1                   | x (input=0 and output=1)    |
| a          | 0 input     | No check     | 0 <b>input</b>            | No check                  | x (input=0 and output=x)    |
| В          | 1 input     | Check 0      | 1 input                   | Check 0                   | x (input=1 and output=0)    |
| b          | 1 input     | No check     | 1 input                   | No check                  | x (input=1 and output=x)    |

Verilog Value Change Dump Stimuli

Table 12-8 unknown Value Mapping, continued

| Port Value | Declared<br>in | Declared out | Declared bi<br>Enable = 0 | Declared bi<br>Enable = 1 | Mapped VCD Value                            |
|------------|----------------|--------------|---------------------------|---------------------------|---------------------------------------------|
| С          | x input        | Check 0      | x input                   | Check 0                   | x (input=x and output=0)                    |
| С          | x input        | Check 1      | x input                   | Check 1                   | x (input=x and output=1)                    |
| F, f       | z input        | No check     | z input                   | No check                  | <pre>Tri-state (input=z and output=z)</pre> |

# **Enhanced VCD Format Example**

The following is an example of EVCD file format.

```
$date
Jul 11, 2004 15:42:26
$end
$version
TOOL: ncsim 05.00-p001
$end
$timescale
1 ns
$end
$scope module board $end
$scope module counter $end
$var port [3:0] ! value $end
$var port 1 clock $end
$var port 1 # fifteen $end
$var port 1 $ altFifteen $end
$upscope $end
$upscope $end
$enddefinitions $end
#0
$dumpports
pXXXX 6666 6666 !
pN 6 6 "
pX 6 6 #
pX 6 6 $
$end
```

Verilog Value Change Dump Stimuli

```
#5
pU 0 6 "
#10
pLLLL 6666 0000 !
pL 6 0 #
pL 6 0 $
#50
pD 6 0 "
```

# **Expected Output and Comparison Result Waveforms for Value Change Dump Files**

If a VCD or EVCD contains output or bi-directional vectors, the Virtuoso UltraSim simulator generates two waveform files: One contains all the expected output vector waveforms as specified in the VCD or EVCD file and the other contains the waveforms from the comparison results.

You can use the following statement in the VCD or EVCD file to enable or disable the simulator from generating these waveforms (default is 1 or enabled).

```
.output wf 0|1
```

The waveform format is defined by the wf\_format option in the analog netlist file. A maximum of two waveform files are generated for one or more VCD or EVCD files. The expected waveform filename is netlist.vecexp.trn (PSF, FSDB, etc.) and the output vector is signal\_name\_exp. The comparison waveform filename is netlist.vecerr.trn (PSF, FSDB, etc.) and each comparison waveform is signal\_name\_err.

The comparison result values include,

- 0 matched
- 1 mismatched
- **X** ignored (output vector = X or bi-directional vector at input stage are possible causes)

In addition to the individual comparison result waveforms, the simulator generates a single  $vec\_error$  waveform to indicate the overall comparison results. Waveform  $vec\_error$  equals 1 when any of the individual comparison result waveforms also have a value of 1 (X is treated as 0).

Verilog Value Change Dump Stimuli

# **Frequently Asked Questions**

- <u>Is it necessary to modify the VCD/EVCD file to match the signals?</u> on page 718
- How can I verify the input stimuli? on page 718
- How do I verify the output vector check? on page 719
- Why should I use hierarchical signal name mapping? on page 719
- What is the difference between CPU and user time? on page 719

# Is it necessary to modify the VCD/EVCD file to match the signals?

You can adjust the signal information file to match signals in the VCD/EVCD file with those in the netlist file, and leave the VCD/EVCD file unchanged. The Virtuoso UltraSim simulator only needs the scopes specified in the .scope statement and ignores the other scopes (the simulator also ignores the parent or child scope of the specified scope). The .alias statement can be used to map the signal names between the VCD/EVCD and circuit netlist files.

# How can I verify the input stimuli?

As digital vector format, first probe the signals in the top-level using <code>.probe tran v(\*)</code> <code>depth=1</code> and check the waveform outputs with the Virtuoso Visualization and Analysis or SimVision viewers.

**Note:** The signal names are case sensitive.

Review the log file to check if the signals defined in the digital vector file match those defined in the analog netlist file.

- If the signal is in the specified scope of VCD/EVCD, but not in the VCD info file, a warning message appears.
- If the signal is in the specified scope of VCD/EVCD and in the VCD info file, but not in the analog netlist file, a warning message appears.
- If the signal is in the analog netlist file, but does not match the one in VCD/EVCD, check the list of dangling nodes or no DC path to the ground.

Verilog Value Change Dump Stimuli

# How do I verify the output vector check?

A netlist.veclog file is generated at the location specified by the Virtuoso UltraSim simulator option-raw statement if there are any vector checks. A netlist.vecerr file is also generated when errors occur during the vector check. Refer to these two files for detailed information about the vector check.

When the signal is defined in both the VCD/EVCD files and the VCD info file, but not in the analog netlist file, the simulator issues a warning message.

In addition, the simulator generates two waveform files: One contains all the expected output vector waveforms as specified in the VCD or EVCD file and the other contains the waveforms from the comparison results.

# Why should I use hierarchical signal name mapping?

Flat signal name mapping works for most situations, but suffers from the following limitations:

- Only the signals in the top level can be mapped to the VCD file (analog netlist file).
- When multiple .scope statements are used in a digital VCD file, the Virtuoso UltraSim simulator treats them as a single set and searches for signals (as defined in the .in, .out, and .bi statements) in all of the .scope statements. An error occurs when a signal with the same name appears in more than one .scope statement.

Hierarchical signal name mapping is able to overcome these limitations, allowing you to map signals to the lower levels of the analog netlist file and to use multiple .scope statements (see "Enhanced Statements" on page 708 for more information about .scope statements).

#### What is the difference between CPU and user time?

## **Description**

- **CPU time** is the time the central processing unit (CPU) spends running the user program
- **User time** is the user and system times combined (that is, the total time needed to provide system service to the user program)

When running a simulation, the Virtuoso UltraSim simulator stores the elapsed CPU and user time information in the STDOUT (standard output) or log file. The estimated completion time is based on linear interpolation of the user time from the start of the simulation.

Verilog Value Change Dump Stimuli

Note: The elapsed user time can be less than the elapsed CPU time.

# **Example**

Completed transient up to: 1.020019e-06 (60%) at Tue Sep 5 11:26:39 2006 memory: 393.1200 KB total: 63.0314 MB elapsed user time: 0:00:10 (10.240 sec), elapsed CPU time: 0:00:10 (10.280 sec) estimated completion time: 0:00:06 \*\*\*\* NUM\_EVENTS: 144490 \*\*\*\*

# Flash Core Cell Models

This chapter describes the flash core cell macro models supported by the Virtuoso<sup>®</sup> UltraSim<sup>™</sup> simulator. The simulator is able to model the floating gate effect of the flash core cell, in addition to conventional MOSFET models, such as MOS level 1 and BSIM3.

The flash core cell model is more accurate and flexible than conventional models using analog hardware description language (HDL) or complicated subcircuits comprised of many elements. The model also allows simultaneous simulation of the flash core cell with peripheral circuitry. Based on parameterized equations, the effects of the floating gate charge are tracked by the change of threshold voltage (Vth) of the cell. The flash core cell can model different events, such as programming, erasing, and reading during the simulation. Since each type of event is controlled by different physics, the Vth equations are different for each event.

# **Device**

# Description

The flash core cell is a MOSFET device with a floating gate. The Virtuoso UltraSim simulator supports single n-well and embedded p-well processes. A single n-well process results in a four pin device and an embedded p-well process results in a five pin device. The device parameters are listed in <u>Table 13-1</u> on page 721.

**Table 13-1 Device Parameters** 

| Parameter | Description                           |
|-----------|---------------------------------------|
| mcell     | MOSFET transistor for flash core cell |
| nd        | Drain node                            |
| ng        | Gate node                             |
| ns        | Source node                           |
|           |                                       |

Flash Core Cell Models

Table 13-1 Device Parameters, continued

| Parameter             | Description                                 |
|-----------------------|---------------------------------------------|
| npw                   | P-well node for n-MOSFET device             |
| ndnw                  | Deep N-well node (optional)                 |
| model_name            | Model name                                  |
| 1                     | Device length                               |
| W                     | Device width                                |
| deltvthinit or delvto | Device Vth shift at time 0 (default is 0 V) |

# **Models**

.model model name flashcell flashlevel=val <parameter1=val1> <parameter2=val2>

**Note:** The flashcell keyword is used to indicate that the model card is a flash core cell model card. In addition, the flashlevel parameter can be set to 1, 2, or 3 according to the flash cell type being simulated (model parameters for different flash cell types are listed in Tables 13-2, 13-3, and 13-4).

### **Description**

The Virtuoso UltraSim simulator supports flash core cell models based on MOS level 1 or BSIM3v3 models. The Vth of the transistor varies according to parameterized equations. The

Flash Core Cell Models

flash core cell model consists of two parts: The flash core cell model parameters used to model Vth changes and the conventional MOSFET model.

Table 13-2 Model Parameters for flashlevel=1 (NOR Type)

| Parameter     | Description                                                                             | Default Value |
|---------------|-----------------------------------------------------------------------------------------|---------------|
| tpgmstep      | Timestep at which Vth is adjusted for programming event during simulation               | 10 ns         |
| tersstep      | Timestep at which Vth is adjusted for erasing event                                     | 500 ns        |
| kpgm          | Change in Vth during programming event (per tpgmstep)                                   | 2e-3 V        |
| kers          | Change in Vth during erasing event (per tersstep)                                       | 0.15e-3 V     |
| vgpgmmin      | Minimum of Vgate during programming event                                               | 1 V           |
| vdpgmmin      | Minimum of Vdrain during programming event                                              | 1 V           |
| vspgmmax      | Maximum of Vsource during programming event                                             | 1 mV          |
| vpwpgmmax     | Maximum of Vpwell during programming event                                              | 0 V           |
| vgersmax      | Maximum of Vg during erasing event                                                      | 0 V           |
| vpwersmin     | Minimum of Vpwell during erasing event                                                  | 0 V           |
| vdersmin      | Minimum of Vdrain during erasing event                                                  | No default    |
|               | <b>Note:</b> The vdersmin parameter is a required flash core cell model card parameter. |               |
| vsersmin      | Minimum of Vsource during erasing event                                                 | 0 V           |
| flashvcc      | Flash core cell voltage supply                                                          | 20 V          |
| vthigh        | Maximum of Vth                                                                          | 10 V          |
| vtlow         | Minimum of Vth                                                                          | -10 V         |
| vtpgmmaxshift | Absolute maximum Vth shift in a single programming event                                | 10 V          |
| vtersmaxshift | Absolute maximum Vth shift in a single erasing event                                    | 10 V          |

Flash Core Cell Models

Table 13-3 Model Parameters for flashlevel=2 (NOR Type)

| Parameter     | Description                                               | Default Value |
|---------------|-----------------------------------------------------------|---------------|
| kpgm          | Change in Vth during programming event (per tpgmstep)     | 2e-3 V        |
| kers          | Change in Vth during erasing event (per <u>tersstep</u> ) | 0.1e-3 V      |
| tpgmstep      | Time interval for Vth update during programming event     | 10 ns         |
| tersstep      | Time interval for Vth update during erasing event         | 500 ns        |
| vgpgmmin      | Minimum gate voltage to start programming event           | 1 V           |
| vgpgmmax      | Maximum gate voltage to start programming event           | 10 V          |
| vdpgmmin      | Minimum drain voltage to start programming event          | 1 V           |
| vdpgmmax      | Maximum drain voltage to start programming event          | 10 V          |
| vpwpgmmin     | Minimum pwell voltage to start programming event          | -4 V          |
| vpwpgmmax     | Maximum pwell voltage to start programming event          | 0 V           |
| vnwpgmmin     | Minimum nwell voltage to start programming event          | 0 V           |
| vnwpgmmax     | Maximum nwell voltage to start programming event          | 20 V          |
| vgersmin      | Minimum gate voltage to start erasing event               | -15 V         |
| vgersmax      | Maximum gate voltage to start erasing event               | 0 V           |
| vdersmin      | Minimum drain voltage to start erasing event              | 0 V           |
| vsersmin      | Minimum source voltage to start erasing event             | 0 V           |
| vsersmax      | Maximum source voltage to start erasing event             | 1 V           |
| Vpwersmin     | Minimum pwell voltage to start erasing event              | 0 V           |
| vnwersmin     | Minimum nwell voltage to start erasing event              | 3.5 V         |
| vtpgmmaxshift | Maximum Vth shift during programming event                | 10 V          |
| vtersmaxshift | Maximum Vth shift during erasing event                    | 10 V          |
| vthigh        | Maximum value of Vth after programming event              | 10 V          |
| vtlow         | Maximum value of Vth after erasing event                  | -10 V         |

Flash Core Cell Models

Table 13-4 Model Parameters for flashlevel=3 (NAND Type)

| Parameter  | Description                                                      | <b>Default Value</b> |
|------------|------------------------------------------------------------------|----------------------|
| kpgm       | Change in Vth during simulation programming event (per tpgmstep) | 1V/1 us              |
| kers       | Change in Vth during erasing event (per tersstep)                | 1V/1 us              |
| tpgmstep   | Time interval for Vth update during programming event            | 10 ns                |
| tersstep   | Time interval for Vth update during erasing event                | 10 ns                |
| vgspgmmin  | Minimum gate to source voltage to start programming event        | 10 V                 |
| vgspgmmax  | Maximum gate to source voltage for programming event             | 30 V                 |
| vsbpgmmax  | Maximum source-to-body voltage to start program                  | 0.5 V                |
| vpwgersmin | Minimum pwell to gate voltage to start erasing event             | 10 V                 |
| vpwgersmax | Maximum pwell to gate voltage for erasing event                  | 30 V                 |
| delvto     | Initial value for cell Vth                                       | 0 V                  |
| vthigh     | Maximum value of Vth after programming event                     | 5 V                  |
| vtlow      | Maximum value of Vth after erasing event                         | -5 V                 |

## **Examples**

The flash core cell model must be attached to the conventional MOSFET model in order to function. To attach a flash core cell model to a MOSFET model, use the following command:

```
.appendmodel flash=dest mod name model=src mod name
```

dest\_mod\_name is the name of the flash core cell model and src\_mod\_name is the name of the conventional MOSFET model.

### For example

.model fnmos1 flashcell flashlevel=1 vthigh=10

tells the simulator that fnmos1 is a flash core cell model and that flashlevel and vthigh are its model parameters.

### The next example

### Flash Core Cell Models

```
.model tn nmos level=49 vtho=0.0 k1=0.4 k2=0.3 .model nandcell flashcell flashlevel=3 vthigh=10 kpgm=2m vgspgmmin=10 .appendmodel flash=nandcell model=tn mcell d g s pw tn l=0.9 w=1 delvto=-0.7
```

tells the Virtuoso UltraSim simulator that nandcell is a flash core cell model and tn is a conventional MOSFET model on which the flash core cell model is attached.

14

# **VST/VAVO/VAEO Interfaces**

This chapter describes the Virtuoso<sup>®</sup> VoltageStorm Transistor (VST), Virtuoso Analog VoltageStorm Option (VAVO), and Virtuoso Analog ElectronStorm Option (VAEO) interfaces for the Virtuoso UltraSim<sup>™</sup> simulator.

# **VST Interface**

The Cadence VoltageStorm Transistor-Level PGS tool is used to analyze the power distribution network for IR voltage drop and metal electromigration failure for a circuit design. The Virtuoso UltraSim simulator supports the following flows:

- Lumped capacitance in signal nets for higher performance in actual circuit simulation.
- Distributed resistance and capacitance in signal nets for greater signal timing accuracy.

The Virtuoso UltraSim usim\_ir command is designed to be used with these flows. For more information about this tool, refer to the *VoltageStorm Transistor-Level PGS User Guide*.

# **VAVO/VAEO** Interface

### **Spectre Syntax**

```
usim emir type=all format=[vavo] [start=time] [stop=time]
```

# **SPICE Syntax**

```
.usim emir type=all format=[vavo] [start=time] [stop=time]
```

**Note:** A period (.) is required when using SPICE language syntax (for example, .usim\_emir).

VST/VAVO/VAEO Interfaces

### **Description**

To improve the efficiency and capability of the Virtuoso UltraSim simulator and VAVO/VAEO flow, the simulator calculates the information needed for electromigration (EM) and IR drop analysis, including maximum, root mean square (RMS), and average voltage values for each node, and average current values for each resistor. The information is saved in a binary database that can be read into VAVO/VAEO for post-processing.

The usim\_emir command can be added to the netlist file, so that the Virtuoso UltraSim simulator saves the binary database, and VAVO/VAEO continues to run uninterrupted.

## **Arguments**

format The Virtuoso UltraSim simulator saves the voltage and current information

in a binary database (vavo keyword is specified for Virtuoso UltraSim and

VAVO/VAEO flow).

**Note:** The usim\_emir command can also be used with the Virtuoso

UltraSim netlist-based EM/IR flow.

start/stop Specifies the time window start and stop times. The start time default is

the beginning of the transient simulation and the stop time default is the

Product Version 18.1

All Rights Reserved.

end of the transient simulation.

# Index

| .voh <u>704</u>                                                | settings, UltraSim options 158                         |
|----------------------------------------------------------------|--------------------------------------------------------|
| .vol <u>705</u>                                                | sim_mode <u>157</u>                                    |
| 'apostrophe <u>55</u>                                          | wf_reltol <u>200,</u> <u>202</u>                       |
| '' single quotation marks 467, 475, 635,                       | acheck <u>418</u>                                      |
| <u>689</u>                                                     | active node checking analysis 418                      |
| " " double quotation marks 467, 475                            | actnode file 39                                        |
| " quotation mark <u>55</u>                                     | ade <u>253</u>                                         |
| () parentheses <u>23</u> , <u>55</u> , <u>635</u> , <u>689</u> | ADE (Analog Design Environment) 21, 26                 |
| [ ] brackets, square <u>22</u> , <u>176</u> , <u>298</u>       | advanced analysis, UltraSim 417                        |
| { } braces <u>55</u>                                           | advantages of AgeMOS model 602                         |
| * asterisk <u>55, 682</u>                                      | age <u>605</u>                                         |
| * wildcard 467, 475                                            | aged, model 600                                        |
| *relxpert: <u>55</u> , <u>603</u>                              | agemethod 606                                          |
| *relxpert: + <u>55</u>                                         | AgeMOS <u>601</u>                                      |
| / back slash 315                                               | ageproc <u>607</u>                                     |
| & ampersand <u>635</u> , <u>689</u>                            | ahdl_include <u>54</u>                                 |
| # number sign 679                                              | -ahdllint, command line format 33                      |
| ^ caret 635, 689                                               | alias <u>373, 684</u>                                  |
| + plus sign <u>55</u> , <u>621</u> , <u>682</u>                | alter <u>103</u>                                       |
| +config, command line format 30                                | analog <u>155, 163</u>                                 |
| +lorder, command line format 32                                | autodetection <u>164</u>                               |
| +lqtimeout, command line format 31                             | design environment <u>26</u>                           |
| +lreport, command line format 31                               | analysis                                               |
| +lsuspend, command line format <u>32</u>                       | active node checking 418                               |
| <pre>&lt;&gt; brackets, angle 298</pre>                        | advanced 417                                           |
| = equal sign <u>55</u>                                         | capacitive current 464                                 |
| =log, command line format                                      | commands <u>383</u>                                    |
| 31<br>  bar <u>22, 635, 689</u>                                | design checking <u>421</u><br>dynamic power <u>445</u> |
| ~ tilde 635, 689, 690                                          | info <u>580</u>                                        |
| \$ dollar sign 55, 128, 670, 682                               | node activity 447                                      |
| \$comment 669                                                  | parasitic effects on power net                         |
| \$date 671                                                     | wiring <u>589</u>                                      |
| \$end <u>670</u>                                               | partition and node connectivity 583                    |
| \$enddefinitions 672                                           | power <u>457</u>                                       |
| \$scope <u>673</u>                                             | power checking 466                                     |
| \$timescale 674                                                | timing 483                                             |
| \$upscope <u>675</u>                                           | UltraŠim, advanced 417                                 |
| \$var <u>676</u>                                               | wasted current 464                                     |
| \$version 678                                                  | ATFT (Alpha Thin Film Transistor) 52                   |
|                                                                | autodetection, analog 164                              |
| <b>A</b>                                                       | average, RMS, min, max, peak-to-peak, and              |
| A                                                              | integral (see .measure) <u>130</u>                     |
|                                                                | avoh <u>651</u>                                        |
| A (Analog) <u>155</u>                                          | avol <u>652</u>                                        |
| abstoli <u>175</u>                                             |                                                        |
| abstoly 175                                                    | D                                                      |
| AC lifetime and aging model 598                                | В                                                      |
| accuracy                                                       | DOCOIDD TO                                             |
| analog <u>163</u>                                              | B3SOIPD <u>52</u>                                      |
| mos_method <u>185</u>                                          | backannotation, RC 337                                 |

| behavioral models, Verilog-A <u>54</u><br>bi <u>689</u>                       | capacitor<br>statistical <u>519</u>                               |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------|
| bipolar junction transistor <u>58</u>                                         | voltage <u>434</u>                                                |
| argument descriptions 47                                                      | DC path leakage current 469                                       |
| Gummel Poon <u>58</u>                                                         | diode voltage 438                                                 |
| HICUM <u>58</u>                                                               | floating gate induced leakage 478                                 |
| Mextram <u>58</u>                                                             | high impedance node 472                                           |
| parasitic <u>227</u>                                                          | hold 484                                                          |
| quasi-saturation <u>58</u>                                                    | hot spot node current 475                                         |
| VBIC99 58                                                                     | JFET voltage 441                                                  |
| bisection timing optimization 498  P. IT (Pinelar Junction Transister) 52 155 | MESFET voltage 441                                                |
| BJT (Bipolar Junction Transistor) <u>52, 155,</u>                             | MOS device voltage 421                                            |
| 227, 427<br>B IT voltage check 427                                            | netlist parameter <u>505</u>                                      |
| BJT voltage check 427<br>BSIM                                                 | over current (excessive current) 466 over voltage (excessive node |
| 1 <u>52</u>                                                                   | voltage (excessive flode voltage) 467                             |
| 2 <u>52</u>                                                                   | pulse width 487                                                   |
| 3 <u>26, 52</u>                                                               | resistor                                                          |
| 3SOI <u>52</u>                                                                | statistical <u>517</u>                                            |
| 3V3 <u>52,</u> <u>600</u>                                                     | voltage <u>431</u>                                                |
| 4 <u>26, 52, 600</u>                                                          | setup <u>490</u>                                                  |
| SPICE <u>184</u>                                                              | static                                                            |
| built-in functions, Spectre and SPICE                                         | Diode voltage 531                                                 |
| models 144                                                                    | high impedance <u>569</u>                                         |
| bus                                                                           | maximum leakage path <u>568</u>                                   |
| node mapping, Verilog netlist 233                                             | MOS voltage <u>525</u>                                            |
| signal notation 232                                                           | NMOS bulk forward-bias <u>542</u>                                 |
| buschar <u>232</u>                                                            | PMOS bulk forward-bias <u>547</u>                                 |
|                                                                               | substrate forward bias 522                                        |
| C                                                                             | timing edge 493                                                   |
| C                                                                             | checkSysConf <u>36</u>                                            |
| C (Coloius) 22                                                                | chk_capacitor                                                     |
| C (Celsius) 23                                                                | file <u>39</u>                                                    |
| canalog <u>194</u><br>canalogr <u>195</u>                                     | chk_ignore 631, 691<br>chk_resistor                               |
| capacitive current analysis 464                                               | file 39                                                           |
| capacitor 61                                                                  | chk_window 632                                                    |
| statistical check 519                                                         | chkwindow 692                                                     |
| voltage check 434                                                             | circuit elements                                                  |
| CCCS (Current-Controlled Current                                              | E <u>89</u>                                                       |
| Šource) <u>63</u>                                                             | F <u>63</u>                                                       |
| CCVS (Current-Controlled Voltage                                              | G <u>85</u>                                                       |
| Source) <u>65</u>                                                             | H <u>65</u>                                                       |
| CDS_AUTO_64BIT <u>36</u>                                                      | T <u>73</u>                                                       |
| cgnd <u>263</u>                                                               | W <u>74</u>                                                       |
| cgndr <u>264</u>                                                              | close <u>380</u>                                                  |
| changing resistor, capacitor, or MOSFET                                       | -cmd cmdfile, command line format 33                              |
| device values 246                                                             | CMI (Compiled-Model Interface) 190                                |
| check                                                                         | -cmiconfig, command line format 33                                |
| active node 418                                                               | cmin_allnodes 180                                                 |
| BJT device voltage 427                                                        | CMOS (Complementary Metal Oxide                                   |

| Semiconductor) 599 command descriptions, digital vector format avoh 651 avol 652 chk_ignore 631 chk_window 632 enable 635 hier 629 hlz 656 idelay 640 io 626 odelay 641 outz 657 period 637 radix 625 slope 643 tdelay 642 tfall 644 trise 645 triz 658 tunit 630 vih 647 vil 648 vname 627 voh 649 vol 650 vref 653 vth 654 line format, UltraSim 29 +config 30 +lorder 32 +lqtimeout 31 +lreport 31 +lsuspend 32 =log 31 -ahdllint 33 -cmd cmdfile 33 -cmiconfig 33 | -rout 33 -rtsf 32 -spectre 33 -top subckt 33 -uwifmt name 31 -v 33 -vlog Verilog_file 33 -w 33 commands analysis 383 log file 379 UltraSim 22 comment 669 comment line command descriptions 621 signal information file 682 comparison result waveforms digital vector file 662 value change dump file 717 configuration file, UltraSim 37 conn 384 connect 105 continuous line command descriptions 621 signal information file 682 value change dump file 717 configuration file, UltraSim 37 conn 384 connect 105 continuous line command descriptions 621 signal information file 682 value change dump file 669 control options, .print 142 conventions 22 current analysis capacitive 464 wasted 464 current and power, .measure 132 current-controlled current source 63 voltage source 65 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| voh <u>649</u> vol <u>650</u> vref <u>653</u> vth <u>654</u> line format, UltraSim <u>29</u> +config <u>30</u> +lorder <u>32</u>                                                                                                                                                                                                                                                                                                                                      | value change dump file 669 control options, .print 142 conventions 22 current analysis capacitive 464 wasted 464                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| +lsuspend <u>32</u><br>=log <u>31</u><br>-ahdllint <u>33</u><br>-cmd cmdfile <u>33</u><br>-cmiconfig <u>33</u>                                                                                                                                                                                                                                                                                                                                                        | current source 63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| -f <u>30</u> -format fmt <u>31</u> -h <u>30</u> -i <u>33</u> -l dir <u>33</u> -info <u>30</u> -libpath path <u>31</u> -log <u>31</u> -outdir <u>31</u> -outname <u>31</u> -r file <u>33</u>                                                                                                                                                                                                                                                                           | DA (Digital Accurate) 154 data 106, 679, 711 database options, simulator buschar 232 date 671 DC a mode 155 independent sources 69 lifetime and aging model 598 path leakage current check 469 progress report 171                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| simulation control options 166 unstable nodes report 172 dc 166 options, simulator                                                       | states <u>660</u> tabular data <u>659</u> vector patterns <u>624</u> waveforms <u>662</u> Diode                             |
|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| dc <u>166</u> dc_exit <u>171</u> dc_prolong <u>170</u> dc_turbo <u>167</u> homotopy <u>168</u> transient source functions <u>93</u>      | static voltage check 531 diode 52, 67 supported models Level 1 67 Level 2 67                                                |
| dc_exit <u>171</u> dc_rpt_num <u>172</u> dc_turbo <u>167</u> dcheck <u>421</u>                                                           | Level 3 67<br>Level 4 67<br>voltage check 438<br>diode_method 190                                                           |
| dcheck file 39<br>dcut 191, 192<br>debugging, interactive simulation 371                                                                 | DRAM (Dynamic Random Access<br>Memory) <u>161</u><br>DSM (Deep-Submicron) <u>597</u>                                        |
| default values, simulator options 252<br>deg_mod 614<br>deltad 608<br>describe 386<br>design, checking analysis 421                      | dsn<br>file <u>41</u><br>DSPF (Detailed Standard Parasitic<br>Format) <u>25, 257</u><br>dump_step <u>199</u>                |
| detect conducting NMOSFETs 553 PMOSFETs 558                                                                                              | duplicate_subckt <u>228</u> duplicateinstance <u>231</u> duplicateports <u>229</u> DUT (Device Under Test) <u>713</u>       |
| device binning 221 flash core cell 721 model options, simulator                                                                          | DX (Digital Extended) 154<br>dynamic power analysis 445                                                                     |
| deg_mod 614<br>diode_method 190<br>mos_cap 186<br>mos_method 185                                                                         | <b>E</b> E-element <u>89</u> EKV (Enz-Krummenacher-Vittoz) <u>52</u>                                                        |
| mosd_method <u>186</u><br>vdd <u>193</u><br>device_master_name <u>189</u>                                                                | elem_compact <u>222</u><br>elem_i <u>388</u><br>elemcut_file <u>240</u>                                                     |
| devices, HSPICE <u>57</u> DF (Digital Fast) <u>154</u> D-FF (Delay-Type Flip Flop) <u>501</u> digital                                    | elemcut, output file 39 element, compaction 222 elements, circuit bipolar junction transistor 58                            |
| accurate <u>154</u> extended <u>154</u> fast <u>154</u> vector file <u>39, 619</u>                                                       | capacitor <u>61</u> current-controlled current source <u>63</u> current-controlled voltage source <u>65</u> diode <u>67</u> |
| conversion to analog waveform <u>661</u><br>example <u>663</u><br>frequently asked questions <u>664</u><br>general definition <u>621</u> | independent sources <u>69</u><br>lossless transmission line <u>73</u><br>MOSFET <u>77</u><br>resistor <u>80</u>             |
| signal<br>characteristics <u>638</u>                                                                                                     | self inductor <u>83</u><br>voltage-controlled                                                                               |

| capacitor <u>85</u>                             | 627, 629, 630, 633, 635, 637, 640,                                 |
|-------------------------------------------------|--------------------------------------------------------------------|
| current source 85                               | 641, 642, 643, 644, 645, 647, 648,                                 |
| resistor <u>85</u>                              |                                                                    |
|                                                 | 649, 650, 651, 652, 653, 654, 656,                                 |
| voltage source 89                               | 657, 658                                                           |
| elements, HSPICE <u>57</u>                      | diode modeling options 191, 192                                    |
| enable <u>635</u>                               | dynamic power analysis                                             |
| end <u>107</u> , <u>670</u>                     | .measure <u>445</u>                                                |
| end_bus_symbol <u>233</u>                       | .probe <u>446</u>                                                  |
| enddefinitions 672                              | elem_compact <u>222</u>                                            |
| endl <u>108</u>                                 | enhanced value change dump 712,                                    |
| ends <u>109</u>                                 | <u>716</u>                                                         |
| environment options, simulator                  | flash core cell 725                                                |
| ade <u>253</u> '                                | floating gate induced leakage current                              |
| eom <u>109</u>                                  | check <u>480</u>                                                   |
| equations                                       | hier 221                                                           |
| AC lifetime and aging model                     | hierarchical signal name mapping 708,                              |
| age 599                                         | 709, 710                                                           |
|                                                 |                                                                    |
| degradation <u>599</u>                          | hold check 487                                                     |
| quasi-static argument <u>599</u>                | info analysis <u>581</u>                                           |
| AgeMOS <u>601</u>                               | interactive mode commands                                          |
| DC lifetime and aging model                     | analysis <u>384, 386, 390, 392, 393,</u>                           |
| degradation <u>598</u>                          | <u>395, 396, 398, 399, 400, 401,</u>                               |
| proportionality constant <u>598</u>             | <u>402, 403, 404, 405, 406, 407,</u>                               |
| error messages 43, 351                          | <u>408, 409, 411, 412, 413, 414, </u>                              |
| EVCD                                            | <u>415, 416</u>                                                    |
| command descriptions 711                        | general <u>373,</u> <u>375,</u> <u>376,</u> <u>377,</u> <u>378</u> |
| data <u>711</u>                                 | log file 380, 381, 382                                             |
| port direction and value mapping 713            | log <u>34</u>                                                      |
| signal strength levels 711                      | lshort <u>196</u>                                                  |
| value change data syntax 711                    | lvshort 196                                                        |
| EVCD (Extended Value Change                     | m=mval <u>59</u>                                                   |
| Dump) 25, 667                                   | method 173                                                         |
| example(s)                                      | model_lib <u>209</u>                                               |
| .measure 130                                    | MOSFET modeling options 185, 186                                   |
| active node checking analysis 419               | netlist 48                                                         |
|                                                 |                                                                    |
| advanced analysis <u>501, 515, 587</u>          | node activity analysis 451                                         |
| AgeMOS 601                                      | parasitic file parsing options 281, 282,                           |
| analog 164                                      | 283, 285, 290, 292, 294, 295, 298,                                 |
| canalogr <u>195</u>                             | 300, 302, 306, 308, 309, 315, 320,                                 |
| capacitive current analysis 465                 | <u>322, 323, 326, 327, 329, 334, 335,</u>                          |
| circuit elements <u>59, 62, 68, 69, 72, 73,</u> | <u>336, 345</u>                                                    |
| <u>74, 78, 80, 82, 83, 87, 91</u>               | partition and node connectivity                                    |
| conventions <u>23</u>                           | analysis <u>583</u>                                                |
| dc <u>167</u>                                   | power                                                              |
| design checking analysis                        | analysis <u>459</u>                                                |
| BJT voltage check 430                           | report format 460                                                  |
| capacitor voltage check 436                     | checking analysis                                                  |
| diode voltage check 440                         | dc path leakage current                                            |
| MOS voltage check 424                           | check 471                                                          |
| resistor voltage check 433                      | high impedance node check 474                                      |
| digital vector file commands 625, 626,          | hot spot node check 476                                            |
| a.g.ta. 100to. 1110 00111111a11a0 020, 020,     | Hot opot House shook TIO                                           |

| over current check 467<br>over voltage check 469<br>network 365, 366<br>pulse width check 489<br>RC reduction options 262, 263, 264,<br>265, 267, 268, 270<br>reliability control statements 605, 606, | wasted current analysis 465 waveform file options 199, 200, 201, 202, 203, 204, 205 wildcard 49 excluding resistors and capacitors power network detection 271 RC reduction 271 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 607, 608, 611<br>running 64-bit mode 37<br>selective RC backannotation 338, 339,<br>340, 341, 342, 343, 344, 347, 348,                                                                                 | exec <u>374</u><br>exi <u>390</u><br>exit <u>375</u><br>exitdc <u>392</u>                                                                                                       |
| 349, 350<br>setup check 493<br>signal information file 684, 686, 687,<br>688, 689, 692, 696, 697, 698, 699,<br>700, 702, 703, 704, 705, 706                                                            | exp <u>94</u> expected output waveforms digital vector file <u>662</u> value change dump file <u>717</u>                                                                        |
| sim_mode <u>158</u><br>simulation                                                                                                                                                                      | F                                                                                                                                                                               |
| output statements 127, 140                                                                                                                                                                             | •                                                                                                                                                                               |
| tolerances <u>175, 176, 177, 178, 179</u><br>simulation and control statements <u>103,</u><br><u>105, 106, 107, 108, 109, 110, 111,</u>                                                                | -f, command line format 30<br>features, UltraSim 25<br>F-element 63                                                                                                             |
| <u>112, 113, 114, 116, 120, 121, 122,</u><br><u>123</u>                                                                                                                                                | FET (Field Effect Transistor) 71 file(s)                                                                                                                                        |
| speed 160                                                                                                                                                                                              | ic <u>115</u>                                                                                                                                                                   |
| static power grid calculator 594 stitching files 273, 275, 276, 277                                                                                                                                    | .part_rpt <u>583</u><br>actnode <u>39</u>                                                                                                                                       |
| strict_bin <u>222</u>                                                                                                                                                                                  | aged model 600                                                                                                                                                                  |
| structural Verilog, dummy node                                                                                                                                                                         | chk_capacitor 39                                                                                                                                                                |
| connectivity 236                                                                                                                                                                                       | chk_resistor <u>39</u>                                                                                                                                                          |
| syntax 23                                                                                                                                                                                              | configuration <u>37</u>                                                                                                                                                         |
| Spectre 42                                                                                                                                                                                             | dcheck <u>39</u>                                                                                                                                                                |
| SPICE <u>42</u>                                                                                                                                                                                        | digital vector 619                                                                                                                                                              |
| tabular data <u>659</u><br>timing                                                                                                                                                                      | dsn <u>41</u><br>elemcut <u>39, 240</u>                                                                                                                                         |
| analysis <u>483</u>                                                                                                                                                                                    | fsdb <u>39</u>                                                                                                                                                                  |
| edge check 497                                                                                                                                                                                         | icmd <u>40</u>                                                                                                                                                                  |
| transient source functions 93, 94, 95,                                                                                                                                                                 | ilog <u>40</u>                                                                                                                                                                  |
| <u>96, 97, 98, 100</u>                                                                                                                                                                                 | log                                                                                                                                                                             |
| UltraSim                                                                                                                                                                                               | commands 379                                                                                                                                                                    |
| options <u>152, 153</u>                                                                                                                                                                                | examples <u>34</u>                                                                                                                                                              |
| output file 615<br>value change dump file 669                                                                                                                                                          | license <u>20</u><br>simulator options <u>31</u>                                                                                                                                |
| data commands 679, 680                                                                                                                                                                                 | meas <u>40</u>                                                                                                                                                                  |
| definition commands 671, 672, 673,                                                                                                                                                                     | mt <u>40</u>                                                                                                                                                                    |
| 674, 675, 676, 678                                                                                                                                                                                     | nact <u>40</u>                                                                                                                                                                  |
| vdd <u>193</u>                                                                                                                                                                                         | netlist.vecerr.trn <u>662, 717</u>                                                                                                                                              |
| vh <u>223</u>                                                                                                                                                                                          | netlist.vecexp.trn 662, 717                                                                                                                                                     |
| vl <u>224</u>                                                                                                                                                                                          | nodecut <u>40, 240</u>                                                                                                                                                          |
| voltage regulator simulation 359 warning limit 210                                                                                                                                                     | output <u>39, 615</u><br>pa 40                                                                                                                                                  |
| wanniu iiili ZIU                                                                                                                                                                                       | ua 40                                                                                                                                                                           |

| para_rpt <u>40</u> parasitic, parsing options <u>279</u> part_rpt <u>40</u> pcheck <u>40</u> pr <u>40</u> print <u>40</u> rpt_chkdiov <u>40</u> rpt_chkmosv <u>40</u> rpt_chknmosb <u>40</u> rpt_chknmosvgs <u>40</u> rpt_chkpar <u>40</u>                                                                                                   | WDF 26, 197 -format fmt, command line format 31 Fourier 184 frequently asked questions     digital vector file 664     post-layout simulation 354     value change dump file 718 front_bus_symbol 233 fsdb     file 39 FSDB (Fast Signal Database) 26, 197                                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rpt_chkpmosvgs <u>40</u><br>rpt_chkrcdelay <u>40</u>                                                                                                                                                                                                                                                                                         | G                                                                                                                                                                                                                                                                                                                                                  |
| rpt_chksubs 40 rpt_erc 40 rpt_maxleak 40 signal information 681 size, waveform 199 stitching 273 ta 41 tr0ascii 41 tran 41 ulog 41 updating waveform 198 value change dump processing 667 vecerr 41 veclog 41 waveform resolution 200                                                                                                        | G-element 85 general commands, interactive mode 372 general options, simulator analog 163 postl 269 sim_mode 157 speed 159 global 110 global threshold values vh 223 vl 224 voltages for lprint/lprobe 223 gmin_allnodes 180 gmin_float 220                                                                                                        |
| wdf 41 filtering routine, static power grid                                                                                                                                                                                                                                                                                                  | Н                                                                                                                                                                                                                                                                                                                                                  |
| calculator 592 find and when, .measure 133 flash core cell     device 721     models 722 flattening circuit hierarchy option 220 floating gate induced leakage current     check 478 flush 381 force 393 forcev 395 format     command line 29     digital vector file 619     netlist 45, 357     PSF 26, 197     SST2 197     waveform 197 | -h, command line format 30 HBT (Hetero-Junction Bipolar Transistor) 52 HCI (Hot Carrier Injection) 595 HCI model 597 AC lifetime and aging 598 DC lifetime and aging 598 hot carrier lifetime and aging 598 MOSFET substrate and gate current 598 hci_only 609 HDL (Hardware Description Language) 721 H-element 65 help .usim_opt 255 command 376 |

| hier 220, 629 hier_delimiter 224 hier_tree 396 hierarchical     delimiter in netlists 224     signal name mapping 707 high impedance node check 472 high-sensitivity analog circuit     simulation 163 history 377 hlz 656 hold check 484 homotopy 168 hot carrier     degradation 26     injection 595     lifetime and aging model 598 hot spot node current check 475 HRCX (Hierarchical Resistor and Capacitor Extraction) 29 HSPICE     expressions support     built-in functions 144     operators 146 HVMOS (High-Voltage MOS) 52 | dc 166 diode 67 JFET and MESFET 72 MOSFET 77 integration method 173 interactive command, flush 198 simulation debugging 371 interactive mode commands alias 373 close 380 conn 384 describe 386 elem_i 388 exec 374 exi 390 exit 375 exitdc 392 flush 381 force 393 forcev 395 help 376 hier_tree 396 history 377 index 398 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -I dir, command line format 33 -i, command line format 33 I(), element instance list format 467 ic 111 icmd file 40 idelay 640, 696 ilog file 40 in 687 include 112 independent sources 69 index 398 inductor shorting 195 info analysis 580 -info, command line format 30 infoname 580 ingold, .option 142 initial condition .ic 111 BJT 58                                                                                                                                                                                              | match 399 meas 400 name 401 nextelem 402 node 403 nodecon 404 op 405 open 382 probe 406 release 407 restart 408 run 409 runcmd 378 save 411 stop 413 time 414 value 415 vni 416 interface reliability 26 waveform 26 introduction, UltraSim 25 io 626                                                                       |

| J                                                                                                                                                            | M                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JFET circuit elements 71 voltage check 441  JFET (Junction Field Effect Transistor) 52  JFET and MESFET 71 supported models Level 1 71 Level 2 71 Level 3 71 | macro 121 malias 129 match 399 maxstep_window 176 meas 400 file 40 measdgt, .option 143 measure 130 measure/power 445 measurement, waveform post-                                   |
| LDD (Lightly Doped Drain) 597 ldmos 52 level, models 1 67, 71                                                                                                | processing 35 memory 155 MESFET circuit elements 71 voltage check 441 MESFET (Metal Semiconductor Field Effect Transistor) 71                                                       |
| 2 67, 71<br>3 67, 71<br>4 67<br>lib 113<br>-libpath path, command line format 31<br>license<br>log file 20<br>token, tracking 20                             | messages error 43, 351 warning 43, 351 method 173 minage 611 minr 192 miscellaneous options, UltraSim 207 mixed                                                                     |
| line command 29 comment 621, 682 continuous 621, 682 lmstat 21 local                                                                                         | signal <u>155</u> Spectre/HSPICE format <u>48</u> mod_a_igate <u>188</u> mod_a_isub <u>187</u> model supported features, HSPICE <u>55</u>                                           |
| options report 216 log file commands 379 examples 34 license 20 simulator options 31 -log, command line format 31                                            | supported features, Spectre <u>52</u> model options, simulator elem_compact <u>222</u> strict_bin <u>221</u> model_lib <u>209</u> model(s) AC lifetime and aging <u>598</u>         |
| lossless transmission line 73 lossy transmission line 74 lprobe/lprint 126 lshort 196 LTE (Local Truncation Error) 174 lvshort 196                           | aged <u>600</u> behavioral, Verilog-A <u>54</u> BSIM3 <u>26</u> BSIM4 <u>26, 600</u> capacitor <u>61</u> DC lifetime and aging <u>598</u> flash core cell <u>722</u> HCI <u>597</u> |
|                                                                                                                                                              | hot carrier lifetime and aging <u>598</u><br>library specification <u>209</u>                                                                                                       |

| MOSFET substrate and gate                                                              | vecerr.trn <u>662, 717</u>                                    |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------|
| current <u>598</u>                                                                     | vecexp.trn <u>662, 717</u>                                    |
| NBTI <u>599</u><br>resistor <u>81</u>                                                  | nextelem <u>402</u><br>NMOS (Negative-Channel Metal Oxide     |
| support                                                                                | Semiconductor) 79, 597                                        |
| Spectre <u>52</u>                                                                      | NMOS bulk forward-bias check, static 542                      |
| structural Verilog <u>50</u>                                                           | NMOSFET (N-Type MOSFET) 553                                   |
| TFT <u>77</u>                                                                          | NMOSFETs, detect conducting 553                               |
| modeling options <u>184</u>                                                            | node <u>403</u>                                               |
| MOS                                                                                    | activity analysis 447                                         |
| 0 <u>52</u><br>1 <u>52</u><br>2 <u>52</u><br>3 <u>52</u><br>6 <u>52</u><br>7 <u>52</u> | connectivity report <u>585</u>                                |
| 1 <u>52</u><br>2 <u>52</u><br>3 <u>52</u><br>6 <u>52</u><br>7 <u>52</u>                | nodecon <u>404</u>                                            |
| 2 <u>52</u><br>3 53                                                                    | nodecut file <u>40</u><br>nodecut_file <u>240</u>             |
| 5 <u>52</u><br>6 52                                                                    | nodeset 114                                                   |
| 7 52                                                                                   | npwl <u>87</u>                                                |
| 8 52                                                                                   | numdgt, .option <u>143</u>                                    |
| static voltage check <u>525</u>                                                        | <u></u>                                                       |
| voltage check <u>421</u>                                                               |                                                               |
| MOS (Metal Oxide Semiconductor) 77,                                                    | 0                                                             |
| <u>422, 598</u>                                                                        | ODE (O !' D''' '' LE '' ) 470                                 |
| mos_cap 186                                                                            | ODE (Ordinary Differential Equation) 173                      |
| mos_method 185                                                                         | odelay <u>641, 697</u>                                        |
| mosd_method <u>186</u><br>MOSFET                                                       | op <u>115, 405</u><br>OP (Operating Point) <u>405</u>         |
| circuit elements 77                                                                    | open, log file command 382                                    |
| modeling <u>184, 226</u>                                                               | operating                                                     |
| substrate and gate current models 598                                                  | point <u>165</u>                                              |
| MOSFET (Metal Oxide Semiconductor                                                      | point calculation method 165                                  |
| Field-Effect Transistor) <u>55, 154,</u>                                               | voltage range <u>192</u>                                      |
| <u>474, 597</u>                                                                        | operators, HSPICE <u>146</u>                                  |
| MS (Mixed Signal) 155                                                                  | optimizing, bisection timing 498                              |
| mt star 40                                                                             | options 118                                                   |
| file <u>40</u><br>MX (Memory) <u>155</u>                                               | flattening circuit hierarchy 220                              |
| IVIX (IVIEITIOTY) 155                                                                  | message control, stitching 351<br>miscellaneous, UltraSim 207 |
|                                                                                        | modeling 184                                                  |
| N                                                                                      | parsing, parasitic files 279                                  |
|                                                                                        | post-layout simulation 257                                    |
| nact file 40                                                                           | print file <u>240</u>                                         |
| name <u>401</u>                                                                        | simulation                                                    |
| NBTI (Negative Bias Temperature                                                        | control <u>165</u>                                            |
| Instability) <u>595</u>                                                                | convergence 179                                               |
| NBTI model 599                                                                         | operating point calculation time                              |
| nbti_only 612<br>netlist                                                               | control 169                                                   |
| formats                                                                                | progress report 2 <u>14</u><br>start time 2 <u>14</u>         |
| HSPICE 46                                                                              | strobing 183                                                  |
| Spectre <u>45</u>                                                                      | UltraSim                                                      |
| mixed Spectre/HSPICE format 48                                                         | setting <u>151</u>                                            |
| parameter checking 505                                                                 | simulation <u>151</u>                                         |

| waveform file format and resolution                         | 197 | canalog <u>194</u>                            |
|-------------------------------------------------------------|-----|-----------------------------------------------|
| wl 77                                                       |     | canalogr <u>195</u>                           |
| options, simulator                                          |     | cgnd <u>263</u>                               |
| database                                                    |     | cgndr <u>264</u>                              |
| buschar <u>232</u>                                          |     | dcut <u>191, 192</u>                          |
| dc                                                          |     | Ishort <u>196</u>                             |
| dc <u>166</u>                                               |     | lvshort <u>196</u>                            |
| dc <u>100</u><br>dc_exit <u>171</u>                         |     | rcr_fmax <u>265</u>                           |
| dc_exit                                                     |     | rshort <u>267</u>                             |
|                                                             |     |                                               |
| dc_turbo <u>167</u>                                         |     | rvshort 268                                   |
| homotopy <u>168</u>                                         |     | power network solver                          |
| default <u>252</u>                                          |     | pn <u>366</u>                                 |
| device model                                                |     | pn_level <u>365</u>                           |
| deg_mod <u>  614</u>                                        |     | pn_max_res <u>365</u>                         |
| diode_method 190                                            |     | simulation                                    |
| mos_cap_ <u>186</u>                                         |     | abstoli <u>175</u>                            |
| mos_method 185                                              |     | abstolv <u>175</u>                            |
| mosd_method <u>186</u>                                      |     | cmin_allnodes <u>180</u>                      |
| vdd <u>193</u>                                              |     | dump_step <u>199</u>                          |
| environment                                                 |     | gmin_allnodes <u>180</u>                      |
| ade <u>253</u>                                              |     | progress_p <u>215</u>                         |
| general                                                     |     | progress_t 214                                |
| analog <u>163</u>                                           |     | sim_start <u>214</u>                          |
| postl <u>269</u>                                            |     | vh <u>223</u>                                 |
| sim_mode <u>157</u>                                         |     | vl <u>224</u>                                 |
| speed <u>159</u>                                            |     | solver                                        |
| model                                                       |     | hier <u>220</u>                               |
| elem_compact <u>222</u>                                     |     | maxstep_window <u>176</u>                     |
| strict_bin ˈ <u>221</u>                                     |     | method <u>173</u>                             |
| output                                                      |     | tol <u>177</u>                                |
| pa_elemlen 459                                              |     | trtol <u>178</u>                              |
| wf_abstoli 203                                              | OI  | ut <u>688</u>                                 |
| wf_abstolv 203                                              |     | outdir, command line format 31                |
| wf_filter 201                                               |     | outname, command line format 31               |
| wf_format <u>197</u>                                        |     | utput                                         |
| wf_maxsize <u>199</u>                                       | 0.  | file, UltraSim 615                            |
| wf_reltol <u>202</u>                                        |     | files <u>39</u>                               |
| wf_tres <u>202</u>                                          |     | options, simulator                            |
| wf_vtype <u>204</u>                                         |     | pa_elemlen 459                                |
| parser                                                      |     | wf abstoli 203                                |
| duplicate_subckt <u>228</u>                                 |     | wf_abstolv 203                                |
| duplicate_subckt <u>220</u><br>duplicateinstance <u>231</u> |     | wi_abstorv <u>203</u><br>wf_filter <u>201</u> |
| duplicatemstance <u>231</u><br>duplicateports <u>229</u>    |     | wi_inter <u>201</u><br>wf_format <u>197</u>   |
| hier_delimiter 224                                          |     | wf_normat_ <u>197</u><br>wf_maxsize_199       |
|                                                             |     |                                               |
| warning_limit <u>210</u>                                    |     | wf_reltol <u>202</u>                          |
| warning_limit_dangling 211                                  |     | wf_tres <u>202</u>                            |
| warning_limit_float 211                                     |     | wf_vtype <u>204</u>                           |
| warning_limit_near_float 212                                |     | vector                                        |
| warning_limit_ups 212                                       |     | signal_name_err 662, 717                      |
| warning_node_omit <u>213</u>                                | _   | signal_name_exp <u>662, 717</u>               |
| post-layout                                                 | Ol  | utz <u>657, 706</u>                           |

| over current (excessive current) check 466<br>over voltage (excessive node voltage)<br>check 467 | PMOS bulk forward-bias check, static 547<br>PMOSFET (P-Type MOSFET) 558<br>PMOSFETs, detect conducting 558<br>pn 366 |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Р                                                                                                | pn_level <u>365</u><br>pn_max_res <u>365</u>                                                                         |
| pa file <u>40</u>                                                                                | port direction and value mapping, EVCD 713                                                                           |
| pa_elemlen 459                                                                                   | postl <u>269</u>                                                                                                     |
| para_rpt <u>515</u>                                                                              | post-layout options, simulator                                                                                       |
| file 40                                                                                          | canalog <u>194</u>                                                                                                   |
| param <u>120</u>                                                                                 | canalogr 195                                                                                                         |
| parameter(s)                                                                                     | cgnd <u>263</u>                                                                                                      |
| .measure <u>134</u>                                                                              | cgndr <u>264</u>                                                                                                     |
| checking, netlist <u>505</u>                                                                     | dcut <u>191, 192</u>                                                                                                 |
| parasitic files parsing options 281, 282,                                                        | Ishort <u>196</u>                                                                                                    |
| <u>283, 285, 286, 287, 288, 289, 290,</u>                                                        | lvshort 196                                                                                                          |
| <u>291, 292, 293, 294, 295, 298, 300,</u>                                                        | rcr_fmax <u>265</u>                                                                                                  |
| 301, 302, 303, 306, 308, 309, 310,                                                               | rshort <u>267</u>                                                                                                    |
| <u>315, 316, 319, 320, 321, 323, 326,</u>                                                        | rvshort <u>268</u>                                                                                                   |
| 327, 329, 331, 336, 345<br>parasitic, bipolar junction transistor 227                            | post-layout simulation <u>257</u><br>frequently asked questions <u>354</u>                                           |
| parser options, simulator                                                                        | power                                                                                                                |
| duplicate_subckt 228                                                                             | .measure 445                                                                                                         |
| duplicateinstance 231                                                                            | .probe <u>446</u>                                                                                                    |
| duplicateports <u>229</u>                                                                        | analysis <u>457</u>                                                                                                  |
| hier_delimiter <u>224</u>                                                                        | checking analysis <u>466</u>                                                                                         |
| warning_limit <u>210</u>                                                                         | network solver 363                                                                                                   |
| warning_limit_dangling <u>211</u>                                                                | networks <u>363</u>                                                                                                  |
| warning_limit_float <u>211</u>                                                                   | power network detection                                                                                              |
| warning_limit_near_float 212                                                                     | excluding resistors and capacitors <u>271</u>                                                                        |
| warning_limit_ups 212                                                                            | ppwl <u>87</u>                                                                                                       |
| warning_node_omit <u>213</u> parsing options, parasitic files <u>279</u>                         | pr<br>file 40                                                                                                        |
| part_rpt                                                                                         | preserve <u>271</u>                                                                                                  |
| file 40                                                                                          | print 137                                                                                                            |
| part_rpt file 583                                                                                | control options 142                                                                                                  |
| partition and node connectivity                                                                  | element name <u>138</u>                                                                                              |
| analysis <u>583</u>                                                                              | file options 240                                                                                                     |
| partition reports                                                                                | parameters in subcircuits 515                                                                                        |
| activity <u>583</u>                                                                              | print file 40                                                                                                        |
| node <u>584</u>                                                                                  | .probe/power <u>446</u>                                                                                              |
| size <u>583</u>                                                                                  | probe <u>137, 406</u>                                                                                                |
| pattern 99                                                                                       | processing the value change dump file 667                                                                            |
| pbti_only 613                                                                                    | progress report 214                                                                                                  |
| pcheck <u>466</u> file <u>40</u>                                                                 | progress_p <u>215</u><br>progress_t <u>214</u>                                                                       |
| period <u>637</u>                                                                                | PSF (Parameter Storage Format) 26, 197                                                                               |
| PLL (Phase-Locked Loop) 161                                                                      | PSITFT (Poly Thin Film Transistor) 52                                                                                |
| PMOS (Positive-Channel Metal Oxide                                                               | pulse <u>97</u>                                                                                                      |
| Semiconductor) <u>597</u>                                                                        | width check 487                                                                                                      |

| pwl <u>95</u>                                         | unstable nodes                                 | <u>172</u>           |
|-------------------------------------------------------|------------------------------------------------|----------------------|
| pwlz <u>96</u>                                        | hotspot : <u>475</u>                           |                      |
|                                                       | local options 216                              | 015                  |
| Q                                                     | model building progre                          |                      |
| · ·                                                   | node connectivity <u>5</u><br>partition        | <u> </u>             |
| QRC HRCX 29                                           | activity <u>583</u>                            |                      |
| <u>=</u>                                              | node <u>584</u>                                |                      |
| <b>-</b>                                              | size <u>583</u>                                |                      |
| R                                                     | simulation progress                            | <u>214</u>           |
|                                                       | stitching <u>353</u>                           |                      |
| -r file, command line format 33                       | resistor <u>80</u>                             | 7                    |
| radix <u>625</u>                                      | statistical check 517                          | <u>′</u> _           |
| -raw <u>198</u> rawDir, command line format <u>31</u> | voltage check <u>431</u><br>restart <u>408</u> |                      |
| RC (Resistor and Capacitor) 257                       | simulation 181                                 |                      |
| RC backannotation, selective 337                      | return codes 43                                |                      |
| RC reduction                                          | rise, fall, and delay (see                     | .measure) <u>132</u> |
| excluding resistors and capacitors                    | <u>1</u> RLĆC (Resistance, Indu                | ctance,              |
| RC reduction options                                  | Conductance, and                               | l Capacitance) 74    |
| ccut <u>262</u>                                       | RMS (Root Mean Square                          |                      |
| cgnd <u>263</u>                                       | ROM (Read-Only Memo                            |                      |
| cgndr <u>264</u>                                      | -rout, command line form                       | nat <u>33</u>        |
| postl <u>269</u>                                      | rpt_chkdiov<br>file <u>40</u>                  |                      |
| rcr_fmax <u>265</u><br>rshort <u>267</u>              | rpt_chkmosv                                    |                      |
| rvshort <u>268</u>                                    | file 40                                        |                      |
| rcr_fmax <u>265</u>                                   | rpt_chknmosb                                   |                      |
| RCX (Resistor and Capacitor                           | file <u>40</u>                                 |                      |
| Extraction) <u>278</u>                                | rpt_chknmosvgs                                 |                      |
| recommended simulation modes and                      | file <u>40</u>                                 |                      |
| accuracy settings 160                                 | rpt_chkpar                                     |                      |
| reduction                                             | file <u>40</u>                                 |                      |
| algorithms <u>26</u><br>drain current <u>597</u>      | rpt_chkpmosb<br>file <u>40</u>                 |                      |
| Idsat <u>599</u>                                      | rpt_chkpmosvgs                                 |                      |
| release 407                                           | file 40                                        |                      |
| reliability                                           | rpt_chkr <del>cd</del> elay                    |                      |
| control statements 603                                | file <u>40</u>                                 |                      |
| .age <u>605</u>                                       | rpt_chksubs                                    |                      |
| .agemethod <u>606</u>                                 | file <u>40</u>                                 |                      |
| .ageproc <u>607</u>                                   | rpt_erc                                        |                      |
| .deltad <u>608</u><br>.hci_only <u>609</u>            | file <u>40</u><br>rpt_maxleak                  |                      |
| .minage <u>611</u>                                    | file 40                                        |                      |
| .nbti_only <u>612</u>                                 | rshort <u>267</u>                              |                      |
| .pbti_only <u>613</u>                                 | -rtsf, command line form                       | at 32                |
| RelXpert reliability simulator <u>55</u>              | rules                                          | <del></del>          |
| reports                                               | syntax <u>55</u>                               |                      |
| DC                                                    | wildcard <u>49</u>                             |                      |
| progress 171                                          | run 409                                        |                      |

| runcmd <u>378</u>                               | .tdelay <u>698</u>                       |
|-------------------------------------------------|------------------------------------------|
| running                                         | .tfall <u>699</u>                        |
| 64-bit mode                                     | .trise <u>700</u>                        |
| command line 36                                 | voltage threshold                        |
| rvshort 268                                     | .vih <u>702</u><br>vil 703               |
|                                                 | .vil <u>703</u><br>.vob <u>70</u> 4      |
| S                                               | .voh <u>704</u><br>.vol <u>705</u>       |
| •                                               | sim_mode <u>157</u>                      |
| S (SPICE) <u>155</u>                            | sim_start 214                            |
| save 411                                        | simulation(s)                            |
| parameters <u>581</u>                           | accuracy settings <u>153</u>             |
| restart 181                                     | control options 165                      |
| simulation state 181                            | control statements                       |
| SC (Switch Capacitor) 162                       | .alter <u>103</u>                        |
| scope <u>673, 686</u>                           | .connect <u>105</u>                      |
| search_mosg 226                                 | .data <u>106</u>                         |
| selective RC backannotation 338, 339,           | .end <u>107</u>                          |
| <u>340, 341, 342, 343, 344, 346, 347,</u>       | .endl <u>108</u>                         |
| <u>348, 349, 350</u>                            | .ends <u>109</u>                         |
| self inductor 83                                | .eom <u>109</u>                          |
| setting                                         | .global <u>110</u>                       |
| accuracy <u>153</u><br>path, UltraSim <u>29</u> | .ic <u>111</u><br>.include <u>112</u>    |
| UltraSim options 151                            | .lib <u>113</u>                          |
| ultrasim.cfg <u>153</u>                         | .macro <u>121</u>                        |
| setup check 490                                 | .nodeset <u>114</u>                      |
| signal                                          | .op <u>115</u>                           |
| _name_err <u>662, 717</u>                       | options 118                              |
| _name_exp <u>662</u> , <u>717</u>               | .param <u>120</u>                        |
| mask <u>621</u>                                 | .subckt <u>121</u>                       |
| states, digital vector file 660                 | .temp <u>122</u>                         |
| strength levels, EVCD 711                       | convergence options 179                  |
| signal information file 681                     | high-sensitivity analog circuit 163      |
| comment line 682                                | interactive debugging 371                |
| continuous line <u>682</u>                      | modes <u>153</u><br>a <u>155</u>         |
| driving ability<br>.outz <u>706</u>             | da <u>155</u><br>da <u>154</u>           |
| .triz <u>706</u>                                | df <u>154</u>                            |
| format <u>682</u>                               | dx <u>154</u>                            |
| signal matches                                  | ms <u>155</u>                            |
| .alias <u>684</u>                               | mx <u>155</u>                            |
| .bi <u>689</u>                                  | s <u>155</u>                             |
| .chk_ignore <u>691</u>                          | modes and accuracy settings 153          |
| .chkwindow <u>692</u>                           | operating point calculation time control |
| .in <u>687</u>                                  | option <u>169</u>                        |
| .out <u>688</u>                                 | options 151                              |
| .scope <u>686</u>                               | output statements                        |
| signal timing                                   | .lprobe/.lprint <u>126</u>               |
| .idelay <u>696</u><br>odelay 697                | .measure <u>130</u><br>print 137         |
| .odelay <u>697</u>                              | .print <u>137</u>                        |

| .probe <u>137</u><br>post-layout <u>257</u>      | maximum leakage path check <u>568</u><br>MOS voltage check <u>525</u> |
|--------------------------------------------------|-----------------------------------------------------------------------|
| progress report control options 214              | NMOS bulk forward-bias check 542                                      |
| reliability 595                                  | PMOS bulk forward-bias check 547                                      |
| SPICE format control statements 102              | power grid calculator 589                                             |
| SPICE format output statements 125               | stitching                                                             |
| start time option '214                           | files                                                                 |
| tolerances <u>174</u>                            | capfile <u>273</u>                                                    |
| abstoli <u>175</u>                               | dpf <u>274</u>                                                        |
| abstolv <u>175</u>                               | spef <u>277</u>                                                       |
| maxstep_window <u>176</u>                        | spf <u>276</u>                                                        |
| tol <u>177</u>                                   | parameterized subcircuit instances 306                                |
| trtol <u>178</u>                                 | reports, statistical <u>353</u>                                       |
| voltage regulator 357                            | stop <u>413</u>                                                       |
| simulator options, default (also see options,    | strict_bin <u>221</u>                                                 |
| simulator) <u>252</u><br>SimVision 41 107        | strobing control options                                              |
| SimVision <u>41, 197</u>                         | strobe_delay 183                                                      |
| sin <u>98</u><br>slope <u>643</u>                | strobe_period <u>183</u><br>strobe_start <u>183</u>                   |
| solver options, simulator                        | strobe_start 100<br>strobe_stop 183                                   |
| hier 220                                         | structural Verilog                                                    |
| maxstep_window <u>176</u>                        | dummy node connectivity 235                                           |
| method <u>173</u>                                | netlist support 50                                                    |
| tol <u>177</u>                                   | subckt 121                                                            |
| trtol <u>178</u>                                 | substrate                                                             |
| sources, HSPICE 92                               | forward bias checking <u>522</u>                                      |
| specifying                                       | syntax                                                                |
| output destination <u>581</u>                    | HSPICE netlist 47                                                     |
| UltraSim options                                 | rules <u>55</u>                                                       |
| usim_opt <u>151</u>                              | Spectre netlist <u>42</u>                                             |
| Spectre 45                                       | SPICE netlist <u>42</u>                                               |
| netlist                                          | UltraSim <u>23</u>                                                    |
| model support <u>52</u>                          | waveform name 41                                                      |
| syntax <u>42</u>                                 |                                                                       |
| -spectre <u>45</u> command line format <u>33</u> | T                                                                     |
| speed 159                                        | •                                                                     |
| spef <u>277</u>                                  | ta file 41                                                            |
| SPEF (Standard Parasitic Exchange                | table_mem_control <u>189</u>                                          |
| Format) <u>25, 257</u>                           | tabular data                                                          |
| spf <u>276</u>                                   | digital vector file 659                                               |
| spfscalecrossc <u>324</u>                        | valid values 660                                                      |
| SPICE <u>155</u>                                 | target, .measure <u>135</u>                                           |
| netlist syntax <u>42</u>                         | tdelay <u>642, 698</u>                                                |
| Spectre netlist syntax 42                        | T-element <u>73</u>                                                   |
| SRAM (Static Random Access                       | temp <u>122</u>                                                       |
| Memory) <u>161</u>                               | temperature value 122                                                 |
| SST2 (SignalScan Turbo 2) 197                    | tfall <u>644, 699</u>                                                 |
| static  Diada valtaga abada 521                  | time 414                                                              |
| Diode voltage check 531                          | time_value 680                                                        |
| high impedance check <u>569</u>                  | timescale <u>674</u>                                                  |

| timing analysis 483                  | actnode 39                                 |
|--------------------------------------|--------------------------------------------|
| hold check 484                       | chk_capacitor 39                           |
| pulse width check 487                | chk_resistor 39                            |
| setup check 490                      | dcheck 39                                  |
| timing edge check 493                | dsn <u>41</u>                              |
| tol <u>158</u> , <u>177</u>          | elemcut <u>39</u>                          |
| -top subckt, command line format 33  | fsdb <u>39</u>                             |
| tr0ascii                             | icmd $\frac{40}{40}$                       |
| file 41                              | ilog <u>40</u>                             |
| tracking token licenses 20           | meas 40                                    |
| tran                                 | mt <u>40</u>                               |
| file <u>41</u>                       | nact <u>40</u>                             |
| tran simulation(s)                   | nodecut <u>40</u>                          |
| control statements                   | pa <u>40</u>                               |
| .tran <u>123</u>                     | para_rpt <u>40</u>                         |
| transient source functions <u>92</u> | part_rpt <u>40</u>                         |
| dc <u>93</u>                         | pcheck <u>40</u>                           |
| exp <u>94</u>                        | pr <u>40</u>                               |
| pattern <u>99</u>                    | print <u>40</u>                            |
| pulse <u>97</u>                      | reliability simulation 615                 |
| pwl <u>95</u>                        | rpt_chkdiov <u>40</u>                      |
| pwlz <u>96</u>                       | rpt_chkmosv <u>40</u>                      |
| sin <u>98</u>                        | rpt_chknmosb <u>40</u>                     |
| treatment of analog capacitors 193   | rpt_chknmosvgs <u>40</u>                   |
| trigger, .measure 135                | rpt_chkpar <u>40</u>                       |
| trise <u>645, 700</u>                | rpt_chkpmosb <u>40</u>                     |
| triz <u>658, 706</u><br>trn          | rpt_chkpmosvgs <u>40</u>                   |
| file <u>41</u>                       | rpt_chkrcdelay <u>40</u>                   |
| trtol 178                            | rpt_chksubs <u>40</u><br>rpt_erc <u>40</u> |
| tunit 630                            | rpt_erc <u>40</u><br>rpt_maxleak <u>40</u> |
| tutorials                            | ta <u>41</u>                               |
| ultrasim, using 43                   | tr0ascii <u>41</u>                         |
|                                      | tran <u>41</u>                             |
|                                      | trn <u>41</u>                              |
| U                                    | ulog <u>41</u>                             |
|                                      | vecerr 41                                  |
| UDP (User-Defined Procedures) 51     | veclog 41                                  |
| UIC (Ùse Initial Conditions) 166     | wdf 41                                     |
| ulog`                                | power network solver 363                   |
| file <u>41</u>                       | reliability                                |
| UltraSim                             | control statements 603                     |
| advanced analysis <u>417</u>         | interface <u>26, 595</u>                   |
| command line format 29               | simulation <u>595</u>                      |
| configuration file 37                | setting path 29                            |
| features <u>25</u>                   | simulation options 151                     |
| input, file 38                       | syntax <u>23</u>                           |
| introduction <u>25</u>               | waveform interface 26                      |
| miscellaneous options 207            | ultrasim tutorials 43                      |
| options, setting <u>151</u>          | ultrasim.cfg 153                           |
| output, file <u>38</u>               | unit prefix symbols 56                     |

| updating waveform files 198 UPS (UltraSim Power Network Solver) 26, 212, 363 upscope 675 URI (Unified Reliability Interface) 26 use model, save and restart 182 usim_emir 728 usim_emir 727 usim_nact 447, 451 usim_opt (also see options, simulator) 151 usim_opt, help 255 usim_pa 457 usim_pn 363 usim_report 357, 583 usim_restart 181 usim_save 181 usim_save 181 usim_ta edge 493 usim_ta hold 484 usim_ta pulsew 487 usim_ta setup 490 usim_trim 246 usim_ups 367 usim_vr 358 UWI (UltraSim Waveform Interface) 26 -uwifmt name, command line format 31 | var 676 VAVO (Virtuoso Analog VoltageStorm Option) 727 VBIC (Vertical Bipolar Inter-Company) 52 VCCAP (Voltage-Controlled Capacitors) 86 VCCS (Voltage-Controlled Current Source) 85 VCD (Value Change Dump) 25, 667 VCO (Voltage Controlled Oscillator) 162 VCR (Voltage-Controlled Resistors) 86 VCVS (Voltage-Controlled Voltage Source) 89 Vdd 193 vec_error waveform 662, 717 vecerr file 41 vector signal states input 660 output 661 Verilog value change dump stimuli 667 Verilog-A behavioral models 54 MOSFET gate leakage modeling 226 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | version <u>678</u><br>vh <u>223</u><br>vih <u>647, 702</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| -v, command line format 33 v(), node instance list format 475 VAEO (Virtuoso Analog ElectronStorm Option) 727 value 415 value change data syntax, EVCD 711 value change dump command descriptions 669 comment 669 continuous line 669 data commands 679 data 679 time_value 680 definition commands 670 \$date 671 \$enddefinitions 672 \$scope 673 \$timescale 674 \$upscope 675 \$var 676 \$version 678 waveforms, output and results 717                                                                                                                    | vil 648, 703 Virtuoso visualization and analysis 41, 197 ViVA (Virtuoso Visualization & Analysis) 32 vl 224 -vlog Verilog_file, command line format 33 vlog_buschar 233 vlog_supply_conn 235 vname 627 vni 416 VO (Voltage Overshoot) 26, 417 voh 649, 704 vol 650, 705 voltage regulator, simulation 357 voltage-controlled capacitor 85 current source 85 resistor 85 voltage source 89 VR (Voltage Regulator) 357 vref 653 VST (Virtuoso VoltageStorm Transistor) 727 vth 654                                                                  |

VU (Voltage Undershoot) 26, 417

# W

```
-w, command line format 33
warning
   limit, categories <u>587</u>
   messages <u>43, 351</u>
   settings 210
warning_limit 210, 587
   _dangling <u>211</u>
_float <u>211</u>
   _near_float 212
    _ups <u>212</u>
warning_node_omit 213
wasted current analysis 464
waveform
   comparison results
       digital vector file 662
       value change dump file 717
   expected output
       digital vector file 662
       value change dump file 717
   file
       resolution 200
       size 199
   filtering options, default values 204
   format <u>197</u>
   name syntax 41
   post-processing measurement 35
   vec_error 662, 717
wdf
   file 41
WDF (Waveform Data Format) 26, 197
W-element 74
wf_abstoli 	extit{203} \ wf_abstolv 	extit{203}
wf_filter 201
wf_format <u>197</u>, <u>662</u>, <u>717</u>
wf_maxsize 197, 199
wf reltol 202
wf_spectre_syntax 42
wf_tres 202
wf_vtype <u>204</u>
wildcard rules 49 wildcards 111, 152, 448, 454
```