Product Version IC23.1 June 2023 © 2023 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

Cadence is committed to using respectful language in our code and communications. We are also active in the removal and replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still reflects long-standing industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

| <u>1</u>                                |    |
|-----------------------------------------|----|
| Verilog In and VHDL In Import Functions | 5  |
| Licensing Requirements                  | 6  |
| impHdlDisplay                           | 7  |
| vhdlHilmport                            |    |
| vhdlImport                              | 9  |
| vhdlPinListToVHDL                       | 11 |
| vhdlRegisterSimulator                   |    |
| <u>vhdlToPinList</u>                    | 15 |
| 2                                       |    |
|                                         | 17 |
| Licensing Requirements                  | 17 |
| <u>conn2Sch</u>                         | 18 |
| conn2SchImpHdlDisplay                   | 21 |
| conn2SchStartUp                         | 22 |

1

# **Verilog In and VHDL In Import Functions**

This manual is intended for designers who want to use Verilog and VHDL files in designs maintained in the Virtuoso Studio design environment.

This topic describes the SKILL functions used to import HDL files into the Virtuoso $^{\circledR}$  design environment and to convert netlists to schematic diagrams.

| en۱ | /ironi                                                                                                                                                                                             | ment and to convert netlists to schematic diagrams.                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                                                                                                                                                                                    | rilog In Function - Virtuoso Verilog In lets you convert structural Verilog netlists into e of the following forms:                                                  |
|     |                                                                                                                                                                                                    | Virtuoso schematics                                                                                                                                                  |
|     |                                                                                                                                                                                                    | Netlists in Cadence OpenAccess format                                                                                                                                |
|     |                                                                                                                                                                                                    | Verilog text views in a Cadence-format library                                                                                                                       |
|     |                                                                                                                                                                                                    | each case, the design is converted into a data format that can be used by Cadence $^{\otimes}$ ls. The following SKILL function lets you access the Verilog In tool: |
|     |                                                                                                                                                                                                    | <u>impHdlDisplay</u>                                                                                                                                                 |
|     |                                                                                                                                                                                                    | DL In Functions - Virtuoso VHDL In lets you convert a VHDL structural or behavioral scription into one of the following types of views:                              |
|     |                                                                                                                                                                                                    | Schematic view                                                                                                                                                       |
|     |                                                                                                                                                                                                    | Netlist view                                                                                                                                                         |
|     |                                                                                                                                                                                                    | VHDL text views                                                                                                                                                      |
|     | In each case, VHDL In imports the design from the VHDL format into Virtuoso databas format, a data format that can be used by Cadence tools. You can import the following into a Virtuoso library: |                                                                                                                                                                      |
|     |                                                                                                                                                                                                    | VHDL designs                                                                                                                                                         |
|     |                                                                                                                                                                                                    | VHDL ASIC libraries                                                                                                                                                  |
|     |                                                                                                                                                                                                    | VHDL designs, minus modules that already exist in the Virtuoso® Design Environment library                                                                           |

# HDL Import and Netlist-to-Schematic Conversion SKILL Reference Verilog In and VHDL In Import Functions

|     | Pieces of a hierarchical design                                                   |
|-----|-----------------------------------------------------------------------------------|
|     | A combination of the above architecture                                           |
| The | e following SKILL functions let you perform various tasks using the VHDL In tool: |
|     | <u>vhdlHilmport</u>                                                               |
|     | vhdllmport                                                                        |
|     | <u>vhdlPinListToVHDL</u>                                                          |
|     | <u>vhdlRegisterSimulator</u>                                                      |
|     | vhdlToPinList                                                                     |

# **Licensing Requirements**

For information on licensing in the Virtuoso Studio design environment, see the <u>Virtuoso Software Licensing and Configuration User Guide.</u>

# **Related Topics**

Getting Started with VHDL In

Using Verilog In

Verilog In and VHDL In Import Functions

# impHdlDisplay

```
impHdlDisplay(
    impHdlOptionsForm
)
    => nil
```

#### **Description**

Displays the *Verilog In* form. Alternatively, in the CIW, choose *File – Import – Verilog* to open the *Verilog In* form.

#### **Arguments**

impHdlOptionsFormMain

The *Verilog In* form name.

#### **Values Returned**

nil

The operation was unsuccessful.

# **Examples**

```
impHdlDisplay(impHdlOptionsFormMain)
=> nil
```

#### Related Topics

Verilog In and VHDL In Import Functions

# vhdlHilmport

```
vhdlHiImport(
    )
    => t / nil
```

#### **Description**

Builds and displays the VHDL Import form.

#### **Arguments**

None

#### **Value Returned**

t The form is displayed.

nil The operation was unsuccessful.

#### **Examples**

```
vhdlHiImport()
=> t
```

#### **Related Topics**

vhdllmport

vhdlPinListToVHDL

<u>vhdlRegisterSimulator</u>

vhdlToPinList

Verilog In and VHDL In Import Functions

# vhdllmport

```
vhdlImport(
    t_libName
    l_srcFiles
    t_logName
    l_params
    [ g_runInBackground ]
    [ g_displayResults ]
    )
    => nil / t
```

#### **Description**

Opens VHDL In to let you import a list of VHDL source files into the specified library with the given parameters. The parameters are the names of the VHDL In parameters, passed in as a disembodied property list. Optionally, it can run VHDL In as a background process (vhdlin) and/or display the results interactively.

#### **Arguments**

| t_libName         | Name of the target library where files are imported.                                                                                              |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| $1\_srcFiles$     | List of the VHDL text files to be imported by vhdlin.                                                                                             |
| t_logName         | Name of the log file for vhdlin to generate.                                                                                                      |
| l_params          | Disembodied Property List (DPL) defining the vhdlin parameters, where the members of the DPL match the names of the parameters used by vhdlin.    |
| g_runInBackground | Boolean flag, specifying whether vhdlin should be run in the foreground, blocking the current session, or as a background process.                |
|                   | The default is nil. (runs in foreground.)                                                                                                         |
| g_displayResults  | Boolean flag, specifying whether the results of the vhdlin run should be displayed interactively using the VHDL Toolbox log/error viewing window. |
|                   | The default is nil. (does not display results interactively.)                                                                                     |

Verilog In and VHDL In Import Functions

#### **Value Returned**

t The VHDL source files were imported in the specified library

with the given parameters.

nil The operation was unsuccessful.

# **Examples**

# **Related Topics**

vhdlHilmport

vhdlPinListToVHDL

vhdlRegisterSimulator

vhdlToPinList

Verilog In and VHDL In Import Functions

10

#### vhdIPinListToVHDL

```
vhdlPinListToVHDL(
    t_libName
    t_cellName
    t_viewName
    l_pinList
)
    => t / nil
```

#### **Description**

Allows the generation of VHDL views from an intermediate pin list format.

#### The pinList has the following format:

#### **Arguments**

| t_libName  | The name of the library to store the VHDL cellview. |
|------------|-----------------------------------------------------|
| t_cellName | The cell name of the translated VHDL cellview.      |
| t_viewName | The view name of the translated VHDL cellview.      |
| l_pinList  | The pin list to be translated to the VHDL cellview  |

Verilog In and VHDL In Import Functions

#### **Value Returned**

t The VHDL view is generated.

nil The command was unsuccessful.

#### **Examples**

# **Related Topics**

vhdlHilmport

vhdllmport

vhdlRegisterSimulator

vhdlToPinList

Verilog In and VHDL In Import Functions

# vhdlRegisterSimulator

```
vhdlRegisterSimulator(
        [ parserCallBack ]
        [ analyzerCallBack ]
        [ analyzerFileExt ]
        [ elaboratorCallBack ]
        [ simulatorCallBack ]
        [ dataDirCallBack ]
        [ dataFileCallBack ]
        [ workLibCallBack ]
        ]
        [ workLibCallBack ]
```

#### Description

To register your callbacks, add the procedures for the callbacks in some file, say myfile.il that is in the /home/xyz directory and add the following lines to the .cdsinit file in your home directory:

```
(loadi "/home/xyz/myfile.il")
```

To use non-Cadence VHDL tools, you need to define your own SKILL procedures and register this information with the toolbox using the SKILL routine, vhdlRegisterSimulator().

If you do not provide your own callback routines to invoke any of the non-Cadence tools, namely, the parser/analyser/elaborator/simulator, then by default, XM-VHDL tools such as the parser/analyzer xmvhdl, elaborator xmelab, and simulator xmsim are run.

# **Arguments**

| parserCallBack     | Takes the VHDL source file and the name of the library in which this file is contained and runs the parser on it.   |
|--------------------|---------------------------------------------------------------------------------------------------------------------|
| analyzerCallBack   | Invokes the analyzer that analyzes the specified $sourceFileName$ which exists in the specified directory filePath. |
| analyzerFileExt    | A string representing the name of the analyzed file.                                                                |
| elaboratorCallBack | Invokes the elaborator to elaborate the VHDL design unit.                                                           |
| simulatorCallBack  | Invokes the simulator that simulates the specified simulation model.                                                |

Verilog In and VHDL In Import Functions

dataDirCallBack Given the library, cell, and view name, this procedure returns

the physical directory where the VHDL text file is to be stored.

dataFileCallBack Given the library, cell, and view names, this procedure returns

the physical file name under which the VHDL text file is to be

stored.

workLibCallBack Returns the library that contains the compiled design unit

information.

#### **Value Returned**

t The command is successful.

nil The command is unsuccessful.

#### **Examples**

#### Related Topics

vhdlHilmport

vhdllmport

vhdlPinListToVHDL

vhdlToPinList

Verilog In and VHDL In Import Functions

# vhdlToPinList

```
vhdlToPinList(
    t_libName
    t_cellName
    t_viewName
)
    => list / nil
```

# **Description**

Translates a VHDL cellview into an intermediate pin list format.

# **Arguments**

| t_libName  | Name of the library containing the VHDL cellview. |
|------------|---------------------------------------------------|
| t_cellName | Cell name of the VHDL cellview to be translated.  |
| t_viewName | View name of the VHDL cellview to be created.     |

#### **Value Returned**

| list | The pin list. |
|------|---------------|
|      |               |

nil The command is unsuccessful.

The pin list is returned in the following format:

| l_pinList                                                                                | A DPL list describing the cellview ports, cellview properties, and port properties in the following format: |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| <l_pinlist></l_pinlist>                                                                  | <pre>(nil ports <portlist> [props <pre>propList&gt;]</pre></portlist></pre>                                 |
| <portlist></portlist>                                                                    | <pre>(<port> [ <portlist> ] )</portlist></port></pre>                                                       |
| <port></port>                                                                            | (nil name "termName" direction "termDir"                                                                    |
|                                                                                          | <pre>[prop <pre><pre>propList&gt;] [pins <pinlist>] )</pinlist></pre></pre></pre>                           |
| <pre><pre><pre>propList&gt;</pre></pre></pre>                                            | <pre>(<pre> ( <pre></pre></pre></pre>                                                                       |
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | <pre>(nil s_propName t_propValue s_propName t_propValue )</pre>                                             |
| <pinlist></pinlist>                                                                      | ( <pin> [ <pinlist> ] )</pinlist></pin>                                                                     |

# HDL Import and Netlist-to-Schematic Conversion SKILL Reference Verilog In and VHDL In Import Functions

#### **Examples**

#### **Related Topics**

vhdlHilmport

vhdllmport

vhdlPinListToVHDL

<u>vhdlRegisterSimulator</u>

2

# **Connectivity-to-Schematic Functions**

This topic is intended for designers who want to generate schematic views from netlist views.

The Virtuoso Connectivity-to-Schematic tool is used to generate digital and analog schematic views from netlist views.

Using the Connectivity-to-Schematic SKILL functions, you can perform the following tasks:

- Generate a schematic view from an imported netlist view.
- Invoke the graphical user interface of Connectivity-to-Schematic.
- Accept the user interface name of Connectivity-to-Schematic as an argument and display the graphical user interface for the tool.

# **Licensing Requirements**

For information on licensing in the Virtuoso design environment, see the <u>Virtuoso Software</u> <u>Licensing and Configuration User Guide.</u>

17

#### Related Topics

conn2Sch

conn2SchImpHdlDisplay

conn2SchStartUp

Introducing Connectivity-to-Schematic

#### conn2Sch

```
conn2Sch(
    t_srcLibName
    t_srcCellName
    t_srcViewName
    [?destLibName t_destLibName]
    [?destCellName t_destCellName]
    [?destViewName t_destViewName]
    [?block t_block]
    [?paramFile t_paramFile]
    [?cdslib t_cdslib]
)
    => t / nil
```

#### **Description**

Generates a schematic view from an imported netlist view.

The values of the following environment variables are taken from the .cdsenv file, by default. However, you can modify the values of these variables to customize the appearance of a schematic.

- dest\_symbol\_view\_name
- ref lib list
- log\_file\_name
- import\_if\_exists
- sheet\_symbol
- line\_line\_spacing
- line\_component\_spacing
- density level
- label\_height
- page\_col\_limit
- page\_row\_limit
- pin\_placement
- full\_place\_and\_route
- optimize\_wire\_label\_locn

Connectivity-to-Schematic Functions

- minimize\_crossovers
- generate\_square\_schematic
- extract schematic
- **■** verbose
- asg\_options
- power\_net
- ground\_net
- lacktriangledown power\_symbol
- ground\_symbol

If you do not specify the  $dest\_sch\_lib$ ,  $dest\_cell\_name$ , or  $dest\_view\_name$ , or if these parameters are empty or set to nil, then the values for these parameters are taken from the .cdsenv file. If the values for these parameters in the .cdsenv file are invalid, then the schematic is saved in the specified  $src\_sch\_lib$  with the specified  $src\_cell\_name$ .

If you specify a parameter file, conn2sch ignores the  $log_file_name$  parameter, if specified in the file. The tool saves the errors and log messages in the file specified using the  $log_file_name$  environment variable. If you set the  $log_file_name$  environment variable to "", its default value, conn2sch.log, is used.

#### **Arguments**

*t\_srcLibName* Specifies the source library name.

*t\_srcCellName* Specifies the cell name to be imported.

*t\_srcViewName* Specifies the view name to be imported.

?destLibName t\_destLibName

Specifies the destination library name.

?destCellName t\_destCellName

Specifies the destination cell name.

?destViewName t\_destViewName

Specifies the destination view name.

The default value is schematic.

Connectivity-to-Schematic Functions

?block  $t_block$  Specifies if conn2Sch needs to wait until import is complete.

The default value is nil.

?paramFile t\_paramFile

Specifies the parameter file.

The default value is nil.

?cdslib  $t_cdslib$  Specifies the cdslib file.

The default value is nil.

#### **Values Returned**

t The command was successful.

nil The command was unsuccessful or an error was reported.

#### **Examples**

```
conn2Sch("testLib" "testCell" "netlist")
-> +
```

#### **Related Topics**

conn2SchImpHdlDisplay

conn2SchStartUp

Connectivity-to-Schematic Functions

Connectivity-to-Schematic Functions

# conn2SchImpHdIDisplay

```
conn2SchImpHdlDisplay(
     conn2schOptionsForm
)
=> t / nil
```

#### **Description**

Accepts the user interface name of Connectivity-to-Schematic tool as an argument and displays the GUI for the tool.

#### **Arguments**

conn2schOptionsForm

Refers to the user interface of Connectivity-to-Schematic. The user interface accepts user inputs and other optional settings.

#### **Values Returned**

t The command was successful and the GUI of the tool is invoked.

nil The command was unsuccessful or an error was reported.

**Note:** The functions, conn2SchImpHdlDisplay() and conn2SchStartUp() perform the same task. The conn2SchImpHdlDisplay() function will be removed in the next release.

#### **Examples**

```
conn2SchImpHdlDisplay(conn2schOptionsFormMain)
=> t
```

#### Related Topics

conn2Sch

conn2SchStartUp

Connectivity-to-Schematic Functions

Connectivity-to-Schematic Functions

# conn2SchStartUp

```
conn2SchStartUp(
    )
    => t / nil
```

#### **Description**

Invokes the graphical user interface of the Connectivity-to-Schematic tool. This is a CIW menu callback function.

# **Arguments**

None

#### **Values Returned**

The command was successful and the GUI of the tool is invoked.

nil

t

The command was unsuccessful or an error was reported.

#### **Examples**

```
conn2SchStartUp()
=> t
```

#### **Related Topics**

conn2Sch

conn2SchImpHdlDisplay

Connectivity-to-Schematic Functions