**Product Version IC23.1 June 2023** 

© 2023 Cadence Design Systems, Inc. All rights reserved.

Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information. Cadence is committed to using respectful language in our code and communications. We are also active in the removal and/or replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still reflects long-standing industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor

# **Contents**

| <u>1</u>                 |          |
|--------------------------|----------|
| Basic Library Categories | . 5      |
| <u> </u>                 |          |
| <br><u>cds_alias</u>     |          |
| cds thru                 | 8        |
| cds_thrualias            | 11       |
| <u>dummy</u>             |          |
| nlpglobals               |          |
| noConn                   |          |
| <u>onPageConn</u>        |          |
| patch                    |          |
| <u>Obsolete</u>          |          |
| <u>Pins</u>              |          |
| actHilnOut               |          |
| actHilnp                 |          |
| actHiOut                 |          |
| <u>blockiopin</u>        |          |
| <u>blockipin</u>         |          |
| <u>blockopin</u>         |          |
| <u>circle</u>            |          |
| <u>commActLoInOut</u>    |          |
| commActLoInp             |          |
| commActLoOut             |          |
| ieeeActLoInOut           |          |
| ieeeActLoInp             |          |
|                          | 33       |
| <u>in</u>                |          |
| <u>io</u>                |          |
| <u>iopin</u>             |          |
| <u>ipin</u>              | 37<br>38 |
| opin                     | . 78     |

| <u>out</u>      | 39 |
|-----------------|----|
| <u>sympin</u>   | 40 |
| tsgActLo        | 41 |
| tsgActLoClock   | 43 |
| tsgClock        | 45 |
| tsgleeeActLoInp | 47 |
| tsgleeeActLoOut | 49 |
| <u>Supplies</u> | 51 |
| <u>gnd</u>      | 52 |
| gnd inherit     | 54 |
| <u>vcc</u>      | 56 |
| vcc_inherit     | 57 |
| <u>vdd</u>      | 58 |
| vdd_inherit     | 59 |
| <u>vss</u>      | 60 |
| vss inherit     | 61 |
| VHDI Pins       | 62 |

1

# **Basic Library Categories**

The basic library is a default reference library provided within the Virtuoso cds.lib file.

This reference contains basic information about each symbol within the basic library.

The symbols in the basic library are categorized as follows:

- Misc
- Obsolete
- Pins
- Supplies
- VHDLPins

You can customize the values of symbols by amending the definition of the associated SKILL variables in the file schConfig.il. The file schConfig.il (located in install\_dir/tools/dfII/samples/local) specifies various schematic editor configurations, including a configuration of the symbols within this library.

**Basic Library Categories** 

# Misc

The *Misc* category (miscellaneous) lists those symbols that do not fall within the *Supplies* and *Pins* categories. It includes the following symbols:

- cds alias
- cds\_thru
- cds thrualias
- <u>dummy</u>
- nlpglobals
- noConn
- onPageConn
- patch

Basic Library Categories

# cds\_alias

# **Symbol View**

cds\_alias does not have a symbol view.

# Description

A simple cell used by Verilog netlisters to short two nets.

**Basic Library Categories** 

# cds\_thru

# **Symbol View**



#### **Description**

This symbol is used as a component to create a connection that may otherwise be reported as a short. For example, when you need a short between two terminals or between a terminal and a global signal, use cds\_thru as it prevents connectivity extraction errors in Virtuoso Schematic Editor due to shorted terminals.

The component is designed to netlist for the following tools:

- cdl/auCdl: a small value resistor that can be ignored by using \*.RESI commands
- spectre: an iprobe, which is a zero-voltage source
- Verilog: a module describing the short. Terminal-to-terminal assigns are legal in Verilog.

In addition to a symbol view, this component cell has a functional view and other analog views, such as auLvs, hspice, hspiceD, spectre, and so on. The type of simulation determines whether a functional or analog view is used. To use an analog netlister to netlist a schematic, you can use analog views in the Hierarchy Editor (HED). To use the Verilog netlister, a functional view must be used in HED.

If you want to use another library and cell for shorting terminals, refer to <u>Virtuoso VHDL</u> <u>Toolbox User Guide</u>.

When an instance is bound to the function view of cds\_thru in HED, cds\_thrualias also display as a sub-instance of cds\_thru in the hierarchy. AMS Unified Netlister (AMS UNL) generates an instance with cds\_thru and passes the files, including the definitions of cds\_thru and cds\_thrualias, to the simulator. For example:

```
cds thru I39 ( net012 , net09 );
```

**Basic Library Categories** 

# **Example**

To short together two pins labeled out1 and out2, you can place the cds\_thru component between the two pins. It would netlist in Spectre as follows:

I0 (out1 out2) iprobe

The iprobe does not affect the simulation run. So you have shorted out1 to out2. The following screenshot shows valid and invalid connections:



**Basic Library Categories** 

You can also combine two bus nets to form a single net using cds\_thru as follows:



**Basic Library Categories** 

# cds\_thrualias

## **Symbol View**



# **Description**

When an instance is bound to the function view of <u>cds\_thru</u> in the HED, cds\_thrualias is also displayed as a sub-instance of cds\_thru in the hierarchy.

11

AMS UNL generates an instance with cds\_thru and passes the files, including the definitions of cds thru and cds thrualias, to the simulator.

```
cds_thrualias I40 ( net015 , net014 );
```

**Basic Library Categories** 

# dummy

# **Symbol View**



# **Description**

A dummy symbol provided for <u>nlpglobals</u>.

**Basic Library Categories** 

# nlpglobals

# **Symbol View**



# **Description**

A global block symbol containing the global netlist format property definitions used to indicate global nets. This is required when creating a global cellview for netlisting.

You must create an nlpglobals cell if using the flat netlister (FNL) to create a netlist. For more details on creating global cellviews, refer to the <u>Open Simulation System Reference</u>.

## noConn

## **Symbol View**



# **Description**

This symbol can be attached to pins with signals that are unconnected to component output pins, schematic input pins, or any other schematic I/O pins. Adding this symbol to such pins ensures that they are not highlighted by the floating pin check.

# **Example**

When the noConn +symbol is placed on the end of a dangling wire, the schematic rules check does not highlight the wire as an error.



Basic Library Categories

# Related Topics

For more details, see <u>Bypassing Floating Pin Checks</u> in the *Virtuoso Schematic Editor User Guide*.

# onPageConn

# **Symbol View**



# **Description**

Use this symbol on wires without end points that do not physically connect to schematic or component pins, labels, or other wire segments. Attaching this symbol bypasses the unconnected wire check.

# **Example**

When the onPageConn symbol is placed on the end of a dangling wire, the schematic rules check does not highlight the wire as an error.



Basic Library Categories

# Related Topics

For more details, see <u>Bypassing Unconnected Wire Checks</u> in the *Virtuoso Schematic Editor User Guide*.

17

# patch

#### Symbol View



# **Description**

Use this symbol to create a patchcord to establish aliases between the signals of two different nets.

# **Example**

srcVectorExpression = dstVectorExpression



Nets A and B are aliased together. Logically, each object that A is connected to is also connected to B, and the patchcord connects the first bit named in srcVectorExpression to the first bit named in dstVectorExpression.

## Related Topics

See the following topics in the Virtuoso Schematic Editor User Guide:

Patchcord Connections and Patchcord Naming Conventions

Adding Patchcords Using the Add Instances Form

Adding Patchcords Using the Create Patchcord Form

**Basic Library Categories** 

# **Obsolete**

The symbols listed in this section are obsolete and should not be used for new designs. They are preserved for existing designs.

#### **Connectors**

**FCON** 

**MCON** 

## **MiscObsolete**

simNameState

simState

#### Saber

| idc    | isin | vexp   |
|--------|------|--------|
| iexp   | vccs | vpulse |
| ipulse | vcvs | vpwl   |
| ipwl   | vdc  | vsin   |

# **SuppliesObsolete**

CGND GND VDD

DGND PWR

EGND VCC

#### TA

dst iosc src

gnd\_net oosc ta\_vdd

**Basic Library Categories** 

# **Pins**

The *Pins* category lists the symbol pins. It includes the following symbols:

- actHilnOut / actHilnp / actHiOut
- <u>blockiopin</u> / <u>blockipin</u> / <u>blockopin</u>
- circle
- commActLoInOut / commActLoInp / commActLoOut
- <u>ieeeActLoInOut</u> / <u>ieeeActLoInp</u> / <u>ieeeActLoOut</u>
- <u>in</u> / <u>io</u> / <u>out</u>
- <u>iopin</u> / <u>ipin</u> / <u>opin</u>
- sympin
- tsgActLo
- tsgActLoClock
- tsgClock
- tsgleeeActLoInp
- tsgleeeActLoOut

For more details, see <u>Adding Pins as Graphic Images</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

#### actHilnOut

## **Symbol View**

#### **Description**

A symbol pin used when the pin type actHi is selected with a direction of input-output on the <u>Create Pin — Symbol</u> form. There are also <u>input</u> and <u>output</u> direction pins available for the pin type actHi.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

# actHilnp

#### **Symbol View**



A symbol pin used when the pin type actHi is selected with a direction of input on the <u>Create Pin — Symbol</u> form. There are also <u>output</u> and <u>inputOutput</u> direction pins available for the pin type actHi.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

#### actHiOut

**Symbol View** 

# **Description**

A symbol pin used when the pin type actHi is selected with a direction of output on the <u>Create Pin — Symbol</u> form. There are also <u>input</u> and <u>inputOutput</u> direction pins available for the pin type actHi.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

```
schSymbolPinMasters = list(
    list("actHi"
        list("output" list("basic" "actHiOut" "symbol")))
)
```

**Basic Library Categories** 

# blockiopin

## Symbol View



# **Description**

A symbol pin used when the pin type block is selected with a direction of inputOutput on the <u>Create Pin — Symbol</u> form.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type. The tsgConnectorMasters variable defines the symbol of the pin connector.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

# Example

# Related Topics

Adding Blocks in the Virtuoso Schematic Editor User Guide

**Basic Library Categories** 

# blockipin

# **Symbol View**



# **Description**

A symbol pin used when the pin type block is selected with a direction of input on the Create Pin — Symbol form.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type. The tsgConnectorMasters variable defines the symbol of the pin connector.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

# Example

# Related Topics

Adding Blocks in the Virtuoso Schematic Editor User Guide

**Basic Library Categories** 

# blockopin

## Symbol View



# **Description**

A symbol pin used when the pin type block is selected with a direction of output on the Create Pin — Symbol form.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type. The tsgConnectorMasters variable defines the symbol of the pin connector.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

# Example

# Related Topics

Adding Blocks in the Virtuoso Schematic Editor User Guide

**Basic Library Categories** 

#### circle

# Symbol View



# **Description**

A symbol pin used when the pin type round is selected on the Create Pin — Symbol form.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type. The tsgConnectorMasters variable defines the symbol of the pin connector.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

```
schSymbolPinMasters = list(
   list("round"
        list("input" list("basic" "circle" "symbol"))
        list("output" list("basic" "circle" "symbol"))
        list("inputOutput" list("basic" "circle" "symbol"))
        list("switch" list("basic" "circle" "symbol"))
        list("jumper" list("basic" "circle" "symbol"))
        list("tristate" list("basic" "circle" "symbol"))
        list("unused" list("basic" "circle" "symbol")))
```

**Basic Library Categories** 

#### commActLoInOut

## **Symbol View**



# **Description**

A symbol pin used when the pin type <code>commActLo</code> is selected with a direction of <code>inputOutput</code> on the <u>Create Pin — Symbol</u> form. There are also <u>input</u> and <u>output</u> direction pins available for the pin type <code>commActLo</code>.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin types and directions.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

# commActLoInp

## **Symbol View**



## **Description**

A symbol pin used when the pin type <code>commActLo</code> is selected with a direction of <code>input</code> on the <u>Create Pin — Symbol</u> form. There are also <code>output</code> and <code>inputOutput</code> direction pins available for the pin type <code>commActLo</code>.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin types and directions.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

#### commActLoOut

## **Symbol View**



## **Description**

A symbol pin used when the pin type <code>commActLo</code> is selected with a direction of <code>output</code> on the <u>Create Pin — Symbol</u> form. There are also <u>input</u> and <u>inputOutput</u> direction pins available for the pin type <code>commActLo</code>.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin types and directions.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

#### ieeeActLoInOut

## **Symbol View**



# **Description**

A symbol pin used when the pin type <code>ieeActLo</code> is selected with a direction of <code>inputOutput</code> on the Create Pin — Symbol form. There are also <code>input</code> and <code>output</code> direction pins available for the pin type <code>ieeActLo</code>.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin types and directions.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

```
schSymbolPinMasters = list(
    list("ieeeActLo"
        list("inputOutput" list("basic" "ieeeActLoInOut" "symbol")))
)
```

**Basic Library Categories** 

# ieeeActLoInp

## **Symbol View**



# **Description**

A symbol pin used when the pin type <code>ieeActLo</code> is selected with a direction of <code>input</code> on the <u>Create Pin — Symbol</u> form. There are also <code>output</code> and <code>inputOutput</code> direction pins available for the pin type <code>ieeActLo</code>.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin types and directions.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

#### ieeeActLoOut

# **Symbol View**



# **Description**

A symbol pin used when the pin type ieeActLo is selected with a direction of output on the <u>Create Pin — Symbol</u> form. There are also input and inputOutput direction pins available for the pin type ieeActLo.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin types and directions.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

**Basic Library Categories** 

#### in

# **Symbol View**



# **Description**

A symbol pin used to represent the input terminals to which a net connects in a schematic. It is one of the pin masters available when you choose the *Create – Pin* command in Virtuoso Schematic Editor. There are also <u>output</u> and <u>inputOutput</u> direction pins available.

## Related Topics

See the following topics in the Virtuoso Schematic Editor User Guide:

**Adding Pins** 

<u>Create Pin — Schematic</u>

#### io

# **Symbol View**



# **Description**

A symbol pin used to represent the <code>inputOutput</code> terminals to which a net connects in a schematic. It is one of the pin masters available when you choose the *Create - Pin* command in Virtuoso Schematic Editor. There are also <code>input</code> and <code>output</code> direction pins available.

# Related Topics

See the following topics in the *Virtuoso Schematic Editor User Guide:* 

**Adding Pins** 

<u>Create Pin — Schematic</u>

# iopin

# **Symbol View**



# **Description**

A symbol pin used to represent the <code>inputOutput</code> direction. It is one of the symbol pin masters available when you choose the *Create* — *Pin* command in Virtuoso Schematic Editor. There are also <code>input</code> and <code>output</code> direction pins available.

## Related Topics

See the following topics in the Virtuoso Schematic Editor User Guide:

**Adding Pins** 

<u>Create Pin — Symbol</u>

**Basic Library Categories** 

# ipin

### **Symbol View**





# **Description**

A symbol pin used to represent the input direction. It is one of the symbol pin masters available when you choose the *Create — Pin* command in Virtuoso Schematic Editor. There are also <u>output</u> and <u>inputOutput</u> direction pins available.

### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Adding Pins** 

<u>Create Pin — Symbol</u>

**Basic Library Categories** 

# opin

# **Symbol View**



### **Description**

A symbol pin used to represent the output direction. It is one of the symbol pin masters available when you choose the *Create* — *Pin* command in Virtuoso Schematic Editor. There are also <u>input</u> and <u>inputOutput</u> direction pins available.

### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Adding Pins** 

<u>Create Pin — Symbol</u>

**Basic Library Categories** 

### out

### **Symbol View**



# **Description**

This pin represents the output terminals to which a net connects in a schematic. It is one of the pin masters available when you choose the *Create – Pin* command. There are also <u>input</u> and <u>inputOutput</u> direction pins available.

# **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Adding Pins** 

<u>Create Pin — Schematic</u>

**Basic Library Categories** 

## sympin

### Symbol View



### **Description**

This symbol pin represents the square pin type. It is one of the symbol pin masters available when you choose the Create - Pin command.

The schSymbolPinMasters variable defines the symbol pins that are associated with the specific pin direction and type. The tsgConnectorMasters variable defines the symbol of the pin connector.

For more details, see <u>Customizing Global Editor Variables for Form Fields</u> in the *Virtuoso Schematic Editor User Guide*.

### **Example**

```
schSymbolPinMasters = list(
   list("square"
       list("input"
                          list("basic" "sympin" "symbolNN"))
       list("output"
                           list("basic" "sympin" "symbolNN"))
       list("inputOutput" list("basic" "sympin" "symbolNN"))
       list("switch"
                           list("basic" "sympin" "symbolNN"))
       list("jumper"
                           list("basic" "sympin" "symbolNN"))
                          list("basic" "sympin" "symbolNN"))
       list("tristate"
       list("unused"
                           list("basic" "sympin" "symbolNN")))
)
```

### Related Topics

<u>Create Pin — Symbol</u> in the *Virtuoso Schematic Editor User Guide* 

**Basic Library Categories** 

# tsgActLo

### Symbol View



### **Description**

A pin graphic master for actLo. The pin graphic is selected using the appropriate *Attributes* - *List* option in the <u>Symbol Generation Options</u> form.

The tsgActLo pin graphic is available from the tsgPinGraphicMasters variable, which defines the characteristics of the graphic when generating symbols. This information is not used by any other tool.

The text-to-symbol generator (TSG) is a Cadence application program that automatically generates symbol cellviews for the Virtuoso Schematic Editor and subsequent simulation processes. TSG provides a quick way to generate a symbol from a list of pins in a TSG file.

### **Example**

```
tsgPinGraphicMasters = list(
    list("actLo"
        list("input"
                             list("basic" "tsgActLo"
                                                        "symbol"))
        list("output"
                             list("basic" "tsgActLo"
                                                        "symbol"))
                            list("basic" "tsgActLo"
        list("inputOutput"
                                                        "symbol"))
        list("switch"
                             list("basic" "tsqActLo"
                                                        "symbol"))
        list("jumper"
                             list("basic" "tsgActLo"
                                                        "symbol"))
        list("tristate"
                             list("basic" "tsqActLo"
                                                        "symbol"))
        list("unused"
                             list("basic" "tsqActLo"
                                                        "symbol")))
)
```

### Related Topics

See the following topics in the *Virtuoso Schematic Editor User Guide:* 

Basic Library Categories

Text-to-Symbol Generator

**Editing Symbol Generation Options** 

**Basic Library Categories** 

# tsgActLoClock

### Symbol View



### Description

A pin graphic master for actLoClock. The pin graphic is selected using the appropriate *Attributes - List* option in the <u>Symbol Generation Options</u> form.

The tsgActLoClock pin graphic s available from the tsgPinGraphicMasters variable, which defines the characteristics of the graphic when generating symbols. It displays an additional pin shape on the symbol. This information is not used by any other tool.

The text-to-symbol generator (TSG) is a Cadence application program that automatically generates symbol cellviews for the Virtuoso Schematic Editor and subsequent simulation processes. TSG provides a quick way to generate a symbol from a list of pins in a TSG file.

### Example

```
tsgPinGraphicMasters = list(
    list("actLoClock"
        list("input" list("basic" "tsgActLoClock" "symbol"))
        list("output" list("basic" "tsgActLoClock" "symbol"))
        list("inputOutput" list("basic" "tsgActLoClock" "symbol")))
)
```

# Related Topics

See the following topics in the *Virtuoso Schematic Editor User Guide:* 

### **Text-to-Symbol Generator**

# Virtuoso Basic Library Reference Basic Library Categories

**Editing Symbol Generation Options** 

**Basic Library Categories** 

# tsgClock

### Symbol View



### **Description**

A pin graphic master for clock. The pin graphic is selected using the appropriate *Attributes* - *List* option in the <u>Symbol Generation Options</u> form.

The tsgClock pin graphic is available from the tsgPinGraphicMasters variable, which defines the characteristics of the graphic when generating symbols. It displays an additional pin shape on the symbol. This information is not used by any other tool.

The text-to-symbol generator (TSG) is a Cadence application program that automatically generates symbol cellviews for the Virtuoso Schematic Editor and subsequent simulation processes. TSG provides a quick way to generate a symbol from a list of pins in a TSG file.

### **Example**

```
tsgPinGraphicMasters = list(
    list("clock"
        list("input" list("basic" "tsgClock" "symbol"))
        list("output" list("basic" "tsgClock" "symbol"))
        list("inputOutput" list("basic" "tsgClock" "symbol")))
)
```

### Related Topics

See the following topics in the *Virtuoso Schematic Editor User Guide:* 

Basic Library Categories

Text-to-Symbol Generator

**Editing Symbol Generation Options** 

**Basic Library Categories** 

# tsgleeeActLoInp

### Symbol View



### **Description**

A pin graphic master for ieeeActLoInp. The pin graphic is selected using the appropriate *Attributes - List* option in the <u>Symbol Generation Options</u> form.

The tsgIeeeActLoInp pin graphic is available from the tsgPinGraphicMasters variable, which defines the characteristics of the graphic when generating symbols. It displays an additional pin shape on the symbol. This information is not used by any other tool.

The text-to-symbol generator (TSG) is a Cadence application program that automatically generates symbol cellviews for the Virtuoso Schematic Editor and subsequent simulation processes. TSG provides a quick way to generate a symbol from a list of pins in a TSG file.

### **Example**

```
tsgPinGraphicMasters = list(
    list("ieeeActLo"
        list("input" list("basic" "tsgIeeeActLoInp" "symbol")))
)
```

### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

Text-to-Symbol Generator

# Virtuoso Basic Library Reference Basic Library Categories

**Editing Symbol Generation Options** 

**Basic Library Categories** 

# tsgleeeActLoOut

### Symbol View



### **Description**

A pin graphic master for ieeeActLoOut. The pin graphic is selected using the appropriate *Attributes - List* option in the <u>Symbol Generation Options</u> form.

The tsgIeeeActLoOut pin graphic is available from the tsgPinGraphicMasters variable, which defines the characteristics of the graphic when generating symbols. It displays an additional pin shape on the symbol. This information is not used by any other tool.

The text-to-symbol generator (TSG) is a Cadence application program that automatically generates symbol cellviews for the Virtuoso Schematic Editor and subsequent simulation processes. TSG provides a quick way to generate a symbol from a list of pins in a TSG file.

#### **Example**

```
tsgPinGraphicMasters = list(
    list("ieeeActLo"
        list("output" list("basic" "tsgIeeeActLoOut" "symbol")))
```

### Related Topics

See the following topics in the *Virtuoso Schematic Editor User Guide:* 

#### Text-to-Symbol Generator

# Virtuoso Basic Library Reference Basic Library Categories

**Editing Symbol Generation Options** 

**Basic Library Categories** 

# **Supplies**

The *Supplies* category lists the power and ground supply symbols. It includes the following symbols:

- gnd
- gnd\_inherit
- <u>VCC</u>
- vcc\_inherit
- <u>vdd</u>
- vdd inherit
- VSS
- vss\_inherit

# gnd

### **Symbol View**



# **Description**

A ground supply symbol used to indicate an explicit ground pin.

# Example



# Related Topics

See the following topics in the Virtuoso Schematic Editor User Guide:

### **Global Net Name Connections**

# Virtuoso Basic Library Reference Basic Library Categories

# gnd\_inherit

### Symbol View



### **Description**

A parameterized ground supply symbol with net expression property. It can be used to create global signals or override them across a hierarchy with inherited connectivity.

### **Example**



You can create an inherited connection in a schematic by placing an instance of a symbol where one of the symbol pins has a net expression label. When you run the checker program on the schematic, the net expression label from the symbol pin is propagated onto the net within the schematic.

Basic Library Categories

55

# Related Topics

See the following topics in the Virtuoso Schematic Editor User Guide:

**Global Net Name Connections** 

**Basic Library Categories** 

#### VCC

# **Symbol View**



### **Description**

A power supply symbol used to indicate an explicit power pin.

# **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Global Net Name Connections** 

**Basic Library Categories** 

# vcc\_inherit

### **Symbol View**



# **Description**

Parameterized power supply symbol with net expression property. It can be used to create global signals or override them across a hierarchy with inherited connectivity.

### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Global Net Name Connections** 

**Basic Library Categories** 

### vdd

### **Symbol View**



# **Description**

A power supply symbol used to indicate an explicit power pin.

### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

58

**Global Net Name Connections** 

# vdd\_inherit

### **Symbol View**



### **Description**

A parameterized power supply symbol with net expression property. It can be used to create global signals or override them across a hierarchy with inherited connectivity.

### Example



### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Global Net Name Connections** 

**Basic Library Categories** 

#### **VSS**

### **Symbol View**



# **Description**

A ground supply symbol used to indicate an explicit ground pin.

# **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

**Global Net Name Connections** 

**Basic Library Categories** 

# vss\_inherit

### **Symbol View**



### **Description**

A parameterized ground supply symbol with net expression property. It can be used to create global signals or override them across a hierarchy with inherited connectivity.

### **Related Topics**

See the following topics in the Virtuoso Schematic Editor User Guide:

Global Net Name Connections

**Basic Library Categories** 

# **VHDLPins**

Within Virtuoso, you can convert a VHSIC Hardware Description Language (VHDL) structural or behavioral description into one of the following forms in OpenAccess database storage format:

- Schematic view
- Netlist view
- VHDL text views

For more details, refer to the <u>VHDL In for Virtuoso Design Environment User Guide and</u> Reference.

When generating schematics or netlists from VHDL, the following varieties of VHDL pins are available in the basic library:

vhdlActHilnOut vhdlCommActLoOut

vhdlActHilnp vhdllOPin vhdlActHiOut vhdllPin

vhdlBlockIOPinvhdlIeeeActLoInOutvhdlBlockIPinvhdlIeeeActLoInpvhdlBlockOpinvhdlIeeeAcLoOut

vhdlCirclevhdlOPinvhdlCommActLoInOutvhdlSymPin

vhdlCommActLoInp