| IPS::LCM::SRAM0     | 0xD0FE8000 | IPS::LCM::SRAM0     |
|---------------------|------------|---------------------|
| IPS::LCM::SRAM1     | 0xD0FF0000 | IPS::LCM::SRAM1     |
| IPS::LCM::SRAM2     | 0xD0FF8000 | IPS::LCM::SRAM2     |
| AP::SQU_SRAM0::SRAM | 0xD1000000 | AP::SQU_SRAM0::SRAM |
| AP::SQU_SRAM1::SRAM | 0xD1008000 | AP::SQU_SRAM1::SRAM |
| AP::SQU_SRAM2::SRAM | 0xD1010000 | AP::SQU_SRAM2::SRAM |

Gemstone2内建了

LCM SRAM0 - 32K

LCM SRAM1 - 32K

LCM SRAM2 - 32K

SQU\_SRAM0 - 32K

SQU\_SRAM1 - 32K

SQU\_SRAM2 - 32K

in Gemstone2 System Address Map (Table 5)

| Target     | From       | То         | Size |
|------------|------------|------------|------|
| Reserved 1 | 0xD0800000 | 0xD0EFFFFF | 7M   |
| Reserved 2 | 0xD0F00000 | 0xD0FE7FFF | 928K |

MiniLoader运行在R4上。

BootROM把miniloader载入0xd0f08800,而NTIM GRA2.bin载入0xd0f08000.

然后跳转到0xd0f08800执行miniloader code。

in miniloader/source/main/main entry.c

```
1.
          if (false == recovery_boot())
 2.
 3.
               if (STATUS_OK != load_code_images(rom_type, &AP_loaded_code_launch_addr,
      &R4_loaded_code_launch_addr))
4.
               {
5.
                   minPrintf("\nCode Image loading failed\n");
                   assert(0);
7.
8.
              else
9.
10.
                   checkpoint('l'); // l Loaded
11.
                   cpu disable interrupts();
12.
               }
13.
14.
          } else
```

## load\_code\_images()会把u-boot bin载

入AP\_loaded\_code\_launch\_addr所返回的地址(physical address), threadx bin载入

R4 loaded code launch addr 所返回的地址。

根据NTIM.txt, AP\_loaded\_code\_launch\_addr = 0x080000000 (128M), R4\_loaded\_code\_launch\_addr = 0x060000000(96M).

## launch\_code\_images()分别让R4(也是现在miniloader正在上面运行的core)跳转

到R4 loaded code launch addr(96M边界)去执行,让AP core 0运行载入在128M边界处的u-boot code。

```
void launch_code_images( rom_types_e rom_type, board_types_e board_type, uint32_t
       AP_loaded_code_launch_addr, uint32_t R4_loaded_code_launch_addr )
 2.
 3.
          cpu_disable_interrupts();
 5.
          if (0 != AP_loaded_code_launch_addr)
 6.
                   load_ap_reset_vector(AP_loaded_code_launch_addr);
 7.
 8.
          force_syncronization();
 9.
10.
          minPrintf("\nLaunch AP Core0 @ 0x%08x\n",AP_loaded_code_launch_addr);
11.
12.
              launch_ap_core0(rom_type, board_type);
                                                                                       (3)
13.
14.
              launch_lp_core( R4_loaded_code_launch_addr );
                                                                                   4
15.
```

(1)

这里disable R4 core上的interrupt.

```
2
static void load_ap_reset_vector(uint32_t AP_loaded_code_launch_addr)
{
  uint32 t
                        *code ptr = 0x0;
// Setup reset vector on AP complex to launch to the loaded code.
                                  // Reset Vector - branch to 0x20
  *code ptr++ = 0xea000006;
  *code_ptr++ = 0xeafffffe;
                               // branch to pc-0x8
  *code ptr++ = 0xeafffffe;
                               // branch to pc-0x8
```

```
*code_ptr++ = 0xeafffffe;
                            // branch to pc-0x8
  *code ptr++ = 0xe1a00000;
                               // nop
  *code ptr++ = 0xe1a00000;
                               // nop
  *code_ptr++ = 0xe1a00000;
                               // nop
  *code ptr++ = 0xe1a00000;
                               // nop
  *code ptr++ = 0xe1a00000;
                               // nop
// Swap the next two lines commenting to either continue or loop in place till debug attach
  *code ptr++ = 0xe1a00000;
                               // nop
  //*code_ptr++ = 0xeafffffa;
                             // branch to pc-0x20
  *code ptr++ = 0xe59f0000;
                              // ldr r0, [pc,#8]
  *code ptr++ = 0xe12fff10;
                             // bx r0
  *code ptr++ = AP loaded code launch addr; // Load address of AP code loaded from FLASH.
}
直接填写zero address的exception vector table.因为AP core的运行是通过reset core开始的,即AP
core会从位于zero address的vector table的第一项(Reset vector)开始执行。
3
static void launch_ap_core0( rom_types_e rom_type, board_types_e board_type )
{
  CIU REGS t*ciu regs = (CIU REGS t*) get CIU base();
  ciu_regs->A53_CORE_0_CFG_CTL &= ~(AARCH32_MODE | VINITHI_SET_LOW VEC); //
```

// branch to pc-0x8

\*code ptr++ = 0xeafffffe;

```
if (is_Gr2() && is_RevA())
  {
    // Rev A has polarity of DISTPWRUP backwards, so fix the unused cores
    PMU disable (board type, ePMU DEVICE CORE3); // Turn off AP CPU core 3
    PMU disable (board type, ePMU DEVICE CORE2); // Turn off AP CPU core 2
    PMU disable (board type, ePMU DEVICE CORE1); // Turn off AP CPU core 1
  }
  else if (is_Ge2())
  {
    PMU disable (board type, ePMU DEVICE CORE1); // Turn off AP CPU core 1
  }
  PMU enable (board type, ePMU DEVICE CORE0); // Turn on AP CPU core 0
}
Granite2 has 4 AP cores, Gemstone2 has 2 AP cores.
最后Turn on AP core 0,相当于给core 0一个reset。
```

4

R4本身已经在运行,所以直接跳转到threadx所在的R4\_loaded\_code\_launch\_addr即可。