Vishay Semiconductors

## **High Speed Optocoupler, 10 MBd**

### **DESCRIPTION**

This 10 MBd family is an industry standard optocoupler, utilizing a high efficient input LED coupled with an integrated optical photodiode IC detector. The detector output is open drain NMOS transistor.

The 6N137, VO2601, and VO2611 are single channel. The detector has an enable function on pin 7 which allows the detector to be strobed. The VO2630, VO2631, and VO4661 are dual channel without enable pin.

Their PSpice models are written from device characterization data for simulation. All symbols are in the symbol library file 6N137\_VO2630.olb. All model data are in the PSpice model library file 6N137\_VO2630.lib.

This document is intended as a PSpice modeling guideline and does not constitute a commercial product, neither a substitute to datasheet.

| PART   | MODEL DESCRIPTION                    | SYMBOL FILE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MODEL FILE       |  |
|--------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| 6N137  | Single channel high speed,<br>10 MBd | U2  2  DA  7  7  6  7  6  7  6  7  6  7  6  7  6  7  7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 6N137_VO2630.lib |  |
| VO2630 | Dual channel high speed,<br>10 MBd   | No series of the | 6N137_VO2630.lib |  |

#### RECOMMENDED USE OF THE MODEL

- This model is designed only for use at 25 °C and should be used as is.
- This model has been created and tested with OrCAD version 16.6.
- The olb file (symbol) is not down-compatible. Users of the earlier versions need to create the symbols on their platform and associate with relative PSpice model data.

| TRUTH TABLE (positive logic) |                          |                                         |  |  |  |
|------------------------------|--------------------------|-----------------------------------------|--|--|--|
| LED                          | ENABLE (V <sub>E</sub> ) | OUTPUT (V <sub>O</sub> ) <sup>(1)</sup> |  |  |  |
| On                           | Н                        | L                                       |  |  |  |
| Off                          | Н                        | Н                                       |  |  |  |
| On                           | L                        | Н                                       |  |  |  |
| Off                          | L                        | Н                                       |  |  |  |
| On                           | NC                       | L                                       |  |  |  |
| Off                          | NC                       | Н                                       |  |  |  |

#### Note

(1) With external pull-up resistor

Vishay Semiconductors

### **NETLIST OF MODEL**

Following list shows the netlist of the model:

```
*************
* Library of 10MBd HighSpeed Optocoupler 6N137
* Copyright VISHAY, Inc. 2016 All Rights Reserved.
** PSpice Models of Vishay optocouplers
** High speed 10 MBd
** 6N137,VO2601/2611,VO2630/2631,VO4661
************
  enable- high, NMOS output
  -- 6N137,VO2601/2611 ---
** Model Node - Symbol - Pin
** 1 (DA)
          Α
                2
** 2 (DK)
                3
          Κ
** 3 (GND) GND
                   5
** 4 (VO)
          VO
                 6
** 5 (VE)
          VΕ
** 6 (VCC) VCC
*$
.SUBCKT 6N137 DA DK GND VO VE VCC
dD1 DA 6 DEMIT
vV1 6 DK DC 0
wW1 VCC 7 vV1 I SW1
rR3 GND 7 1K
xU2 7 VE 8 $G_DPWR $G_DGND AND2
rR4 8 9 5K
rR5 VCC VE 100K
MQ1 VO 9 GND GND MOST1 W=9.7M L=2U ;NMOS OUTPUT
.MODEL DEMIT D
+IS=1.69341E-12 RS=2.5 N=2.4 XTI=4
+EG=1.52436 CJO=1.80001E-11 VJ=0.75 M=0.5 FC=0.5
.MODEL MOST1 NMOS (LEVEL=3 KP=25U VTO=2 RD=45 )
.MODEL I SW1 ISWITCH (Roff=1e6 Ron=1 IT=4.9m IH=0.1m TD=20ns)
.ENDS
*$
************
** dual channel, NMOS output
** -- VO2630/2631, VO4661 ---
** Model Node - Symbol - Pin
** 1 (A1)
          Α1
                1
** 2 (K1)
          C1
                2
** 3 (K2)
          C2
                3
** 4 (A2)
          A2
** 5 (GND)
           GND
```



www.vishay.com

Vishay Semiconductors

```
** 6 (VO2)
           VO<sub>2</sub>
** 7 (VO1)
           VO1
                  7
** 8 (VCC)
           VCC
.SUBCKT VO2630 A1 K1 K2 A2 GND VO2 VO1 VCC
** CHANNEL 1 **
             DEMIT
DD1 A1 61
vV1 61 K1 DC 0
wW1 VCC 71 vV1 I SW1
rR13 71 GND 1K
xU11 71 81 $G_DPWR $G_DGND BUF
rR41 81 915K
MQ11 VO1 91 GND GND MOST1 W=9.7M L=2U ;NMOS OUTPUT
** CHANNEL 2 **
DD2 A2 62
             DEMIT
vV2 62 K2 DC 0
wW2 VCC 72 vV2 I_SW1
rR23 72 GND 1K
xU12 72 82 $G_DPWR $G_DGND BUF
rR24 82 92 5K
MQ1 VO2 92 GND GND MOST1 W=9.7M L=2U ;NMOS OUTPUT
.MODEL DEMIT D
+IS=1.69341E-12 RS=2.5 N=2.4 XTI=4
+EG=1.52436 CJO=1.80001E-11 VJ=0.75 M=0.5 FC=0.5
.MODEL MOST1 NMOS (LEVEL=3 KP=25U VTO=2 RD=45)
.MODEL I SW1 ISWITCH (Roff=1e6 Ron=1 IT=4.9m IH=0.1m TD=20ns)
.ENDS
*$
**$
** 1 INPUT BUFFER
.SUBCKT BUF IO O optional: DPWR=$G_DPWR DGND=$G_DGND
U1 BUF DPWR DGND I0 O
+ D_PLD_GATE IO PLD
.ENDS
*$
** 1 INPUT INVERTER
.SUBCKT INV IO O optional: DPWR=$G DPWR DGND=$G DGND
U1 INV DPWR DGND I0 O
+ D_PLD_GATE IO_PLD
.ENDS
*$
** ENABLE HIGH BUFFER WITH TRI-STATE OUTPUT
.SUBCKT BUFTH IO OE O optional: DPWR=$G DPWR DGND=$G DGND
U1 BUF3 DPWR DGND I0 OE O
+ D PLD TGATE IO PLD
```

www.vishay.com

Vishay Semiconductors

| .ENDS *\$ ***                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ** ENABLE LOW BUFFER WITH TRI-STATE OUTPUT **                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| .SUBCKT BUFTL I0 OE O optional: DPWR=\$G_DPWR DGND=\$G_DGND U1 INV DPWR DGND OE OEBAR + D_PLD_GATE IO_PLD *                                                                                                                                                                                                                                                                                                                                                                                                                   |
| U2 BUF3 DPWR DGND I0 OEBAR O + D_PLD_TGATE IO_PLD .ENDS *\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| * 2 INPUT AND GATE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| .SUBCKT AND2 I0 I1 O optional: DPWR=\$G_DPWR DGND=\$G_DGND U1 AND(2) DPWR DGND I0 I1 O D_PLD_GATE IO_PLD .ENDS *\$                                                                                                                                                                                                                                                                                                                                                                                                            |
| .MODEL D_PLD_GATE UGATE *\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| .MODEL D_PLD_TGATE UTGATE *\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| .MODEL D_PLD_EFF UEFF *\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| .MODEL D_PLD_GFF UGFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *\$ .MODEL IO_PLD UIO *\$ **                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| **Note:  * Altough models can be a useful tool in evaluating device  * performance, they cannot model exact device performance  * under all conditions, nor are they intended to replace  * breadboarding for final verification!  * * * * * * * * * * * * * * * * * * *                                                                                                                                                                                                                                                      |
| * Models provided by VISHAY Semiconductors GmbH are not * as fully representing all of the specifications and operating * characteristics of the semiconductor product to which the * model relates. * The models describe the characteristics of typical devices. * In all cases, the current data sheet information for a given * device is the final design guideling and the only a study.  * device is the final design guideling and the only a study.  * device is the final design guideling and the only a study.  * |
| * device is the final design guideline and the only actual  * performance specification.  * VISHAY Semiconductors does not assume any liability arising  * from the model use. VISHAY Semiconductors reserves the right to  * change models without prior notice.  ***********************************                                                                                                                                                                                                                        |

www.vishay.com

### Vishay Semiconductors

| <b>SIMULATED PARAMETERS</b> (T <sub>amb</sub> = 25 °C, unless otherwise specified) |                                             |                  |                 |      |  |  |  |
|------------------------------------------------------------------------------------|---------------------------------------------|------------------|-----------------|------|--|--|--|
| PARAMETER                                                                          | TEST CONDITION                              | SYMBOL           | SIMULATION DATA | UNIT |  |  |  |
| OUTPUT                                                                             |                                             |                  |                 |      |  |  |  |
| Input threshold current                                                            | $V_E = V_O = 5 \text{ V}, R_L = 350 \Omega$ | I <sub>TH</sub>  | 5               | mA   |  |  |  |
| SWITCHING (1)                                                                      |                                             |                  |                 |      |  |  |  |
| Propagation delay time to high output level                                        | $R_1 = 350 \Omega, C_1 = 15 pF$             | t <sub>pLH</sub> | 53              | 20   |  |  |  |
| Propagation delay time to low output level                                         | $n_L = 350 \Omega$ , $O_L = 15 \text{ pr}$  | t <sub>pHL</sub> | 42              | ns   |  |  |  |

#### Note

<sup>(1)</sup> See Switching Time and Timing Simulation Setup for switching parameters.



Fig. 1 - Switching Times

### **EXAMPLE SIMULATION PLOTS USING OrCAD**



Fig. 2 - Simulation Setup for DC Characteristics



Fig. 3 - Timing Simulation Setup of 6N137 ( $V_{CC}$  = 5 V,  $R_L$  = 350  $\Omega$ ,  $C_L$  = 15 pF)

www.vishay.com

Vishay Semiconductors



Fig. 4 - Timing Simulation Setup of VO2630 ( $V_{CC}$  = 5 V,  $R_L$  = 350  $\Omega$ ,  $C_L$  = 15 pF)



Fig. 5 - Timing Simulation Output of VO2630