

### Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

### **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

### **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



## THIS SPEC IS OBSOLETE

Spec No: 001-42079

Spec Title: AN4078 - MIGRATING FROM EZ-USB(R)

FX2(TM) TO EZ-USB FX2LP(TM)

Replaced By: NONE



### **AN4078**

### Migrating from EZ-USB® FX2™ to EZ-USB FX2LP™

Author: Anand Srinivasan Asokan

**Associated Project: No** 

Associated Part Family: CY7C68013A/14A/15A/16A

Software Version: NA

**Related Application Notes: None** 

To get the latest version of this application note, or the associated project file, please visit http://www.cypress.com/go/AN4078.

AN4078\_C provides details on how to migrate an EZ-USB<sup>®</sup> FX2 based design to EZ-USB FX2LP based design. It highlights the differences between the EZ-USB FX2LP™ and EZ-USB FX2™. It also provides a brief description of the whole product support collateral available for development work with FX2LP.

### **Contents**

| Introduction                                                                           | 1      |
|----------------------------------------------------------------------------------------|--------|
| Differences between FX2 and FX2LP                                                      | 2      |
| Migrating from FX2 to FX2LP                                                            | 2      |
| Hardware Changes                                                                       | 2      |
| Firmware Changes                                                                       | 2      |
| Details of the Hardware Changes                                                        | 3      |
| Changes to Crystal Specification                                                       | 3      |
| Minimum Reset Time                                                                     | 3      |
| Vcc Ramp-up Time                                                                       | 4      |
| Changes on AVCC/AGND Pin Functionality                                                 | 4      |
| Details of Firmware Changes                                                            | 4      |
| Disabling High-speed Chirp via EEPROM Config                                           | Byte 4 |
| Automatic Disconnect and Reconnect on Hard Re                                          | eset5  |
| Expanded Code/Data RAM                                                                 | 5      |
| Zero-length INPackets with No Firmware Intervand Data PID Sequencing for ISO Transfers |        |
| Feature Enhancements                                                                   | 6      |
| Lower Power                                                                            | 6      |
| Enabling Pull-up on D+                                                                 | 6      |
| FIFO Address Lines Hold Time for Asynchronous                                          |        |
| ECC Generation on GPIF data                                                            | 6      |
| Package Changes                                                                        | 7      |
| EZ-USB FX2LP Whole Product Support Collateral                                          | 7      |
| Development Tool                                                                       | 7      |
| Documentation                                                                          | 7      |
| Summary                                                                                |        |
| Carririary                                                                             |        |

### Introduction

The EZ-USB FX2LP (CY7C68013A) is a next-generation USB high-speed controller. EZ-USB FX2LP enhances the functionality of the EZ-USB FX2 (CY7C68013) while minimally effecting existing designs. This application note serves two purposes:

- Assist in migrating existing EZ-USB FX2 (also referred to as FX2 in this application note) applications to EZ-USB FX2LP (also referred to as FX2LP in this application note).
- Assist the designers familiar with FX2 in creating FX2LP based applications.

A summary of the main items to consider while replacing the FX2 in an existing application with an FX2LP part is provided. The changes are categorized into required essential changes for all FX2LP applications migrating from FX2 and other applications based changes that might be required in your application due to additional enhanced feature in FX2LP.



### Differences between FX2 and FX2LP

Following table provides a brief overview of the difference between FX2 and FX2LP.

| Parameter                                                       | FX2                                                                                                  | FX2LP                                                                                      |
|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Crystal load capacitor                                          | 20 to 33 pF                                                                                          | 12 pF                                                                                      |
| Minimum Reset<br>Time                                           | 1.91 ms                                                                                              | 5 ms                                                                                       |
| Vcc Ramp-up time                                                | -                                                                                                    | at least 200 µs with ramp rate of 18 V/ms                                                  |
| AVCC/AGND pins                                                  |                                                                                                      | 2 additional<br>AVCC/AGND pins                                                             |
| Disabling high-<br>speed chirp through<br>EEPROM                | Operates in full-<br>speed, can<br>renumerate as high-<br>speed through<br>firmware modification     | Operates only in Full-speed                                                                |
| RESET#<br>functionality                                         | Pull-up on D+ present<br>even when RESET#<br>asserted                                                | pull-up on D+<br>disabled when<br>RESET# asserted                                          |
| Internal RAM                                                    | 8 kB                                                                                                 | 16 kB                                                                                      |
| Isochronous Zero-<br>length packet (ZLP)<br>support             | Does not send ZLP<br>when no data<br>available in SIE in<br>response to<br>isochronous IN<br>request | Capable of sending ZLP when no data available in SIE in response to isochronous IN request |
| Power                                                           | Moderate power<br>(260mA maximum)                                                                    | Lower power (85 mA maximum)                                                                |
| Pull-up on D+ line                                              | Comes up enabled during power-up                                                                     | Comes up disabled during power-up                                                          |
| FIFO address hold-<br>time for Slave FIFO<br>asynchronous write | 70 ns                                                                                                | 10 ns                                                                                      |
| ECC generation on GPIF data                                     | Not-supported                                                                                        | Supported                                                                                  |

### Migrating from FX2 to FX2LP

### **Hardware Changes**

Following are a list of required changes when replacing the FX2 in a existing design with FX2LP:

- Make sure to replace the crystal with the appropriate load capacitors. The FX2LP requires a crystal with load capacitors of 12 pF.
- Make sure that the reset is held for at least 5 ms.
- Make sure that the V<sub>CC</sub> ramp-up time is at least 200 μs with a ramp rate of 18 V per millisecond.
- Changes on AVCC/AGND pin functionality (see Changes on AVCC/AGND Pin Functionality).

Note After installing CY3684 EZ-USB FX2LP Development Kit, the hardware collateral of the kit available at location C:\Cypress\USB\Hardware (Location varies based on installation) can be used as a reference to develop the board.

### Firmware Changes

As next generation of the FX2, the FX2LP has some enhanced features that the user may want to take advantage of or may decide to simply disregard. Based on the application's needs these enhancements in the FX2LP may require some changes in the designer's FX2-based application. Following is a list of things that the designer needs to be informed when replacing the FX2 in a existing design with FX2LP.

- Is the existing FX2 application bus-powered and does it have the double enumeration workaround for meeting the unconfigured current limit of 100 mA. If so, set the control bit of the EEPROM to 0 (chip enabled) as the workaround is not required anymore. The FX2LP meets the 100-mA current requirement for unconfigured current. You may opt to either leave in or remove the double enumeration workaround in the firmware.
- FX2LP automatically disconnects The subsequently reconnects on a hard reset (asserting RESET# pin). If the FX2 firmware has the 8051 do the disconnect and reconnect manually by setting and clearing DISCON bit of the USBCS register on a hard reset, it is not required anymore. Based on your application's needs, when porting the same firmware to FX2LP, you may opt to either leave in or remove the code that does this disconnect and reconnect manually. This needs to be evaluated on an application basis and the effects (if any) on the system as a whole on disconnecting and reconnecting twice (if the 8051 code is left in the firmware ported to FX2LP).
- FX2LP has internal memory from 0x0000 to 0x3FFFF as opposed to FX2 that has internal memory from 0x0000 to 0x1FFFF. Check the code location to make



sure whether the existing FX2 application uses memory mapped ROM (any nonvolatile memory) or memory mapped I/O within the address space of 0x2000 to 0x3FFF. If so, they must be mapped to new locations and the firmware should be re linked as the FX2LP accesses the internal memory that is not the intended access method of the end application. In the limited number of designs that require this change, just a logic change to an FPGA or programmable logic array for hardware memory decoding and changing the target location of the external code within the compiler/linker is needed. If the existing FX2 design has RAM at this location (0x2000 to 0x3FFF), no changes are required while replacing the part with FX2LP.

If the FX2 application use high-bandwidth Isochronous IN transfer, and if it has a workaround (on the host end or the device end) for handling the possible occurrence of a scenario of data PID mismatch: additional hardware, external logic, or software on the host end to handle the scenario, then you may consider removing the additional logic/code as the FX2LP has resolved this data PID mismatch issue. You may also choose to not remove the designed workaround for ease of drop-in replacement with FX2LP

**Note** While changing components such as the USB controller (FX2 to FX2LP), the USB-IF requires a rerun of certification test. The following section provides details on the specifications on every change that is mentioned earlier.

### **Details of the Hardware Changes**

An overview of the essential hardware changes/additions in the FX2LP are listed below:

- Changes to crystal specification
- Minimum reset time
- V<sub>CC</sub> ramp-up time
- Changes to AVCC/AGND Pin Functionality

### **Changes to Crystal Specification**

With the use of FX2LP one change is required. When a crystal is used in the design, for proper operation the load capacitance of the crystal must change. This affects both the load capacitors and the crystal being used. The CY7C68013 requires a crystal with load capacitors that are between 20 pF and 33 pF. The CY7C68013A requires a crystal with load capacitors of 12 pF. If redesigning an FX2 application with FX2LP, the crystal must change to a load capacitance of 12 pF, and the matching load capacitors must change to 12 pF. This is a requirement of all designs using FX2LP. Following is the spec on the crystal:

■ 24 MHz ±100 ppm

- Parallel resonant
- Fundamental mode
- 500 μW drive level
- 12-pF (5% tolerance) load cap

One of the parts we recommend is one from ECS Inc. International: ECS-240-20-4.

The above specification must be taken into consideration while selecting both the load capacitors and the crystal. Using a different crystal load capacitance with a crystal specified for 12 pF is expected to have some effect on the frequency shift. It is recommended that the designer always make sure that the power dissipated by the crystal is within the crystal manufacturer's specifications. Overdriving the crystal may damage the crystal. See the specific crystal manufacturer's recommendations.

An article on crystal design and selection from *Ecliptek's* site states the following:

"The rate of aging is typically greatest during the first 30 to 60 days after which time the aging rate decreases. The following factors effect crystal aging: adsorption and desorption of contamination on the surfaces of the quartz, stress relief of the mounting and bonding structures, material outgassing, and seal integrity."

One of the effects of over-driving the crystal out of its specified conditions may be aging of the crystal that is expected to result in frequency shift. From speaking to various crystal manufacturers, we have been informed that the majority of the shift due to aging usually occurs in the first 45–60 days or so.

In general, it is recommended that a designer always make sure that the power dissipated by the crystal is within the crystal manufacturer's specifications. Overdriving the crystal 'may' have adverse effects on the crystal performance and accuracy. It is also recommended that the user refer to the crystal manufacturer's recommendations on the various effects of driving a crystal beyond its specified values.

Using a 16-pF or 20-pF crystal or any other standard load capacitance, may work as indicated by the discussions we have had with various crystal manufacturers. But using this is at the customer's discretion as the FX2LP part was only tested and designed for a 12-pF, 24-MHz crystal. Please consult with the specific crystal manufacturer for information on the various effects of driving a crystal beyond its specified values. When a crystal is used in the design using FX2LP, Cypress recommends that for proper operation the load capacitance of the crystal should be 12 pF.

### **Minimum Reset Time**

The minimum reset time speed for the FX2LP part is 5 ms. The FX2 was designed with a minimum reset time of 1.91 ms.



### V<sub>CC</sub> Ramp-up Time

To obtain the power savings, the FX2LP parts use a core that is powered from 1.8 V. To maintain common power sources with the FX2LP silicon, this voltage is derived from the 3.3 V input. To properly power the internal regulator the 3.3 V input must have a limit on the power ramp-up rate. This means the input must turn on to a valid voltage (3.0 V to 3.6 V) over a 200-μs period. This equates to an 18 V per/ms ramp rate. Powering up the input too quickly latches the internal regulator and cause issues in powering up the core. Many 3.3 V regulators have turn-on times that are long enough to properly power-up the internal regulator. One such regulator from Linear Technology is the LT1763CS8-3.3.

### Changes on AVCC/AGND Pin Functionality

There are no major changes as far the PCB is concerned. Both FX2 and FX2LP run on a single 3.3 V supply. There are two additional AVCC/AGND pins on the FX2LP that can be rerouted on the PCB to provide additional filtering. These two additional pins exist in the 56-, 100-, and 128-pin packages.

For the 128-pin TQFP package, AVCC is pin 17 (was VCC on the FX2), and AGND is pin 20 (was GND on the FX2). Pin 17 of the FX2LP128 pin package does not need a duplicate of the pin 10 AVCC filter network. It can be wired in parallel to pin 10.

The FX2LP can use the same filter network as the FX2 for AVCC. The FX2LP analog ground (pin 20 in 128 pin package) does not need to be isolated. It can be connected to the digital ground. Other changes made to the chip do not affect all designs.

### **Details of Firmware Changes**

This section highlights major improvements and changes in FX2LP that may affect the older FX2 design while migrating to FX2LP. Most of these do not affect your design. The information given here is the evaluation on how it may affect your application design. An overview of these features is listed as follows:

- Disabling high-speed chirp via EEPROM config byte
- Automatic Disconnect and reconnect on a hard reset
- Expanded internal code/data RAM
- Zero-length packets with no firmware intervention and Data PID sequencing in isochronous IN transfers

# Disabling High-speed Chirp via EEPROM Config Byte

During power-on sequence, the operating speed of the FX2 device defaults to high-speed. The FX2 device has the capability of disabling the high-speed chirp state machine using the Cypress internal register CT1. The 8051 can set or clear bit 1 of the CT1 register anytime. On re-enumeration (disconnecting and then reconnecting) the FX2 device enumerates with the chirp state machine disabled if this bit of the CT1 register is set to 1. Therefore, on a disconnect event followed by a re-connect, the device re-enumerates as a full-speed only device.

The chirp state machine can also be disabled on power-up, by setting bit 7 of the configuration byte of the EEPROM. During power-up sequence, the core copies this bit setting to bit 1 of the CT1 register and the device enumerates as a full-speed device. After enumerating as a full-speed device, the 8051 may enable the chirp state machine anytime by clearing bit 1 of the CT1 register. On re-enumeration the same device enumerates as a high-speed device.

In the case of FX2LP, the device also defaults to a highspeed mode of operation: bit 1 of the CT1 register defaults to 0. After the device has powered-up with the chirp state machine enabled (default), it can be switched to a different mode of operation by having the 8051 change bit 1 of the CT1 register.

If no EEPROM is used, the device operates in its default high-speed mode. If using an EEPROM, the chirp state machine status is determined by the setting of bit 7 of the configuration byte of the EEPROM. The behavior of the FX2LP chirp state machine is different than the FX2 when bit 7 of the configuration byte of the EEPROM is set to 1 (chirp state disabled on power-up).

The CT1 register and the EEPROM control bit (bit 7 of the configuration byte) behave differently in FX2LP than in FX2. In FX2, if the EEPROM control bit that forces USB full-speed operation is set, FX2 comes up in full-speed mode, and upon re-enumeration FX2 is capable of re-enumerating on the USB bus in high-speed mode (if the 8051 has cleared bit 1 of the CT1 register to enable high-speed mode). In the case of FX2LP, if the full-speed control bit of the EEPROM is set, the device ONLY comes up in full speed mode, even after USB re-enumeration. Setting or clearing this bit by the 8051 has no effect on enabling or disabling the chirp state machine when bit 7 of the configuration byte of the EEPROM is set to 1. If it is set to 0, FX2LP behaves the same as the FX2. In other words when bit 7 of configuration byte is set to 0 (chirp enabled) the FX2LP comes up in high-speed mode and the 8051 may switch the mode by changing bit 1 of CT1 register anytime followed by a disconnect and reconnect event



If the existing FX2 application is bus powered and uses the double enumeration sequence (that is a recommended workaround) to meet the unconfigured requirements of the USB-IF compliance test, then the application does not behave the same when replaced with the FX2LP. If replacing the part with FX2LP, when the device enumerates with the high-speed chirp disabled (control bit of the configuration byte of the EEPROM set), on re-enumeration, the device fails to enumerate as a high-speed device even though the 8051 had cleared bit 1 of the CT1 register. The full-speed mode trick upon initial plugin FX2 was done to get the unconfigured power-down to the 100-mA range to meet the USB specification. As FX2LP power is 50-60 mA maximum, not meeting the unconfigured current limit when using the device as bus powered is no longer an issue, there is no need to set this control bit in the EEPROM anymore. The workaround is not required anymore. Just have the FX2LP application enumerate in USB high speed mode from the start.

For an FX2 bus-powered application that uses double enumeration sequence to behave the same when replaced with FX2LP, all you need to do is set the control bit of the EEPROM to 0 (chirp enabled) and can leave the firmware as is with the double enumeration workaround code in it.

## Automatic Disconnect and Reconnect on Hard Reset

The FX2LP has an enhanced capability of disconnecting and reconnecting on a hard reset, when the RESET# is asserted by the external peripheral.

The FX2 does not cause a disconnect on a hard reset (RESET# asserted). On releasing the reset the FX2 no longer responds to the host since it does not have a valid address anymore. To resume communication with the host the 8051 must cause a disconnect and a reconnect by setting DISCON bit of the USBCS register and subsequently clearing. On a reconnect event the host issues a SET\_ADDRESS request and re-enumerates the device

In the case of an FX2LP, the device does a disconnect and a reconnect automatically on a hard reset. When the RESET# is asserted, the FX2LP resets the FNADDR (function address) register to 0x00. On releasing the reset# the FX2LP automatically does a disconnect followed by a reconnect. If using FX2LP the 8051 does not need to be programmed to do the disconnect and reconnect by setting and clearing the DISCON bit manually.

### **Expanded Code/Data RAM**

The FX2LP has 16 Kbytes of internal Code/Data RAM, where the FX2 had only 8 Kbytes. The additional RAM is located in the address space of 0x2000 to 0x3FFF. If the firmware of the existing design is completely internal to the FX2, no changes are required to use the FX2LP. If the FX2 design had RAM at this location, no changes are required. The FX2LP accesses the internal RAM instead of the external RAM.

If there was either memory mapped ROM (any nonvolatile memory) or memory mapped I/O within these locations, they must be mapped to new locations and the firmware should be re linked. In the limited number of designs that require this change, just a logic change to a FPGA or programmable logic array for hardware memory decoding and changing the target location of the external code within the compiler/linker is required.

In most designs it is felt that the external memory map would not have used this location in memory. Less logic is required to locate the memory at higher locations and therefore it is believed that most designs would have used a higher address, such as 0x8000, to start the external memory. If this is the case, no modifications, other then the required crystal modifications, are required.

# Zero-length INPackets with No Firmware Intervention and Data PID Sequencing for ISO Transfers

The FX2LP has the capability of sending a zero-length isochronous data packet (ZLP) when the host issues an IN token to an isochronous IN endpoint FIFO and the SIE does not have any data packets available.

This feature is very useful when designing high-bandwidth isochronous applications. When an isochronous IN endpoint is configured for greater than one packet per microframe, there is a possibility of the core not having more than one packet available in a microframe. In this case, when the host issues an IN token, the FX2LP core sends a zero-length packet with the appropriate data PID automatically. Hence avoiding the occurrence of a scenario where the host may encounter a turnaround timeout error on not receiving any data when requesting more than one packet per microframe.

In the Technical Reference Manual, register EPxISOINPKTS (x = Endpoint number) defines an additional bit called: ADDJ. This bit defaults to a zero value. In this condition, FX2LP operates the same as the FX2.



The auto adjust (AADJ) feature was useful when designing with the FX2LP engineering samples provided at the early stages of the FX2LP development. These engineering samples did not have the ability to issue a zero-length isochronous packets automatically and hence were prone to running into a DATA PID mismatch scenario when dealing with high-bandwidth ISO IN transfer (please see the "Streaming Data Through Isochronous/Bulk Endpoints on EZ-USB FX2<sup>TM</sup> EZ-USB FX2LP<sup>TM</sup> - AN4053" application note for further information on DATA PID mismatch issue). The auto adjust feature is a workaround to the data PID mismatch issue and to use this workaround, the wMaxPacketSize that could be defined in the isochronous endpoint descriptor is limited to 1024 bytes.

### **Feature Enhancements**

This section is for designers already familiar with the FX2 architecture who are creating a new application using FX2LP This section highlights additional (along with the essential and application based changes mention in the prior two sections) improvements and changes in FX2LP. An overview of the feature changes/additions in the FX2LP are listed as follows:

- Lower power
- Enabling pull-up on D+
- FIFO address lines hold time for asynchronous write
- ECC generation on GPIF data
- Additional Package with more GPIOs (CY7C68015A/16A).

### **Lower Power**

As far as the power source is concerned, the FX2LP uses a different process than the FX2. The FX2LP uses an internal 1.8 V regulator. The major result of this change is to reduce the power consumption of the chip. The lower current is obtained just by using the FX2LP with the required crystal modifications. This configuration meets all USB bus powered requirements of unconfigured current (100 mA) and suspend current (500  $\mu A).$ 

As a result of this lower power, to meet the unconfigured current limit, it is no longer necessary to use the double enumeration procedure where the device first enumerates in full-speed with a current draw below 100 mA and then disconnects and reconnects as a high-speed device. If an existing design uses this procedure the designer can remove the procedure in design. For new designs using FX2LP, there is no concern as the part does meet the 100-mA limitation requirement for unconfigured current while operating in either full or high speed.

### Enabling Pull-up on D+

There is a minor difference with respect to when the internal logic enables the pull-up on D+ to signal an attach event to the host. In the case of the FX2, the pull-up on D+ is enabled on power-up. In the case of the FX2LP, the pull-up on D+ is enabled when the reset is released (in a deasserted state).

On plug-in, the FX2 enables the pull-up on D+ signaling at attach event to the host. If the reset is held active for longer than 100 ms, an attach signal is sent to the host and the host begins its enumeration sequence (after 100 ms from when the attach is detected), while the FX2 is still held in reset. Section 7.1.7.3 (page 150) of the USB 2.0 specification, provides further information on the debounce interval (delta t3). While using the FX2 Cypress recommends that a reset time of 10 ms with an RC network of  $100 \mbox{K}/0.1~\mu\mbox{F}$  be used.

The FX2LP has a more flexible reset timing requirement. As the FX2LP enables the pull-up on the D+ after the RESET is deasserted, there really is no restriction on the reset timing as only the host receives an attach signal when the RESET is released.

### FIFO Address Lines Hold Time for Asynchronous Write

In the case of an FX2 device, when operating in slave FIFO mode in an asynchronous interface, the minimum hold time (t<sub>FAH</sub>) for FIFO address lines (FIFOADR[1:0]) for a slave FIFO write operation is 70 ns, that is measured from the deasserting edge of SLWR.

This has been improved and optimized to 10 ns when using the FX2LP parts. The FIFOADDR[1:0] lines hold time (t<sub>FAH</sub>) for a slave FIFO asynchronous write is speed for a minimum of 10 ns for the FX2LP.

### **ECC Generation on GPIF data**

This is a new feature and does not affect existing designs. If ECC generation is to be added to an existing design there are additional registers that enable this function.

The FX2LP can be configured to either calculate two separate 256-byte ECCs on two consecutive 256-byte blocks of data, or alternatively one single 512-byte ECC on a 512-byte block of data. After the 8051 resets the ECC calculation by writing any value to ECCRESET, the FX2LP calculates ECC on any data bytes that transfer across the GPIF or Slave FIFO interface. The FX2LP stops ECC calculation after all 512 bytes have been processed and it waits for a new ECC reset from the 8051 before it commences any new calculations.

The additional registers for this function are:

| ECCCFG   | Configuration register (256/512) |
|----------|----------------------------------|
| ECCRESET | Reset ECC-byte registers to zero |



| ECC1B0 | This is the second eight bits of the line parity on the first 256-byte block or the 512-byte block.                                     |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------|
| ECC1B1 | Lower eight bits of line parity on first 256-byte block or lower eight bits of line parity on 512-byte block.                           |
| ECC1B2 | This is the 6-bit column parity on first 256-byte block or 6-bit column parity on and upper two bits of line parity for 512-byte block. |
| ECC2B0 | This is the second eight bits of the line parity, on the second 256-byte block                                                          |
| ECC2B1 | Lower eight bits of line parity on second 256-byte block                                                                                |
| ECC2B2 | This is the 6-bit column parity on the second 256-byte block                                                                            |

(For column and line parity see Smart media Specification.) See Technical Reference Manual for check/correct sample code.

### **Package Changes**

Additional options have been made available in the packaging of the FX2LP part. Additional configurations are available in the 56-pin packages. These configurations allow for two additional GPIO pins. These parts are the part number CY7C68015A/CY7C68016A, available in both a QFN and a SSOP package. In CY7C68015A/16A, IFCLK and CLKOUT pins are replaced by PE0 and PE1 respectively. The effect of this change on the design has to be considered while replacing FX2 (56-pin QFN package) with CY7C68015A/16A. As in FX2, all FX2LP parts are available in lead-free packages. The following table lists the FX2 parts and the respective FX2LP part that may be used to replace the FX2. Besides the packages that are specified, FX2LP also has a VFBGA 56-pin package (CY7C68013A-56BAXC CY7C68014A-56BAXC).

CY7C68014A and CY7C68016A are Ideal for battery-powered applications as they have an ultra-low suspend current of 100  $\mu A$  (typical). CY7C68013A and CY7C68015A, that have a low suspend current of 300  $\mu A$  (typical), are ideal for non-battery powered (self or bus powered) applications.

| EZ-USB FX2 Part                            | EZ-USB FX2LP Part                                                 | Package     |
|--------------------------------------------|-------------------------------------------------------------------|-------------|
| Number                                     | Number                                                            | Description |
| CY7C68013-56PVC<br>or CY7C68013-<br>56PVXC | CY7C68013A-56PVXC or<br>CY7C68013A-56PVXI or<br>CY7C68014A-56PVXC | 56-pin SSOP |

| CY7C68013-56LFC or<br>CY7C68013-56LFXC     | CY7C68013A-56LTXC or<br>CY7C68013A-56LTXCT or<br>CY7C68013A-56LTXI or<br>CY7C68014A-56LTXC | 56-pin QFN      |
|--------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|
| CY7C68013-100AC<br>or CY7C68013-<br>100AXC | CY7C68013A-100AXC or<br>CY7C68013A-100AXI or<br>CY7C68014A-100AXC                          | 100-pin<br>TQFP |
| CY7C68013-128AC<br>or CY7C68013-<br>128AXC | CY7C68013A-128AXC or<br>CY7C68013A-128AXI or<br>CY7C68014A-128AXC                          | 128-pin<br>TQFP |

# EZ-USB FX2LP Whole Product Support Collateral

### **Development Tool**

The EZ-USB FX2LP has a development kit similar to that of the EX-USB FX2. The part number for this kit is CY3684. The development kit for the FX2LP contains a development board, cables, documentation and a development CD.

The CD has electronic copies of the Technical Reference Manual, the data sheet, schematics and gerbers for the development board, firmware examples, drivers (CyUSB.sys)and evaluation version of the Keil's  $\mu$ Vision2 Compiler.

#### **Documentation**

- 1. EZ-USB® Technical Reference Manual
- 2. CY7C68013A/14A/15A/16A Datasheet
- 3. GETTING STARTED WITH FXLP™ Application note

Go to www.cypress.com to download the latest version of the product collateral.

### Summary

This application note has introduced the differences between the FX2 and the FX2LP. As discussed in this application note, the only required change when using the FX2LP in place of the FX2 is the alteration of the crystal load capacitors and the load capacitance of the crystal. With exception of the load capacitance on the crystal, the crystal for the FX2LP contains the same requirements as that for the FX2. Additional features are also highlighted, but are defaulted to function as the FX2 would. This enables use of FX2LP in prior designs with minimal or none at all changes to the firmware. Due to the increased memory within the FX2LP, a limited number of designs may require a memory map change.



As with Cypress's FX2, the FX2LP is made available with world-class development tools and software support. Visit www.cypress.com for more device details and data sheet information.

### **About the Author**

Name: Anand Srinivasan Asokan.

Title: Systems Engineer Sr





## **Document History**

Document Title: AN4078 - Migrating from EZ-USB® FX2™ to EZ-USB FX2LP™

Document Number: 001-42079

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                       |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 1597504 | SSJO/YIS           | 10/11/2007         | Re-catalogued application note.                                                                                                                                                                                                                                                                             |
| *A       | 3149911 | AASI               | 01/21/2011         | Added content for clearer understanding on the memory map changes.  Updated the application note with latest part number and collateral details.                                                                                                                                                            |
| *B       | 3348476 | AASI               | 08/18/2011         | Changed "Essential Changes" in page 1 to "Hardware Changes" Changed "Application based Changes" in page 1 to "Firmware Changes" Changed "Details of Essential Changes" in page 2 to "Details of Hardware Changes" Changed "Details of Application based Changes" in page 3 to "Details of Firmware Changes" |
| *C       | 3475798 | AASI               | 12/26/2011         | Added Table showing difference between FX2 and FX2LP.  Minor text edits.  Updated template according to current Cypress standards.                                                                                                                                                                          |
| *D       | 3734331 | PRJI               | 09/05/2012         | Changed application note number from AN4078_C to AN4078.  Updated template.                                                                                                                                                                                                                                 |
| *E       | 4499960 | PRJI               | 09/11/2014         | Updated in new template. Completing Sunset Review.                                                                                                                                                                                                                                                          |
| *F       | 5799406 | AESATMP9           | 07/05/2017         | Updated logo and copyright.                                                                                                                                                                                                                                                                                 |
| *G       | 5898297 | GAYA               | 09/27/2017         | Obsolete document. Completing Sunset Review.                                                                                                                                                                                                                                                                |



### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

ARM® Cortex® Microcontrollers cypress.com/arm

Automotive cypress.com/automotive

Clocks & Buffers cypress.com/clocks

Interface cypress.com/interface

Internet of Things cypress.com/iot

Memory cypress.com/memory

Microcontrollers cypress.com/mcu

PSoC cypress.com/psoc

Power Management ICs cypress.com/pmic

Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb

Wireless Connectivity cypress.com/wireless

### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP| PSoC 6

### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

### **Technical Support**

cypress.com/go/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.



Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

©Cypress Semiconductor Corporation, 2007-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.