#### xfrolk03 / Digital-electronics-1-2021



### Lab assignment

- 1. Preparation tasks (done before the lab at home). Submit:
  - o Figure or table with connection of 7-segment displays on Nexys A7 board,
  - Decoder truth table for common anode 7-segment display.
- 2. Seven-segment display decoder. Submit:
  - Listing of VHDL architecture from source file hex\_7seg.vhd with syntax highlighting,
  - Listing of VHDL stimulus process from testbench file tb\_hex\_7seg.vhd with syntax highlighting and asserts,
  - Screenshot with simulated time waveforms; always display all inputs and outputs,
  - Listing of VHDL code from source file top.vhd with 7-segment module instantiation.
- 3. LED(7:4) indicators. Submit:
  - Truth table and listing of VHDL code for LEDs(7:4) with syntax highlighting,
  - Screenshot with simulated time waveforms; always display all inputs and outputs.

## 1. Preparation tasks

## Figure or table with connection of 7-segment displays on Nexys A7 board



| Segment | Connection | Anode | Connection |
|---------|------------|-------|------------|
| CA      | T10        | AN7   | U13        |
| СВ      | R10        | AN6   | K2         |
| CC      | K16        | AN5   | T14        |
| CD      | K13        | AN4   | P14        |
| CE      | P15        | AN3   | J14        |
| CF      | T11        | AN2   | Т9         |
| CG      | L18        | AN1   | J18        |
| DP      | H15        | AN0   | J17        |

### Decoder truth table for common anode 7-segment display

| Hex | Inputs | Α | В | С | D | E | F | G |
|-----|--------|---|---|---|---|---|---|---|
| 0   | 0000   | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1   | 0001   | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 2   | 0010   | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 3   | 0011   | 0 | 0 | 0 | 0 | 1 | 1 | 0 |

| Hex | Inputs | Α | В | С | D | Е | F | G |
|-----|--------|---|---|---|---|---|---|---|
| 4   | 0100   | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 5   | 0101   | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 6   | 0110   | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 7   | 0111   | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 8   | 1000   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9   | 1001   | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| А   | 1010   | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| В   | 1011   | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| С   | 1100   | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| D   | 1101   | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| E   | 1110   | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| F   | 1111   | 0 | 1 | 1 | 1 | 0 | 0 | 0 |



### 2. Seven-segment display decoder

# Listing of VHDL architecture from source file <a href="hex\_7seg.vhd">hex\_7seg.vhd</a> with syntax highlighting

architecture Behavioral of hex\_7seg is

#### begin

\_\_\_\_\_

- -- p\_7seg\_decoder:
- -- A combinational process for 7-segment display (Common Anode)
- -- decoder. Any time "hex\_i" is changed, the process is "executed".
- -- Output pin seg\_o(6) controls segment A, seg\_o(5) segment B, etc.

```
a
        f | | b
         l g l
      e |  | c
              ----
            d
 p_7seg_decoder : process(hex_i)
   begin
       case hex_i is
          when "0000" =>
              seg_o <= "0000001"; -- 0
          when "0001" =>
              seg_o <= "1001111"; -- 1
          when "0010" =>
              seg_o <= "0010010"; -- 2
          when "0011" =>
              seg_o <= "0000110"; -- 3
          when "0100" =>
              seg_o <= "1001100"; -- 4
          when "0101" =>
              seg_o <= "0100100"; -- 5
          when "0110" =>
              seg_o <= "0100000"; -- 6
          when "0111" =>
              seg_o <= "0001111"; -- 7
          when "1000" =>
              seg_o <= "0000000"; -- 8
          when "1001" =>
              seg_o <= "0000100"; -- 9
          when "1010" =>
              seg o <= "0001000"; -- A
          when "1011" =>
              seg_o <= "1100000"; -- B
          when "1100" =>
              seg_o <= "0110001"; -- C
          when "1101" =>
              seg_o <= "1000010"; -- D
          when "1110" =>
              seg_o <= "0110000"; -- E
          when others =>
              seg_o <= "0111000"; -- F
       end case;
   end process p 7seg decoder;
end Behavioral;
```

## Listing of VHDL stimulus process from testbench file tb\_hex\_7seg.vhd with syntax highlighting and asserts

```
p_stimulus : process
   begin
         report "Stimulus process started" severity note;
         s_hex <= "0000"; wait for 100 ns;</pre>
         s_hex <= "0001"; wait for 100 ns;</pre>
         s_hex <= "0010"; wait for 100 ns;</pre>
         s_hex <= "0011"; wait for 100 ns;</pre>
         s_hex <= "0100"; wait for 100 ns;</pre>
         s_hex <= "0101"; wait for 100 ns;</pre>
         s_hex <= "0110"; wait for 100 ns;</pre>
         s hex <= "0111"; wait for 100 ns;
         s_hex <= "1000"; wait for 100 ns;</pre>
         s_hex <= "1001"; wait for 100 ns;</pre>
         s_hex <= "1010"; wait for 100 ns;</pre>
         s_hex <= "1011"; wait for 100 ns;</pre>
         s_hex <= "1100"; wait for 100 ns;</pre>
         s_hex <= "1101"; wait for 100 ns;</pre>
         s_hex <= "1110"; wait for 100 ns;</pre>
         s_hex <= "1111"; wait for 100 ns;</pre>
         report "Stimulus process finished" severity note;
        wait;
   end process p_stimulus;
```

#### Screenshot with simulated time waveforms



## Listing of VHDL code from source file top.vhd with 7-segment module instantiation

```
hex7_seg : entity work.hex_7seg
    port map(
        hex_i => SW,

        seg_o(6) => CA,
        seg_o(5) => CB,
        seg_o(4) => CC,
        seg_o(3) => CD,
        seg_o(2) => CE,
        seg_o(1) => CF,
        seg_o(0) => CG
);
```

### LED(7:4) indicators.

## Truth table and listing of VHDL code for LEDs(7:4) with syntax highlighting

| Hex | Inputs | LED4 | LED5 | LED6 | LED7 |
|-----|--------|------|------|------|------|
| 0   | 0000   | 1    | 0    | 0    | 0    |
| 1   | 0001   | 0    | 0    | 1    | 1    |
| 2   | 0010   | 0    | 0    | 0    | 1    |
| 3   | 0011   | 0    | 0    | 1    | 0    |
| 4   | 0100   | 0    | 0    | 0    | 1    |
| 5   | 0101   | 0    | 0    | 1    | 0    |
| 6   | 0110   | 0    | 0    | 0    | 0    |
| 7   | 0111   | 0    | 0    | 1    | 0    |
| 8   | 1000   | 0    | 0    | 0    | 1    |
| 9   | 1001   | 0    | 0    | 1    | 0    |
| А   | 1010   | 0    | 1    | 0    | 0    |
| В   | 1011   | 0    | 1    | 1    | 0    |
| С   | 1100   | 0    | 1    | 0    | 0    |
| D   | 1101   | 0    | 1    | 1    | 0    |
| E   | 1110   | 0    | 1    | 0    | 0    |
| F   | 1111   | 0    | 1    | 1    | 0    |

```
-- Turn LED(4) on if input value is equal to 0, ie "0000"

LED(4) <= '1' when SW = "0000" else '0';

-- Turn LED(5) on if input value is greater than 9

LED(5) <= '1' when (SW > "1001") else '0';

-- Turn LED(6) on if input value is odd, ie 1, 3, 5, ...

LED(6) <= '1' when (SW = "0001" or SW = "0011" or SW = "0101" or SW = "0111" or SW = "1111") or SW = "1111")

else '0';

-- Turn LED(7) on if input value is a power of two, ie 1, 2, 4, or 8

LED(7) <= '1' when (SW = "0001" or SW = "0010" or SW = "0100" or
```

```
SW = "1000")
else '0';
```

### Screenshot with simulated time waveforms

