#### ☐ xhruby28 / Digital-electronics-1





### **Content**

README.md

- 1. Preparation tasks
  - o Timing diagram figure for displaying value 3.142
- 2. Display driver
  - VHDL code of process p\_mux
  - VHDL testbench file tb\_driver\_7seg\_4digits
  - Simulation screenshot
  - VHDL architecture of the top layer
- 3. Eight-digit driver
  - Image of Eight-digit driver

## 1. Preparation tasks

Timing diagram figure for displaying value 3.142 UP

0



# 2. Display driver

## VHDL code of the process p\_mux UP

```
p_mux : process(s_cnt, data0_i, data1_i, data2_i, data3_i, dp_i)
begin
    case s_cnt is
         when "11" =>
              s_hex <= data3_i;</pre>
              dp_o \leftarrow dp_i(3);
              dig_o <= "0111";
         when "10" =>
              s_hex <= data2_i;</pre>
              dp_o \leftarrow dp_i(2);
              dig_o <= "1011";
         when "01" =>
              s_hex <= data1_i;</pre>
              dp_o \leftarrow dp_i(1);
              dig_o <= "1101";
         when others =>
              s_hex <= data0_i;</pre>
              dp_o \leftarrow dp_i(0);
              dig_o <= "1110";</pre>
    end case;
end process p_mux;
```

#### VHDL testbench file tb\_driver\_7seg\_4digits UP

```
library ieee;
use ieee.std_logic_1164.all;
______
-- Entity declaration for testbench
_____
entity tb_driver_7seg_4digits is
   -- Entity of testbench is always empty
end entity tb_driver_7seg_4digits;
                            -----
-- Architecture body for testbench
______
architecture testbench of tb driver 7seg 4digits is
   -- Local constants
   constant c_CLK_100MHZ_PERIOD : time := 10 ns;
   --Local signals
   signal s_clk_100MHz : std_logic;
   --- WRITE YOUR CODE HERE
   signal s_reset : std_logic;
   signal s_data0 : std_logic_vector(4 - 1 downto 0);
   signal s_data1 : std_logic_vector(4 - 1 downto 0);
   signal s_data2 : std_logic_vector(4 - 1 downto 0);
   signal s_data3 : std_logic_vector(4 - 1 downto 0);
   signal s_dp_i : std_logic_vector(4 - 1 downto 0);
   signal s_dp_o : std_logic;
   signal s_seg : std_logic_vector(7 - 1 downto 0);
   signal s dig : std logic vector(4 - 1 downto 0);
begin
   -- Connecting testbench signals with driver_7seg_4digits entity
   -- (Unit Under Test)
   uut_driver_7seg_4digits : entity work.driver_7seg_4digits
      port map(
                => s_clk_100MHz,
          clk
          reset => s_reset,
          data0_i => s_data0,
          data1 i => s data1,
          data2_i => s_data2,
          data3_i => s_data3,
          dp_i \Rightarrow s_dp_i
          dp_o => s_dp_o,
          seg_o => s_seg,
          dig_o => s_dig
      );
```

```
-----
-- Clock generation process
______
p_clk_gen : process
begin
  while now < 750 ns loop
                      -- 75 periods of 100MHz clock
     s_clk_100MHz <= '0';
     wait for c_CLK_100MHZ_PERIOD / 2;
     s_clk_100MHz <= '1';
     wait for c_CLK_100MHZ_PERIOD / 2;
  end loop;
  wait;
end process p_clk_gen;
-- Reset generation process
______
p_reset_gen : process
begin
  s_reset <= '0';</pre>
  wait for 28 ns;
  -- Reset activated
  s reset <= '1';
  wait for 53 ns;
  s reset <= '0';
  wait for 600 ns;
  s_reset <= '1';</pre>
end process p_reset_gen;
-----
-- Data generation process
-----
p_stimulus : process
begin
  report "Stimulus process started" severity note;
  s_data3 <= "0011";
  s data2 <= "0001";
  s data1 <= "0100";
  s_data0 <= "0010";
  s dp i <= "0111";
  wait for 350 ns;
  s_data3 <= "1111";
  s_data2 <= "0101";
  s_data1 <= "1010";
  s_data0 <= "0010";
```

```
report "Stimulus process finished" severity note;
wait;
end process p_stimulus;
end architecture testbench;
```

#### Simulation screenshot UP



### VHDL architecture of the top layer UP

```
architecture Behavioral of top is
     -- No internal signals
begin
     -- Instance (copy) of driver_7seg_4digits entity
    driver_seg_4 : entity work.driver_7seg_4digits
          port map(
               clk
                            => CLK100MHZ,
                           => BTNC,
               reset
               data0_i(3) \Rightarrow SW(3),
               data0_i(2) \Rightarrow SW(2),
               data0_i(1) \Rightarrow SW(1),
               data0_i(0) \Rightarrow SW(0),
               --- WRITE YOUR CODE HERE
               data1_i(3) \Rightarrow SW(7),
               data1_i(2) \Rightarrow SW(6),
               data1_i(1) \Rightarrow SW(5),
               data1_i(0) \Rightarrow SW(4),
               data2_i(3) \Rightarrow SW(11),
               data2_i(2) \Rightarrow SW(10),
               data2 i(1) \Rightarrow SW(9),
               data2_i(0) \Rightarrow SW(8),
               data3_i(3) \Rightarrow SW(15),
               data3 i(2) => SW(14),
               data3_i(1) \Rightarrow SW(13),
               data3_i(0) \Rightarrow SW(12),
               dp_i => "0111",
```

```
--- WRITE YOUR CODE HERE

dp_o => DP,

seg_o(6) => CA,
seg_o(5) => CB,
seg_o(4) => CC,
seg_o(3) => CD,
seg_o(2) => CE,
seg_o(1) => CF,
seg_o(0) => CG,

dig_o => AN(4 - 1 downto 0)
);

-- Disconnect the top four digits of the 7-segment display
AN(7 downto 4) <= b"1111";

end architecture Behavioral;
```

# 3. Eight-digit driver

## Image of Eight-digit driver UP

