1. In the conventional fully bypassed 5-stage pipeline discussed in class, we were able to make the assumption that the ALU is able to complete in one cycle because we assumed integer operations. For this problem, we will assume that the ALU takes two cycles to complete. In other words, the ALU is pipelined itself, making the entire pipeline 6 cycles. The ALU only generates a result after 2 cycles (i.e., there is no way to extract any meaningful result after the ALU's first cycle). Memory (instruction and data) still returns data after only one cycle. You may ignore branch and jump instructions in this problem.

As a first step, we will examine how this changes data hazards. For this question, we will examine only the ALU-ALU read after write (RAW) hazard where the two instructions are consecutive:

ADD x1, x2, x3

$$\# x1 \le x2 + x3$$

ADD x5, x4, x1

$$\# x5 \le x4 + x1$$

- **1.1** Describe how would you resolve this hazard with the minimum number of bubbles (if any) using a combination of data forwarding and stalls (if necessary).
- **1.2** Then fill the following timing diagram to illustrate how the pipeline will behave, and show where data forwarding happens, if at all, by drawing an arrow between the two stages that participate in it.

|                | CC0 | CC1 | CC2 | CC3 | CC4 | CC5 | CC6 | CC7 | CC8 |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| ADD x1, x2, x3 |     |     |     |     |     |     |     |     |     |
| ADD x5, x4, x1 |     |     |     |     |     |     |     |     |     |

- **2.** You purchased an old IBM System whose model number is unknown so you do not have access to any manuals or spec sheets of the computer except those listed below by a previous user:
  - 95% of all memory accesses are found in the cache.
  - Each cache block is two words, and the whole block is read on any miss.
  - The processor sends references to its cache at the rate of 10<sup>9</sup> words per second.
  - 25% of those references are writes.
  - Assume that the memory system can support 10<sup>9</sup> words per second, reads or writes.
  - The bus reads or writes a single word at a time (the memory system cannot read or write two words at once).
  - Assume at any one time, 30% of the blocks in the cache have been modified.
  - The cache uses write allocate on a write miss.

You are considering adding an IBM compatible peripheral to the system, and you want to know *how much of the memory system bandwidth is already used*. Calculate the percentage of memory system bandwidth used on the average in the two cases below. Be sure to state your assumptions.

- 2.1 The cache is Write-Through.
- 2.2 The cache is Write-Back.

3. Consider the following RISC V Instruction sequence executing in a 5-stage pipeline:

- 3.1 Identify all of the data hazards and their resolution with NOPs assuming no forwarding or hazard detection hardware is being used
- 3.2 If there is forwarding, for the first seven cycles during the execution of this code, *specify* which signals are asserted in each cycle by hazard detection and forwarding units in Figure below.

| Mux control Source   |        | Explanation                                                                    |  |  |  |  |
|----------------------|--------|--------------------------------------------------------------------------------|--|--|--|--|
| ForwardA = 00        | ID/EX  | The first ALU operand comes from the register file.                            |  |  |  |  |
| ForwardA = 10        | EX/MEM | The first ALU operand is forwarded from the prior ALU result.                  |  |  |  |  |
| ForwardA = 01        | MEM/WB | The first ALU operand is forwarded from data memory or an earlier ALU result.  |  |  |  |  |
| ForwardB = 00        | ID/EX  | The second ALU operand comes from the register file.                           |  |  |  |  |
| ForwardB = 10        | EX/MEM | The second ALU operand is forwarded from the prior ALU result.                 |  |  |  |  |
| ForwardB = 01 MEM/WB |        | The second ALU operand is forwarded from data memory or an earlier ALU result. |  |  |  |  |

**4.** Indicate if the following modifications (A,B,C) will cause each of the three metrics (three rightmost columns) to *increase*, *decrease*, or have *no effect*. Explain your reasoning

Assume the initial machine is pipelined. Also assume that any modification is done in a way that preserves correctness and maintains efficiency, but that the rest of the machine remains unchanged.

|   |                                                                                                                                                               | Instructions/Program | CPI (Cycles/Instruction) | Circuit complexity |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------|--------------------|
| A | Replace the 2 operand<br>ALU with a 3 operand<br>one and add 3 operand<br>register-register<br>instructions to the ISA<br>(for example,<br>ADD rs1,rs2,rs3,rd |                      |                          |                    |
| В | Use the same ALU for instructions and for incrementing the PC by 4                                                                                            |                      |                          |                    |
| С | Increase the number of user registers from 32 to 64                                                                                                           |                      |                          |                    |

**5.** This problem explores energy efficiency and its relationship with performance. The parts of this problem assume the following energy consumption for activity in Instruction memory, Registers, and Data memory. You can assume that the other components of the datapath consume a negligible amount of energy. ("Register Read" and "Register Write" refer to the register file only.)

| I-Mem | 1 Register Read | Register Write | D-Mem Read | D-Mem Write |
|-------|-----------------|----------------|------------|-------------|
| 140pJ | 70pJ            | 60pJ           | 140рЈ      | 120pJ       |

Assume that components in the datapath have the following latencies. You can assume that the other components of the datapath have negligible latencies.

| I-Mem  | Control | Register Read or Write | ALU   | D-Mem Read or Write |
|--------|---------|------------------------|-------|---------------------|
| 200 ps | 150 ps  | 90 ps                  | 90 ps | 250 ps              |

- **5.1** How much energy is spent to execute an **addi** instruction in a single-cycle design and in the five-stage pipelined design
- 5.2 How much energy is spent to execute a lw instruction in a single-cycle design
- **5.3** How much energy is spent to execute a **beq** instruction in a single-cycle design