# Xilinx Vivado project setup

# 1. Open the development kit

- Download ADQ7WB firmware from https://transfereu.teledyne.com/link/s7R4U9ED7V3m1JAZbEE04N
- · unzip the file
- Start Vivado
- In the Vivado menu select Tools/ Run TCL Script
- Select the file: devkit/implementation/scripts/devkit.tcl

## 2. Set up the project

Go to the TCL console command field and type:

devkit\_setup

then press Return. The execution will take a while

- In the Vivado menu select File/ Add source...
- In the Add Sources window, check 'Add or create design sources', then click 'Next'
- Click 'Add Files', select all the files in /frb-monitor/FPGA except for ul2\_regfile.v, ul\_coeff\_mem.v, user\_logic1.v and user\_logic2.v. Then click 'Finish'

#### Create the IP cores as needed

#### complex\_mult

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'Complex Multiplier (6.0)'
- Config the IP as below:





#### fifo\_buffer

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'FIFO Generator (13.1)'
- Config the IP as below:





### fifo\_channel\_delay

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'FIFO Generator (13.1)'
- Config the IP as below:





## fifo\_snapshot

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'FIFO Generator (13.1)'
- · Config the IP as below:







### mult\_butterfly

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'Multiplier (12.0)'
- Config the IP as below:





#### mult\_fir

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'Multiplier (12.0)'
- Config the IP as below:





## ram\_snapshot

- In the 'Flow Navigator' window, select 'IP Catalog', search and open 'Multiplier (12.0)'
- Config the IP as below:







### 3. build the firmware bit file

Go to the TCL console command field and type:

devkit\_build

# 4. load the bit file to target FPGA