

No. 4475A

LC7942ND

**Dot-matrix LCD Driver** 

## Overview

The LC7942ND is a common driver LSI for driving large, dot-matrix LCD displays. It features a built-in 64-bit bidirectional shift register and a 4-level LCD driver. It can also be connected in cascade to increase the number of bits

The LC7942ND is designed to be used with LC7940ND (QFP100) or LC7941ND (QFP100) segment drivers to drive large LCD panels.

## **Features**

- 64 built-in LCD display drive circuits
- 1/64 to 1/128 display duty cycle
- Input/outputs for cascade connection
- Bias supply voltages can be supplied externally
- Operating supply voltage and ambient temperature
  - 5 V  $\pm 10\%$  logic supply (V<sub>DD</sub>) at T<sub>a</sub> = -20 to +85 °C
  - 8 to 20 V LCD supply  $(V_{DD} V_{EE})$  at  $T_a = -20$  to +85 °C
- CMOS process
- 80-pin flat plastic package

## Package Dimensions

Unit: mm

### 3177-QFP80D



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use;
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

# Pin Assignment



## **Block Diagram**



# **Pin Functions**

| Number      | Name       | I/O    | Function                                                                                                                  |                                                                                                             |         |                 |  |  |  |  |  |
|-------------|------------|--------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|-----------------|--|--|--|--|--|
| 32          | VDD        |        |                                                                                                                           |                                                                                                             |         |                 |  |  |  |  |  |
| 34          | Vss        | Supply | V <sub>DD</sub> - V <sub>SS</sub> is the logic supply                                                                     | V <sub>DD</sub> — V <sub>SS</sub> is the logic supply. V <sub>DD</sub> — V <sub>EE</sub> is the LCD supply. |         |                 |  |  |  |  |  |
| 27          | VEE        |        |                                                                                                                           |                                                                                                             |         |                 |  |  |  |  |  |
| 30          | V1         |        | 100 1 45 100                                                                                                              | LCD panel drive voltage supplies.                                                                           |         |                 |  |  |  |  |  |
| 29          | V2         | Supply | V <sub>1</sub> and V <sub>EE</sub> are selected levels.                                                                   |                                                                                                             |         |                 |  |  |  |  |  |
| 28          | V5         |        | V <sub>2</sub> and V <sub>5</sub> are not-selected levels.                                                                |                                                                                                             |         |                 |  |  |  |  |  |
| 38          | СР         | I      | Display data input clock (falling-edge trigger).                                                                          |                                                                                                             |         |                 |  |  |  |  |  |
| 40          | DIO1       | 1/0    | RS/LS                                                                                                                     | DIO1                                                                                                        | DIO64   | Shift direction |  |  |  |  |  |
| 25          | DIO64      | 1/0    | LOW (right shift)                                                                                                         | Input                                                                                                       | Output  | O1 → O64        |  |  |  |  |  |
| 33          | RS/LS      | ı      | HIGH (left shift)                                                                                                         | Output                                                                                                      | Input   | O64 → O1        |  |  |  |  |  |
| 36          | М          | t      | LCD panel drive voltage output alternation control signal.                                                                |                                                                                                             |         |                 |  |  |  |  |  |
| 31          | DISP OFF   | ŀ      | O1 to O64 output control input pins.                                                                                      |                                                                                                             |         |                 |  |  |  |  |  |
|             | O1 to O40  |        | LCD drive outputs.  The output drive level is determined by the display data, M signal and DISP OFF input as shown below. |                                                                                                             |         |                 |  |  |  |  |  |
| 41 to 80    |            | 0      | M                                                                                                                         | Q                                                                                                           | DISP OF | F Output        |  |  |  |  |  |
|             |            |        | LOW                                                                                                                       | LOW                                                                                                         | HIGH    | V <sub>2</sub>  |  |  |  |  |  |
| <del></del> |            |        | LOW                                                                                                                       | HIGH                                                                                                        | HIGH    | Vee             |  |  |  |  |  |
|             | O41 to O64 |        | HIGH                                                                                                                      | LOW                                                                                                         | HIGH    | Vs              |  |  |  |  |  |
| 4 4- 04     |            |        | HIGH                                                                                                                      | HIGH                                                                                                        | нюн     | V <sub>1</sub>  |  |  |  |  |  |
| 1 to 24     |            |        | ×                                                                                                                         | ×                                                                                                           | LOW     | ν <sub>1</sub>  |  |  |  |  |  |
|             |            |        | Note × = don't care (tied HIGH or                                                                                         | LOW)                                                                                                        |         |                 |  |  |  |  |  |
| 26          | NC         |        |                                                                                                                           |                                                                                                             |         | ,               |  |  |  |  |  |
| 35          | NC         |        | - No connection.                                                                                                          |                                                                                                             |         |                 |  |  |  |  |  |
| 37          | NC         | _      |                                                                                                                           |                                                                                                             |         |                 |  |  |  |  |  |
| 39          | NC         |        |                                                                                                                           |                                                                                                             |         |                 |  |  |  |  |  |

# **Specifications**

# **Absolute Maximum Ratings**

 $T_a = 25 \pm 2$  °C,  $V_{SS} = 0$  V

| Parameter                     | Symbol                                | Ratings                  | Unit |  |
|-------------------------------|---------------------------------------|--------------------------|------|--|
| Logic supply voltage          | V <sub>DD</sub> max                   | -0.3 to +7.0             | V    |  |
| LCD supply voltage. See note. | V <sub>DD</sub> - V <sub>EE</sub> max | 0 to 22                  | V    |  |
| Input voltage                 | V <sub>I</sub> max                    | $-0.3$ to $V_{DD}$ + 0.3 | ٧    |  |
| Operating temperature range   | Topr                                  | -20 to +85               | ~℃   |  |
| Storage temperature range     | T <sub>stg</sub>                      | -40 to +125              | °C   |  |

### Note

 $V_{DD} \geq V_1 > V_2 > V_5 > V_{EE}$ 

## **Allowable Operating Ranges**

 $T_a = -20$  to +85 °C,  $V_{SS} = 0$  V

| Parameter                                                      | Symbol                            | Conditions         | Ratings            |              |                    |      |
|----------------------------------------------------------------|-----------------------------------|--------------------|--------------------|--------------|--------------------|------|
| - aranyotor                                                    |                                   |                    | min                | typ          | max                | Unit |
| Logic supply voltage                                           | V <sub>DD</sub>                   |                    | 4.5                | _            | 5.5                | ٧    |
| LCD supply voltage                                             | V <sub>DD</sub> - V <sub>EE</sub> | See notes 1 and 2. | 8                  |              | 20                 | ٧    |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF HIGH-level input voltage | ViH                               |                    | 0.8V <sub>DD</sub> | <u>-</u>     | -                  | ٧    |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF LOW-level input voltage  | VIL                               |                    | -                  | <del>-</del> | 0.2V <sub>DD</sub> | ٧    |
| CP shift clock frequency                                       | fcp                               |                    | - 1                | _            | 1                  | MHz  |
| CP pulsewidth                                                  | twc                               |                    | 125                |              |                    | ns   |
| DIO1 and DIO64 to CP setup time                                | tserup                            |                    | 100                | _            | -                  | ns   |
| DIO1 and DIO64 to CP hold time                                 | tHOLD                             |                    | 100                | _            | -                  | ns   |
| CP rise time                                                   | t <sub>R</sub>                    |                    |                    |              | 50                 | ns   |
| CP fall time                                                   | t <sub>F</sub>                    |                    | _                  |              | 50                 | nŝ   |

## Notes

- 1.  $V_{DD} \ge V_1 > V_2 > V_5 > V_{RE}$
- 2. At turn ON, the LCD supply should be energized after or simultaneously with the logic supply. At turn OFF, the logic supply should be cut after or simultaneously with the LCD supply.

## **Electrical Characteristics**

 $T_a$  = 25 ±2 °C,  $V_{SS}$  = 0 V,  $V_{DD}$  = 5 V ±10%

| Parameter                                                      | Symbol          | Conditions                                                                                                            | Ratings               |     |     | T    |
|----------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|
|                                                                |                 |                                                                                                                       | min                   | typ | max | Unit |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF HIGH-level input current | ſн              | V <sub>IN</sub> = V <sub>DD</sub>                                                                                     | -                     | _   | 1   | μА   |
| DIO1, DIO64, CP, M, RS/LS and DISPOFF LOW-level input current  | hi              | V <sub>IN</sub> = V <sub>SS</sub>                                                                                     | -1.                   | -   | -   | μΑ   |
| DIO1 and DIO64 HiGH-level output voltage                       | VoH             | loн = -400 µA                                                                                                         | V <sub>DD</sub> - 0.4 | -   | -   | ٧    |
| DIO1 and DIO64 LOW-level output voltage                        | V <sub>OL</sub> | lo <sub>L</sub> = 400 μA                                                                                              | -                     |     | 0.4 | ٧    |
| O1 to O64 driver ON resistance                                 | Ron             | V <sub>DD</sub> - V <sub>EE</sub> = 18 V,<br>[V <sub>DE</sub> - V <sub>O</sub> ] = 0.25 V,<br>V <sub>DD</sub> = 4.5 V | -                     | _   | 1.5 | kΩ   |
| VDD static supply current                                      | l <sub>DD</sub> | V <sub>DD</sub> - V <sub>EE</sub> = 18 V,<br>CP = V <sub>DD</sub>                                                     | -                     | -   | 100 | μА   |
| CP input capacitance                                           | Cı              | fcp = 1 MHz                                                                                                           | _                     | 5   | _   | рF   |

### Note

 $V_{DE} = V_1$  or  $V_2$  or  $V_5$  or  $V_{EE}$ ,  $V_1 = V_{DD}$ ,  $V_2 = 10/11 \times (V_{DD} - V_{EE})$ ,  $V_5 = 1/11 \times (V_{DD} - V_{EE})$ 

# **Switching Characteristics**

$$T_{\text{a}}$$
 = 25 ±2 °C,  $V_{\text{SS}}$  = 0 V,  $V_{\text{DD}}$  = 5 V ±10%

| Parameter         | Symbol | Conditions             | Ratings |     |     | 1110   |
|-------------------|--------|------------------------|---------|-----|-----|--------|
|                   |        |                        | min     | typ | max | - Unit |
| Output delay time | tРLH   | C <sub>L</sub> = 30 pF | -       | -   | 250 |        |
|                   | tehl.  |                        | -       | -   | 250 | ns     |

# **Switching Characteristics Waveform**



