# Advanced Computer Architecture Chapter 7.1:

## Vectors, vector instructions, vectorization and SIMD

March 2019
Paul H J Kelly

This section has contributions from Fabio Luporini (postdoc at Imperial) and Luigi Nardi (now a postdoc at Stanford).

Course materials online at

http://www.doc.ic.ac.uk/~phjk/AdvancedCompArchitecture.html

**Arithmetic Intensity** 

| E5-2690 v3 SP | СРИ | 416   | 68  | ~6  | ~24 |
|---------------|-----|-------|-----|-----|-----|
| E5-2690 v3 DP | СРИ | 208   | 68  | ~3  | ~24 |
| K40 SP        | GPU | 4,290 | 288 | ~15 | ~60 |
| K40 DP        | GPU | 1,430 | 288 | ~5  | ~40 |

Without enough Ops/Word codes are likely to be bound by operand delivery (SP: single-precision, 4B/word; DP: double-precision, 8B/word)

Arithmetic intensity: Ops/Byte of DRAM traffic



## Roofline Model: Visual Performance Model

- Bound and bottleneck analysis (like Amdahl's law)
- Relates processor performance to off-chip memory traffic (bandwidth often the bottleneck)



## Roofline Model: Visual Performance Model



- The ridge point offers insight into the computer's overall performance potential
- It tells you whether your application *should* limited by memory bandwidth, or by arithmetic capability

### Vector instruction set extensions

- Example: Intel's AVX512
- Extended registers ZMM0-ZMM31, 512 bits wide
  - Can be used to store 8 doubles, 16 floats, 32 shorts, 64 bytes
  - So instructions are executed in parallel in 64,32,16 or 8 "lanes"
- Predicate registers k0-k7 (k0 is always true)
  - Each register holds a predicate per operand (per "lane")
  - So each k register holds (up to) 64 bits\*
- Rich set of instructions operate on 512-bit operands

<sup>\*</sup> k registers are 64 bits in the AVX512BW extension; the default is 16

## AVX512: vector addition

- Assembler:
  - VADDPS zmm1 {k1}{z}, zmm2, zmm3
- In C the compiler provides "vector intrinsics" that enable you to emit specific vector instructions, eg:
  - res = \_mm512\_maskz\_add\_ps(k, a, b);
- Only lanes with their corresponding bit in k1 are activated
- Two predication modes: masking and zero-masking
  - With "zero masking" (shown above), inactive lanes produce zero
  - With "masking" (omit "z" or "{z}"), inactive lanes do not overwrite their prior register contents

#### AVX512: vector addition

- Assembler:
  - VADDPS zmm1 {k1}{z}, zmm2, zmm3
- In C the compiler provides "vector intrinsics" that enable you to emit specific vector instructions, eg:
  - res = \_mm512\_maskz\_add\_ps(k, a, b);
- Only lanes with their corresponding bit in k1 are activated
- Two predication modes: masking and zero-masking
  - With "zero masking" (shown above), inactive lanes produce zero
  - With "masking" (omit "z" or "{z}"), inactive lanes do not overwrite their prior register contents

## More formally...

```
FOR j \leftarrow 0 TO KL-1
  i←j * 32
  IF k1[j] OR *no writemask*
    THEN DEST[i+31:i] \leftarrow SRC1[i+31:i] + SRC2[i+31:i]
    ELSE
       IF *merging-masking*; merging-masking
         THEN *DEST[i+31:i] remains unchanged*
         ELSE; zeroing-masking
            DEST[i+31:i] \leftarrow 0
       FI
  FI;
```

**ENDFOR**;

## Can we get the compiler to vectorise?







# If the alignment of the operand pointers is not known:

```
gcc reports:
test.c:6:3: note: loop vectorized
test.c:6:3: note: loop peeled for vectorization to enhance alignment
test.c:6:3: note: loop turned into non-loop; it never loops.
test.c:6:3: note: loop with 3 iterations completely unrolled
test.c:1:6: note: loop turned into non-loop; it never loops.
test.c:1:6: note: loop with 4 iterations completely unrolled
```

movq %rsi, %rax \$15, %eax Three copies of the non-\$1, %eax \$1, %n8d (%rdx), %xmm0 %xmm0, (%rdi) vectorised loop body to cmol \$2, %eax \$2, %r8d 4(%rdx), %omm8 %xmm0, 4(%rdi) align the start address of movss 8(%rsi), %xmm8 \$3, %r8d the vectorised code on a movss %xmm0, 8(%rdi) movss 12(%rsi), %xmm0 mov1 \$4, %r8d addss 12(%rdx), %xmm0 32-byte boundary -4(%r9), %r18s 0(,%r10,4), %ebp 0(,%r11,4), %rax (%rsi,%rax), %r13 (%rdi,%rax), %r11 movups (%r12,%rax), %xmm8 Basically the same 0(%r13,%rax), %xmm0 %xmm0, (%r11,%rax) \$16, %rax vectorised code as before movss (%rsi,%rax,4), %xm Three copies of the non-%xmm0, (%rdi,%rax,4) vectorised loop body to \$2, %r8d movss (%rsi,%rax,4), %xmm8 mop up the additional movss %xmm0, (%rdi,%rax,4) movslq %r8d, %r8 movss (%rsi,%r8,4), %xmm8 addss (%rdx,%r8,4), %xmm8 iterations in case N is not divisible by 4

▲ Output (0/6) g++ (GCC-Explorer-Build) 5.4.0 - 578ms (6934B)



## aliases:

gcc reports: test.c:6:3: note: loop vectorized test.c:6:3: note: loop versioned for vectorization because of possible aliasing test.c:6:3: note: loop peeled for vectorization to enhance alignment test.c:6:3: note: loop turned into non-loop; it never loops. test.c:6:3: note: loop with 3 iterations completely unrolled test.c:1:6: note: loop turned into non-loop; it never loops. test.c:1:6: note: loop with 3 iterations completely unrolled

Three copies of the nonvectorised loop body to mop up the additional iterations in case N is not divisible by 4

Non-vector version of the loop for the case when c might overlap with a or b

%xmm0, (%rdi,%rax,4

%cmm0, (%rdi,%rax,4) \$1, %rax %eax, %ecx

## What to do if the compiler just won't vectorise your loop? Option #1: ivdep pragma

```
void add (float *c, float *a, float *b)
{
    #pragma ivdep
        for (int i=0; i <= N; i++)
            c[i]=a[i]+b[i];
}</pre>
```

IVDEP (Ignore Vector DEPendencies) compiler hint.
Tells compiler "Assume there are no loop-carried dependencies"

This tells the compiler vectorisation is *safe*: it might still not vectorise

## What to do if the compiler just won't vectorise your loop? Option #2: **OpenMP 4.0 pragmas**

```
void add (float *c, float *a, float *b)
loopwise:
             #pragma omp simd
                 for (int i=0; i \le N; i++)
                    c[i]=a[i]+b[i];
   Indicates that the loop can be transformed into a SIMD loop
   (i.e. the loop can be executed concurrently using SIMD instructions)
            #pragma omp declare simd
            void add (float *c, float *a, float *b)
unctionwise:
                   *c=*a+*b;
```

"declare simd" can be applied to a function to enable SIMD instructions at the function level from a SIMD loop

Tells compiler "vectorise this code". It might still not do it...

## What to do if the compiler just won't vectorise your loop? Option #2: SIMD intrinsics:

Vector instruction lengths are hardcoded in the data types and intrinsics

This tells the compiler which specific vector instructions to generate. This time it really will vectorise!

## What to do if the compiler just won't vectorise your loop? Option #3: SIMT

Basically... think of each lane as a thread

Or: vectorise an *outer* loop:

```
#pragma omp simd
For (int i=0; i<N; ++i) {
  if(){...} else {...}
  for (int j=....) {...}
  while(...) {...}
  f(...)
}</pre>
```

In the body of the vectorised loop, each lane executes a different iteration of the loop – whatever the loop body code does

More later – when we look at GPUs

## **Summary Vectorisation Solutions**

- 1. Indirectly through high-level libraries/code generators
- 2. Auto-vectorisation (eg use "-O3 –mavx2 –fopt-info" and hope it vectorises):
  - code complexity, sequential languages and practices get in the way
  - Give your compiler hints and hope it vectorises:
  - C99 "restrict" (implied in FORTRAN since 1956)
  - #pragma ivdep
- 3. Code explicitly:
  - In assembly language
  - SIMD instruction intrinsics
  - OpenMP 4.0 #pragma omp simd
  - Kernel functions:
    - OpenMP 4.0: #pragma omp declare simd
    - OpenCL or CUDA: more later

## History: Intel x86 ISA extended with SIMD

|        |         | width |  | Int.     | SP          | DP            |
|--------|---------|-------|--|----------|-------------|---------------|
| 1997   | MMX     | 64    |  | ~        |             |               |
| 1999   | SSE     | 128   |  | ~        | <b>✓</b> (× | 4)            |
| 2001   | SSE2    | 128   |  | ~        | ~           | <b>√</b> (x2) |
| 2004   | SSE3    | 128   |  | ~        | ~           | ~             |
| 2006   | SSSE 3  | 128   |  | ~        | ~           | ~             |
| 2006   | SSE 4.1 | 128   |  | ~        | ~           | ~             |
| 2008   | SSE 4.2 | 128   |  | ~        | ~           | ~             |
| 2011   | AVX     | 256   |  | ~        | <b>✓</b> (x | B) 🗸(x4)      |
| 2013   | AVX2    | 256   |  | ~        | ~           | <b>v</b>      |
| future | AVX-512 | 512   |  | <b>V</b> | <b>✓</b> (× | 16) 🗸 (x8)    |

ATPESC 2014, James Reinders: <a href="http://extremecomputingtraining.anl.gov/files/2014/08/20140804-1030-1115-ATPESC-Argonne-Reinders.2.pdf">http://extremecomputingtraining.anl.gov/files/2014/08/20140804-1030-1115-ATPESC-Argonne-Reinders.2.pdf</a>

## History:

## Intel x86 ISA ex

|        |         | width |
|--------|---------|-------|
| 1997   | MMX     | 64    |
| 1999   | SSE     | 128   |
| 2001   | SSE2    | 128   |
| 2004   | SSE3    | 128   |
| 2006   | SSSE 3  | 128   |
| 2006   | SSE 4.1 | 128   |
| 2008   | SSE 4.2 | 128   |
| 2011   | AVX     | 256   |
| 2013   | AVX2    | 256   |
| future | AVX-512 | 512   |

- Wider registers (from 32 to 512 bits)
- More registers
- Richer instruction set (predication, FMAs, gather, scatter, ...)
- Easier exploitation (better compiler support, high-level functions, libraries...)

) V (x8)

ATPESC 2014, James Reinders: http://extremecomputingtraining.anl.gov/files/2014/08/2014

nders.2.pdf

## Growth in vector instructions on





Backwards compatibility accumulation



ATPESC 2014, James Reinders:

http://extremecomputingtraining.anl.gov/files/2014/08/20140804-1030-1115-ATPESC-Argonne-Reinders.2.pdf

Elena Demikhovsky (Intel): http://llvm.org/devmtg/2013-11/slides/Demikhovsky-Poster.pdf

Number of instructions in the ISA

### Issues inherent in the vector model

#### Example 1

#### SIMD version

```
loop: VLOAD a<sub>v</sub>, A[i:v]
   VLOAD b<sub>v</sub>, B[i:v]
   VADD c<sub>v</sub>, b<sub>v</sub>, a<sub>v</sub>
   VSQRT c<sub>v</sub>, c<sub>v</sub>
   VSTORE C[i:v], c<sub>v</sub>
   INCR i
   IF i<N/v: loop</pre>
```

#### **Notation:**

- : v indicates that the assembly operation is over v elements
- subscript v indicates that the register is actually a vector register, hosting v elements



## Simple issues: bad array size

```
loop: VLOAD av, A[i:v]
   VLOAD bv, B[i:v]
   VADD cv, bv, av
   VSQRT cv, cv
   VSTORE C[i:v], cv
   INCR i
   IF i<N/v: loop</pre>
```

<u>Issue 1</u>: N might not be a multiple of the vector length v or
N is known only at runtime

## Simple issues: bad array size

```
loop: VLOAD a<sub>v</sub>, A[i:v]
       VLOAD b_v, B[i:v]
       VADD c_v, b_v, a_v
       VSQRT Cv, Cv
       VSTORE C[i:v], Cv
       INCR i
       TF i/N/17. 1000
       IF N%v==0: exit
peel: LOAD a, A[v*i + 0]
exit:
```

### <u>Issue 1</u>: N might not be a multiple of the vector length v or

- Or not known at compile-time

## Medium issues: data alignment



E.g.: AVX on Sandy Bridge: Cache line: 64B, vector length: 32B, double: 8B

Issue 2: Memory accesses should be aligned to page and cache boundaries

## Medium issues: data alignment



E.g.: AVX on Sandy Bridge: Cache line: 64B, vector length: 32B, double: 8B

Issue 2: Memory accesses should be aligned to page
and cache boundaries
(tricky with stencils, for i {B[i]=A[i-1]+A[i]+A[i+1]})

## Advanced issues: bad access patterns

#### Example 2

```
double A[N], B[N], C[N], D[N]
for i = 0 to N, i++
C[i] = A[2*i] + B[D[i]]
```

#### SIMD version

## Advanced issues: bad access patterns



Issue 3: regardless of the ISA the (micro-)interpretation of these instructions is expensive

Each B[d<sub>i</sub>] might fall on a different cache line, perhaps even a different page – vgather execution time depends on whether "coalescing" occurs

## Advanced issues: branch divergence

```
for i = 0 to 63, i++
  if A[i] > 0
  B[i] = A[i]*4
```

7

```
loop:
  VLOAD     av, A[i:v]

  VCMP_P     Rmask, av, R0

  VMUL_P     bv{Rmask}, av, R4

  VSTORE_P B[i:v]{Rmask}, bv

  VRESET_P Rmask

  INCR     Ri
  CMP     Ri < 64/v: loop</pre>
```

Solution: Predication through masking

Add a new boolean vector register (the vector mask register)

- Operates on elements whose corresponding bit in the mask is 1
- Requires ISA extension to set the mask register

### Vector execution alternatives

Implementation may execute n-wide vector operation with an n-wide ALU – or maybe in smaller, m-wide blocks

#### vector pipelining:

- Consider a simple static pipeline
- Vector instructions are executed serially, element-by-element, using a pipelined FU
- We have several pipelined Fus
- "vector chaining" each word is forwarded to the next instruction as soon as it is available
- FUs form a long pipelined chain

#### uop decomposition:

- Consider a dynamically-scheduled o-o-o machine
- Each n-wide vector instruction is split into m-wide uops at decode time
- The dynamic scheduling execution engine schedules their execution, possibly across multiple FUs
- They are committed together

## Vector pipelining – "chaining"



- △ Operations➡ Instruction issue
- Vector FUs are 8-wide each 32-wide vector instruction is executed in 4 blocks
- Forwarding is implemented block-by-block
- So memory, mul, add and store are chained together into one continuouslyactive pipeline

#### Uop decomposition - example

#### **AMD** Jaguar

- Low-power 2-issue dynamicallyscheduled processor core
- Supports AVX-256 ISA
- Has two 128-bit vector ALUs
- 256-bit AVX instructions are split into two 128-bit uops, which are scheduled independently
- Until retirement
- A "zero-bit" in the rename table marks a register which is known to be zero
- So no physical register is allocated and no redundant computation is done



### SIMD Architectures: discussion

- Reduced Turing Tax: more work, fewer instructions
- Relies on compiler or programmer
- Simple loops are fine, but many issues can make it hard
- "lane-by-lane" predication allows conditionals to be vectorised, but branch divergence may lead to poor utilisation
- Indirections can be vectorised on some machines (vgather, vscatter) but remain hard to implement efficiently unless accesses happen to fall on a small number of distinct cache lines
- Vector ISA allows broad spectrum of microarchitectural implementation choices
- Intel's vector ISA has grown enormous as vector length has been successively increased
- ARM's "scalable vector extension" (SVE) is an ISA design that hides the vector length (by using a special loop branch)

## Topics we have not had time to cover

#### ARM's SVE:

- a vector ISA that achieves binary compatibility across machines with different vector width uop decomposition
- Matrix registers and matrix instructions
  - Eg Nvidia's "tensor cores"
- Pipelined vector architectures:
  - The classical vector supercomputer
- Whole-function vectorisation, ISPC, SIMT
  - Vectorising nested conditionals
  - Vectorising non-innermost loops
  - Vectorising loops containing while loops
- SIMT and the relationship/similarities with GPUs
  - Coming!