### Ve270 Introduction to Logic Design

## Homework 7

Assigned: July 7, 2020

Due: July 14, 2020, 2:00pm.

A pop quiz will be given on July 16.

- 1. Problem 3.24. (10 points)
  - 3.24 Draw a state diagram for an FSM that has an input X and an output Y. Whenever X changes from 0 to 1, Y should become 1 for two clock cycles and then return to 0 -- even if X is still 1. (Assume for this problem and all other FSM problems that an implicit rising clock is ANDed with every FSM transition condition.)



2. Implement a circuit for the FSM designed in Problem 3.24. (15 points)

state table.

| 2 | ; <sub>\</sub> | 50 | Х | ٨. |   | N.       | γ |
|---|----------------|----|---|----|---|----------|---|
|   | 0              | 0  | 0 | 0  |   | <b>ව</b> | ٥ |
|   | 0              | 0  | 1 | 0  | ) | (        | Q |
|   | 0              | ι  | 0 | ί  |   | 0        | l |
|   | 0              | l  | ſ | (  |   | 0        | 1 |
|   | ١              | D  | D | c  | ) | 0        | Ţ |
|   | l              | Þ  | ( | l  |   | ١        | l |
|   | l              | l  | O | 6  | ) | 0        | 0 |
|   | l              | ι  | l |    | l | ι        | 0 |
|   |                |    |   |    |   |          |   |

# Combinational logic: $N_1 = S_1 S_2 + S_1 X$

Always simplify your circuit when possible, including 'X'.

No= SIX+ S'X Y = S. 05,





#### 3. Problem 3.25 (10 points)

3.25 Draw a state diagram for an FSM with no inputs and three outputs x, y, and z. xyz should always exhibit the following sequence: 000, 001, 010, 100, repeat. The output should change only on a rising clock edge. Make 000 the initial state.

Inputs: None, Outputs: x,y,z



#### 4. Problem 3.26. (10 Points)

3.26 Do Exercise 3.25, but add an input I that can stop the sequence when set to 0. When input I returns to 1, the sequence resumes from where it left off.



#### 5. Problem 3.27. (10 Points)

3.27 Do Exercise 3.25, but add an input I that can stop the sequence when set to 0. When I returns to 1, the sequence starts from 000 again..





6. Implement a circuit for the FSM designed in Problem 3.27. (15 points)

A: 000 B: 010 BZ: 011. C: [00 CZ: 10]

D: 110 Dr:101.

|      | Ŋ: |    |    |    |   |          |       |  |  |
|------|----|----|----|----|---|----------|-------|--|--|
|      |    | 52 | ۶, | 5. | I | N2 N1 No | x y z |  |  |
| А    | ٨  | D  | 0  | 0  | 0 | 0 0 0    | 000   |  |  |
|      | H  | O  | D  | อ  | ( | 0 1 0    | 000   |  |  |
| B    | R  | 0  | (  | 0  | 0 | 0 1 1    | 001   |  |  |
|      | •  | O  | ſ  | 0  | 1 | 60)      | 001   |  |  |
| - Oa | B2 | O  | ſ  | ι  | 0 | 0 1 1    | 001   |  |  |
|      | VZ | 0  | (  | [  | l | 000      | 001   |  |  |
| _    | С  | ſ  | O  | δ  | 0 | 0 / 0    | 0 0   |  |  |
| _    |    | l  | 0  | 0  | l | (00      | 0 1 0 |  |  |
|      | CZ | l  | 0  | Ţ  | 0 | 101      | 010   |  |  |
| _    |    | \  | р  | l  | 1 | 0 0 0    | 0 / 0 |  |  |
| D    | 0  | l  | l  | 0  | 0 | 1))      | (00)  |  |  |
|      | ע  | J  | l  | 0  | l | 000      | 00)   |  |  |
| Dr   | 0  | l  | ι  | ι  | 0 | 1 ) )    | ( 0 0 |  |  |
|      | V٧ | l  | l  | l  | ( | 000      | (00)  |  |  |
|      | ·  |    |    |    |   | l '      |       |  |  |

$$W_{2} = S_{2} S_{1} S_{0} I + S_{2} S_{0} I + S_{2} S_{1} S_{0} + S_{2} S_{1} I'$$

$$W_{1} = S_{2} S_{1}' I + S_{1} S_{0}' I' + S_{1} S_{0} I' + S_{2} S_{0}' I'$$

$$N_{0} = S_{0} I' + S_{1} S_{0}' I'$$

$$\chi = S_2 S_1$$





- 7. Problem 3.28, show design steps, equations, and draw schematics. (20 points)
  - 3.28 A wristwatch display can show one of four items: the time, the alarm, the stopwatch, or the date, controlled by two signals s1 and s0 (00 displays the time, 01 the alarm, 10 the stopwatch, and 11 the date—assume s1s0 control an N-bit mux that passes through the appropriate register). Pressing a button B (which sets B = 1) sequences the display to the next item. For example, if the presently displayed item is the date, the next item is the current time. Create a state diagram for an FSM describing this sequencing behavior, having an input bit B, and two output bits s1 and s0. Be sure to only sequence forward by one item each time the button is pressed, regardless of how long the button is pressed—in other words, be sure to wait for the button to be released after sequencing forward one item. Use short but descriptive names for each state. Make displaying the time be the initial state.





Time: 000

Timez: 001

Alarm: 010

Alarmz, oll

Stopucton, 100

Stopwatch2: 101

Date: 110

Dater, III.

|          | P2 | ۲, | 6° | B | Nz Ni No |  |  |  |
|----------|----|----|----|---|----------|--|--|--|
| <b>-</b> | D  | 0  | 0  | ဝ | 001      |  |  |  |
| 7        | O  | D  | 0  | ( | 0 0 0    |  |  |  |
|          | 0  | 0  | 1  | O | ) 0 (    |  |  |  |
| T2       | 0  | 0  | \  | l | 0 1 0    |  |  |  |
|          | 0  | (  | 0  | 0 | 0 / 1    |  |  |  |
|          | O  | ſ  | 0  | 1 | 0 1 0    |  |  |  |
|          | O  | ſ  | ζ  | 0 | 0 ( (    |  |  |  |
| AZ       | 0  | (  | l  | l | 00/      |  |  |  |
|          | J  | D  | ٥  | 0 | \ 0 \    |  |  |  |
| S        | J  | 0  | 0  | 1 | (00      |  |  |  |
| Sz       | l  | 0  | l  | 0 | 101      |  |  |  |
| 30       | \  | р  | l  | l | / / 0    |  |  |  |
| D        | l  | l  | 0  | 0 | ( ) 1    |  |  |  |
| ν        | J  | l  | 0  | l | ( 1 )    |  |  |  |
| Pr       | l  | ι  | ι  | 0 | 1 1 1    |  |  |  |
|          | J  | l  | l  | ( | 000      |  |  |  |
|          |    |    |    | 1 |          |  |  |  |

$$- N_{0} = P_{1}(P_{1}P_{0}B) + P_{1}P_{1}P_{0}B$$

$$- N_{0} = P_{1}P_{0} + P_{1}B + P_{1}P_{0}B$$

$$- N_{0} = B'$$

$$S = P_{2}$$

So = P1

#### 8. Problem 3.42 (10 points)

3.42 Using the process for designing a controller, convert the FSM you created for Exercise 3.28 to a controller, implementing the controller using a state register and logic gates.

Step 1 - Capture the FSM



The FSM was created during Exercise 3.28.

Step 2A - Set up the architecture



#### Step 2B - Encode the states

A straightforward encoding is Time2=000, Alarm=001, Alarm2=010, Stopwatch=011, Stopwatch2=100, Date=101, Date2=110, Time=111.

Step 2C - Fill in the truth table

| Ing | outs | 3  |   | Outputs |    |    |    |    |
|-----|------|----|---|---------|----|----|----|----|
| s2  | s1   | s0 | В | n2      | n1 | n0 | s1 | sO |
| 0   | 0    | 0  | 0 | 0       | 0  | 0  | 0  | 0  |
| 0   | 0    | 0  | 1 | 0       | 0  | 1  | 0  | 0  |
| 0   | 0    | 1  | 0 | 0       | 1  | 0  | 0  | 1  |
| 0   | 0    | 1  | 1 | 0       | 0  | 1  | 0  | 1  |
| 0   | 1    | 0  | 0 | 0       | 1  | 0  | 0  | 1  |
| 0   | 1    | 0  | 1 | 0       | 1  | 1  | 0  | 1  |
| 0   | 1    | 1  | 0 | 1       | 0  | 0  | 1  | 0  |
| 0   | 1    | 1  | 1 | 0       | 1  | 1  | 1  | 0  |
| 1   | 0    | 0  | 0 | 1       | 0  | 0  | 1  | 0  |
| 1   | 0    | 0  | 1 | 1       | 0  | 1  | 1  | 0  |
| 1   | 0    | 1  | 0 | 1       | 0  | 1  | 1  | 1  |
| 1   | 0    | 1  | 1 | 1       | 1  | 0  | 1  | 1  |
| 1   | 1    | 0  | 0 | 1       | 1  | 0  | 1  | 1  |
| 1   | 1    | 0  | 1 | 1       | 1  | 1  | 1  | 1  |
| 1   | 1    | 1  | 0 | 0       | 0  | 0  | 0  | 0  |
| 1   | 1    | 1  | 1 | 1       | 1  | 1  | 0  | 0  |

#### Step 2D - Implement the combinational logic

n2 = s2's1s0B' + s2s1' + s2s0' + s2B

n1 = s1s0' + s1B + s2s0B + s2's1's0B'

n0 = s0'B + s2'B + s1B + s2s1's0B'

s1 = s2s0' + s2s1' + s2's1s0

s0 = s1 XOR s0