# (163条消息) ThreadX内核源码分析(SMP) - 核间通信 (arm)\_arm7star的博客-CSDN博客\_arm核间通信

blog.csdn.net/arm7star/article/details/125625592

### 1、ThreadX核间通信介绍

多核情况下,一个核可能改变另外一个核的执行状态,例如一个核挂起另外一个核正在执行的线程,如果没有机制通知另外一个核该线程被挂起的话,那么被挂起的线程就感知不到自己被挂起了; ThreadX内核使用SGI中断,从一个核发送一个中断信号到目的核上去,从而使另外一个核产生中断,另外一个核就会去检查状态变化,例如是否要重新调度(别的核改变了该核需要执行的线程)。

#### 2、发生SGI中断

参考《ARMv8-A\_Architecture\_Reference\_Manual\_(Issue\_A.a).pdf》"D8.6.28 ICC\_SGI1R\_EL1, Interrupt Controller Software Generated Interrupt group 1 Register "

ICC\_SGI1R\_EL1寄存器如下,24~27位为中断ID(SGIID),0~15位为目标cpu,每一位代表一个cpu:



ThreadX内核使用o号中断进行核间通信,发送核间中断函数为"void \_tx\_thread\_smp\_core\_preempt(UINT core)",参数core即为目标cpu id, \_tx\_thread\_smp\_core\_preempt只给一个核发送中断,实现代码如下:

- 1. .global \_tx\_thread\_smp\_core\_preempt 2. \_tx\_thread\_smp\_core\_preempt, @function .type 3. tx thread smp core preempt: DSB ISH 5. #ifdef TX ARMV8 2 MOV x2, #0x1 // Build the target list field 6. 7. LSL x3, x0, #16 // Build the affinity1 field ORR x2, x2, x3 // Combine the fields 9. #else 10. MOV x2, #0x1 //
- // Shift by the core ID // x2 = 1 <<11. LSL x2, x2, x0 core
- 12. #endif
- MSR ICC SGI1R EL1, x2 13. // Issue inter-core interrupt
- 14. RET

简化成c代码就是"ICC SGI1R\_EL1 = 1 << core",只设置了target list,因为 \_tx\_thread\_smp\_core\_preempt发送的是o号中断,因此SGIID默认o即可。

下图所示为从核2发送中断到核3,左上角窗口的"ARM Cortex-A72 2#2 stoped on stepi"为当前调试的核,也就是单步执行指令的核,右上角窗口显示的是当前核的寄存器列 表,xo也就是\_tx\_thread\_smp\_core\_preempt的参数o(core),core就是3,也就是要从核 2发送中断到核3:



## 3、IRQ中断处理

ThreadX的中断处理函数为irqHandler, ThreadX官网提供的样例只处理了核间中断和定时器中断,有这两个中断就可以让ThreadX内核正常运行起来。irqHandler主要就是读取中断号,找到对应的中断处理函数并调用中断处理函数,中断响应,代码如下:

```
    void irqHandler(void)

2. {
 3.
    unsigned int ID;
     ID = getICC_IAR1(); // readIntAck();
5.
    // Check for reserved IDs
 6.
    if ((1020 <= ID) && (ID <= 1023))
7. {
8.
         //printf("irqHandler() - Reserved INTID %d\n\n", ID);
9.
        return;
10.
     }
11. switch(ID)
12. {
    case 34: // 定时器中断(34),线程时间片以及应用程序定时器需要用到
13.
14.
        // Dual-Timer 0 (SP804)
15.
        //printf("irqHandler() - External timer interrupt\n\n");
        nudge_leds();
16.
        clearTimerIrq(); // 清除中断
17.
18.
    /* Call ThreadX timer interrupt processing. */
        _tx_timer_interrupt(); // 定时器中断处理函数
19.
20.
        break;
21.
    default: // 其他中断不处理(返回)
22.
        // Unexpected ID value
23.
        //printf("irqHandler() - Unexpected INTID %d\n\n", ID);
24.
        break;
25.
    }
    // Write the End of Interrupt register to tell the GIC
26.
27.
    // we've finished handling the interrupt
28.
     setICC_EOIR1(ID); // writeAliasedEOI(ID); // 中断结束
29. }
```

核间中断走的是default分支,没有对应的处理函数,真正起作用的是在中断返回的时候检查是否需要重新调度,发送核间中断的作用基本就是为了让目标cpu重新调度;在整个代码中可以看到,在调用\_tx\_thread\_smp\_core\_preempt函数之前,基本都是改变了\_tx\_thread\_execute\_ptr[i],i为目标cpu,\_tx\_thread\_smp\_core\_preempt及发送到id为i的cpu上面去。

如下图所示,\_tx\_thread\_current\_ptr[3]为核3上面正在运行的线程(核2挂起的线程,核2只是把该线程的状态等改变了,但是并没有让该线程退出执行),

\_tx\_thread\_execute\_ptr[3]为下一个要执行的线程(核2挂起核3上正在执行的线程,选择核3上下一个需要调度的线程,并设置\_tx\_thread\_execute\_ptr[3]),在SGI中断退出的时候,检查到\_tx\_thread\_execute\_ptr[3]与\_tx\_thread\_current\_ptr[3]不相等,就会保存\_tx\_thread\_current\_ptr[3]的上下文,也就是将\_tx\_thread\_current\_ptr[3]换出cpu,从而真正将线程\_tx\_thread\_current\_ptr[3]挂起。

| (x)= Var                   | riables 🦠 Breakpoints 🐽   | Registers X+Y Expressions | g f() Functi | ons             |      |          |
|----------------------------|---------------------------|---------------------------|--------------|-----------------|------|----------|
|                            |                           |                           | 0×           | <b>*</b> + 8    | k 🔗  | å<br>P   |
| ↓ Linked: sample_threadx ▼ |                           |                           |              |                 |      |          |
| Name                       |                           | Value                     | Type         | Count           | Size | Location |
| _ ●                        | thread_0_counter          | 1                         | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_1_counter          | 14543                     | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_2_counter          | 14540                     | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_3_counter          | 1                         | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_4_counter          | 1                         | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_5_counter          | 1                         | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_6_counter          | 1                         | ULONG        |                 | 32   | EL3:0x00 |
| - •                        | thread_7_counter          | 1                         | ULONG        |                 | 32   | EL3:0x00 |
| ⊕ 🗞                        | _tx_thread_execute_ptr[3] | 0x00000000800128D0        | TX_THREAD*   | 1               | 64   | EL3:0x00 |
| ⊕ 🗞                        | _tx_thread_current_ptr[3] | 0x00000000080012768       | TX_THREAD*   | 1               | 64   | EL3:0x00 |
| <b>└</b> ⊚                 | Enter new expression here |                           |              |                 |      |          |
|                            |                           |                           |              |                 |      |          |
| <                          |                           |                           |              | CSDN @arm7star> |      |          |

#### 4、中断恢复

不管是SGI还是普通中断,中断退出时都会检查是否需要重新调度线程,SGI一般都是为了重新调度,普通中断也可能触发重新调度,所以中断退出都要检查一下是否需要重新调度,主要实现如下图,x8是cpu ID(当前是3), xo是核上当前执行的线程, x2是当前核下一个需要调度的线程,也就是上一小结的\_tx\_thread\_execute\_ptr[3]、

\_tx\_thread\_current\_ptr[3],如果不相等就要进行线程切换,需要调度 \_tx\_thread\_execute\_ptr[3]。

```
LDP ×29, ×30, [sp], #16
ERET
                                                                                           // Recover x29, x30
// Return to point of interrupt
// }
_tx_thread_not_nested_restore:
       x1, = tx_thread_current_ptr

x0, [x1, x8, LSL #3]

x0, #0

tx_thread_idle_system_restore

x3, = tx_thread_execute_ptr

x2, [x3, x8, LSL #3]

x0, x2

tython
                                                                                                // Pickup address of current thread ptr

// Pickup actual current thread pointer

// Is it NULL?

// Yes, idle system was interrupted

// Pickup address of execute thread ptr

// Pickup actual execute thread pointer

// Is the same thread highest priority?

// Semethads in the same thread highest priority?
        LDR
LDR
CMP
BEQ
LDR
LDR
                                                                                                 // Is the same thread highest priority;
// Same thread in the execute list,
// no preemption needs to happen
// Build address to protection structure
// Pickup the owning core
// Is it this core?
// No, proceed to preempt thread
                        __tx_thread_no_preempt_restore
        BEO
                       LDR
LDR
CMP
BNE
                   x3, =_tx_thread_preempt_disable
w2, [x3, #0]
w2, #0
_tx_thread_preempt_restore
                                                                                                // Pickup preempt disable address
// Pickup actual preempt disable flag
// Is it set?
// No, okay to preempt this thread
        LDR
LDR
CMP
BEQ
 __tx_thread_no_preempt_restore:
        /* Restore interrupted thread or ISR. */
       /* Pickup the saved stack pointer. */
// sp = _tx_thread_current_ptr -> tx_thread_stack_ptr;
                                                                                                                                                                                                                                                                                                                                          CSDN @arm7star
```