# MIT Virtual Source GaN HEMT: MVSG Model Manual

MVSG\_CMC Verilog-A model: Version 1.1.0

10 July 2018

## Copyright ©2018 Ujwal Radhakrishna Copyright ©2018 Massachusetts Institute of Technology

This work is licensed under the Creative Commons Attribution 4.0 International License. To view a copy of this license, visit:

http://creativecommons.org/licenses/by/4.0/

or send a letter to Creative Commons, PO Box 1866, Mountain View, CA 94042, USA

Ujwal Radhakrishna Prof. Antoniadis Group MIT

#### Contents

| GA | N HEMT: WORKING PRINCIPLE                                                                                                       | 3  |
|----|---------------------------------------------------------------------------------------------------------------------------------|----|
| ΜV | /SG MODEL                                                                                                                       | 5  |
| ΜV | /SG MODEL: VERILOG-A IMPLEMENTATION                                                                                             | 6  |
| 1. | TERMINAL VOLTAGE DEFINITION                                                                                                     | 6  |
| 2. | TEMPERATURE DEPENDENCE                                                                                                          | 8  |
| 3. | TRANSISTOR DRAIN CURRENT FORMULATION                                                                                            | 9  |
|    | Transition from non-saturation to saturation current                                                                            | 12 |
|    | GaN specific effects                                                                                                            | 12 |
| 4. | TRANSISTOR CHANNEL CHARGE FORMULATION                                                                                           | 14 |
|    | Gate charge in drift diffusion regime                                                                                           | 15 |
|    | Model for fringing field capacitances                                                                                           | 18 |
| 5. | GATE CURRENT FORMULATION                                                                                                        | 19 |
| 6. | CHARGE TRAPPING EFFECTS                                                                                                         | 20 |
| 7. | DEVICE-NOISE: RF- AND PHASE-NOISE MODELING                                                                                      | 21 |
|    | RF-device-noise                                                                                                                 | 21 |
|    | Device-phase-noise                                                                                                              | 23 |
| 8. | CHANNEL RF-G <sub>M</sub> DISPERSION                                                                                            | 24 |
| ΜV | /SG MODEL: PARAMETER LIST                                                                                                       | 25 |
| PA | RAMETER EXTRACTION PROCEDURE FOR MVSG MODEL                                                                                     | 30 |
| I  | DEVICE PARAMETERS                                                                                                               | 30 |
|    | $C_G$ EXTRACTION                                                                                                                |    |
|    | DEVICE PARAMETERS FOR FPS                                                                                                       |    |
|    | Extraction of parameters from $C_{	ext{iss}}$ vs. $V_{	ext{g}}$ measurements                                                    |    |
|    | EXTRACTION OF PARAMETERS FROM $C_{oss}$ , $C_{rss}$ , $C_{iss}$ vs. $V_{\text{d}}$ measurements                                 |    |
|    | EXTRACTION OF V <sub>TO</sub> , S AND DIBL (DELTA1)                                                                             |    |
|    | EXTRACTION OF V <sub>SATO</sub> /V <sub>XO</sub> , B (BETA) AND $m{	heta}m{v}$ (VTHETA), $m{	heta}m{\mu}$ (MTHETA) AND $R_{TH}$ |    |
|    | EXTRACTION OF GATE CURRENT PARAMETERS                                                                                           |    |
|    | EXTRACTION OF NOISE PARAMETERS                                                                                                  |    |
|    | /SG_CMC – PHASE IV MODEL RELEASE FILES                                                                                          |    |
|    | CMC-PHASE4RELEASE-MVSG FOLDER                                                                                                   |    |
|    | LIB FOLDER                                                                                                                      |    |
|    | Model_QA folder                                                                                                                 |    |
| AC | KNOWLEDGEMENTS                                                                                                                  | 37 |
| DE | EEDENCEC                                                                                                                        | 27 |

#### Introduction

HV-Gallium Nitride (GaN) based high electron mobility transistors (HEMTs) are starting to be used in RF and power conversion applications in industry [1]. This is because of the possibility of higher switching voltage and switching frequency with GaN HEMTs in comparison to conventional Si-FETs, which enables delivery of high power levels at high frequencies for RF applications, scaling of passive components in HV circuits resulting in high efficiency and lower footprint of power conversion boards. Compact models are necessary for designing such RF-circuits such as power amplifiers and HV-GaNFET switching converter circuits. Several compact models of GaN HEMTs have been developed for this purpose [2]. In this work the physics based compact model developed at MIT based on VS-concept [3] for these devices is discussed. Details of the Verilog-A model equations along with parameter extraction procedure are explained.

#### **GaN HEMT: Working principle**

Gallium Nitride HEMT is an attractive candidate for HV and HF applications. This is due to superior and unique properties AlGaN/GaN system such as high electron density ( $\sim 1 \times 10^{13}$  cm<sup>2</sup>), high electron mobility in two dimensional electron gas (2DEG)( $\sim 1500$  cm<sup>2</sup>/Vs), good thermal conductivity ( $\sim 1.5$  W/cm. K) and high breakdown field ( $\sim 3.0$  MV/cm). These properties are compared with other materials and summarized in Fig.1.

| Semiconductor                      |                          | Si        | AlGaAs/      | InAlAs/      | SiC          | AlGaN/       |
|------------------------------------|--------------------------|-----------|--------------|--------------|--------------|--------------|
| Characterisitic                    | Unit                     | 01        | InGaAs       | InGaAs       | 0.0          | GaN          |
| Bandgap                            | eV                       | 1.1       | 1.42         | 1.35         | 3.26         | 3.49         |
| Electron mobility at 300 K         | cm²/Vs                   | 1500      | 8500         | 5400         | 700          | 1500-2200    |
| Saturated (peak) electron velocity | ×10 <sup>7</sup><br>cm/s | 1.0 (1.0) | 1.3<br>(2.1) | 1.0<br>(2.3) | 2.0<br>(2.0) | 1.3<br>(2.1) |
| Critical breakdown field           | MV/cm                    | 0.3       | 0.4          | 0.5          | 3.0          | 3.0          |

Fig.1: Table showing material properties. GaN shows a combination of high electron mobility, electron velocity and breakdown field [2]

The above-mentioned properties of GaN material systems results in superior switching figure-of-merit ( $BV^2/R_{on}Q_G$ ) for FETs used in 600-1200V applications. The plot of BV vs.  $R_{on}$  of the three competing material systems for this voltage regime is shown in Fig. 2. As can be seen, for a given BV, the  $R_{on}$  of GaN beats the Si and SiC limits and it is this combination of good transport properties and high breakdown field that opens up the RF and HV application domain to GaN HEMTs.

GaN-based HEMTs, similar to other HEMTs, are field effect transistors having a heterojunction formed between two materials (in this case AlGaN and GaN) with different lattice constants. A schematic of the device structure is shown in Fig. 3a. The difference in electron affinity ( $\chi$ ) and band gap ( $E_g$ ) results in the formation of a nearly triangular potential well at the interface on the GaN side where electrons can be confined and form a 2DEG as shown in Fig. 3b. However, the cause for the 2DEG is different from other HEMT devices.



Fig.2: (a) BV vs. Ron of Si, SiC and GaN material system highlighting the superior DC-FoM of GaN HEMTs that makes (b) high frequency makes smaller circuit footprint possible [2].

The polar nature of the AlGaN/GaN system results in spontaneous polarization and in addition, the difference in lattice constants of the two layers results in piezoelectric polarization. In GaN HEMTs, the 2DEG is not induced by doping but instead by donor-like surface states on the AlGaN layer facilitated by spontaneous and piezoelectric electric field in AlGaN layer.



Fig.3: (a) Device structure schematic. (b) Band diagram of heterostructure showing different types of charges

Confinement of electrons in the quantum well and absence of dopants in the channel result in high mobility and peak velocity. Operation of the device requires a gate terminal to modulate the 2DEG and hence drain to source current ( $I_{DS}$ ). Since the 2DEG exists due to the heterostructure, a negative gate voltage is required to deplete it under the gate and prevent current flow. Therefore, GaN HEMTs without special gate stack engineering are normally-on (depletion-mode, D-mode) devices. Further details on the working principle can be found in [2]. With this basic understanding of device operation, we can look at the approach taken by the MIT Virtual Source GaNFET (MVSG) model to capture the device behavior under operating bias voltage.

#### **MVSG Model**

Typical device structure of GaN HEMT is shown in Fig. 4a. There are five distinct regions of the device, which require modeling attention. There is the intrinsic transistor region under the gate, where the 2DEG is modulated by the gate voltage ( $V_g$ ), there are two regions next to the gate on the drain side called the field plate regions which augment breakdown voltage capability of GaN HEMTs (MVSG supports upto 4 field plates) and two access regions (these devices are not self-aligned). The access regions (between source-gate and drain-gate) are modeled as non-linear implicit-gate transistors. The MVSG model captures carrier transport in these different regions of the device with the help of sub-circuit model shown in Fig. 4b. More details of the model equations can be found in [2]. In this manual, the implementation of the model equations in Verilog-A code will be described in detail.



Figure 4. (a) Cross-sectional schematic of GaN HEMTs on Si. (b) The equivalent circuit for the model with intrinsic transistor, gate-field-plate, source-field-plate and implicit-gate access region transistors is shown.

The sub-circuit modeling approach shown above computes the voltage distribution in the device accurately under any bias condition and correctly captures depletion and other high voltage effects. The two field plate (FP) transistors (the FP with its gate connected to the gate terminal and the FP with its gate connected to the source terminal) have different  $V_{TS}$  due to the dielectric used. The further the FP is from the gate edge, the more negative its  $V_{TS}$ . This ensures that in the off-state, as  $V_{DS}$  is increased in the off-state, the field plates progressively deplete at different  $V_{TS}$ , prevent peak-fields from reaching the critical field and hence premature device breakdown.

#### **MVSG Model: Verilog-A implementation**

#### 1. Terminal voltage definition

The following sections will describe the Verilog-A code lines in the order they appear in the file 'mvsg\_cmc.va'. First part of the Verilog-A implementation of the MVSG model involves the definition of terminal voltages for each sub-circuit element shown in Fig. 5.



Figure 5. The equivalent circuit for the model showing all the intrinsic and extrinsic nodes along with intrinsic transistor, field plate regions, implicit-gate access region transistors and contact resistances ( $R_{cs}$  and  $R_{cd}$ ) is shown. The equivalent gate-source and gate-drain voltages of each transistor element should be defined in the Verilog-A version of the model.

Figure 5. shows the MVSG GaN HEMT schematic where external terminals are labeled as **d** (Drain), **g** (Gate) and **s** (Source) (there is no body terminal). Internal gate is same as the external one. Internal drain terminal of the intrinsic transistor is labeled as **di**, while internal source terminal is labeled as **si**. In addition, there are source and drain contact resistances which require additional intrinsic nodes: **src** and **drc**. **src** forms the intrinsic source node of source-implicit-gate transistor and **drc** forms the intrinsic drain node of the drain-implicit-gate transistor. The additional nodes are **fp1** and **fp2** corresponding to the drain nodes of GFP and SFP transistors respectively. The model accommodates upto 4 field plates and so there are two additional internal nodes **fp3** and **fp4**, which are collapsed since there are no more than 2 FPs in the benchmarked device. Users can activate them by using non zero gate lengths for these additional FP transistors.

#### Analog function: sd\_dir

```
analog function real sd dir:
inout vgsout, vdsout;
input vgsin,vgdin,vdsin;
real vgsout,vdsout,vgsin,vgdin,vdsin;
real vgsType, vgdType, vdsType;
begin
vgsType = vgsin * type;
vgdType = vgdin * type;
vdsType = vdsin * type;
vgsout
          = vgsType;
vdsout
          = vdsType;
sd dir
          = 1.0;
end
endfunction
```

The analog function  $sd_dir$  computes the gate-source, gate-drain and drain-source voltages for each transistor region shown in Fig. 5. The model is inherently source-drain symmetric for each transistor region even though the GaN HEMT is inherently an asymmetric device due to different source and drain access region lengths. Ensuring source-drain symmetry ensures that the code is robust around  $V_{DS}=0$  V.

#### **Intrinsic transistor**

The intrinsic transistor voltage definitions is done by the function call below, where vgsi and vdsi are the gate-source and drain-source voltages respectively

```
dir = sd_dir(vgsi,vdsi,V(gi,si),V(gi,di),V(di,si));
```

#### Source and drain implicit-gate transistors

The source and drain access regions do not have actual gate terminal. The implicit gate terminal (denoted by  $V_{IG}$  in Fig. 5) is non-existent and is only linked to the sheet resistance (Rsh) and carrier mobility (mu0) in these regions through an additional fitting parameter Cgrs (Cgrd). More details can be found in [2]. The terminal voltages for these implicit-transistors are defined in a way similar to that of the intrinsic transistor region as shown below:

Source implicit-gate transistor

```
 \begin{aligned} &\text{vigs} &= \text{vtors} + 1.0 \ / \ (\text{rsh*cgrs*mu0}) + \min(V(d), V(s)); \\ &\text{dirrs} &= \text{sd\_dir}(\text{vgsrs,vdsrs, (vigs-V(src)),(vigs-V(si)),V(si,src))}; \end{aligned}
```

Drain implicit-gate transistor

```
vigd = vtord + 1.0 / (rsh * cgrd * mu0) + min(V(d), V(s));
dirrd = sd_dir(vgsrd, vdsrd, (vigd - V(fp4)), (vigs - V(drc)), V(drc, fp4));
```

#### Field plate transistors

The field plates are similar to the intrinsic gated transistor and are present between gate and drain terminals. Using non-zero gate lengths can activate the field plate regions and **flagfpx** (x=1 to 4) parameter can be used to define the gate terminal as either gate-connected or source-connected. The voltage definitions are then based on the value of flagfp1 as shown below for FP1. The other 3 FPs are defined similarly.

```
\begin{array}{ll} & \text{if } (flagfp1 == 1) \text{ begin} \\ & \text{dir} fp1 \\ & \text{vcfp1} \\ & \text{etype} * V(s,di); \\ & \text{end else begin} \\ & \text{dir} fp1 \\ & \text{etype} * V(s,di); \\ & \text{end else begin} \\ & \text{dir} fp1 \\ & \text{vcfp1} \\ & \text{etype} * V(g,di); \\ & \text{vcfp1} \\ & \text{etype} * V(g,di); \\ & \text{end} \\ & \text{vbfp1} \\ & \text{etype} * V(b,di); \\ \end{array}
```

#### 2. Temperature dependence

HV-GaN HEMTs have high power dissipation due to high current densities (few A/mm) and poor thermal conductivity of the Si substrate. Therefore GaN compact models must incorporate temperature dependence on carrier transport parameters such as mobility and carrier velocity. Self-heating is captured in the model by employing a thermal node (dt). Both change in temperature due to change of ambient temperature and due to device self-heating is included. The temperature dependence of mobility (muf), velocity (vx), threshold voltage (vtof), contact resistance (rs and rd) and subthreshold slope (S, through phit) are captured by the following equations:

```
tambk
            = $temperature;
 tsh
            = Temp(dt);
 tdut
            = tambk + tsh;
            = (rcd / weff)^* (1 + rct1^* (tdut-tnomk) + rct2^* (tdut-tnomk)^* (tdut-
 rd
tnomk))/ngf;
            = (rcs / weff) * (1 + rct1 * (tdut-tnomk) + rct2 * (tdut - tnomk) * (tdut -
 rs
tnomk )) / ngf;
 phit
            = `P_K * tdut / `P_Q;
 muf
            = mu0 / (( pow(( tambin / tnomin ),epsilon )));
             = vel0 * ((1.0 + vzeta * tnomin) / (1.0 + vzeta * tambin));
 VX
             = vto + vtzeta * ( tambin - tnomin );
 vtof
 phit
             = $vt(T);
```

The temperature rise in the device caused because of self-heating is captured using an RC (rth and cth) network connected to the thermal node. The power dissipation in the device is captured as the sum of the product of voltage drop and current in each region of the device as follows:

#### 3. Transistor drain current formulation

In the MVSG model, the intrinsic, access region and FP regions are assumed to be long enough (compared to mean free path) so that carrier transport is drift-diffusion (DD) based. So the implicit-gate model for these regions are essentially non-ballistic-channel transistor models which are suitable for channel lengths longer than ~500nm. The model equations described below are generic in nature and are applicable to each transistor region of the HEMT with their own parameters. For the implicit-gate transistors, gate overdrive voltage is linked to the sheet resistance as given in [7]. The rest of the formulation is that of a conventional mobility limited/saturation velocity limited transport FET model. The DD channel model equations employed in MVSG model for these regions assume the band profile as shown in Fig. 6.



Fig. 6: Conduction band profile assumed in DD- channel transistor model under drain bias.

The current is given by the product of charge and velocity at the VS point (for that matter at any point in the channel, current is the product of local charge and velocity) but while the charge at the VS point is still the same as given by (2) in [8], the velocity at the VS point is no longer a simple constant, bias-independent quantity as in ballistic (refer to MVSG-RF model) HEMTs. In long channels, transport is governed by drift/diffusion (DD) and the carrier velocity at any point in the channel is dependent on the local field as  $v_x = \mu_{eff} E_x$ . The current is evaluated using the following procedure:

The master equation for drift current is given by

$$I_{D}/W = Q_{ix}v_{x} = Q_{ix}\mu_{eff}E_{x} = Q_{ix}\mu_{eff}\frac{d\psi}{dx}$$
 (1)

Here  $\psi$  is the potential at location x. For the charge-based simplified all-region model, the channel layer charge is expressed as given in [9] and

$$\frac{dQ_{ix}}{d\psi} = C_{inv} \tag{2}$$

Using Caughey and Thomas model [4] for carrier velocity dependence on field, the effective mobility is given by

$$\mu_{\text{eff}} = \frac{\mu}{\left(1 + \left(\frac{\frac{d\psi}{dx}}{L_g v/\mu}\right)^{\beta}\right)^{1/\beta}} \tag{3}$$

This formulation assumes that the carrier velocity profile with field is similar to that of Si i.e. carrier velocity increases with field and saturates at saturation velocity. It takes the form of drift velocity in strong accumulation and diffusion velocity in weak accumulation. In addition, in strong accumulation the velocity 'v' includes GaN specific effects such as selfheating and scattering whose functions are multiplied to bias-independent saturation velocity (v<sub>sat0</sub>). Using (2-3), (1) can be rewritten as

$$I_{D}/W = Q_{ix} \frac{\mu}{\left(1 + \left(\frac{dQ_{ix}}{C_{inv}L_{g}^{\nu}/\mu^{dx}}\right)^{\beta}\right)^{1/\beta}} \frac{dQ_{ix}}{C_{inv}dx}$$
(4)

Using current continuity and assuming  $\frac{dQ_{ix}}{dx} = \frac{Q_{is} - Q_{id}}{L_g}$  in the denominator of (4), we can integrate the above expression from x=0 to x= $L_g$  and  $Q_{ix}=Q_{is}$  to  $Q_{ix}=Q_{id}$ . The resulting current is given by

$$I_{D}/W = \frac{\mu}{{}_{2}C_{inv}L_{g}} \frac{Q_{is}^{2} - Q_{id}^{2}}{\left(1 + \left(\frac{Q_{is} - Q_{id}}{C_{inv}L_{g}^{\nu}/\mu}\right)^{\beta}\right)^{1/\beta}}$$
(5)

Here v is the carrier velocity combining strong and weak accumulation regimes, as discussed below. In order to make the current expression look similar to that of VS model expression in (4) in [8], the previous expression (5) can be reformulated as follows

$$\frac{I_{\rm D}}{W} = v \frac{1}{2C_{inv}V_{DSAT}} \frac{Q_{is}^2 - Q_{id}^2}{\left(1 + \left(\frac{Q_{is} - Q_{id}}{C_{inv}V_{DSAT}}\right)^{\beta}\right)^{\frac{1}{\beta}}} = v \frac{Q_{is} + Q_{id}}{2} F_{vsat}$$
(6)

 $\frac{I_{D}}{W} = v \frac{1}{2C_{inv}V_{DSAT}} \frac{Q_{is}^{2} - Q_{id}^{2}}{\left(1 + \left(\frac{Q_{is} - Q_{id}}{C_{inv}V_{DSAT}}\right)^{\beta}\right)^{\frac{1}{\beta}}} = v \frac{Q_{is} + Q_{id}}{2} F_{vsat}$  (6)

Where  $F_{vsat} = \frac{\frac{Q_{is} - Q_{id}}{C_{inv}V_{DSAT}}}{\left(1 + \left(\frac{Q_{is} - Q_{id}}{C_{inv}V_{DSAT}}\right)^{\beta}\right)^{\frac{1}{\beta}}}$  and  $V_{DSAT}$  is similar to that in (5) in [8].  $V_{DSAT}$  must account

for both strong and weak accumulation regimes and so should v. To do this we follow a similar procedure as in (5) in [8] and is shown below.

$$V_{DSAT} = V_{DSATS}(1 - F_f) + 2n\varphi_t F_f \quad \text{and } V_{DSATS} = \frac{v_{sat}L_g}{\mu}$$
 (7a)  
$$v = v_{sat}(1 - F_f) + 2\varphi_t \frac{\mu}{L_g} F_f$$
 (7b)

 $v_{sat}$  is what we call the GaN 'saturation velocity' which is similar to the saturation velocity in Si.

In the long channel limit, where transport is mobility limited (Non-velocity saturation: NVsat),  $V_{DSAT} \gg \frac{Q_{is} - Q_{id}}{C_{inv}}$  which means  $F_{vsat} = \frac{Q_{is} - Q_{id}}{C_{inv}V_{DSAT}}$  and (6) reduces to

$$\frac{I_{D}}{W} = v \frac{Q_{is}^{2} - Q_{id}^{2}}{2C_{inv}V_{DSAT}}$$
 (8)

(8) has a form very similar to the EKV model used for long channel MOSFETs. In shorter channel velocity saturation (Vsat) limit,  $V_{DSAT} \ll \frac{Q_{is} - Q_{id}}{C_{inv}}$  and  $F_{vsat} = 1$  which leads to a simple current expression

$$\frac{I_D}{W} = v \frac{Q_{is} + Q_{id}}{2} \tag{9}$$

This expression for current is of the same form as VS model expression of (4) in [8] except that the charge here is the average of source-end and drain-end charges while in the VS Model it is just the charge at the VS point. The expression for charges at the source-end and drain-end is similar to that in (2) in [8] and are given by (10)

$$Q_{is} = 2C_{inv} \, n \, \varphi_t ln \left(1 + exp \frac{V_{GDi} - \text{Vxs} - \left(V_T - \alpha \varphi_t F_f\right)}{2n \, \varphi_t}\right) \, Q_{id} = 2C_{inv} \, n \, \varphi_t ln \left(1 + exp \frac{V_{GSi} - \text{Vxd} - \left(V_T - \alpha \varphi_t F_f\right)}{2n \, \varphi_t}\right)$$

Here, complete S/D symmetry is achieved using the above charge formulation. The terms Vxs and Vxd are in turn required to include velocity-saturation effects that will be explained in the next-sub section and are given here:

$$V_{XS} = \frac{V_{DSi}}{\left(1 + (V_{DSi/}V_{DSAT})^{\beta}\right)^{1/\beta}} ; V_{XD} = \frac{-V_{DSi}}{\left(1 + (V_{DSi/}V_{DSAT})^{\beta}\right)^{1/\beta}}$$
(11)

The charge expressions above are needed to model the subthreshold regime accurately. In the subthreshold regime the above expressions are reduced to

$$Q_{is} = 2C_{inv} n \varphi_t exp \frac{V_{GSi} - (V_T - \alpha \varphi_t)}{2n \varphi_t} ; Q_{id} = 2C_{inv} n \varphi_t exp \frac{V_{GDi} - (V_T - \alpha \varphi_t)}{2n \varphi_t}$$
 (12)

Substituting (7) and (12) in (8), the current  $I_D$  in subthreshold regime, where diffusion current dominates, is

$$\begin{split} \frac{\mathbf{I_D}}{W} &= v \frac{1}{\frac{2C_{inv} n \varphi_t exp \frac{V_{GSi} - (V_T - \alpha \varphi_t)}{2n \varphi_t}}{2\log \varphi_t}} \frac{\left(2C_{inv} n \varphi_t exp \frac{V_{GSi} - (V_T - \alpha \varphi_t)}{2n \varphi_t}\right)^2 - \left(2C_{inv} n \varphi_t exp \frac{V_{GDi} - (V_T - \alpha \varphi_t)}{2n \varphi_t}\right)^2}{\left(1 + \left(\frac{2C_{inv} n \varphi_t exp \frac{V_{GSi} - (V_T - \alpha \varphi_t)}{2n \varphi_t} - 2C_{inv} n \varphi_t exp \frac{V_{GDi} - (V_T - \alpha \varphi_t)}{2n \varphi_t}}{C_{inv} V_{DSAT}}\right)^{\beta}\right)^{\frac{1}{\beta}}} \\ &\approx 2\varphi_t \frac{\mu}{L_g} \frac{(2C_{inv} n \varphi_t)^2}{2C_{inv} 2n \varphi_t} \left(exp \frac{V_{GSi} - (V_T - \alpha \varphi_t)}{n \varphi_t} - exp \frac{V_{GDi} - (V_T - \alpha \varphi_t)}{n \varphi_t}\right) \end{split}$$

$$\frac{I_D}{W} = \varphi_t \frac{\mu}{L_g} \left( 2C_{inv} n \varphi_t exp \frac{V_{GSi} - (V_T - \alpha \varphi_t)}{n \varphi_t} - 2C_{inv} n \varphi_t exp \frac{V_{GDi} - (V_T - \alpha \varphi_t)}{n \varphi_t} \right)$$
(13)

This is similar to the well-known sub threshold MOSFET diffusion current.

#### Transition from non-saturation to saturation current

In order to facilitate smooth transition from linear to saturation regimes under applied  $V_{DS}$  we use similar function  $F_{sat}$  as in (4) in [8]. The charge expression at the source and drainend is modified with  $V_{DS}$  as

$$Q_{is(d)} = 2C_{inv} n \varphi_t ln \left( 1 + exp \frac{V_{Gd(s)i} - (+)V_{DSAT}F_{sat} - (V_T - \alpha\varphi_t F_f)}{2n \varphi_t} \right)$$
(14)

Where  $V_{DSAT}F_{sat}$  is given by

$$V_{DSAT}F_{sat} = V_{DSAT} \frac{V_{DSi/V_{DSAT}}}{\left(1 + (V_{DSi/V_{DSAT}})^{\beta}\right)^{1/\beta}} = \frac{V_{DSi}}{\left(1 + (V_{DSi/V_{DSAT}})^{\beta}\right)^{1/\beta}}$$
(15)

Here  $V_{DSAT}$  is as given in (7a) and  $V_{DSi} = V_{Di} - V_{Si}$  is the intrinsic drain to source voltage. In the linear regime (at low  $V_{DSi}$ ),  $V_{DSAT}F_{sat}$  approaches  $V_{DiSi}$  and  $Q_{id}$  in (14) becomes comparable to  $Q_{is}$ . Thus, the current formulation of (5) reduces to

$$\frac{I_{D}}{W} = \frac{\mu}{2C_{inv}L_{g}} \frac{Q_{is}^{2} - Q_{id}^{2}}{\left(1 + \left(\frac{Q_{is} - Q_{id}}{C_{inv}V_{DSAT}}\right)^{\beta}\right)^{\frac{1}{\beta}}} = \frac{\mu}{2C_{inv}L_{g}} \left(Q_{is}^{2} - Q_{id}^{2}\right) \approx \frac{\mu Q_{is}}{C_{inv}L_{g}} \left(Q_{is} - Q_{id}\right) \tag{16}$$

Irrespective of  $V_{DSAT}$ , the denominator of the first expression in (16) tends to 1 as  $Q_{is} - Q_{id} << C_{inv}V_{DSAT}$ . Thus, transport regime (NVsat or Vsat) has no bearing on current in linear regime. More details of this model can be found in [2].

#### **GaN** specific effects

In GaN HEMTs electron velocity decreases as charge density increases due to strong electron-optical phonon interaction (scattering) and this is modeled empirically using  $Q_{ixo}$ . Including this and the temperature dependence due to self-heating,  $v_{xo}$  is modeled as [6]-[7]

$$v_{xo} = \frac{v_{inj}}{\left(1 + \theta_v \frac{Q_{ixo}}{C_{inv}}\right)} (1 - \eta_v I_D V_D)$$
 (17)

where  $v_{inj}$  is the bias independent injection velocity at low channel charge. The term in the denominator accounts for carrier scattering and the last term in the numerator accounts for velocity reduction due to self-heating.  $\theta_v$  and  $\eta_v$  are fitting parameters. Carrier mobility also decreases due to scattering and self-heating and is modeled as [5]-[6]

also decreases due to scattering and self-heating and is modeled as [5]-[6] 
$$\mu = \frac{\mu_0}{\left(1 + \theta_\mu \frac{Q_{i\chi_0}}{C_{i\eta\eta}}\right) \left(1 + \frac{\eta_\mu I_D V_D}{T_0}\right)^{\epsilon}}$$
(18)

Here  $\theta_{\mu}$ ,  $\eta_{\mu}$  and  $\varepsilon$  are fitting parameters and  $T_o$  is reference temperature. The detailed procedure for the extraction of these parameters is provided at the end of this manual. The following lines in the Verilog-A file implement the core-equations of the transistor drain current described in this section.

#### Analog function: calc\_iq

#### **Function I/O definition**

```
analog function real calc_iq;
output idsout,qgsout,qgdout,qcout,qbout,qsout;
input vgsin,vdsin,qcbflag,vcin,vbin,qgsflag,dirin,tambin,tnomin,phitin,w,lin,cgin,cs,cc,cb,vto,ss;
input delta1,delta2,nd,alpha,vel0,mu0,beta,mtheta,vtheta;
```

#### **Current formulation**

```
absvdsin = absfunc( vdsin );
    vgdin
            = vgsin - vdsin;
    alpha_phit = alpha * phitin;
            = ss / (MLN10 * phitin) + nd * absvdsin;
             = vto + vtzeta * ( tambin - tnomin );
    if (dibsat != 0) begin
      vsatdibl = absvdsin / ( pow(( 1.0 + pow( absvdsin / dibsat, beta)),( 1.0/beta )));
    end else begin
      vsatdibl = 0:
    end
    delta
               = (delta1 - vsatdibl * delta2) * absvdsin;
    two_n_phit = 2.0 * n * phitin;
               = cgin * two_n_phit;
    gref
    // Qinvv
               = vtof - delta - alpha_phit / 2.0;
    myarg
               = (( mmax( vgsin, vgdin ) - myarg ) / ( alpha_phit ));
    exparg
    if (exparg > `M_MAXEXP) begin
           = 0.0:
    end else if (exparg < -`M_MAXEXP) begin
      ff
           = 1.0;
    end else begin
           = 1.0 / (1.0 + exp(exparg));
      ff
    end
             = ( mmax( vgsin, vgdin ) - ( vtof - delta - 0.1 * alpha_phit * ff )) / two_n_phit;
    eta
    if (eta > `M_MAXEXP) begin
      qinvv = qref * eta;
    end else if (eta < -`M_MAXEXP) begin
      qinvv = 0;
    end else begin
      qinvv = qref * ln(1.0 + exp(eta));
    end
    // velocity
              = mu0 / ((pow((tambin / tnomin), epsilon)) * (1.0 + mtheta * qinvv / cgin));
    muf
            = vel0 * (( 1.0 + vzeta * tnomin ) / ( 1.0 + vzeta * tambin )) * ( 1.0 + lambda *
absvdsin /lin) / (1.0 + vtheta * qinvv/ cgin);
    vxf
             = 2.0 * ff * phitin * muf / lin + (1.0 - ff) * vx;
              = vx * lin / muf;
    vdsats
              = vdsats * sqrt( 1.0 + 2.0 * qinvv / cgin / vdsats ) - vdsats;
    vdsats1
    vdsat
              = vdsats * ( 1.0 - ff ) + two_n_phit * ff;
    vdsat1
              = vdsats1 * (1.0 - ff) + two_n_phit * ff;
            = 1.0 / pow( 1.0 + pow( mmax( 0,( vdsin / vdsat1 )),beta ),1.0 / beta);
    fsd
    vdx
             = vdsin * fsd;
    fds
             = 1.0 / pow(1.0 + pow(mmax(0, (-vdsin / vdsat1)), beta), 1.0 / beta);
             = -vdsin * fds;
    VSX
```

#### Source charge formulation

```
exparg
          = (vgsin - myarg) / (alpha_phit);
if (exparg > `M_MAXEXP) begin
 ffs
       = 0.0;
end else if (exparg < -`M_MAXEXP) begin
 ffs
       = 1.0:
end else begin
 ffs
       = 1.0 /(1.0 + \exp(\exp(x)));
end
etas
        = (vgdin - vsx - (vtof - delta - 0.1 * alpha_phit * ffs )) / two_n_phit;
if (etas > `M_MAXEXP) begin
 qinvs = qref * etas;
end else if (etas < -`M MAXEXP) begin
 ginvs = 0:
end else begin
 qinvs = qref * ln(1.0 + exp(etas));
end
```

#### **Drain charge formulation**

```
= (vgdin - myarg) / (alpha_phit);
exparg
if (exparg > `M_MAXEXP) begin
       = 0.0;
end else if (exparg < -`M_MAXEXP) begin
 ffd
       = 1.0:
end else begin
       = 1.0 / (1.0 + \exp(\exp(x)));
end
        = (vgsin - vdx - (vtof - delta - 0.1 * alpha_phit * ffd )) / two_n_phit;
etad
if (etad > `M_MAXEXP) begin
 qinvd = qref * etad;
end else if (etad < -`M_MAXEXP) begin
 qinvd = 0;
end else begin
 qinvd = qref * ln(1.0 + exp(etad));
end
```

#### Drain current formulation

```
vdsc = ( qinvs - qinvd ) / cgin;
myarg = vdsc / vdsat;
fsat = myarg / ( pow( 1.0 + pow( absfunc( myarg ),beta), 1.0 / beta));
vel = vxf * fsat;
idsout = type * w * ngf * 0.5 * ( qinvs + qinvd ) * vel;
```

This completes the Verilog-A code for modeling drain current in GaN HEMTs. The model is fully symmetric with regard to S/D and satisfies the Gummel symmetry tests. In addition to currents, charges associated with the device are to be modeled to enable dynamic device applications. This is explained in the following section.

#### 4. Transistor channel charge formulation

Any compact model in addition to models for terminal currents must also include model for terminal charges. Models for charges (and hence capacitances) are essential to reproduce dynamic behavior of devices for circuit simulation purposes. MVSG model has model for all terminal charges. In addition to gate-charge of intrinsic transistor, the charges associated with all FPs are modeled in distributed fashion based on internal node voltages. The gate charge in each transistor element is partitioned into gate-source charge ( $Q_{GSi}$ ) and gate-

drain charge  $(Q_{GDi})$  using the well known Ward-Dutton charge partitioning. A simple single moment partition method is used to get analytical closed form expressions for  $Q_{GSi}$  and  $Q_{GDi}$ .

$$Q_{GSi} = \int_{x=0}^{x=L_g} \left(1 - \frac{x}{L_g}\right) Q_{Gi}(x) dx$$
 (19a)

$$Q_{GDi} = \int_{x=0}^{x=L_g} \left(\frac{x}{L_g}\right) Q_{Gi}(x) dx$$
 (19b)

Here  $Q_{Gi}(\mathbf{x})$  is the areal charge density at any point 'x' in the channel.  $Q_{Gi}(\mathbf{x})$  and its dependence on bias depends on the mode of transport of carriers in the channel. The model for charge partitioning based on quasi-ballistic transport and NVsat formulation is described in detail in [8]. Here a fully continuous, derivable and fully symmetric charge partitioning model based on DD transport including pinch-off and velocity saturation effects will be discussed. The model satisfies the charge symmetry tests (McAndrew tests) akin to Gummel symmetry for currents. Firstly model for gate charge in longer channel GaN HEMTs where transport is drift-diffusion (DD) based, either in velocity saturation or mobility limited regime will be discussed followed by charges associated with field plates and cross-coupled charges and body-charges.

#### Gate charge in drift diffusion regime

To model gate charge in DD regime, approach adopted by Prof. Tsividis is closely followed with the derivation procedure for gate charge in this regime is similar to that found in the book written by Prof. Tsividis (section 6.4.2, chapter 6) [9] and is extended to include Nvsat regime. The source and drain partitioned charges are based on **Qinvs0** and **Qinvd0** terms used for current formulation (DIBL effect is removed from these terms to avoid negative capacitances) and is therefore self-consistent with transport. The details of the model are discussed in [X] and only brief description of the expressions are given here:

$$Q_{inv} = \frac{2}{3} W L_g \left[ \frac{Q_{invs0}^2 + Q_{invd0}^2 + Q_{invs0} Q_{invd0}}{Q_{invs0} + Q_{invd0}} \right]$$
(20)  

$$Q_S = \frac{2}{15} W L_g \left[ \frac{2Q_{invs0}^3 + 3Q_{invd0}^3 + 4Q_{invs0}^2 Q_{invd0} + +6Q_{invd0}^2 Q_{invs0}}{Q_{invs0}^2 + Q_{invd0}^2 + 2Q_{invs0} Q_{invd0}} \right]$$
(21)  

$$Q_d = Q_{inv} - Q_S$$
(22)

These definitions of  $Q_s$  and  $Q_d$  bring in self-consistency with transport model. Since expressions for  $Q_{invs}$  and  $Q_{invd}$  remain the same as that in model for current and (28) is arrived at based on physics (please refer [8] for more details), charge model is self-consistent with current model.

#### Field plate charges

The channel charge of the FPs is partitioned to their corresponding source and drain internal nodes using the expressions (20)-(22)  $Q_{invs}$  and  $Q_{invd}$  corresponding to the FPs. This is done via the function call to **calc\_iq** with the corresponding FP parameters. However in addition to the channel charges, cross-coupled charges are associated with each FP due to fringing fields. That is, for each FP connected to gate (source) there is a

capacitance associated with between drain and other terminal: source (gate). So when  $\mathbf{flagfpx}=0$  an additional  $C_{GDx}$  component is present and for  $\mathbf{flagfpx}=1$  an additional  $C_{SDx}$  component is present. This cross-coupled capacitance has  $V_T$  corresponding to that FP ( $\mathbf{vtofpx}$ ) and fringing capacitance per unit width ( $\mathbf{ccfpx}$ ) extractable from CV measurements in off state. A detailed extraction procedure of these parameters is given section. 6. Here the formulation equations are given in (23).

$$Q_{C,FPX} = CC_{FPX} W n_{FPX} \varphi_t ln \left( 1 + exp \frac{V_{G(s)diFPX} - (V_{T,FPX} - \alpha \varphi_t F_f)}{n_{FPX} \varphi_t} \right)$$
(23)

The body capacitance associated with each FP is computed in the same way as in (23)

$$Q_{B,FPX} = CB_{FPX} W n_{FPX} \varphi_t ln \left( 1 + exp \frac{V_{BdiFPX} - (V_{T,FPX} - \alpha \varphi_t F_f)}{n_{FPX} \varphi_t} \right)$$
(24)

Finally, the capacitance associated with the gate field plate extension on the source-side is computed using similar method (instead of adding additional transistors for ease of computation). The capacitance is implemented only if **flagfpxs=1**.

$$Q_{S,FPX} = CS_{FPX} W n_{FPX} \varphi_t ln \left( 1 + exp \frac{V_{GSiFPX} - (V_{T,FPX} - \alpha \varphi_t F_f)}{n_{FPX} \varphi_t} \right)$$
(25)

The following lines in the Verilog-A file implement the core-equations of the charge model described above.

#### **Charge formulation**

#### Source and drain charge formulation with DIBL removed

```
= ss / (M_LN10 * phitin);
two_n_phit0 = 2.0 * n0 * phitin;
         = cgin * two_n_phit0;
gref0
// Qinvv0
myarg0
          = vtof - alpha_phit / 2.0;
exparg0 = (( mmax( vgsin,vgdin ) - myarg0 )/( alpha_phit ));
if (exparg0 > `M_MAXEXP) begin
      = 0.0;
end else if (exparg0 < -`M_MAXEXP) begin
 ff0
       = 1.0;
end else begin
 ff0
       = 1.0 / (1.0 + exp(exparg0));
end
        = ( mmax( vgsin, vgdin ) - ( vtof - 0.1 * alpha_phit * ff0 )) / two_n_phit0;
if (eta0 > `M_MAXEXP) begin
 qinvv0 = qref0 * eta0;
end else if (eta0 < -`M_MAXEXP) begin
 qinvv0 = 0;
end else begin
 ginvv0 = gref0 * ln(1.0 + exp(eta0));
end
         = mu0 / (( pow(( tambin / tnomin ),epsilon )));
muf0
        = vel0 * ((1.0 + vzeta * tnomin) / (1.0 + vzeta * tambin));
vx0
```

```
vdsats0 = vx0 * lin / muf0;
vdsats10 = vdsats0 * sqrt(1.0 + 2.0 * qinvv0 / cgin / vdsats0) - vdsats0;
vdsat10 = vdsats10 * ( 1.0 - ff0 ) + two_n_phit0 * ff0;
        = 1.0 / pow(1.0 + pow(mmax(0,(vdsin / vdsat10)),beta),1.0 / beta);
vdx0
         = vdsin * fsd0;
        = 1.0 / pow(1.0 + pow(mmax(0, (-vdsin / vdsat10)), beta);
fds0
vsx0
        = -vdsin * fds0;
exparg0 = ( vgsin - myarg0 ) / ( alpha_phit );
if (exparg0 > `M_MAXEXP) begin
 ffs0 = 0.0;
end else if (exparg0 < -`M_MAXEXP) begin
 ffs0
      = 1.0;
end else begin
      = 1.0 / (1.0 + exp(exparg0));
 ffs0
end
         = (vgdin - vsx0 - (vtof - 0.1 * alpha_phit * ffs0)) / two_n_phit0;
etas0
if (etas0 > `M_MAXEXP) begin
 ginvs0 = gref0 * etas0;
end else if (etas0 < -`M_MAXEXP) begin
 qinvs0 = 0;
end else begin
 qinvs0 = qref0 * ln(1.0 + exp(etas0));
exparg0 = (vgdin - myarg0) / (alpha_phit);
if (exparg0 > `M_MAXEXP) begin
 ffd0 = 0.0;
end else if (exparg0 < -`M_MAXEXP) begin
 ffd0
      = 1.0;
end else begin
 ffd0 = 1.0 / (1.0 + exp(exparg0));
etad0
         = (vgsin - vdx0 - (vtof - 0.1 * alpha_phit * ffd0)) / two_n_phit0;
if (etad0 > `M_MAXEXP) begin
 qinvd0 = qref0 * etad0;
end else if (etad0 < -`M_MAXEXP) begin
 qinvd0 = 0;
end else begin
 qinvd0 = qref0 * ln(1.0 + exp(etad0));
end
```

#### **DD-channel charge partitioning**

```
= qinvs0 * qinvs0 + 1e-38;
    qs2
    qs3
             = qs2 * qinvs0 + 1e-57;
    qd2
             = qinvd0 * qinvd0 + 1e-38;
    ad3
             = qd2 * qinvd0 + 1e-57;
             = qinvs0 * qinvd0 + 1e-38;
    qsqd
             = 2.0 / 3.0 * (qs2 + qd2 + qsqd) / (qinvs0 + qinvd0 + 2e-19);
    qd1
             = 2.0 * (2.0 * qs3 + 3.0 * qd3 + 4.0 * qs2 * qinvd0 + 6.0 * qd2 * qinvs0) / (15.0)
*(qs2+qd2+2*qsqd));
            = qinvdd - qd1;
    qs
            = qd1;
    qd
    qgsout = w * ngf * lin * type * qs;
              = w * ngf * lin * type * qd;
    qgdout
```

#### FP cross-coupled and body charge formulation

```
if (qcbflag==1) begin
 etac = (vcin - (vtof - 0.5 * alpha_phit)) / two_n_phit0;
 if (etac > `M_MAXEXP) begin
   exparg = etac;
 end else if (etac < -`M_MAXEXP) begin
   exparg = 0;
 end else begin
   exparg = ln(1.0 + exp(etac));
 qcout = w * ngf * type * cc * two_n_phit0 * exparg;
 etab = (vbin - (vtof - 0.5 * alpha_phit)) / two_n_phit0;
 if (etab > `M MAXEXP) begin
  exparg = etab;
 end else if (etab < -`M_MAXEXP) begin
   exparg = 0;
 end else begin
   exparg = ln(1.0 + exp(etab)); end
 qbout = w * ngf * type * cb * two_n_phit0 * exparg;
end else begin
 qcout = 0:
 qbout = 0;
end
```

#### FP source side charge formulation

```
if (qgsflag==1) begin
etags = (vgsin - (vtof - 0.5 * alpha_phit)) / two_n_phit0;
if (etags > `M_MAXEXP) begin
    exparg = etags;
end else if (etags < -`M_MAXEXP) begin
    exparg = 0;
end else begin
    exparg = ln( 1.0 + exp( etags ));
end
    qsout = w * ngf * type * cs * two_n_phit0 * exparg;
end else begin
    qsout = 0;
end</pre>
```

#### Model for fringing field capacitances

The constant metal-metal capacitance between two of the 4 terminals is calculated using parameters extracted from the capacitance vs. drain voltage measurements in off-state. The following lines of code execute these capacitances:

```
= w * ngf * cofsm * V(gi,s);
qofs
I(gi,s)
            <+ ddt(qofs);
            = w * ngf * cofdm * V(gi,d);
gofd
I(gi,d)
            <+ ddt(qofd);
            = w * ngf * cofdsm * V(d,s);
qofds
            <+ ddt(qofds);
I(d,s)
              = w * ngf * cofdsubm * V(d,b);
qofdsub
            <+ ddt(qofdsub);
I(d,b)
gofssub
             = w * ngf * cofssubm * V(s,b);
I(s,b)
            <+ ddt(qofssub);
             = w * ngf * cofgsubm * V(gi,b);
qofgsub
I(gi,b)
            <+ ddt(qofgsub);
```

#### 5. Gate current formulation

Gate current formulation for Schottky gated GaN HEMTs (typically in RF-GaN HEMTs) includes two Schottky diodes between gate-source and gate-drain terminals. The model is identical for the two diodes but the parameters can be independently set. The forward diode current is given by the expression

$$I_{Gsi(di)} = W n_{gf} i_{js(d)} \left(\frac{T}{T_0}\right)^{egate} exp \frac{-P_{Gparam1}V_{jG}}{\varphi_t} \left(exp \frac{P_{Gs(d)}V_{Gsi(di)}}{\varphi_t} - 1\right)$$
(26)

which includes the temperature dependence of the reverse saturation current, bandgap dependence (through  $V_{jG}$ ) and ideality factor dependence through  $P_{Gs(d)}$  and accounts for changing ideality factor under high-injection conditions.

$$P_{Gs(d)} = P_{Gparams(d)}((1 - fracs(d))F_{f,gate} + fracs(d))$$
 (27)

with  $F_{f,gate}$  having similar definition as in (7) and fracs(d) parameter determines the fractional change in the ideality factor from its low injection value of  $P_{Gparams(d)}$ . In addition to forward current, the reverse GIDL and recombination currents are captured through empirical diode equations to account for drain voltage dependence on reverse-leakage gate currents.

$$I_{Grecsi(di)} = W n_{gf} i_{recs(d)} \left(\frac{T}{T_0}\right)^{egate} \left(exp \frac{P_{Grecs(d)}F_{recs(d)}}{\varphi_t} - 1\right)$$

$$F_{recs(d)} = \frac{-V_{Gsi(di)}}{\left(1 + \left(\frac{V_{Gsi(di)}}{V_{Gsatqs(d)}}\right)^{betarec}\right)^{1/betarec}}$$
(29)

The following lines in the Verilog-A file implement the core-equations of the gate-current model described above.

### Analog function: calc\_ig Function I/O definition

analog function real calc\_ig; output igout; input vgin, phitin;

input vgsatin, alphagin, fracin, pg\_paramin, pbdgin, vbdgin, tambin, tnomin; input w, ngf,ijin, kbdgatein, vgsatqin, betarecin, irecin, pgsrecin, pg\_param1, vjg; real igout, vgin, phitin, vgsatin, alphagin, fracin, pg\_paramin, pbdgin, vbdgin, tambin; real w, ngf,ijin, kbdgatein, vgsatqin, betarecin, irecin, pgsrecin, pg\_param1, vjg; real alpha\_phit, t0, ffvgin, pgin, iginbd, tfacdiode, igindiode, tnomin, frecgin, iginrec;

#### **Current formulation**

```
alpha_phit = alphagin * phitin;
expphib = pg_param1 / phitin * (- vjg);
t0 = explim( expphib );
expffvarg = ( vgin - ( vgsatin - alphagin * alpha_phit / 2.0))/( alphagin * alpha_phit );
if (expffvarg > `M_MAXEXP) begin
    ffvgin = 0.0;
end else if (expffvarg < -`M_MAXEXP) begin
    ffvgin = 1.0;
end else begin
    ffvgin = 1.0 / ( 1.0 + exp( expffvarg )); end</pre>
```

```
= (fracin * pg_paramin + (1.0 - fracin) * pg_paramin * ffvgin);
                     expbdarg1 = pbdgin * ( -vgin - vbdgin ) + expphib;
                     expbdarg2 = -pbdgin * vbdgin + expphib;
                                = explim( expbdarg1 );
                     expbd1
                                = explim( expbdarg2 );
                     expbd2
                     iginbd
                               = ( expbd1 - expbd2 );
                     tfacdiode = pow( (tambin / tnomin), 3.0);
                     isdiodeout = w * ngf * ijin * tfacdiode;
                     expiforarg = pgin / phitin * vgin + expphib;
                     expifor = explim( expiforarg );
                     igindiode = isdiodeout * ( expifor - ( kbdgatein * iginbd ) - t0 );
                             = -vgin / pow(( 1.0 + pow( absfunc( vgin / vgsatqin ), betarecin )), 1.0 /
                     frecgin
                betarecin);
                     isrecout = -w * ngf * irecin * tfacdiode * 1.0;
                     expirevarg = pgsrecin / phitin * frecgin;
                     expirev = explim( expirevarg );
                     iginrec
                             = isrecout * ( expirev - 1.0 );
                              = igindiode + iginrec;
                     igout
                     calc_ig
                               = igout;
Gate-resistance formulation
                     if (rg <= minr) begin
                       V(g,gi)
                                  <+ 0:
                     end else begin
                       I(g,gi)
                                  <+ V(g,gi) / rg;
                     end
```

#### 6. Charge trapping effects



Fig. 7: (a) The RC-time constant that models the charge-de-trapping time-constant ( $\tau_T$ ) and whose input  $f(V_{DG})$  function is temperature and field-dependent step-function shown and output is a decaying function that can rise the  $R_{sh}$  of drain-access-region (b) Typical gate-and drain-switching waveforms that mimic the Auriga-pulsed-IV setup. The drain is switched from high-value in quiescent-state to low-value in non-quiescent-state. The gate is switched correspondingly from off-quiescent-state to on-non-quiescent-state as shown.

The dynamic current collapse effect in GaN HEMTs resulting in higher knee voltage, lower on-currents under switching conditions is well known [2]. The knee-walk out effect is accounted for in MVSG by increasing the sheet resistance/threshold voltage of drain-side access region dynamically through a trap-time constant. A single RC trap time constant is chosen for fitting frequency dependence in Toshiba data as trapping and de-trapping time constants cannot be separated from available industry. Two time constants for charging and discharging of traps can be included in MVSG model if required in subsequent release.

$$V_{tcollapse0} = trapfac * (alpha1 V_{DG} + alpha3 \left(exp \frac{V_{DG} - vttrap}{alphat2}\right))$$
 (30)

This is the source function for charge trapping which has the requisite bias and temperature dependence. Beyond vttrap, the trapping effect is exponential as seen from Toshiba data. This is fed into the RC network with time constant (taut). The resulting  $V_{tcollapse}$  function from the RC network is fed to the sheet resistance (Rsh) of the drain access region which increases the knee-voltage and lowers the on-currents only under switching conditions when  $V_{tcollapse}$  is non-zero.

#### Charge trapping module

```
 \begin{array}{lll} & \text{if (trapselect} & !=0) \text{ begin} \\ & \text{vtcollapse0} & = \text{alphat1*abs(V(d)-V(g))+limexp((V(d)-V(g)-vttrap)/alphat2);} \\ & \text{vtcollapse} & = V(tr); \\ & I(tr) & <+ \cdot \text{vtcollapse0+ddt(taut*V(tr));} \\ & I(tr) & <+ V(tr); \\ & drsht & = 1.0 + (\text{vtcollapse})*ttrapfac; \\ & \text{end else begin} \\ & \text{vtcollapse0} & = 0; \text{vtcollapse} & = 0; V(tr) & <+ 0; \text{drsht} & = 1.0; \text{end} \\ \end{array}
```

#### 7. Device-noise: RF- and phase-noise modeling

Device-noise in GaN-HEMTs impact the noise-figure of amplifiers built using these devices which are especially critical for the design of low-noise-amplifiers (LNA) at the receiver-stage and the low-frequency-noise of the device impacts the phase-noise and skirting-characteristics of the oscillators built in this technology for the VCOs also at the receiver-stage. The noise sources are hence of two variants: The RF-white noise associated with the device-level-noise sources and low-frequency noise sources associated with charge-states in the device both of which are explained in this section along with the MVSG-modeling approach to capture them.

#### **RF-device-noise**

The white-noise sources present in GaN-HEMTs are highlighted in the small-signal equivalent circuit of Fig. 8 and are of two types, namely: the thermal-noise linked with various resistive elements of the device and the shot-noise sources linked to the Schottky-barriers of gate-source and gate-drain junctions. The noise-power-spectral-density linked to the parasitic-resistances are given by the Johnson-Nyquist thermal noise formulation given by:

$$I_{S,th}^2 = 4KT/R_S$$
;  $I_{D,th}^2 = 4KT/R_D$ ;  $I_{G,th}^2 = 4KT/R_G$  (31)



Figure 8: The full-equivalent-circuit of GaN-HEMTs that includes the various RF-noise sources that contribute to the device-noise-figure and are part of the MVSG-model.

where K is the Boltzmann constant and the resistances are extracted from S-parameter measurements described in the previous section. Unlike the resistive thermal-noise the thermal-noise linked to the device-channel is bias-dependent and is a modified-formulation of the device-channel-noise given in [10] as follows:

$$I_{ch,th}^2 = 4KTg_m\Gamma \tag{32}$$

where  $g_m$  is the small-signal-transconductance and output-conductance which are biasdependent, and  $\Gamma$  is given by:

$$\Gamma = \frac{Q_G}{Wn_{gf}LC_{inv}}$$
(33)

with  $Q_G$ = $Q_{\rm inv}$  given by (20).  $\Gamma$  transforms from 1 in the linear-regime to the factor of 2/3 in saturation as required by conventional channel-thermal noise models. Moreover this approach enables the channel-thermal-noise in the linear-regime to be caused by the channel-resistance at  $V_D\approx 0$  and in saturation. It is to be noted that none of the thermal-noise sources in the model need additional parameters since they are based on DC, AC and small-signal model-parameters which are already described in previous sections. The second category of white-noise sources are the shot-noise sources associated with gate-Schottky diodes and are modeled as follows:

$$I_{GS,shot}^2 = 2q \ shs \left| \left( I_{GS} + 2(w n_{gf} I_{gss} e^{-\varphi_B/\eta \varphi_T} - w n_{gf} I_{recs}) \right) \right| \quad (34)$$

$$I_{GD,shot}^2 = 2q \ shd \left| \left( I_{GD} + 2(w n_{gf} I_{gss} e^{-\varphi_B/\eta \varphi_T} - w n_{gf} I_{recd}) \right) \right| \quad (35)$$

This formalism is consistent with the approach taken in [Error! Reference source not found.] and reduces to the conventional 2qI limit in forward-active mode where I is the gate-source  $(I_{GS})$  or gate-drain  $(I_{GD})$  current. The second terms in the parentheses in the above equations are nothing but the reverse-saturation currents  $(I_{sat})$  of the diodes and at large-reverse-bias, the model formulation reduces to  $2qI_{sat}$ . At zero-voltage across the diodes, the Nyquist-limit of the shot-noise-source is 4KTg where  $g=\frac{dI}{dV}$  is the diodeconductance which is given by  $g=I_{sat}/\phi_T$  and the noise-source at zero voltage therefore reduces to  $4qI_{sat}$  which is correctly modeled in the above expressions. Once again, the shot-noise-modeling in MVSG-approach does not need additional parameters once the gate-current model is calibrated. Both thermal- and shot-noise-sources account for the RF-device noise that is relevant to the design of RF-LNAs on the receiver-side of a transceiver system and a detailed procedure to device-level noise-figure measurements and model validation is provided in the next section.

#### **Device-phase-noise**

The second category of device-noise sources are low-frequency flicker-noise sources associated with the various charge-capture and -release processes in the device. The well-known Leeson's phase-noise model is adopted in the MVSG approach to capture the phase-noise in GaN-HEMTs and is given by [10]:

$$I_{1/f}^{2} = K_{f} \frac{W n_{gf}}{L} \frac{\left(\frac{|I_{DS}|}{W n_{gf}}\right)^{af}}{f^{fe}}$$
(36)

where the parameters  $K_f$ , af and ffe are flicker-noise fitting parameters. The  $I_{DS}$  used in the above formulation captures the bias-dependence of the flicker-noise in the device. The width-dependency adopted in the MVSG-model makes it geometry-scalable and is based on the approach given in [10].

#### Noise model module

#### 8. Channel RF-g<sub>m</sub> dispersion

The channel current in GaN HEMTs may not respond instantaneously to the applied  $V_{GS}$  at high-frequency RF-circuit operation. This time-lag or the transit-time of carriers manifests as the phase-lag in frequency domain in the device- $g_m$ -characteristics. This is captured in MVSG model using the approach proposed in [11]. The channel current at low frequency  $I_{dS}$  is passed through a second-order transfer function to obtain the channel current  $I_{DS,RF}$  that incorporates the NOS effect as shown below:

$$I_{DS,RF} = \frac{I_{DS}}{(1 + s\tau_{gmrf} + s^2\tau_{gmrf}^2/3)}$$

Here  $au_{gmrf}$  is the transit-time constant in the channel of RF-GaN HEMT.

#### **Channel NQS-transport model module**

```
= calc_iq
delta2,nd,alpha,vx0,mu0,beta,mtheta,vtheta,vtzeta,dibsat,epsilon,vzeta,lambda,ngf,type);
         = V(xt2);
if (gmdisp==0) begin
  V(xt1)
           <+ 0:
  V(xt2)
            <+ 0;
  I(di,si)
           <+ ids + gmin * V(di,si);
end else begin
           <+ ids - V(xt2) - ddt(taugmrf * V(xt1));
  I(xt1)
           <+ V(xt1) - V(xt2) - ddt((taugmrf/3.0) * V(xt2));
  I(xt2)
  I(di,si)
           <+ idsrf + gmin * V(di,si);
end
```

#### **MVSG Model: Parameter list**

The following table shows the list of all parameters needed for fitting MVSG model to experimental data. The description and data type of the parameters are also listed. The model for CMC was benchmarked against Toshiba 1µm gate-length HV-GaN HEMTs and Qorvo 250 nm gate-length RF-GaN HEMTs. These were released along with the default parameters in the master Verilog-A files in P-3 with the file names: **mvsg\_toshiba.va** and **mvsg\_qorvo.va**. In P-4 we use the default parameter set in the model which were extracted for devices used at MIT. The default parameter set used with the QAsuite in P-4 release can be found in the parameters folder under the name: **dmodeParameters.txt** and are listed here.

| Parameter    | Default-Value | Typical-M<br>Valu | lin and Max<br>es* | Units   | Description                                |
|--------------|---------------|-------------------|--------------------|---------|--------------------------------------------|
| W            | 1.80E-04      |                   |                    | m       | Width per Finger                           |
| 1            | 2.50E-07      |                   |                    | m       | Effective gate length                      |
| ngf          | 2             |                   |                    |         | Number of Fingers                          |
| dtemp        | 0             |                   |                    | K       | Device temperature offset from ambient     |
| Core-Model p | arameters     |                   |                    |         |                                            |
| Version      | 1             |                   |                    |         | Version number                             |
| tnom         | 27            |                   |                    | deg C   | Reference temperature for the model        |
| type         | 1             |                   |                    |         | nFET=1 pFET=-1                             |
| cg           | 4.00E-03      |                   |                    | F/m^2   | Gate cap/area                              |
| cofsm        | 1.00E-09      |                   |                    | F/m     | Gate - Source outer fringing cap/width     |
| cofdm        | 1.00E-10      |                   |                    | F/m     | Gate - Drain outer fringing cap/width      |
| cofdsm       | 1.00E-10      |                   |                    | F/m     | Source - Drain outer fringing cap/width    |
| cofdsubm     | 0             |                   |                    | F/m     | Sub - Drain outer fringing cap/width       |
| cofssubm     | 0             |                   |                    | F/m     | Sub - Source outer fringing cap/width      |
| cofgsubm     | 0             |                   |                    | F/m     | Sub - Gate outer fringing cap/width        |
| rsh          | 150           | 100               | 500                | Ohms/Sq | 2-DEG Sheet Resistance                     |
| rcs          | 8.00E-04      |                   |                    | Ohms*m  | Source contact resistance * Width          |
| rcd          | 8.00E-04      |                   |                    | Ohms*m  | Drain contact resistance * Width           |
| vx0          | 3.00E+05      | 8.00E+04          | 3.00E+05           | m/s     | Source injection velocity                  |
| mu0          | 0.135         | 0.08              | 0.18               | m^2/Vs  | Low-field mobility                         |
| beta         | 1.5           | 5E-01             | 3.00E+00           |         | Linear to saturation parameter             |
| vto          | -2.72         |                   |                    | V       | Threshold voltage                          |
| SS           | 0.12          | 0.065             |                    | V/dec   | Sub-threshold slope                        |
| delta1       | 1.60E-02      |                   |                    |         | DIBL Coefficient 1                         |
| delta2       | 0             |                   |                    |         | DIBL Coefficient 2                         |
| dibsat       | 10            |                   |                    | V       | DIBL saturation Voltage                    |
| nd           | 0             |                   |                    |         | Punchthrough factor for subth slope        |
| alpha        | 3.5           | 2                 | 5                  |         | Weak to strong inversion transition factor |
| lambda       | 0             |                   |                    | 1/V     | CLM parameter                              |
| vtheta       | 0             |                   |                    | 1/V     | Velocity reduction parameter with Vg       |
| mtheta       | 0             |                   |                    | 1/V     | Mobility reduction parameter with Vg       |
| vzeta        | 1.50E+05      |                   |                    | 1/K     | vx0 dependence on temperature              |
| vtzeta       | -4.00E-04     |                   |                    | V/K     | vto dependence on temperature              |
| epsilon      | 2.3           |                   |                    |         | Mobility dependence on temperature         |
| rct1         | 0             |                   |                    | 1/K     | Linear Rsh and Rc temperature coefficient  |

| rct2                 | 0                    |          |          | 1/K^2      | Quadratic Rsh and Rc temp. coefficient                                                                    |
|----------------------|----------------------|----------|----------|------------|-----------------------------------------------------------------------------------------------------------|
| flagres              | 0                    |          |          |            | Flag parameter for resistor: resistor is chosen if flagres=1 or implicit transitor is chosen if flagres=0 |
| Source access region | on parameters        |          |          |            |                                                                                                           |
| lgs                  | 3.00E-06             |          |          | m          | Source access region (SAR length parameter                                                                |
| vtors                | -650                 |          |          | V          | SAR threshold voltage                                                                                     |
| cgrs                 | 5.00E-03             |          |          |            | F/m^2                                                                                                     |
| vx0rs                | 1.00E+05             | 8.00E+04 | 3.00E+05 | m/s        | SAR source injection velocity                                                                             |
| mu0rs                | 1.00E-01             | 0.08     | 0.18     | m^2/Vs     | SAR low-field mobility                                                                                    |
| betars               | 1                    | 5E-01    | 3.00E+00 | ,          | SAR linear to saturation parameter                                                                        |
| delta1rs             | 1.00E-01             |          |          |            | SAR DIBL Coefficient                                                                                      |
| srs                  | 0.1                  | 6.50E-02 |          | V/dec      | SAR Sub-threshold slope                                                                                   |
| ndrs                 | 0                    | 0.00E+00 |          |            | SAR punchthrough factor for subth slope                                                                   |
| vthetars             | 0                    |          |          | 1/V        | SAR velocity reduction parameter with Vg                                                                  |
| mthetars             | 0                    |          |          | 1/V        | SAR mobility reduction with Vg                                                                            |
| alphars              | 3.5                  | 2        | 5        |            | SAR weak to strong inversion factor                                                                       |
| Drain access region  | n parameters         |          |          |            |                                                                                                           |
| lgd                  | 4.85E-06             |          |          | m          | Drain access region length parameter                                                                      |
| vtord                | -650                 |          |          | V          | DAR threshold voltage                                                                                     |
| cgrd                 | 4.30E-03             |          |          | F/m^2      | DAR gate-cap/area                                                                                         |
| vx0rd                | 1.00E+05             | 8.00E+04 | 3.00E+05 | m/s        | DAR source injection velocity                                                                             |
| mu0rd                | 1.00E-01             | 0.08     | 0.18     | m^2/Vs     | DAR low-field mobility                                                                                    |
| betard               | 1                    | 5E-01    | 3.00E+00 |            | DAR linear to saturation parameter                                                                        |
| delta1rd             | 0.35                 |          |          |            | DAR DIBL Coefficient                                                                                      |
| srd                  | 0.3                  | 6.50E-02 |          | V/dec      | DAR Sub-threshold slope                                                                                   |
| ndrd                 | 3.8                  | 0.00E+00 |          |            | DAR punchthrough factor for subth slope                                                                   |
| vthetard             | 0                    |          |          | 1/V        | DAR velocity reduction with Vg                                                                            |
| mthetard             | 0                    | 2        | _        | 1/V        | DAR mobility reduction with Vg                                                                            |
| alphard              | 3.5                  | 2        | 5        |            | DAR weak to strong inversion factor                                                                       |
| Field-Plate 1 paran  |                      |          |          |            |                                                                                                           |
| flagfp1              | 1                    |          |          |            | Flag parameter: GFP=1 or SFP=0                                                                            |
| lgfp1                | 0                    |          |          | m          | FP Length                                                                                                 |
| vtofp1               | -44.5                |          |          | V          | FP threshold voltage                                                                                      |
| cgfp1                | 2.00E-04             |          |          | F/m^2      | FP gate-cap/area                                                                                          |
| flagfp1s             | 1 005 10             |          |          | E /        | Flag: cfp1s select=1 or cfp1s not select=0                                                                |
| cfp1s                | 1.00E-19<br>9.00E-11 |          |          | F/m<br>F/m | FP (source-side to source cap/width Source or gate to drain (under FP cap/width                           |
| ccfp1                | 9.00E-11             |          |          | F/m        | • • • • • • • • • • • • • • • • • • • •                                                                   |
| cbfp1<br>vx0fp1      | 1.20E+05             | 8.00E+04 | 3.00E+05 | m/s        | Body to drain (under FP cap/width FP source injection velocity                                            |
| mu0fp1               | 0.2                  | 0.00     | 0.18     | m^2/Vs     | FP low-field mobility                                                                                     |
| betafp1              | 0.2                  | 5E-01    | 3.00E+00 | 111 4/ VS  | FP linear to saturation parameter                                                                         |
| delta1fp1            | 0                    | 20-01    | 2.000400 |            | FP DIBL Coefficient                                                                                       |
| sfp1                 | 3.2                  | 6.50E-02 |          | V/dec      | FP Sub-threshold slope                                                                                    |
| ndfp1                | 0                    | 0.00E+00 |          | v / acc    | FP punchthrough factor for subth slope                                                                    |
| vthetafp1            | 0                    | 3.001.00 |          | 1/V        | FP velocity reduction parameter with Vg                                                                   |
| ·                    | ŭ                    |          |          | , .        |                                                                                                           |

| mthetafp1<br>alphafp1 | 0<br>1.00E-02 |          | 5         | 1/V       | FP mobility reduction parameter with 'FP weak to strong inversion factor |
|-----------------------|---------------|----------|-----------|-----------|--------------------------------------------------------------------------|
|                       |               |          |           |           | g                                                                        |
| Field-Plate 2 para    |               |          |           |           |                                                                          |
| flagfp2               | 0             |          |           |           | Flag parameter: GFP=1 or SFP=0                                           |
| lgfp2                 | 0             |          |           | m         | FP Length                                                                |
| vtofp2                | -74.5         |          |           | V         | FP threshold voltage                                                     |
| cgfp2                 | 1.00E-04      |          |           | F/m^2     | FP gate-cap/area                                                         |
| flagfp2s              | 1             |          |           |           | Flag: cfp2s select=1 or cfp2s not select=                                |
| cfp2s                 | 1.00E-19      |          |           | F/m       | FP (source-side to source cap/width                                      |
| ccfp2                 | 3.00E-11      |          |           | F/m       | Source or gate to drain (under FP cap/                                   |
| cbfp2                 | 0             |          |           | F/m       | Body to drain (under FP cap/width                                        |
| vx0fp2                | 1.20E+05      | 8.00E+04 | 3.00E+05  | m/s       | FP source injection velocity                                             |
| mu0fp2                | 0.2           | 0.08     | 0.18      | m^2/Vs    | FP low-field mobility                                                    |
| betafp2               | 1             | 5E-01    | 3.00E+00  |           | FP linear to saturation parameter                                        |
| delta1fp2             | 0             |          |           |           | FP DIBL Coefficient                                                      |
| sfp2                  | 3.2           | 6.50E-02 |           | V/dec     | FP Sub-threshold slope                                                   |
| ndfp2                 | 0             | 0.00E+00 |           |           | FP punchthrough factor for subth slope                                   |
| vthetafp2             | 20            |          |           | 1/V       | FP velocity reduction parameter with V                                   |
| mthetafp2             | 20            |          |           | 1/V       | FP mobility reduction parameter with                                     |
| alphafp2              | 1.00E-02      |          | 5         |           | FP weak to strong inversion factor                                       |
| Field-Plate 3 para    | ameters       |          |           |           |                                                                          |
| flagfp3               | 0             |          |           |           | Flag parameter: GFP=1 or SFP=0                                           |
| lgfp3                 | 0             |          |           | m         | FP Length                                                                |
| vtofp3                | -44.5         |          |           | V         | FP threshold voltage                                                     |
| cgfp3                 | 2.00E-04      |          |           | F/m^2     | FP gate-cap/area                                                         |
| flagfp3s              | 1             |          |           | ,         | Flag parameter: cfp3s select=1 or cfp3s select=0                         |
| cfp3s                 | 1.00E-19      |          |           | F/m       | FP (source-side to source cap/width                                      |
| ccfp3                 | 9.00E-11      |          |           | F/m       | Source or gate to drain (under FP cap/v                                  |
| cbfp3                 | 0             |          |           | F/m       | Body to drain (under FP cap/width                                        |
| vx0fp3                | 1.20E+05      | 8.00E+04 | 3.00E+05  | m/s       | FP source injection velocity                                             |
| mu0fp3                | 0.2           | 0.08     | 0.18      | m^2/Vs    | FP low-field mobility                                                    |
| betafp3               | 1             | 5E-01    | 3.00E+00  | 111 2/ 13 | FP linear to saturation parameter                                        |
| delta1fp3             | 0             | 3L 01    | 3.00L 100 |           | FP DIBL Coefficient                                                      |
| sfp3                  | 3.2           | 6.50E-02 |           | V/dec     | FP Sub-threshold slope                                                   |
| ndfp3                 | 0             | 0.00E+00 |           | V/ucc     | FP punchthrough factor for subth slope                                   |
| vthetafp3             | 0             | 0.000+00 |           | 1/V       | FP velocity reduction parameter with V                                   |
| mthetafp3             | 0             |          |           | •         | FP mobility reduction parameter with V                                   |
| -                     | 1.00E-02      |          | 5         | 1/V       | FP weak to strong inversion factor                                       |
| alphafp3              | 1.00E-02      |          | 5         |           | FF Weak to strong inversion factor                                       |
| Field-Plate 4 para    |               |          |           |           | III                                                                      |
| flagfp4               | 0             |          |           |           | Flag parameter: GFP=1 or SFP=0                                           |
| lgfp4                 | 0             |          |           | m         | FP Length                                                                |
| vtofp4                | -44.5         |          |           | V         | FP threshold voltage                                                     |
| cgfp4                 | 2.00E-04      |          |           | F/m^2     | FP gate-cap/area                                                         |
| flagfp4s              | 1             |          |           |           | Flag: cfp4s select=1 or cfp4s not select=                                |
| cfp4s                 | 1.00E-19      |          |           | F/m       | FP (source-side to source cap/width                                      |
| ccfp4                 | 9.00E-11      |          |           | F/m       | Source or gate to drain (under FP cap/v                                  |

| cbfp4            | 0        |          |          | F/m    | Body to drain (under FP cap/width                                             |
|------------------|----------|----------|----------|--------|-------------------------------------------------------------------------------|
| vx0fp4           | 1.20E+05 | 8.00E+04 | 3.00E+05 | m/s    | FP source injection velocity                                                  |
| mu0fp4           | 0.2      | 0.08     | 0.18     | m^2/Vs | FP low-field mobility                                                         |
| betafp4          | 1        | 5E-01    | 3.00E+00 |        | FP linear to saturation parameter                                             |
| delta1fp4        | 0        |          |          |        | FP DIBL Coefficient                                                           |
| sfp4             | 3.2      | 6.50E-02 |          | V/dec  | FP Sub-threshold slope                                                        |
| ndfp4            | 0        | 0.00E+00 |          |        | FP punchthrough factor for subth slope                                        |
| vthetafp4        | 0        |          |          | 1/V    | FP velocity reduction parameter with Vg                                       |
| mthetafp4        | 0        |          |          | 1/V    | FP mobility reduction parameter with Vg<br>FP weak to strong inversion factor |
| alphafp3         | 1.00E-02 |          | 5        |        | Tr weak to belong inversion factor                                            |
| Gate leakage pa  | rameters |          |          |        |                                                                               |
| igmod            | 1        |          |          |        | Flag for gate leakage 0=off 1=on                                              |
| rgsp             | 0        |          |          |        | Ohms*m Gate resistance * Width                                                |
| vjg              | 1.1      |          |          | V      | Gate diode cut in voltage                                                     |
| pg_param1        | 8.20E-01 |          |          | 1/V    | Something like 1/eta                                                          |
| pg_params        | 1        |          |          | 1/V    | G-S something like 1/eta*Vt                                                   |
| ijs              | 1.00E-12 |          |          | A/m    | G-S reverse current normalized to width                                       |
| vgsats           | 1        |          |          | v      | G-S high injection effect                                                     |
| · ·              |          |          |          |        | G-S fractional change in ideality factor due to                               |
| fracs            | 0.5      |          |          |        | high injection                                                                |
| alphags          | 10       |          |          |        | G-S high injection smoothing parameter                                        |
| pg_paramd        | 1.00     |          |          | 1/V    | G-D something like 1/eta*Vt                                                   |
| ijd              | 1.00E-12 |          |          | A/m    | G-D reverse current normalized to width                                       |
| vgsatd           | 1        |          |          | V      | G-D high injection effect                                                     |
| fracd            | 0.5      |          |          |        | G-D fractional change in ideality factor                                      |
| alphagd          | 10       |          |          |        | G-D high injection smoothing parameter                                        |
| pgsrecs          | 0.5      |          |          |        | G-S 1/eta for reverse recombination                                           |
| irecs            | 1.00E-18 |          |          | A/m    | G-S reverse leakage current/width                                             |
| vgsatqs          | 2        |          |          | V      | G-S mimics depletion saturation                                               |
| vbdgs            | 600      |          |          | V      | G-S soft breakdown voltage of G-S diode                                       |
|                  |          |          |          |        | G-S fitting parameter for breakdown:                                          |
| pbdgs            | 4        |          |          | 1/V    | Something like 1/eta*Vt                                                       |
| betarecs         | 2        |          |          |        | G-S linear to saturation parameter                                            |
|                  |          |          |          |        | G-S fitting parameter to turn on the                                          |
| kbdgates         | 0        |          |          |        | breakdown of G-S diode                                                        |
| pgsrecd          | 0.8      |          |          |        | G-D 1/eta for reverse recombination                                           |
| irecd            | 2.00E-05 |          |          | A/m    | G-D reverse current normalized to width                                       |
| vgsatqd          | 0.8      |          |          | V      | G-D mimics depletion saturation                                               |
| vbdgd            | 600      |          |          | V      | G-D soft breakdown voltage of G-D diode                                       |
| pbdgd            | 4        |          |          | 1/V    | G-D fiting parameter for breakdown:                                           |
| betarecd         | 0.25     |          |          |        | G-D linear to saturation parameter                                            |
| kbdgated         | 0        |          |          |        | G-D flag for breakdown of G-D diode                                           |
| Thermal sub-cire | •        |          |          |        |                                                                               |
| rth              | 25       |          |          | K/W    | Thermal resistance                                                            |
| cth              | 1.00E-04 |          |          | s*W/K  | Thermal capacitance                                                           |

#### RF gm-dispersion parameters

| gmdisp  | 0        |   | Flag for gm-dispersion 0=off 1=on |
|---------|----------|---|-----------------------------------|
| taugmrf | 1.00E-03 | S | gm-dispersion time constant       |
|         |          |   |                                   |

#### **Trapping model parameters for Ron increase**

| trapselect | 0        |     | Flag for charge trapping 0=off 1=on  |
|------------|----------|-----|--------------------------------------|
| ctrap      | 1.00E-03 | F   | DC-block capacitor                   |
| vttrap     | 230      | V   | Trapping stress threshold voltage    |
| taut       | 3.00E-05 | S   | Trap time constant                   |
| alphat1    | 1.00E-04 |     | Trap coefficient 1 on bias stress    |
| alphat2    | 21       | V   | Trap coefficient 2 on bias stress    |
| tempt      | 1.00E-04 | 1/K | Temperature coefficient for trapping |
|            |          |     |                                      |

#### **Noise model parameters**

| noisemod     | 0               |     | Select knob for noise model 0=off 1=on |
|--------------|-----------------|-----|----------------------------------------|
| shs          | 3               |     | G-S shot noise parameter               |
| shd          | 3               |     | G-D shot noise parameter               |
| kf           | 1.00E-04        |     | Flicker noise coefficient              |
| af           | 2               |     | Flicker noise exponent                 |
| ffe          | 1.2             |     | Flicker noise exponent for frequency   |
| Minimum elem | nent parameters |     |                                        |
| minr         | 1.00E-03        | Ohm | Minimum resistance                     |
| minl         | 1.00E-09        | m   | Minimum length of access or FP regions |
| minc         | 0               | F   | Minimum capacitance                    |

<sup>\*</sup>The typical minimum and maximum values provided here are a subset of the range of allowed parameter values. They are based on the typical values that the model developers observed while fitting the model to several GaN-HEMT technologies. They are by no means exclusive. The full-allowed range is defined in the Verilog-A code itself.

#### Parameter extraction procedure for MVSG Model

The following flowchart shows the sequence of extraction procedure of important parameters of MVSG model.



Fig. 8: Flowchart showing parameter extraction flow. This is not the exhaustive list of parameters but the most significant ones. Most of the other parameters are either fitting parameters or constants for GaN HEMT. All parameters will be discussed.

#### **Device parameters**

Geometry and structural information are best provided by foundry. For the model, geometry parameters needed are: Gate length ( $L_g$ ), Source access region ( $L_{gs}$ ), drain-access region length ( $L_{gd}$ ), device-width (W). In addition, parameters related to field plate such as field plate length ( $L_{gfpx}$ ), inter-layer dielectric thickness etc. will be necessary for modeling. Other additional useful parameters required by the model are: Low field mobility ( $\mu_o$ ), Contact resistance ( $R_c$ ) and sheet resistance ( $R_s$ ), 2DEG density. If these are not provided,

additional measurements might be needed to extract them.  $\mu_0$  and  $R_{sh}$  extraction would require Hall measurements and special hall structures.  $R_c$  can be extracted by measuring resistances of TLM structures of different lengths and extracting the offset at  $L_g$ =0. Correct extraction of these parameters can also be verified from  $R_{on}$  match in output characteristics.

#### Cg extraction

 $C_g$  is an important model parameter in MVSG model. Its accurate extraction is essential for correct modeling.  $C_g$  must be extracted from CV measurements rather than from analytical calculation. Accurate analytical calculation must also include quantum correction as charge centroid in 2DEG is shifted away from the interface. This needs dedicated calculations/simulation, which from a compact modeling perspective might not be critical as long as we can directly measure the capacitance. To get  $C_g$ , two terminal CV (with  $V_{DS}=0$ ) of devices with different gate length but identical widths and access region lengths must be measured. The gate to channel capacitance in strong accumulation scales as a function of  $L_g$ . From the slope we get the value of  $C_g$  (areal gate capacitance) and the intercept gives the parasitic capacitance. Parasitic capacitance includes outer fringing capacitance ( $C_{Of}$ ) and pad parasitic. To remove the pad parasitic, we need CV of open test structures.



Fig. 9: Illustration of extraction of  $C_g$  devices of different gate lengths

#### **Device parameters for FPs**

Geometry and structural information of field plates along with their configuration are best provided by foundry. For the FP model, the only geometry parameter needed is gate length of FPs ( $L_{\rm gfpx}$ ). It is the length of the FP metal, which has direct control over the 2DEG under it. So if a SFP metal runs from the source contact over the intrinsic-gate metal and gate FP metal, the SFP gate length is only that length of the SFP metal that extends beyond the edge of the GFP metal to its edge (where there is no other metal between it and the 2DEG).

#### Extraction of parameters from Ciss vs. Vg measurements

Gate capacitance measurements vs.  $V_G$  at  $V_{DS}$ =0V will yield the areal gate capacitances and  $V_{TS}$  of all gate-connected field plates. This is shown in Fig. 10 where at  $V_G$ =vto of the FET can be obtained and the step in CV curve at this  $V_G$  normalized to the width and gate-length (which are known) gives **cg** the areal gate-capacitance. Similarly the transition at  $V_G$ =-50V the figure is due to the depletion of the GFP1 occurring at its  $V_T$  (vtofp1) and the areal gate-capacitance (cgfp1) is the step in the CV curve at that VG. In addition, the electrostatic parameters such as sub-threshold slope sfp1 can be obtained from the slope of transition.

The off-state capacitance obtained from calibrated CV measurements yields the total metal capacitances associated with gate terminal (**cofsm+cofdm**). Individual components can then be obtained from Cgs and Cgd measurements using bias-Ts to apply the DC bias.



Fig. 10: Illustration of extraction of gate-field plate parameters of devices from C<sub>iss</sub> vs. Vg measurements

#### Extraction of parameters from Coss, Crss, Ciss vs. Vd measurements

Input, output and reverse transfer capacitance measurements vs.  $V_D$  in off-state will yield the areal gate capacitances, cross-coupled capacitances and  $V_Ts$  of all field plate transistors. Fig. 11 shows representative  $C_{iss}$ ,  $C_{oss}$  and  $C_{rss}$  plots which shows transitions at  $V_D=V_Ts$  of different field plates which are due to depletion of these transistors. From  $C_{iss}$  (or  $C_{rss}$ ) the areal gate capacitances of GFP transistors (**cgfp1**) (can be cross-checked from previous plot) and cross-coupled capacitances of SFP transistors (**ccfp2**) can be obtained. Metal capacitances between gate- and other terminals (**cofs, cofd, cofgsub**) of the device can be extracted as well. From  $C_{oss}$  plot, the capacitances associated with the source terminal can be obtained, which includes the areal-gate capacitances of SFP transistors (**cgfp2**) and cross-coupled capacitances of GFP transistors (**ccfp1**) along with the metal capacitances associated with source-drain terminals (**cofds**).



Fig.11: Illustration of extraction of field plate parameters of devices from capacitance vs. drain voltage measurements

This completes the important parameter extraction flow for the field plates of GaN HEMT. The transport parameters associated with the field plates should be kept the same as those extracted from the IV characteristics for the intrinsic transistor, unless model fits demand that they be set different. However usually parameters such as mobility, carrier velocity do not change for different transistors in the model sub-circuit. Stand-alone FP transistors or test-structures with devices having the FP connections whose gate-bias can be independently controlled can used to get a more accurate estimate of electrostatic and transport parameters of FPs.

#### Extraction of Vto, S and DIBL (delta1)

Threshold voltage ( $V_t$ ) computation requires knowledge of piezoelectric charges at the interface, heterostructure composition and thickness. Again the model is simplistic in the sense that  $V_{to}$  needed for the model can be extracted from device data. The requirement is one data point ( $V_G$ ,  $I_D$ ,  $V_D$ ) in weak accumulation (just beyond strong to weak accumulation transition) at low  $V_D$  ( $\sim$ 0V where DIBL has negligible impact). Alternately  $V_{to}$  can be approximated as  $V_G$  at the same ( $V_G$ ,  $I_D$ ,  $V_D$ ) point on transfer curve.

Sub threshold slope (S) is obtained from the slope of the transfer curve on log scale in weak accumulation regime. Low  $V_D$  is preferred to avoid shift of S due to modest punch through in the device. The parameter extracted must make sense for the  $L_g$  of the device. DIBL is extracted from the lateral shift of  $I_D$  (due to shift of  $V_t$ ) as  $V_D$  is increased in the transfer curves in weak accumulation. DIBL is multiplied by intrinsic drain voltage ( $V_{Di}$ ) in the expression for threshold voltage in the model. It can be extracted from the weak accumulation regime as shown.



Fig. 12: Illustration of extraction of  $V_{to}$ , S and DIBL from transfer curves

#### Extraction of $v_{sato}/v_{xo}$ , $\beta$ (beta) and $\theta_v$ (vtheta), $\theta_\mu$ (mtheta) and $R_{th}$

 $v_{sato}/v_{xo}$ ,  $\beta$  and  $\theta_{v}$ ,  $\theta_{\mu}$  and  $R_{th}$  can be extracted from output characteristics.  $v_{sato}/v_{xo}$  can be fitted to get accurate match with saturation current level.  $v_{xo}$  extracted must lie between the bracket of peak electron velocity (2.5×10 $^{7}$ cm/s) and saturation velocity (1.3×10 $^{7}$ cm/s) depending on gate length. The transition from linear to saturation current in output characteristics is governed by  $F_{sat}$  which has a parameter  $\beta$ .  $\beta$  should ideally lie between 1.5-3 for these type of HEMTs depending on saturation.

 $\eta_v$  is thermal coefficient affecting velocity. They can be extracted from slope of output curves in saturation at large V<sub>G</sub> where self-heating is dominant.  $\eta_v$  together with the

thermal resistance ( $R_{th}$ ) is directly responsible for the negative slope of the output curves and can be extracted from fitting.  $\theta_{\nu}$  and  $\theta_{\mu}$  are also fitting parameters which affect  $V_{DSAT}$ . They can be extracted from  $V_{DSAT}$  at lower  $V_{GS}$  when self-heating has not yet kicked in. Thus by fitting to get correct linear-to-saturation transition voltages at larger  $V_{GS}$  we can get values of  $\theta_{\nu}$  and  $\theta_{\mu}$ .  $R_{th}$  of the thermal network is also obtained in high bias-region where self-heating is predominant. Since  $R_{th}$  characterization through TCAD and evaluation of thermal coefficients through multi-temperature measurements has not been done yet, it has been reduced to a fitting parameter for now.



*Fig. 13: Illustration of extraction*  $v_{sato}/v_{inj}$ ,  $\beta$  and  $\theta_v$ ,  $\theta_u$ ,  $R_{th}$  and  $\eta_v$  from output curves

The implicit-gate transistors on the source and drain access regions should ideally have same transport parameters as that of other transistor regions. The short channel effect parameters and sub-threshold slopes of these regions are fitting parameters or can be extracted from TLM measurements. The key parameters for these transistor regions are the **cig** (implicit-gate capacitance) parameters, which affect the quasi-saturation behavior in high Vg regimes in the output characteristics.

#### **Extraction of gate current parameters**



Fig. 14: Illustration of extraction gate current parameters from gate-current curves

The gate current parameters such as ideality factors (pg\_params(d), pg\_param1), reverse saturation currents (irecs(d), ijg), along with reverse current parameters (Vgsatqs(d), betarecs(d)) can be extracted from gate-current plots.

In addition to the parameters in the model, additional passives associated with the device such as terminal resistances, inductances and pad capacitances are critical to capture small and large signal device characteristics at RF frequencies. Since these device-level parasitics are layout and process dependent, it is not included as part of the model file. Instead they are to be added at the schematic level. While this is not necessary for power conversion applications and hence Toshiba HV-GaN HEMTs, it is critical for RF devices and for Qorvo device data for fitting S-parameter, power sweep, source and loadpull data. The schematic and values are in the ADS files are attached in the release. This section gives a rough idea of the model parameters of MVSG model and the regions of the terminal characteristics that are significantly impacted by these parameters for easy extraction.

#### **Extraction of noise parameters**



Fig. 15: Illustration of extraction of flicker noise parameters from phase noise

The flicker noise parameters are frequency slope (**ffe**), current dependence (**Kf and af for current-dependence: exponent and pre-factor**).

The nature of traps determine **ffe** parameter: the slope of low-frequency phase noise skirts which can be measured from frequency spectra at base-band or up-converted spectra through a simple oscillator as shown in Fig. 15a. The Leeson's model which is adopted here has a pre-factor and exponent term for the drain current. The bias-dependence is captured indirectly via the drain-current through the MVSG model. However the pre-factor **(Kf)** and exponent terms **(af)** can be determined from phase noise spectra vs. I<sub>DS</sub> for a given frequency-offset as shown in Fig. 15b.

For the RF-noise model, the Johnson's noise model requires no additional parameters for thermal noise from channel and access regions. The small-signal and DC model extraction will suffice to give accurate estimations of RF-noise from these resistive regions. The only parameters that impact RF-noise that require separate extraction are the shot noise parameters ( $\mathbf{shs}$  and  $\mathbf{shd}$ ) which requires RF-noise figure plotted against gate-current at  $V_{DS}=0$  V. Ideally  $\mathbf{shs}=\mathbf{shd}=1$  but from past measurements the shot-noise is higher than that resulting out of those values.

In addition to the parameters in the model, additional passives associated with the device such as terminal resistances, inductances and pad capacitances are critical to capture small and large signal device characteristics at RF frequencies. Since these device-level parasitics are layout and process dependent, it is not included as part of the model file. Instead they are to be added at the schematic level. While this is not necessary for power conversion applications and hence Toshiba HV-GaN HEMTs, it is critical for RF devices and for Qorvo device data for fitting S-parameter, power sweep, source and loadpull data. The schematic and values are in the ADS files are attached in the release. This section gives a rough idea of the model parameters of MVSG model and the regions of the terminal characteristics that are significantly impacted by these parameters for easy extraction.

#### MVSG CMC - Phase IV model release files

#### CMC-phase4release-MVSG folder

This directory contains the **lib** folder and **model\_qa** folder which contains the CMC test suites with DC, AC, noise tests. In addition it contains master Verilog-A files **mvsg\_cmc.va** along with the extracted parameters as default parameters. The reference results are also placed for comparison.

#### lib folder

This directory contains the latest simulator files provided by CMC along with model-result comparison code and modelQA test routine.

#### Model\_qa folder

This directory contains two sub-folders:

- 1. veriloga: This folder contains the Verilog-A model mvsg\_cmc.va in the location:/veriloga/vacode/mvsg cmc.va
- **2.** *mvsg\_cmc*: This has the sub-directories **mvsg1.0.0beta1/dmode/** that contain all the QA test suites along with the parameter set and reference results. The file structure is as follows:
- **i) parameters: dmodeParameters-** This file contains the parameter model-card used for generating the test results.
- **ii) reference:** This folder contains the standard test results that can be compared against other simulators. The reference results comprise of 14 DC simulations, 9 AC simulations, and 5 noise simulations. The DC tests are for nominal and different W/L combinations and include bias ( $V_D$  and  $V_G$ ) sweeps and temperature sweeps. The tests turn different FPs on and off in order to test the various sub-circuit modules in the VA-code. The AC tests are primarily to test the CV characteristics of the model through  $V_G$  and  $V_D$  sweeps. The  $V_D$  sweep simulations turn different FPs on and off to test their contributions to the  $C_{iss}$ ,  $C_{rss}$  and  $C_{oss}$  in off–state. The noise simulations are done at different bias and temperature dependencies.
- iii) **Makefile:** This is the latest CMC provided makefile for running the QA tests.

iv) **qaSpec:** This is the release file that contains the various tests that can be run using the release package in different simulators to evaluate the model's performance in each simulator and compare the results with the standard results in the package.

#### **Acknowledgements**

We would like to thank our sponsors Raytheon Inc., Analog Devices Inc, Toshiba and Texas Instruments for providing valuable guidance, feedback and support regarding modeling. Special thanks to Rob Jones and Scott Harris at Raytheon, Jim Fiorenza and Geoffrey Coram at ADI, Vijay Krishnamurthy and Sandeep Bahl at Texas Instruments and Takeshi Naito and Wataru Saito at Toshiba. We would like to thank our design team Pilsoon Choi and Seungbum Lim as well as our technology team Daniel Piedra, Puneet Srivatsava at MIT. We would like to acknowledge MIT GaN Energy Initiative, SMART-LEES and NSF-NEEDS program for sponsoring this work.

#### References

- [1] 'Modeling GaN: Powerful but challenging'-D. Lawerence et al., IEEE microwave magazine, Oct-2010.
- [2] 'Compact transport and charge model for Gallium Nitride-based HEMTs for radio-frequency applications'- U. Radhakrishna, MIT, Jun.-2013, Citable URI: <a href="http://hdl.handle.net/1721.1/82394">http://hdl.handle.net/1721.1/82394</a>
- [3] 'A simple semi-empirical short-channel MOSFET current-voltage model continuous across all regions of operation and employing only physical parameters'- A. Khakifirooz, O. M. Nayfeh, and D. Antoniadis, IEEE Trans. Electron Devices, vol.56, no. 8, pp. 1674–1680, Aug. 2009.
- [4] 'Carrier mobilities in silicon empirically related to doping and field,'- D. Caughey and R. Thomas, Proceedings of the IEEE, vol. 55, no. 12, pp. 2192{2193}, 1967.
- [5] 'A thermal model for static current characteristics of AlGaN/GaN high electron mobility transistors including self-heating effect'- Y. Chang, Y. Zhang, Y. Zhang and K.Y. Tong, Journal of App. Physics, 99 (044501), 2006.
- [6] 'Effect of gate-field dependent mobility degradation on distortion analysis in MOSFETs,'-R. V. Langevelde, F. M. Klaassen, IEEE Trans. Electron Devices, vol.44, no. 11, pp. 2044–2052, Nov. 1997.
- [7] 'Physics-based Compact Model of High Voltage GaN HEMTs: Experimental Verification, Field Plate Optimization and Charge Trapping'- U. Radhakrishna, D. Piedra, Y. Zhang, T. Palacios, D. Antoniadis, Electron Devices Meeting (IEDM), IEEE International, *Dec.* 2013.
- [8] Radhakrishna, U., Antoniadis, D. (2014). MIT Virtual Source GaNFET-RF (MVSG-RF) Model. nanoHUB. doi:10.4231/D3G15TC12

- [9] 'Operation and modeling of the MOS transistor' Y. Tsividis, 3 edition, Mcgraw Hill.
- [10] Modeling Gallium Nitride based high electron mobility transistors: Linking device physics to high voltage and high frequency circuit design- Doctoral thesis, MIT, 2016.
- [11] 'Bipolar Transistor Excess Phase Modeling in Verilog-A'- C. McAndrew, Z. Huszka, and G. J. Coram, IEEE JSSC, Vol. 44, No. 9, Sep. 2009.