

# LogiCORE IP ChipScope AXI Monitor (v3.02.a)

DS810 January 18, 2012

**Product Specification** 

#### Introduction

The ChipScope<sup>TM</sup> AXI Monitor core is designed to monitor and debug AXI interfaces. The core allows the probing of any signals going from a peripheral to the AXI interconnect. For example, the user can instantiate a monitor on a MicroBlaze<sup>TM</sup> processor instruction or data interface to observe all memory transactions going in and out of the processor.

Each monitor core works independently which allows the changing of trigger outputs to enable taking system-level measurements. By using the auxiliary trigger input and trigger output ports of a monitor core, multi-level triggering situations can be created to simplify complex system level measurements. For example, if a system consists of a master device operating at 100 MHz and a slave device operating at 50 MHz, the transfer of data going from one time domain to the next can be analyzed with the multi-tiered triggering functionality of monitor cores.

Moreover, with this system level measurement, not only can complex multi-time domain system level issues be debugged, but latency restrictions in a system can be analyzed as well.

#### **Features**

- Selectable data samples
- Generic Trigger/Data Unit with selectable width
- Auto-generated CDC file
- Multiple monitor support in single system through the use of trigger in and trigger out ports
- Allows multiple match units per trigger group
- Added functionality for more than one match unit per trigger group
- Adjustable counter size for triggers
- Selectable AXI Protocol Check monitoring for the AXI4 Memory Map and AXI4-Lite interfaces
- Supports connection to AXI3 Protocol Cores

| LogiCORE IP Facts Table                |                              |                                                                        |              |  |  |
|----------------------------------------|------------------------------|------------------------------------------------------------------------|--------------|--|--|
| Core Specifics                         |                              |                                                                        |              |  |  |
| Supported Device Family <sup>(1)</sup> |                              |                                                                        |              |  |  |
| Supported User<br>Interfaces           | AXI4, AXI4-Lite, AXI4-Stream |                                                                        |              |  |  |
| Resources Used                         |                              |                                                                        |              |  |  |
| Configuration <sup>(5)</sup>           | LUTs                         | Flip Flops                                                             | BRAMs        |  |  |
| 1                                      | 729                          | 1141                                                                   | 9            |  |  |
| 2                                      | 1099                         | 1451                                                                   | 12           |  |  |
| 3                                      | 865                          | 1360                                                                   | 14           |  |  |
| 4                                      | 730                          | 1155                                                                   | 5            |  |  |
| 5                                      | 1252                         | 1663                                                                   | 6            |  |  |
| 6                                      | 853                          | 1369                                                                   | 7            |  |  |
|                                        | Provided w                   | vith Core                                                              |              |  |  |
| Documentation                          | Software and Co              | cation; UG029 Clores User Guide<br>AXI4-Lite, and AX<br>ons User Guide | ; ' '        |  |  |
| Design Files                           |                              |                                                                        | VHDL         |  |  |
| Example Design                         |                              |                                                                        | Not Provided |  |  |
| Test Bench                             |                              |                                                                        | Not Provided |  |  |
| Constraints File                       |                              |                                                                        | Not Provided |  |  |
| Simulation Model                       |                              |                                                                        | N/A          |  |  |
|                                        | Tested Desig                 | ın Tools <sup>(2)</sup>                                                |              |  |  |
| Design Entry<br>Tools                  | Design Entry<br>Tools EDK    |                                                                        |              |  |  |
| Simulation                             |                              |                                                                        | N/A          |  |  |
| Synthesis Tools                        |                              |                                                                        | XST          |  |  |
|                                        | Supp                         | ort                                                                    |              |  |  |

Provided by Xilinx @ www.xilinx.com/support

#### Notes:

- 1. For a list of supported derivative devices, see
- http://www.xilinx.com/ise/embedded/ddsupport.htm.
- 2. For the supported versions of the tools, see the <u>ISE Design Suite</u> 13: Release Notes Guide.
- For more information on the Virtex-6 devices, see the <u>DS150</u>, Virtex-6 Family Overview.
- 4. For more information on the Spartan-6 devices, see the <u>DS160, Spartan-6 Family Overview</u>.
- 5. For configuration details, see Table 4.
- 6. For more information, see <u>DS180, 7 Series FPGAs Overview</u>.

© Copyright 2010-2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. AMBA, AMBA Designer, ARM, ARM1176JZ-S, Cortex, and PrimeCell are trademarks of ARM in the EU and other countries. All other trademarks are the property of their respective owners.



## **Functional Description**

The AXI Monitor is used to debug top-level signals in a system that uses AXI4 protocol specifications by connecting it to an AXI Core using Xilinx® Platform Studio (XPS). When placed in an AXI system, the connection of the AXI Monitor probes between the AXI Interconnect and the AXI Core. The signal list is shown in Table 1. The user can monitor either AXI Memory Map signals through the MON\_AXI bus interface or AXI Streaming signals through the MON\_AXI\_S bus interface (but not both) with a single AXI Monitor core. Communication with the ILA core is conducted using a connection to the JTAG port through the ICON core. See Figure 1.



Figure 1: ChipScope AXI Monitor Block Diagram

The AXI Monitor is a wrapper for the ChipScope ILA core. It functions the same way as the ChipScope ILA, except that the wrapper creates a specific ILA for monitoring AXI signals by creating trigger groups designed for debugging purposes. When connected to a core in an AXI system, the user will specify which bus interface is to be connected (AXI4 Memory Map, AXI4-Streaming, AXI3), then supply values for parameters such as sample size and enable trigger out. These parameters are listed in Table 2.

After downloading the bitstream from the design to the FPGA, the ChipScope Analyzer Software tool is used to set up triggering and view waveforms from the system. The core generates a CDC file which is used by the ChipScope Analyzer tool to label the AXI signals with the appropriate header information and to define the trigger groups. More information on the ChipScope ILA or the ChipScope Analyzer can be found in the DS299 ChipScope ILA document and the UG029 ChipScope Analyzer document.

The AXI Monitor core is capable of using multiple AXI Monitors in a single AXI system to monitor multiple cores or can be used together by creating a trigger condition for the TRIG\_OUT port from one monitor, then connecting it to the TRIG\_IN port of another monitor. In XPS, when instantiating the AXI Monitor, connect the trigger out and trigger in pins on separate monitors, then use the ChipScope Analyzer to create the trigger condition on the specific monitor which will trigger the other to begin capturing data.



#### **AXI Protocol Checker**

The AXI Protocol Checker can be optionally included in the ChipScope AXI Monitor v3.02.a to check for AXI4-Memory Map and AXI4-Lite Protocol violations. The AXI Protocol Checker is designed around the ARM system verilog assertions which have been converted into synthesizable HDL. The AXI Protocol Checker supplies a flag to the ILA which can be triggered on when a violation of the protocol is detected.

Upon enabling the AXI Protocol Checker, the user will be given a choice as to which types of protocol checks are to be monitored (See Note 1). See Table 3 for the complete list of protocol checks or see the AMBA® AXI4, AXI4-Lite, and AXI4-Stream Protocol Assertions User Guide. When the user enables a group of protocol checks, that group of flags will be OR'ed, then the OR'ed signal will be connected to a trigger port of the ChipScope ILA core. If the C\_MON\_AXI\_PC\_TRACE parameter is set to "Store," the actual error flags will be connected to the DATA port of the ILA and will be able to be monitored. It is important to note that the user must trace the AXI signals that correspond to the protocol check to determine where a protocol violation occurs. Depending on the protocol check, the latency of the violation flag triggering data capture, can occur from 1 to 3 clock cycles after the violation has occurred. It is necessary to position the violation flag trigger inside the capture window to more than 3 samples in the position entry to ensure that the AXI protocol violation will be displayed.

1. For v3.02.a of the ChipScope AXI Monitor core, the user will be able to enable the Chks only.

## I/O Signals

The core I/O signals are listed and described in the subsequent table.

Table 1: I/O Signal Description

| Signal Name                                  | Interface | Signal Type   | Init<br>Status | Description                                                                                                    |
|----------------------------------------------|-----------|---------------|----------------|----------------------------------------------------------------------------------------------------------------|
|                                              |           | AXI4 Memory N | lap Signa      | ls                                                                                                             |
| CHIPSCOPE_ICON_<br>CONTROL(35:0)             | N/A       | I/O           |                | Control bus connection to the ICON core.  Mandatory.  Note: For XPS designs, the direction of this port is IN. |
| MON_AXI_TRIG_OUT                             | N/A       | 0             |                | Trigger output port. (Optional)                                                                                |
| MON_AXI_TRIG_IN                              | N/A       | I             |                | Trigger input port. (Optional)                                                                                 |
| MON_AXI_ACLK                                 | AXI4      | I             |                | Clock                                                                                                          |
| MON_AXI_ARESETN (1)                          | AXI4      | I             |                | Reset (active low)                                                                                             |
| MON_AXI_AWID(C_MON_AXI_<br>ID_WIDTH-1:0)     | AXI4      | I             |                | Write address channel transaction ID                                                                           |
| MON_AXI_AWADDR(C_MON_<br>AXI_ADDR_WIDTH-1:0) | AXI4      | I             |                | Write address channel address                                                                                  |
| MON_AXI_AWLEN(7:0)                           | AXI4      | I             |                | Write address burst length: Gives the exact number of transfers in a burst                                     |
| MON_AXI_AWSIZE(2:0)                          | AXI4      | I             |                | Write address burst size: Indicates the size of each transfer in the burst                                     |
| MON_AXI_AWBURST(1:0)                         | AXI4      | I             |                | Write address burst type                                                                                       |
| MON_AXI_AWLOCK                               | AXI4      | I             |                | Write address lock type                                                                                        |
| MON_AXI_AWCACHE(3:0)                         | AXI4      | I             |                | Write address cache type                                                                                       |
| MON_AXI_AWPROT(2:0)                          | AXI4      | I             |                | Write address protection type                                                                                  |
| MON_AXI_AWQOS(3:0)                           | AXI4      | I             |                | Write address channel quality of service                                                                       |



Table 1: I/O Signal Description (Cont'd)

| Signal Name                                    | Interface | Signal Type | Init<br>Status | Description                                                                                                                                        |  |
|------------------------------------------------|-----------|-------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MON_AXI_AWREGION(3:0)                          | AXI4      | I           |                | Selects address range within multirange slave                                                                                                      |  |
| MON_AXI_AWVALID                                | AXI4      | I           |                | Write address valid: Indicates a valid write address and control information is available                                                          |  |
| MON_AXI_AWREADY                                | AXI4      | I           |                | Write address ready: slave is ready to accept address and control information                                                                      |  |
| MON_AXI_AWUSER                                 | AXI4      | I           |                | Write address channel USER signals                                                                                                                 |  |
| MON_AXI_WID(C_MON_AXI_<br>ID_WIDTH)-1:0)       | AXI3      | I           |                | Write data channel transaction ID                                                                                                                  |  |
| MON_AXI_WDATA(C_MON_<br>AXI_DATA_WIDTH-1:0)    | AXI4      | I           |                | Write data bus                                                                                                                                     |  |
| MON_AXI_WSTRB(C_MON_<br>AXI_DATA_WIDTH/8)-1:0) | AXI4      | I           |                | Write strobes: Indicates which byte lanes have valid data. MON_AXI_WSTRB[n] corresponds to MON_AXI_WDATA[(8xn)]+7:(8xn)]                           |  |
| MON_AXI_WLAST                                  | AXI4      | I           |                | Indicates last write data word                                                                                                                     |  |
| MON_AXI_WVALID                                 | AXI4      | I           |                | Write valid: Indicated valid write data and strobes are available.  1 = write data and strobes available  0 = write data and strobes not available |  |
| MON_AXI_WREADY                                 | AXI4      | I           |                | Write ready: Indicates the slave can accept the write data 1= slave ready 0 = slave not ready                                                      |  |
| MON_AXI_WUSER                                  | AXI4      | I           |                | Write data channel USER signals                                                                                                                    |  |
| MON_AXI_BID(C_MON_AXI_<br>ID_WIDTH-1:0)        | AXI4      | I           |                | Write response channel ID                                                                                                                          |  |
| MON_AXI_BRESP(1:0)                             | AXI4      | I           |                | Write response: Indicates the status of the write transaction                                                                                      |  |
| MON_AXI_BVALID                                 | AXI4      | I           |                | Write response valid: Indicates a valid write response is available  1 = write response available  0 = write response not available                |  |
| MON_AXI_BREADY                                 | AXI4      | I           |                | Write response ready: Indicates the master can accept the response information  1 = master ready  0 = master not ready                             |  |
| MON_AXI_BUSER                                  | AXI4      | I           |                | Write response channel USER signals                                                                                                                |  |
| MON_AXI_ARID(C_MON_AXI_<br>ID_WIDTH-1:0)       | AXI4      | I           |                | Read address ID                                                                                                                                    |  |
| MON_AXI_ARADDR(C_MON_<br>AXI_ADDR_WIDTH-1:0)   | AXI4      | I           |                | Read address bus                                                                                                                                   |  |
| MON_AXI_ARLEN(7:0)                             | AXI4      | I           |                | Read address burst length: Gives the exact number of transfers in a burst                                                                          |  |
| MON_AXI_ARSIZE(2:0)                            | AXI4      | I           |                | Read address burst size: Indicates the size of each transfer in the burst                                                                          |  |
| MON_AXI_ARBURST(1:0)                           | AXI4      | I           |                | Read address burst type                                                                                                                            |  |



Table 1: I/O Signal Description (Cont'd)

| Signal Name                                        | Interface   | Signal Type | Init<br>Status | Description                                                                                                                                                                                                                                        |  |
|----------------------------------------------------|-------------|-------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MON_AXI_ARLOCK                                     | AXI4        | I           |                | Read address lock type                                                                                                                                                                                                                             |  |
| MON_AXI_ARCACHE(3:0)                               | AXI4        | I           |                | Read address cache type                                                                                                                                                                                                                            |  |
| MON_AXI_ARPROT(2:0)                                | AXI4        | I           |                | Read address protection type                                                                                                                                                                                                                       |  |
| MON_AXI_ARQOS(3:0)                                 | AXI4        | I           |                | Read address channel quality of service                                                                                                                                                                                                            |  |
| MON_AXI_ARREGION(3:0)                              | AXI4        | I           |                | Selects address range within multirange slave                                                                                                                                                                                                      |  |
| MON_AXI_ARVALID                                    | AXI4        | I           |                | Read address valid: When HIGH this signal indicates the read address and control information is valid and will remain valid until MON_AXI_ARREADY is HIGH  1 = Address and control information valid  0= Address and control information not valid |  |
| MON_AXI_ARREADY                                    | AXI4        | I           |                | Address ready: Indicates the slave is ready to accept an address and associated control signals                                                                                                                                                    |  |
| MON_AXI_ARUSER                                     | AXI4        | I           |                | Read address channel USER signals                                                                                                                                                                                                                  |  |
| MON_AXI_RID(C_MON_AXI_<br>ID_WIDTH-1:0)            | AXI4        | I           |                | Read data ID                                                                                                                                                                                                                                       |  |
| MON_AXI_RDATA(C_MON_<br>AXI_DATA_WIDTH-1:0)        | AXI4        | I           |                | Read data bus                                                                                                                                                                                                                                      |  |
| MON_AXI_RRESP(1:0)                                 | AXI4        | I           |                | Read response: Indicates the status of the read transaction.                                                                                                                                                                                       |  |
| MON_AXI_RLAST                                      | AXI4        | I           |                | Read last: Indicates last read data word                                                                                                                                                                                                           |  |
| MON_AXI_RVALID                                     | AXI4        | I           |                | Read data valid: Indicates the read data is available and the read transfer can complete 1 = read data available 0 = read data not available                                                                                                       |  |
| MON_AXI_RREADY                                     | AXI4        | I           |                | Read ready: Indicates the master can accept the read data and response information 1 = master ready 0 = master not ready                                                                                                                           |  |
| MON_AXI_RUSER                                      | AXI4        | I           |                | Read data channel USER signals                                                                                                                                                                                                                     |  |
|                                                    |             | AXI4-Stream | Signals        |                                                                                                                                                                                                                                                    |  |
| MON_AXI_S_TVALID                                   | AXI4-Stream | I           |                | AXI4-Stream valid                                                                                                                                                                                                                                  |  |
| MON_AXI_S_TREADY                                   | AXI4-Stream | I           |                | AXI4-Stream ready                                                                                                                                                                                                                                  |  |
| MON_AXI_S_TDATA(C_MON_<br>AXI_S_TDATA_WIDTH-1:0)   | AXI4-Stream | I           |                | AXI4-Stream data bus                                                                                                                                                                                                                               |  |
| MON_AXI_S_TKEEP(C_MON_<br>AXI_S_TDATA_WIDTH/8-1:0) | AXI4-Stream | I           |                | AXI4-Stream byte qualifier                                                                                                                                                                                                                         |  |
| MON_AXI_S_TLAST                                    | AXI4-Stream | I           |                | AXI4-Stream last word                                                                                                                                                                                                                              |  |
| MON_AXI_S_TID(C_MON_AXI<br>_S_TID_WIDTH-1:0)       | AXI4-Stream | I           |                | AXI4-Stream ID                                                                                                                                                                                                                                     |  |
| MON_AXI_S_TDEST(C_MON_<br>AXI_S_TDEST_WIDTH-1:0)   | AXI4-Stream | I           |                | AXI-Stream destination                                                                                                                                                                                                                             |  |



Table 1: I/O Signal Description (Cont'd)

| Signal Name                                      | Interface   | Signal Type | Init<br>Status | Description          |
|--------------------------------------------------|-------------|-------------|----------------|----------------------|
| MON_AXI_S_TUSER(C_MON_<br>AXI_S_TUSER_WIDTH-1:0) | AXI4-Stream | I           |                | AXI-Stream user data |

#### Notes:

1. If the ChipScope AXI Monitor is connected to a core that does not have the AXI4 ARESETN signal, it will be grounded. If an auxiliary reset signal is needed, manually connect this signal to the Trigger In port of the ChipScope AXI Monitor.

# **Design Parameters**

The core design parameters are listed and described in the subsequent table.

Table 2: Design Parameters

| Feature Description                 | Parameter Name                           | Allowable Values                                              | Default<br>Values | Туре    |
|-------------------------------------|------------------------------------------|---------------------------------------------------------------|-------------------|---------|
|                                     | User Specified AXI Implemen              | ted Parameters                                                |                   |         |
| Active bus interface type           | C_USE_INTERFACE                          | (0: AXI4/AXI4-Lite,<br>1: AXI4-Stream,<br>2: AXI3 Memory map) | 0                 | integer |
| Sets number of data samples         | C_NUM_DATA_SAMPLES                       | (1024, 2048, 4096, 8192, 16384, 32768, 65536, 131072)         | 1048              | integer |
| Maximum number of sequencer levels  | C_MAX_SEQUENCER_LEVELS                   | 2                                                             | (1:16)            | integer |
| Enable trigger in                   | C_USE_TRIG_IN                            | (0,1)                                                         | 0                 | integer |
| Trigger input width                 | C_TRIG_IN_WIDTH                          | (1:255)                                                       | 1                 | integer |
| AWLEN/ARLEN Bus Width               | C_MON_AXI_BURST_LENGTH                   | (4,8)                                                         | 8                 | integer |
| AWLOCK/ARLOCK Bus Width             | C_MON_AXI_LOCK_LENGTH                    | (1,2)                                                         | 1                 | integer |
| ARADDR Number of Match Units        | C_MON_AXI_ARADDR_NUM_OF_<br>MATCH        | (0:4)                                                         | 1                 | integer |
| ARADDRCONTROL Number of Match Units | C_MON_AXI_ARADDRCONTROL<br>_NUM_OF_MATCH | (0:4)                                                         | 1                 | integer |
| AWADDR Number of Match Units        | C_MON_AXI_AWADDR_NUM_OF<br>_MATCH        | (0:4)                                                         | 1                 | integer |
| AWADDRCONTROL Number of Match Units | C_MON_AXI_AWADDRCONTROL<br>_NUM_OF_MATCH | (0:4)                                                         | 1                 | integer |
| BRESP Number of Match Units         | C_MON_AXI_BRESP_NUM_OF_M<br>ATCH         | (0:4)                                                         | 1                 | integer |
| GLOBAL Number of Match Units        | C_MON_AXI_GLOBAL_NUM_OF_<br>MATCH        | (0:4)                                                         | 1                 | integer |
| RDATA Number of Match Units         | C_MON_AXI_RDATA_NUM_OF_M<br>ATCH         | (0:4)                                                         | 1                 | integer |
| RDATACONTROL Number of Match Units  | C_MON_AXI_RDATACONTROL_N<br>UM_OF_MATCH  | (0:4)                                                         | 1                 | integer |
| WDATA Number of Match Units         | C_MON_AXI_WDATA_NUM_<br>OF_MATCH         | (0:4)                                                         | 1                 | integer |
| WDATACONTROL Number of Match Units  | C_MON_AXI_WDATACONTROL_<br>NUM_OF_MATCH  | (0:4)                                                         | 1                 | integer |



Table 2: Design Parameters (Cont'd)

| Feature Description               | Parameter Name                         | Allowable Values                                                                                                                                             | Default<br>Values   | Туре    |
|-----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|
| AWUSER Number of Match<br>Units   | C_MON_AXI_AWUSER_NUM_OF<br>_MATCH      | (0:4)                                                                                                                                                        | 0                   | integer |
| WUSER Number of Match<br>Units    | C_MON_AXI_WUSER_NUM_OF_<br>MATCH       | (0:4)                                                                                                                                                        | 0                   | integer |
| BUSER Number of Match<br>Units    | C_MON_AXI_BUSER_NUM_OF_<br>MATCH       | (0:4)                                                                                                                                                        | 0                   | integer |
| ARUSER Number of Match<br>Units   | C_MON_AXI_ARUSER_NUM_OF_<br>MATCH      | (0:4)                                                                                                                                                        | 0                   | integer |
| RUSER Number of Match<br>Units    | C_MON_AXI_RUSER_NUM_OF_<br>MATCH       | (0:4)                                                                                                                                                        | 0                   | integer |
| TCONTROL Number of Match<br>Units | C_MON_AXI_S_TCONTROL_NUM<br>_OF_MATCH  | (0:4)                                                                                                                                                        | 0                   | integer |
| TDATA Number of Match Units       | C_MON_AXI_S_TDATA_NUM_OF_<br>MATCH     | (0:4)                                                                                                                                                        | 0                   | integer |
| TUSER Number of Match Units       | C_MON_AXI_S_TUSER_NUM_OF<br>_MATCH     | (0:4)                                                                                                                                                        | 0                   | integer |
| ARADDR Match Type                 | C_MON_AXI_ARADDR_MATCH_<br>TYPE        | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | range with edges    | string  |
| ARADDRCONTROL Match<br>Type       | C_MON_AXI_ARADDRCONTROL<br>_MATCH_TYPE | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with<br>edges | string  |
| AWADDR Match Type                 | C_MON_AXI_AWADDR_MATCH_<br>TYPE        | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | range with<br>edges | string  |
| AWADDRCONTROL Match<br>Type       | C_MON_AXI_AWADDRCONTROL<br>_MATCH_TYPE | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with<br>edges | string  |



Table 2: Design Parameters (Cont'd)

| Feature Description     | Parameter Name                        | Allowable Values                                                                                                                                             | Default<br>Values      | Туре   |
|-------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------|
| BRESP Match Type        | C_MON_AXI_BRESP_MATCH_<br>TYPE        | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with<br>edges    | string |
| GLOBAL Match Type       | C_MON_AXI_GLOBAL_MATCH_<br>TYPE       | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with<br>edges    | string |
| RDATA Match Type        | C_MON_AXI_RDATA_MATCH_<br>TYPE        | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | extended<br>with edges | string |
| RDATACONTROL Match Type | C_MON_AXI_RDATACONTROL_<br>MATCH_TYPE | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with<br>edges    | string |
| WDATA Match Type        | C_MON_AXI_WDATA_MATCH_<br>TYPE        | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | extended<br>with edges | string |
| WDATACONTROL Match Type | C_MON_AXI_WDATACONTROL_<br>MATCH_TYPE | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with<br>edges    | string |
| AWUSER Match Type       | C_MON_AXI_AWUSER_MATCH_<br>TYPE       | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges) | basic with edges       | string |



Table 2: Design Parameters (Cont'd)

| Feature Description | Parameter Name                      | Allowable Values                                                                                                                                                                  | Default<br>Values   | Туре   |
|---------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|
| WUSER Match Type    | C_MON_AXI_WUSER_MATCH_<br>TYPE      | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges)                      | basic with<br>edges | string |
| BUSER Match Type    | C_MON_AXI_BUSER_MATCH_<br>TYPE      | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges)                      | basic with<br>edges | string |
| ARUSER Match Type   | C_MON_AXI_ARUSER_MATCH_<br>TYPE     | (basic=basic, basic with<br>edges=basic with edges,<br>extended=extended,<br>extended with<br>edges=extended with<br>edges, range=range, range<br>with edges=range with<br>edges) | basic with<br>edges | string |
| RUSER Match Type    | C_MON_AXI_RUSER_MATCH_<br>TYPE      | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges)                      | basic with<br>edges | string |
| TCONTROL Match Type | C_MON_AXI_S_TCONTROL_<br>MATCH_TYPE | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges)                      | basic with<br>edges | string |
| TDATA Match Type    | C_MON_AXI_S_TDATA_MATCH_<br>TYPE    | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges)                      | basic with<br>edges | string |
| TUSER Match Type    | C_MON_AXI_S_TUSER_MATCH_<br>TYPE    | (basic=basic, basic with edges=basic with edges, extended=extended, extended with edges=extended with edges, range=range, range with edges=range with edges)                      | basic with<br>edges | string |



Table 2: Design Parameters (Cont'd)

| Feature Description                                   | Parameter Name                               | Allowable Values            | Default<br>Values | Туре    |
|-------------------------------------------------------|----------------------------------------------|-----------------------------|-------------------|---------|
| ARADDR Trigger Counter<br>Width                       | C_MON_AXI_ARADDR_TRIG_<br>COUNT_WIDTH        | (1:32)                      | 1                 | integer |
| ARADDRCONTROL Trigger<br>Counter Width                | C_MON_AXI_ARADDRCONTROL<br>_TRIG_COUNT_WIDTH | (1:32)                      | 1                 | integer |
| AWADDR Trigger Counter Width                          | C_MON_AXI_AWADDR_TRIG_<br>COUNT_WIDTH        | (1:32)                      | 1                 | integer |
| AWADDRCONTROL Trigger<br>Counter Width                | C_MON_AXI_AWADDRCONTROL<br>_TRIG_COUNT_WIDTH | (1:32)                      | 1                 | integer |
| BRESP Trigger Counter Width                           | C_MON_AXI_BRESP_TRIG_<br>COUNT_WIDTH         | (1:32)                      | 1                 | integer |
| GLOBAL Trigger Counter<br>Width                       | C_MON_AXI_GLOBAL_TRIG_<br>COUNT_WIDTH        | (1:32)                      | 1                 | integer |
| RDATA Trigger Counter Width                           | C_MON_AXI_RDATA_TRIG_<br>COUNT_WIDTH         | (1:32)                      | 1                 | integer |
| RDATACONTROL Trigger<br>Counter Width                 | C_MON_AXI_RDATACONTROL_<br>TRIG_COUNT_WIDTH  | (1:32)                      | 1                 | integer |
| WDATA Trigger Counter Width                           | C_MON_AXI_WDATA_TRIG_<br>COUNT_WIDTH         | (1:32)                      | 1                 | integer |
| WDATACONTROL Trigger<br>Counter Width                 | C_MON_AXI_WDATACONTROL_<br>TRIG_COUNT_WIDTH  | (1:32)                      | 1                 | integer |
| AWUSER Trigger Counter Width                          | C_MON_AXI_AWUSER_TRIG_<br>COUNT_WIDTH        | (1:32)                      | 1                 | integer |
| WUSER Trigger Counter Width                           | C_MON_AXI_WUSER_TRIG_<br>COUNT_WIDTH         | (1:32)                      | 1                 | integer |
| BUSER Trigger Counter Width                           | C_MON_AXI_BUSER_TRIG_<br>COUNT_WIDTH         | (1:32)                      | 1                 | integer |
| ARUSER Trigger Counter<br>Width                       | C_MON_AXI_ARUSER_TRIG_<br>COUNT_WIDTH        | (1:32)                      | 1                 | integer |
| RUSER Trigger Counter Width                           | C_MON_AXI_RUSER_TRIG_<br>COUNT_WIDTH         | (1:32)                      | 1                 | integer |
| TCONTROL Trigger Counter<br>Width                     | C_MON_AXI_S_TCONTROL_<br>TRIG_COUNT_WIDTH    | (1:32)                      | 1                 | integer |
| TDATA Trigger Counter Width                           | C_MON_AXI_S_TDATA_TRIG_<br>COUNT_WIDTH       | (1:32)                      | 1                 | integer |
| TUSER Trigger Counter Width                           | C_MON_AXI_S_TUSER_TRIG_C<br>OUNT_WIDTH       | (1:32)                      | 1                 | integer |
| GLOBAL Trigger Store/Trace to ILA Data Port           | C_MON_AXI_GLOBAL_TRACE                       | (0: Do Not Store, 1: Store) | 1                 | string  |
| AWADDRCONTROL Trigger<br>Store/Trace to ILA Data Port | C_MON_AXI_AWADDRCONTROL<br>_TRACE            | (0: Do Not Store, 1: Store) | 1                 | string  |
| AWADDR Trigger Store/Trace to ILA Data Port           | C_MON_AXI_AWADDR_TRACE                       | (0: Do Not Store, 1: Store) | 1                 | string  |
| WDATACONTROL Trigger<br>Store/Trace to ILA Data Port  | C_MON_AXI_WDATACONTROL_<br>TRACE             | (0: Do Not Store, 1: Store) | 1                 | string  |
| WDATA Trigger Store/Trace to ILA Data Port            | C_MON_AXI_WDATA_TRACE                        | (0: Do Not Store, 1: Store) | 1                 | string  |



Table 2: Design Parameters (Cont'd)

| Feature Description                                   | Parameter Name                    | Allowable Values            | Default<br>Values | Туре    |
|-------------------------------------------------------|-----------------------------------|-----------------------------|-------------------|---------|
| BRESP Trigger Store/Trace to ILA Data Port            | C_MON_AXI_BRESP_TRACE             | (0: Do Not Store, 1: Store) | 1                 | string  |
| ARADDRCONTROL Trigger<br>Store/Trace to ILA Data Port | C_MON_AXI_ARADDRCONTROL<br>_TRACE | (0: Do Not Store, 1: Store) | 1                 | string  |
| ARADDR Trigger Store/Trace to ILA Data Port           | C_MON_AXI_ARADDR_TRACE            | (0: Do Not Store, 1: Store) | 1                 | string  |
| RDATACONTROL Trigger<br>Store/Trace to ILA Data Port  | C_MON_AXI_RDATACONTROL_<br>TRACE  | (0: Do Not Store, 1: Store) | 1                 | string  |
| RDATA Trigger Store/Trace to ILA Data Port            | C_MON_AXI_RDATA_TRACE             | (0: Do Not Store, 1: Store) | 1                 | string  |
| AWUSER Trigger Store/Trace to ILA Data Port           | C_MON_AXI_AWUSER_TRACE            | (0: Do Not Store, 1: Store) | 0                 | string  |
| WUSER Trigger Store/Trace to ILA Data Port            | C_MON_AXI_WUSER_TRACE             | (0: Do Not Store, 1: Store) | 0                 | string  |
| BUSER Trigger Store/Trace to ILA Data Port            | C_MON_AXI_BUSER_TRACE             | (0: Do Not Store, 1: Store) | 0                 | string  |
| ARUSER Trigger Store/Trace to ILA Data Port           | C_MON_AXI_ARUSER_TRACE            | (0: Do Not Store, 1: Store) | 0                 | string  |
| RUSER Trigger Store/Trace to ILA Data Port            | C_MON_AXI_RUSER_TRACE             | (0: Do Not Store, 1: Store) | 0                 | string  |
| TCONTROL Trigger<br>Store/Trace to ILA Data Port      | C_MON_AXI_S_TCONTROL_<br>TRACE    | (0: Do Not Store, 1: Store) | 1                 | string  |
| TDATA Trigger Store/Trace to ILA Data Port            | C_MON_AXI_S_TDATA_TRACE           | (0: Do Not Store, 1: Store) | 1                 | string  |
| TUSER Trigger Store/Trace to ILA Data Port            | C_MON_AXI_S_TUSER_TRACE           | (0: Do Not Store, 1: Store) | 0                 | string  |
|                                                       | System Specified AXI Impleme      | ented Parameters            | 1                 |         |
| Device family                                         | C_FAMILY                          | virtex6, spartan6           | spartan6          | string  |
| Device/part                                           | C_DEVICE                          |                             | xc6slx45t         | string  |
| Device package                                        | C_PACKAGE                         |                             | fgg484            | string  |
| Device speed grade                                    | C_SPEEDGRADE                      | (-1, -2, -3)                | -2                | string  |
| AXI memory map BUSIF name                             | C_MON_AXI_PROTOCOL                | axi4, axi4-lite, axi3       | axi4              | string  |
| AXI stream BUSIF name                                 | C_MON_AXI_S_PROTOCOL              |                             | generic           | string  |
| System supports threads                               | C_MON_AXI_SUPPORTS_<br>THREADS    | (0,1)                       | 0                 | integer |
| AXI memory map ID width                               | C_MON_AXI_ID_WIDTH                |                             | 1                 | integer |
| AXI stream ID width                                   | C_MON_AXI_S_TID_WIDTH             |                             | 1                 | integer |
| AXI memory map address width                          | C_MON_AXI_ADDR_WIDTH              | 32                          | 32                | integer |
| AXI stream TDEST width                                | C_MON_AXI_S_TDEST_WIDTH           | (0:32)                      | 32                | integer |
| AXI4 memory map data width                            | C_MON_AXI_DATA_WIDTH              | (32, 64, 128, 256)          | 32                | integer |
| AXI stream data width                                 | C_MON_AXI_S_TDATA_WIDTH           | (32, 64, 128, 256)          | 32                | integer |
| Write address USER port bus width                     | C_MON_AXI_AWUSER_WIDTH            | (1:256) <sup>(1)</sup>      | 1                 | integer |



Table 2: Design Parameters (Cont'd)

| Feature Description                                      | Parameter Name                        | Allowable Values                                                                                                                                                                  | Default<br>Values   | Туре    |
|----------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|
| Write data USER port bus width                           | C_MON_AXI_WUSER_WIDTH                 | (1:256) <sup>(1)</sup>                                                                                                                                                            | 1                   | integer |
| Write response USER port bus width                       | C_MON_AXI_BUSER_WIDTH                 | (1:256) <sup>(1)</sup>                                                                                                                                                            | 1                   | integer |
| Read address USER port bus width                         | C_MON_AXI_ARUSER_WIDTH                | (1:256) <sup>(1)</sup>                                                                                                                                                            | 1                   | integer |
| Read data USER port bus width                            | C_MON_AXI_RUSER_WIDTH                 | (1:256) <sup>(1)</sup>                                                                                                                                                            | 1                   | integer |
| Streaming USER port bus width                            | C_MON_AXI_S_TUSER_WIDTH               | (1:256) <sup>(1)</sup>                                                                                                                                                            | 1                   | integer |
| System supports read operations                          | C_MON_AXI_SUPPORTS_READ               | (0,1)                                                                                                                                                                             | 1                   | integer |
| System supports write operations                         | C_MON_AXI_SUPPORTS_WRITE              | (0,1)                                                                                                                                                                             | 1                   | integer |
|                                                          | AXI Protocol Checker P                | arameters                                                                                                                                                                         |                     |         |
| Protocol Checker Number of Match Units                   | C_MON_AXI_PC_NUM_OF_<br>MATCH         | (0:1)                                                                                                                                                                             | 0                   | integer |
| Protocol Checker Match Type                              | C_MON_AXI_PC_MATCH_TYPE               | (basic=basic, basic with<br>edges=basic with edges,<br>extended=extended,<br>extended with<br>edges=extended with<br>edges, range=range, range<br>with edges=range with<br>edges) | basic with<br>edges | string  |
| Protocol Checker Trigger<br>Counter Width                | C_MON_AXI_PC_TRIG_COUNT_<br>WIDTH     | (1:32)                                                                                                                                                                            | 1                   | integer |
| Protocol Checker Trigger<br>Store/Trace to ILA Data Port | C_MON_AXI_PC_TRACE                    | (0: Do Not Store, 1: Store)                                                                                                                                                       | 0                   | string  |
| Handshake Protocol Checks<br>Enable                      | C_MON_AXI_EN_HANDSHAKE_<br>CHECKS     | (0,1)                                                                                                                                                                             | 0                   | integer |
| Complex Protocol Checks<br>Enable                        | C_MON_AXI_EN_COMPLEX_<br>CHECKS       | (0,1)                                                                                                                                                                             | 0                   | integer |
| Exclusive Access Protocol<br>Checks Enable               | C_MON_AXI_EN_EXCLUSIVE_<br>CHECKS     | (0,1)                                                                                                                                                                             | 0                   | integer |
| Ignore Protocol Checks Enable                            | C_MON_AXI_EN_IGNORE_<br>CHECKS        | (0,1)                                                                                                                                                                             | 0                   | integer |
| Illegal Value Protocol Checks<br>Enable                  | C_MON_AXI_EN_ILLEGAL_<br>VALUE_CHECKS | (0,1)                                                                                                                                                                             | 0                   | integer |
| Reset Protocol Checks Enable                             | C_MON_AXI_EN_RESET_CHECK<br>S         | (0,1)                                                                                                                                                                             | 0                   | integer |
| Auxiliary Protocol Checks<br>Enable                      | C_MON_AXI_EN_AUX_CHECKS               | (0,1)                                                                                                                                                                             | 0                   | integer |
| ARM Recommended Max Wait<br>Protocol Checks Enable       | C_MON_AXI_EN_ARM_REC_<br>WAIT_CHECKS  | (0,1)                                                                                                                                                                             | 0                   | integer |
| ARM Recommended Protocol<br>Checks Enable                | C_MON_AXI_EN_ARM_REC_<br>ONLY_CHECKS  | (0,1)                                                                                                                                                                             | 0                   | integer |



Table 2: Design Parameters (Cont'd)

| Feature Description                                 | Parameter Name               | Allowable Values | Default<br>Values | Туре    |
|-----------------------------------------------------|------------------------------|------------------|-------------------|---------|
| Protocol Checker Error Bus<br>Width                 | C_MON_AXI_PC_ERROR_<br>COUNT | 95               | 95                | integer |
| Size of FIFO for Storing<br>Outstanding Read Bursts | C_MON_AXI_PC_MAXRBURST       | (2:32)           | 16                | integer |
| Size of FIFO for Storing<br>Outstanding Read Bursts | C_MON_AXI_PC_MAXWBURST       | (2:32)           | 16                | integer |
| Width of Exclusive Access<br>Monitor                | C_MON_AXI_PC_EXMON_WIDTH     | (1:32)           | 1                 | integer |

#### Notes:

# **AXI Protocol Checks and Descriptions**

The AXI Protocol Checks are listed and described in the subsequent table.

Table 3: AXI Protocol Checks and Descriptions

| Name of Protocol Check       | Туре                         | Description                                                             |
|------------------------------|------------------------------|-------------------------------------------------------------------------|
| AXI4_ERRM_AWADDR_<br>STABLE  | Ready/Valid Handshake Checks | AWADDR must remain stable when AWVALID is asserted and AWREADY low      |
| AXI4_ERRM_AWBURST_<br>STABLE | Ready/Valid Handshake Checks | AWBURST must remain stable when AWVALID is asserted and AWREADY low     |
| AXI4_ERRM_AWCACHE<br>_STABLE | Ready/Valid Handshake Checks | AWCACHE must remain stable when AWVALID is asserted and AWREADY low     |
| AXI4_ERRM_AWID_<br>STABLE    | Ready/Valid Handshake Checks | AWID must remain stable when AWVALID is asserted and AWREADY low        |
| AXI4_ERRM_AWLEN_<br>STABLE   | Ready/Valid Handshake Checks | AWLEN must remain stable when AWVALID is asserted and AWREADY low       |
| AXI4_ERRM_AWLOCK_<br>STABLE  | Ready/Valid Handshake Checks | AWLOCK must remain stable when AWVALID is asserted and AWREADY low      |
| AXI4_ERRM_AWPROT_S<br>TABLE  | Ready/Valid Handshake Checks | AWPROT must remain stable when AWVALID is asserted and AWREADY low      |
| AXI4_ERRM_AWSIZE_<br>STABLE  | Ready/Valid Handshake Checks | AWSIZE must remain stable when AWVALID is asserted and AWREADY low      |
| AXI4_ERRM_AWQOS_<br>STABLE   | Ready/Valid Handshake Checks | AWQOS must remain stable when AWVALID is asserted and AWREADY low       |
| AXI4_ERRM_AWREGION _STABLE   | Ready/Valid Handshake Checks | AWREGION must remain stable when ARVALID is asserted and AWREADY low    |
| AXI4_ERRM_AWVALID_<br>STABLE | Ready/Valid Handshake Checks | Once AWVALID is asserted, it must remain asserted until AWREADY is high |
| AXI4_ERRM_WDATA_<br>STABLE   | Ready/Valid Handshake Checks | WDATA must remain stable when WVALID is asserted and WREADY low         |
| AXI4_ERRM_WLAST_<br>STABLE   | Ready/Valid Handshake Checks | WLAST must remain stable when WVALID is asserted and WREADY low         |
| AXI4_ERRM_WSTRB_<br>STABLE   | Ready/Valid Handshake Checks | WSTRB must remain stable when WVALID is asserted and WREADY low         |

These parameters are set by the XPS tool automatically after the ChipScope AXI Monitor is connected to another Xilinx AXI IP core. If any port(s) for which these parameters set the width are not used, retain the default widths and the XPS tool will ground the port(s). Do not enter a value of 0 in the MHS file to disable the default value.



Table 3: AXI Protocol Checks and Descriptions (Cont'd)

| Name of Protocol Check       | Type                                                    | Description                                                             |
|------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------|
| AXI4_ERRM_WVALID_<br>STABLE  | Ready/Valid Handshake Checks                            | Once WVALID is asserted, it must remain asserted until WREADY is high   |
| AXI4_ERRS_BID_<br>STABLE     | Ready/Valid Handshake Checks                            | BID must remain stable when BVALID is asserted and BREADY low           |
| AXI4_ERRS_BRESP_<br>STABLE   | Ready/Valid Handshake Checks                            | BRESP must remain stable when BVALID is asserted and BREADY low         |
| AXI4_ERRS_BVALID_<br>STABLE  | Ready/Valid Handshake Checks                            | Once BVALID is asserted, it must remain asserted until BREADY is high   |
| AXI4_ERRM_ARADDR_<br>STABLE  | Ready/Valid Handshake Checks                            | ARADDR must remain stable when ARVALID is asserted and ARREADY low      |
| AXI4_ERRM_ARBURST_<br>STABLE | Ready/Valid Handshake Checks                            | ARBURST must remain stable when ARVALID is asserted and ARREADY low     |
| AXI4_ERRM_ARCACHE_<br>STABLE | Ready/Valid Handshake Checks                            | ARCACHE must remain stable when ARVALID is asserted and ARREADY low     |
| AXI4_ERRM_ARID_<br>STABLE    | Ready/Valid Handshake Checks                            | ARID must remain stable when ARVALID is asserted and ARREADY low        |
| AXI4_ERRM_ARLEN_<br>STABLE   | Ready/Valid Handshake Checks                            | ARLEN must remain stable when ARVALID is asserted and ARREADY low.      |
| AXI4_ERRM_ARLOCK_<br>STABLE  | Ready/Valid Handshake Checks                            | ARLOCK must remain stable when ARVALID is asserted and ARREADY low      |
| AXI4_ERRM_ARPROT_<br>STABLE  | Ready/Valid Handshake Checks                            | ARPROT must remain stable when ARVALID is asserted and ARREADY low      |
| AXI4_ERRM_ARSIZE_<br>STABLE  | Ready/Valid Handshake Checks                            | ARSIZE must remain stable when ARVALID is asserted and ARREADY low      |
| AXI4_ERRM_ARQOS_<br>STABLE   | Ready/Valid Handshake Checks                            | ARQOS must remain stable when ARVALID is asserted and ARREADY low       |
| AXI4_ERRM_ARREGION _STABLE   | Ready/Valid Handshake Checks                            | ARREGION must remain stable when ARVALID is asserted and ARREADY low    |
| AXI4_ERRM_ARVALID_<br>STABLE | Ready/Valid Handshake Checks                            | Once ARVALID is asserted, it must remain asserted until ARREADY is high |
| AXI4_ERRS_RDATA_<br>STABLE   | Ready/Valid Handshake Checks                            | RDATA must remain stable when RVALID is asserted and RREADY low         |
| AXI4_ERRS_RID_<br>STABLE     | Ready/Valid Handshake Checks                            | RID must remain stable when RVALID is asserted and RREADY low           |
| AXI4_ERRS_RLAST_<br>STABLE   | Ready/Valid Handshake Checks                            | RLAST must remain stable when RVALID is asserted and RREADY low         |
| AXI4_ERRS_RRESP_<br>STABLE   | Ready/Valid Handshake Checks                            | RRESP must remain stable when RVALID is asserted and RREADY low         |
| AXI4_ERRS_RVALID_<br>STABLE  | Ready/Valid Handshake Checks                            | Once RVALID is asserted, it must remain asserted until RREADY is high   |
| AXI4_ERRM_AWUSER_<br>STABLE  | Ready/Valid Handshake Checks and ARM Recommended Checks | AWUSER must remain stable when AWVALID is asserted and AWREADY low      |
| AXI4_ERRM_WUSER_<br>STABLE   | Ready/Valid Handshake Checks                            | WUSER must remain stable when WVALID is asserted and WREADY low         |
| AXI4_ERRS_BUSER_<br>STABLE   | Ready/Valid Handshake Checks                            | BUSER must remain stable when BVALID is asserted and BREADY low         |



Table 3: AXI Protocol Checks and Descriptions (Cont'd)

| Name of Protocol Check          | Туре                         | Description                                                                                                                         |
|---------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| AXI4_ERRM_ARUSER_<br>STABLE     | Ready/Valid Handshake Checks | ARUSER must remain stable when ARVALID is asserted and ARREADY low                                                                  |
| AXI4_ERRS_RUSER_<br>STABLE      | Ready/Valid Handshake Checks | RUSER must remain stable when RVALID is asserted and RREADY low                                                                     |
| AXI4_ERRM_AWADDR_<br>BOUNDARY   | Illegal Value Checks         | A write burst cannot cross a 4KB boundary                                                                                           |
| AXI4_ERRM_AWADDR_<br>WRAP_ALIGN | Illegal Value Checks         | A write transaction with burst type WRAP has an aligned address                                                                     |
| AXI4_ERRM_AWBURST               | Illegal Value Checks         | A value of 2'b11 on AWBURST is not permitted when AWVALID is HIGH                                                                   |
| AXI4_ERRM_AWCACHE               | Illegal Value Checks         | If not cacheable (AWCACHE[1] == 1'b0), AWCACHE = 2'b00                                                                              |
| AXI4_ERRM_AWLEN_<br>FIXED       | Illegal Value Checks         | Transactions of burst type FIXED cannot have a length greater than 16 beats                                                         |
| AXI4_ERRM_AWLEN_<br>WRAP        | Illegal Value Checks         | A write transaction with burst type WRAP has a length of 2, 4, 8, or 16                                                             |
| AXI4_ERRM_AWSIZE                | Illegal Value Checks         | The size of a write transfer does not exceed the width of the data interface                                                        |
| AXI4_ERRM_WSTRB                 | Illegal Value Checks         | Write strobes must only be asserted for the correct byte lanes as determined from the: Start Address, Transfer Size and Beat Number |
| AXI4_ERRM_ARADDR_<br>BOUNDARY   | Illegal Value Checks         | A read burst cannot cross a 4KB boundary                                                                                            |
| AXI4_ERRM_ARADDR_<br>WRAP_ALIGN | Illegal Value Checks         | A read transaction with a burst type of WRAP must have an aligned address                                                           |
| AXI4_ERRM_ARBURST               | Illegal Value Checks         | A value of 2'b11 on ARBURST is not permitted when ARVALID is HIGH                                                                   |
| AXI4_ERRM_ARCACHE               | Illegal Value Checks         | When ARVALID is HIGH, if ARCACHE[1] is LOW, then ARCACHE[3:2] must also be LOW                                                      |
| AXI4_ERRM_ARLEN_<br>FIXED       | Illegal Value Checks         | Transactions of burst type FIXED cannot have a length greater than 16 beats                                                         |
| AXI4_ERRM_ARLEN_<br>WRAP        | Illegal Value Checks         | A read transaction with burst type of WRAP must have a length of 2, 4, 8, or 16                                                     |
| AXI4_ERRM_ARSIZE                | Illegal Value Checks         | The size of a read transfer must not exceed the width of the data interface                                                         |

## **Getting Started Tutorial**

The following is a tutorial guide to design a hardware system in Xilinx Platform Studio (XPS) containing the ChipScope AXI Monitor for capturing the signals of an AXI interface in the system. This tutorial includes basic steps to create a software application to run on the hardware system to generate AXI traffic for the Chipscope AXI Monitor to capture. It also explains how to use the ChipScope Pro Analyzer to configure the device, set up triggers, and view waveform results of the captured AXI signals.

### **Creating a Project**

- 1. Launch XPS and create a new project by clicking Create New Project Using Base System Builder.
- 2. Name a project and select **ISE** for **Logic Tool** with **AXI System** as **Interconnect** type.



- 3. Select an evaluation board (i.e. Virtex-6 ML605 Evaluation Platform) from the drop-down menu. For this tutorial, select **Single MicroBlaze Processor System**.
- 4. For Processor, Cache and Peripheral Configuration, change Local Memory Size, Instruction Cache Size, and Data Cache Size to 16kB.
- 5. Create a design with DDR3\_SDRAM and RS232\_Uart\_1 (or any other peripherals of your need) and select Finish.

#### Instantiating the Chipscope AXI Monitor in XPS

There are two ways to instantiate the Chipscope AXI Monitor in XPS:

#### Option 1: Debug Wizard

- 1. Click **Debug > Debug Configuration**.
- 2. Click **Add ChipScope Peripheral** button on bottom-left corner and select **To** monitor **AXI Interconnect** signals (adding AXI Monitor) and click **OK**.
- 3. In **Monitor Bus Signals**, select **AXI Interface** to monitor from the drop-down menu. For this tutorial, select **DDR3 SDRAM.S AXI**.
- Select the number of signal samples you want to collect (i.e. 1024) and click OK.

#### Option 2: System Assembly View:

- 1. From the **IP Catalog** window, add **Chipscope AXI Monitor** (under **Debug**) and make the appropriate selections for **AXI Settings** (i.e. AXI4 Memory Map), **ILA Settings**, **Protocol Checker Settings**, and so on.
- From the IP Catalog window, add Chipscope ICON (under Debug) and make the appropriate settings.
   In System Assembly View and under Bus Interfaces tab, notice the two IPs specified (Chipscope AXI Monitor and Chipscope ICON) are listed now.
- 3. Expand chipscope\_axi\_monitor\_0 instance and notice that it now shows the MON\_AXI interface for it. Connect MON\_AXI interface to DDR3\_SDRAM.S\_AXI interface (in the drop-down menu under Bus Name column).
- 4. Clickthe **Ports** tab, expand **chipscope\_axi\_monitor\_0 instance**, connect CHIPSCOPE\_ICON\_CONTROL to chipscope\_icon\_0 using the drop-down menu under **Connected Port** column.
  - Bitstream Generation: Click Hardware > Generate Bitstream.
  - Download bitstream: Once bitstream generation is finished, click **Device Configuration > Download bitstream** to create a download.bit file in the cproj\_dir>/implementation/ directory.

#### **Exporting the Hardware Design to SDK**

- 1. Export the hardware design to SDK by:
  - Clicking Export Design in the Navigator menu or
  - Clicking Export Hardware Design to SDK under the Project tab and then clicking Export & Launch SDK.
- 2. Select a workspace: Create a workspace cproj\_dir>/sw to save the SDK files.
- 3. Xilinx Board Support Package: Create Standalone Xilinx Board Support Package by clicking File > New > Xilinx Board Support Package and then Finish.
- 4. Xilinx C Project for memory test: Create Xilinx C Project by clicking File > New > Xilinx C Project.
- 5. Select **Memory Tests** under **Select Project Template** and click **Next**.
- 6. Select **Target an existing Board Support Package** which is the same standalone board you just created and click **Finish** to create a memory\_tests\_0.elf file in cproj\_dir>/sw/memory\_tests\_0/Debug/.



#### Using Chipscope Pro Analyzer and Xilinx Multiprocessor Debugger (XMD):

- 1. Launch Chipscope Pro Analyzer.
- 2. Connect to the board by clicking the icon (below **File** tab) on top-left corner.

  Once you have connected to the board, the **Poll** button (right to the connect board) turns green.
- 3. Configure device: Right-click on MyDevice1 and click Configure. Click Select New File for JTAG Configuration and import the system.bit file that you generated in XPS. Do not import the .cdc file without programming the board. Click OK to program the board.
- 5. Trigger Setup: Double-click (or right-click) **Trigger Setup** in upper-right corner of the project window.
  - Select and expand M1:MON\_AXI\_ARADDRCONTROL in "Match Unit" column.
  - Select the field in the very first row, DDR\_SDRAM.S\_AXI/MON\_AXI\_ARVALID.
  - Set Function to == and Value to 1.
  - You can set **Output Enable** to either **Pulse** or **Level** signal (active high or low) in **Trig** in the **Trigger Setup**" window to create a trigger for any read transaction (ARVALID == 1'b1) on axi\_v6\_ddrx.
- 6. Monitor Trigger: Click the **Play** symbol button located above the **Trigger Setup** box to apply settings and arm the trigger.
- 7. Disconnect the cable by clicking green **Poll** button. It now turns red.

#### Xilinx Multiprocessor Debugger

- 1. Launch Xilinx ISE Design Suite 13.x > Accessories > ISE Design Suite Command Promt.
- 2. Run following commands to load your .elf ( which you generated in SDK) and run on Microblaze system:
  - %xmd –nx
  - XMD%mbc
  - XMD%dow C:/Users/ChipScope\_AXI\_Monitor\_Proj/memory\_tests\_0.elf
  - XMD%run
  - XMD%exit
- 3. Return to the **ChipScope Pro Analyzer** window and connect the cable by clicking the red **Poll** button. The button then will then turn green.
- 4. Open Waveform by right-clicking **Waveform** in **New Project** window to view your triggers and other signals.

#### **Device Utilization and Performance Benchmarks**

The device utilization will vary based on the parameter combinations set by the system and user.

# Configuration

The core configuration details are listed and described in the subsequent table.



Table 4: Configuration Details

| Configuration | Device              | System Setup                                                                                                                                                        |
|---------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | xc6slx45t-fgg484-3  | ChipScope AXI Monitor enabled; AXI Protocol Checker disabled; AXI4 Memory Map; 10 trigger groups enabled; Data Width of 32; Sample depth of 1024                    |
| 2             | xc6slx45t-fgg484-3  | ChipScope AXI Monitor enabled; AXI Protocol Checker with 50% of checks enabled; AXI4 Memory Map; 10 trigger groups enabled; Data Width of 32; Sample depth of 1024  |
| 3             | xc6slx45t-fgg484-3  | ChipScope AXI Monitor enabled; AXI Protocol Checker with 100% of checks enabled; AXI4 Memory Map; 10 trigger groups enabled; Data Width of 32; Sample depth of 1024 |
| 4             | xc6vlx240t-ff1156-1 | ChipScope AXI Monitor enabled; AXI Protocol Checker disabled; AXI4 Memory Map; 10 trigger groups enabled; Data Width of 32; Sample depth of 1024                    |
| 5             | xc6vlx240t-ff1156-1 | ChipScope AXI Monitor enabled; AXI Protocol Checker with 50% of checks enabled; AXI4 Memory Map; 10 trigger groups enabled; Data Width of 32; Sample depth of 1024  |
| 6             | xc6vlx240t-ff1156-1 | ChipScope AXI Monitor enabled; AXI Protocol Checker with 100% of checks enabled; AXI4 Memory Map; 10 trigger groups enabled; Data Width of 32; Sample depth of 1024 |

## References

- More information on the ChipScope Pro software and cores is available in the *Software and Cores User Guide*, located at <a href="http://www.xilinx.com/support/documentation">http://www.xilinx.com/support/documentation</a>.
- Information about hardware debugging using ChipScope Pro in EDK is available in the Platform Studio 12 online help, located at <a href="http://www.xilinx.com/support/documentation">http://www.xilinx.com/support/documentation</a>.
- Information about hardware debugging using ChipScope Pro in System Generator for DSP is available in the *Xilinx System Generator for DSP User Guide*, located at <a href="http://www.xilinx.com/support/documentation">http://www.xilinx.com/support/documentation</a>.

# **Support**

Xilinx provides technical support for this LogiCORE<sup>TM</sup> IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled *DO NOT MODIFY*.

# **Ordering Information**

This Xilinx LogiCORE IP module is provided at no additional cost with the Xilinx ISE® Design Suite Embedded Edition software under the terms of the Xilinx End User License. The core is generated using the Xilinx ISE Embedded Edition software (EDK).

Information about this and other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information on pricing and availability of other Xilinx LogiCORE modules and software, please contact your local Xilinx sales representative.



## **Revision History**

The following table shows the revision history for this document:

| Date      | Version | Description of Revisions                                                                 |
|-----------|---------|------------------------------------------------------------------------------------------|
| 9/21/10   | 1.0     | Initial Xilinx release                                                                   |
| 12/14/10  | 1.1     | Added functionality to support AXI4-Lite and AXI4-Stream signals                         |
| 3/1/11    | 1.2     | Updated to v2.00a for 13.1 release; added functionality for increased user customization |
| 6/22/11   | 1.3     | Updated to v3.00a for 13.2 release; added AXI Protocol Checker and AXI3 support          |
| 10/19/11  | 1.4     | Updated to v3.01.a for 13.3 release; added Virtex-7 FPGA support                         |
| 1/18/2012 | 1.5     | Updated to v3.02.a for 13.4 release; added Getting Started Tutorial section.             |

#### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at http://www.xilinx.com/warranty.htm; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: http://www.xilinx.com/warranty.htm#critapps.