## **ELEC0010 Examples of SystemVerilog modules describing digital building blocks**

#### **Contents**

- 1. D-flip flops
- 2. Register
- 3. Register file
- 4. Read only memory (ROM)
- 5. Arithmetic logic unit
- 6. Counter
- 7. Testbench to test register module

# 1. D-flip flops



The example code below implements a D-flip flop with active positive clock edge and active-high synchronous reset (the flip flop resets only when a positive clock edge is applied).

The example code below implements a D-flip flop with active positive clock edge and active-high asynchronous reset (the flip flop resets whenever the reset input is asserted).

## 2. Register

The following code describes an 8-bit register:

## 3. Register file



This register file has sixteen 8-bit registers. The contents of any two of the registers (with addresses specified by the 4-bit inputs RA1 and RA2) are continuously output as data\_out1 and data\_out2. On the positive edge of the clock, if write\_enable is asserted, the input data\_in is written into the register at address WA.

#### 4. Arithmetic logic unit (ALU)



This example of an ALU carries out bitwise logical operations, addition and subtraction operations, according to the table below.

| ALUControl | Operation | Description                              |
|------------|-----------|------------------------------------------|
| 000        | a & b     | Bitwise logical operation: a AND b       |
| 001        | a   b     | Bitwise logical operation: a OR b        |
| 010        | a + b     | Arithmetic operation, addition: a + b    |
| 011        | a & ~b    | Bitwise logical operation: a AND (NOT b) |
| 100        | a   ~b    | Bitwise logical operation: a OR (NOT b)  |
| 101        | a – b     | Arithmetic operation, subtraction: a – b |

The arithmetic operations assume negative values are represented in two's complement. The most significant bit indicates the sign of the number (0 for positive numbers, 1 for negative numbers). Conversion between positive and negative values is carried out by inverting the bits, and adding one.

Example - represent -45<sub>10</sub> in 8-bit two's complement form:

- Start with the representation of +45<sub>10</sub>: 00101101.
- Invert the bits and add 1: -45<sub>10</sub> = 11010011

#### 5. Read-Only Memory (ROM) array



The synthesisable code example below implements a ROM array, storing 16 words of data, with each word being 8 bits wide. The data to be stored is read in from a text file, in a single pass behaviour (keyword **initial**), using the **\$readmemh** system task. In the example below, the text file name 'rom.txt' has been chosen; any file name '\*.txt', without spaces, can be used. The text file should be stored in the same folder as the SystemVerilog modules.

Shown below is an example of the text file 'rom.txt' containing the 16 words of data (each word is 8-bits wide) to be stored in the ROM. The data is written in hexadecimal form:

02 E4 75 2A CE 35 D1 97 56 F2 A4 B0 01 89

F5 A7

Note: The values in the text file could alternatively be written in binary rather than hexadecimal; in this case, the system task **\$readmemb** should then be used in the ROM module.

## 6. Counter

The following describes an 8-bit counter with active-high reset. The value of count increments on each rising edge of the clock.

```
module counter(input logic clk, reset,
  output logic [7:0] count);
always_ff @ (posedge clk) begin
  if (reset) count <= 8'b0;
else count <= count + 1;
end
endmodule</pre>
```

#### 7. Testbench

The following is an example of a testbench to the test the register file module in section 3:

```
`timescale 1ps/1ps
'include "reg file.sv"
module reg file tb;
logic [3:0] RA1, RA2, WA;
logic clk, reset, write_enable;
logic [7:0] data in, data out1, data out2;
reg file dut (RA1, RA2, WA, data in, clk, reset, write enable, data out1, data out2);
initial begin // Generate clock signal with 20 ns period
clk = 0;
forever #10 clk = ~clk;
end
initial begin // Apply stimulus
$dumpfile("reg file tb.vcd");
$dumpvars(0, reg_file_tb);
RA1 = 1; RA2 = 2; WA = 0; data in = 5; write enable = 0;
reset = 1;
#10 reset = 0;
#15 write enable = 1;
#20 WA = 1; data in = 7;
#20 WA = 5; data in = 13;
#20 write enable = 0;
#20 RA2 = 5;
#30;
$finish; // This system tasks ends the simulation
end
initial begin // Response monitor
$monitor ("t = %3d, clk = %b, reset = %b, RA1 = %b RA2 = %b, \
WA = %b, write enable = %b, data in = %b, data out1 = %b, \setminus
data out2 = %b", $time, clk, reset, RA1, RA2, WA, write enable, data in, data out1, data out2);
end
endmodule
```

Note that a string literal can be extended onto the next line, provided the new line is immediately preceded by a \ (backslash). This is used in the response monitor block in the above example, to make the code more readable in the source code editor.

The resulting simulation waveforms from the reg\_file\_tb testbench are shown below.

