By: Morteza Hosseini

Date: 2/19/2018

1-

MATLAB Bit accurate model is in MATLAB folder, consisting of two m files:

- a. testvectorgenerator.m: Generates S streams of 128x8 numbers line by line in two formats binary and decimal. The generation is such that there are on average thirty-one 1s insides a stream (the distribution follows a Guassian function) then those streams that have more thirty-one 1s are discarded. The parameter S should be determined for each examination. After running this m file, two file input\_decimal.txt and input\_binary.bin are generated
- b. outputgenerator.m: Takes in the file input\_decimal.txt from the previous m file output, and then generates the locations of 1s in every stream, and their hamming weight and stores them respectively into locations.txt and hamming\_weights.txt.

2-

RTL files are in HDL folder that includes:

top.v \_\_\_

|\_\_ weight\_locator.v

|\_\_ fifo648.v

|\_\_ dual\_port\_ram.v

|\_\_ fifo648.v

| dual\_port\_ram.v

And two test benches that test top.v and weight\_locator.v

When simulating with top\_tb.v please make sure to assign the path to the three files that have been generated by MATLAB in step 1. Also, set S, number of streams, according to the S you set in the MATLAB files.

I ran the test bench for automated MATLAB generated vectors of size 100 streams and another of size 1024 streams, and for a manually generated test vector as a corner case, where two consecutive streams are inserted into the system, the first stream ending with 32 1s and the second starting with 32 1s. All were verified. A Modelsim project is included in MODELSIM folder that runs on the test vector of size 100 streams. Before simulating, please modify the three paths inside the test bench, at lines 102 103 and 104, so that they point to the location of the MATLAB generated files. Also, make sure parameter S is set according to the S in MATLAB.

```
# OK
# Location generated by HDL is 931
# Location validated by MATLAB is 931
# OK
# Break in Module top_tb at C:/Users/xmhos/Desktop/ChallengeProject/HDL/top_tb.v line 134
```

FPGA Artix-7 (xc7a200tsbv484-a) chosen, clock constraint set to 20ns, synthesized and implemented in Vivado with no setup/hold/slack violation. Clock period = 20 ns thereby yielding a clock frequency of 50MHz and since the inputs are 128x8 per 129 clock cycle the throughput is:

Throughput = 8\*(128)\*50MHz/129 = 49.6 Mbyte/sec = 396.9 Mbps



## With the following device utilization:



In summary the system has two phases: read-in and send-out

**Read-in:** in this phase the stream of 128 bytes (=1024 bits) are read one byte at every clock. Meanwhile, the non-zero bytes as well as their coming time, clk\_cycle\_counter, are saved into two FIFOs at the next clock cycle upon their arrival. Since one of the constraint is that the hamming weight of the streaming input is less than 32, therefore, in a scenario in which 31 bytes of the whole coming byte has a hamming weight of 1, 31 locations will be filled in one episode (Where an Episode is from the begin to the end of when all 1024 bits have all been inserted.) However, The FIFO should be double the size 31\*5 so that in case that instantly after the first Episode, in the 2<sup>nd</sup> Episode, four consecutive all-one bytes are coming in, they find a place in the FIFO to be stored. The minimum requirement for the first FIFO size is 62x5 and for the second FIFO 62x6. However, we chose two FIFOs of sizes 64x8, because they abide to standard IPs, also to loosen up the range of hamming weight values.

**Send-out:** in this phase, the stored values are read upon the assertion of a start signal. Every byte is evaluated in terms of its hamming weight and, by means of a controlled rd\_enable signal, is given a time span according to its hamming weigh. In the interim, a decoder (weight\_locator) indicates the location of all possible 1s, if existing, in that read byte. A set of FSM-like signals pass these locations out by taking into account the cycle at which they were stored (fetched from the second FIFO) by the equation:

```
Location_of_1_in_the_stream = 8 x Stored_Clock_Cycle + Location_of_1_in_Byte
```

For example, suppose 11010010 have been saved at Clock\_Cycle = 10 in Read-in phase, and now at Send-out phase its value is read. Its hamming weight, 4, indicates that this byte requires 4 clock cycles to be thoroughly processed. In the interim, the weight\_locator decoder indicates that this file has L0 = 1, L1 = 4, L2 = 6 and L3 = 7 (and the rest of the locations are "don't care"). The state machine will finally send out 81, 84, 86 and 87, based on equation above. The next data from the FIFO will be read instantly and processed similarly. Note that upon the start of the Send-out, the system can instantly carry out another read-in phase at 129<sup>th</sup> clock cycle after assertion of a "start" signal without any interruption.

This system was designed incrementally, in the following steps:

- a. Writing and testing a small FIFO
- b. Writing a purely combination weight locator to export the location of 1s, if any, in a data byte, on 8 3-bit buses. Meanwhile it instantly exports the hamming weight, A.K.A the population count of the input on the PC output. An Example to illustrate how the weight\_locator works is illustrated in the following picture. Note that in this example PC=5 distinguishes L0=0 as a 1-indicator from L5=0 as a non-1-indicator

|   | PC 5 |
|---|------|
| 1 | L0 0 |
| 1 | L1 1 |
| 0 | L2 4 |
| 0 | L3 6 |
| 1 | L4 7 |
| 0 | L5 0 |
| 1 | L6 0 |
| 1 | L7 0 |
|   | 0    |

- c. Combination of FIFO and weight locator was tested such that to certify if the read enable signal of the FIFO can be controlled by the decoding its data via weight locator module.
- d. A top module that integrated two FIFOs and the weight locator was written, and progressively upgraded with simple and manually generated test vectors.
- e. At a point where I realized the system is complete I tested it with the corner case issue, stated in this document. And I got the following error from my verification suit:

```
# Location generated by HDL is 6
# Location validated by MATLAB is 6
# CK
# Location generated by HDL is 8
# Location validated by MATLAB is 7
# ERROR. Display error specifications. i.e. the system state & at which clock cycle
# Location generated by HDL is 9
# Location validated by MATLAB is 8
# ERROR. Display error specifications. i.e. the system state & at which clock cycle
# Location generated by HDL is 10
# Location validated by MATLAB is 9
# ERROR. Display error specifications. i.e. the system state & at which clock cycle
# Location generated by HDL is 11
```

f. Parsing into the timing signals and the code I realized a subtle issue in timing was neglected and fixed it by considering that state inside the state machine:

```
136
       always @ (posedge clk)
137
       begin
138
       if (srst==1)
139
       PC_out_temp <= 0;
       else if (rd_en_pulse == 1)
140
       PC out temp <= PC out temp; // just wait a cycle
141
142
       else if ((PC_out_temp==0)&&(PC_out!=0))
       PC_out_temp <= PC out - 1;
143
       else if (PC_out_temp==0)
144
145
       PC_out_temp <= 0;</pre>
146
       else
147
       PC_out_temp <= PC_out_temp - 1;</pre>
148
```

g. And this corner case was resolved

```
#Location validated by MATLAB is 28
# OK
# Location generated by HDL is 29
# Location validated by MATLAB is 29
# OK
# Location generated by HDL is 30
# Location validated by MATLAB is 30
# Location validated by MATLAB is 30
# OK
# Location generated by HDL is 31
# Location generated by HDL is 31
# Location validated by MATLAB is 31
# OK
# Break in Module top_tb at C:/Users/xmhos/Desktop/Velodyne/HDL/top_tb.v line 87
```

- h. And then so did every other automated test vectors I tried. Two samples of sizes 100 and 1024 streams are inside the folders and can be used for verification.
- i. A snapshot of the first two out of 100 streams of a sample test vector are attached below:

Start of arrival of stream 1:



•••

End of stream 1 and start generating locations for stream 1. Instantly, arrival of stream 2



...

End of generating locations for stream 1. Stream 2 still processing

|     |                                 |          |         |     |     |     |          | _        |     |     |     |          |          |    |
|-----|---------------------------------|----------|---------|-----|-----|-----|----------|----------|-----|-----|-----|----------|----------|----|
| 4   | /top_tb/clk                     | 0        |         |     |     |     |          |          |     |     |     |          |          |    |
| 4   | /top_tb/start                   | 0        |         |     |     |     |          |          |     |     |     |          |          |    |
|     | /top_tb/din                     | 00000000 | 0000000 | 0   |     |     | 00000010 | 00000000 |     |     |     | 00100000 | 00000000 |    |
| ■-◆ | /top_tb/hw                      | 27       | 30      |     |     |     |          |          |     |     |     |          |          |    |
|     | /top_tb/locations               | 939      | 790     | 792 | 873 | 892 | 943      | 954      | 978 | 981 | 991 | 984      |          |    |
| 4   | /top_tb/valid                   | St1      |         |     |     |     |          |          |     |     |     |          |          |    |
| ■-  | top_tb/DUT/stored_non_zero_byte | 8        | 64      | 1   | 2   | 16  | 128      | 4        | 36  |     | 128 |          |          |    |
| ⊕ → | /top_tb/DUT/dk_cycle_counter    | 152      | 20      | 21  | 22  | 23  | 24       | 25       | 26  | 27  | 28  | 29       | 30       | 31 |
| 4   | /top_tb/DUT/rd_en               | St1      |         |     |     |     |          |          |     |     |     |          |          |    |
| 4   | /top_tb/DUT/wr_en               | St0      |         |     |     |     |          |          |     |     |     |          |          |    |
|     |                                 |          |         |     |     |     |          |          |     |     |     |          |          | _  |

•••

End of stream 2 and start of generating locations for stream 2. Instantly, start of arrival of stream 3



... and alike to the last stream.

Design summary is reflected in section 4.



Time assigned to this project:

I started to get my hand on this project from early Saturday 2/17/2018 until late Monday 2/19/2018, and devoted an average time of 30 hours on the following basis:

| Project Phase                                                                    | Time assigned (hour) |
|----------------------------------------------------------------------------------|----------------------|
| testing a small FIFO                                                             | 1                    |
| Writing a purely combination weight locator                                      | 7                    |
| Combination of FIFO and weight                                                   | 3                    |
| A simple top module that integrated simple modules and tested with a few vectors | 10                   |
| troubleshooting                                                                  | 4                    |
| MATLAB test vector and output validation generation                              | 5                    |
| This document                                                                    | 5                    |
| Total                                                                            | 35                   |