

Figure B3-4 AIRCR bit assignments









## Fixed at address 0xE000EDF0



## CPU Control: Memory Mapping

AIRCR: Application Interrupt and Control Register



From: ARM.v6-M Architecture Reference Manual

## What Do We Need for a Debugger?

ARM Cortex-M via ADIv5 / MEM-AP





```
Control
✓ Halt
√ Step
? Reset
  Break
```