## **ISA**

|       | Microarchi<br>tecture | n Memory<br>and Data | Number       | Instructio<br>nFormat |
|-------|-----------------------|----------------------|--------------|-----------------------|
| caché | Harvard architecture  |                      | 32 Registers | Instruction<br>Set 2  |

Byte Addressing , PC +4

We have 14 instruction.

We have 4 types (R, I, J,S)

|             | 1 bit 16 bits    |                     | 5 bits | 5 bits | 5 bits       |
|-------------|------------------|---------------------|--------|--------|--------------|
| R TYPE FLAG |                  | Opcode              | rs1    | rs2    | rd           |
|             | 1 bit            | 16 bits             | 5 bits | 5 bits | 5 bits       |
| I TYPE      | E FLAG Immediate |                     | rs1    | rs2    | FUNCT        |
|             |                  | 2                   |        |        |              |
|             | 1 bit            | 26                  | 5 bit  |        | 5 bits       |
| J type      | FLAG address     |                     |        |        | FUNCT        |
|             | 1 bit            | 16 bits             | 5 bits | 5 bits | 5 bits       |
| S type      | FLAG             | CLAG Opcode rs1 rs2 |        | rs2    | SHIFT AMOUNT |

| Inst | OP  | FUNCT | TYPE | FLAG |
|------|-----|-------|------|------|
| ADD  | 0   |       | R    | 0    |
| SUB  | 1   |       | R    | 0    |
| MULT | 10  |       | R    | 0    |
| OR   | 11  |       | R    | 0    |
| SLTU | 100 |       | R    | 0    |
| LW   |     | 0     | I    | 1    |
| SW   |     | 1     | I    | 1    |
| ADDI |     | 10    | I    | 1    |
| ANDI |     | 11    | I    | 1    |
| BEQ  |     | 100   | I    | 1    |
| BLT  |     | 101   | I    | 1    |
| J    |     | 110   | J    | 1    |
| SRL  |     | 111   | S    | 1    |
| SLL  |     | 1000  | S    | 1    |

## **R TYPE**

```
add rs1,rs2,rd -> rs1=rs2+rd
sub rs1,rs2,rd -> rs1=rs2-rd
mult rs1,rs2,rd -> rs1=rs2*rd
or rs1,rs2,rd -> rs1=rs2 | rd
sltu rs1,rs2,rd -> if(rs2 < rd) rs1 =1 else 0</pre>
```

## I TYPE

lw rs1,(imm)rs2 -> rs1 = MEM[imm+rs2]
sw rs1,(imm)rs2 -> MEM[imm+rs2]=rs1
addi rs1,rs2,imm -> rs1 = rs2+imm
andi rs1,rs2,imm = rs1=rs2 & imm
beq rs1,rs2,L -> IF (Rs1==rs2) -> L ELSE PC+4 TARGET
ADDRESS = (PC+4)+4\*A
blt rs1,rs2,L -> IF(Rs1 < rs2) -> L Else PC++4

J type

J L => Jump To Label L TARGET ADDRESS = {pc [31:28],4\*A}

S Type Srl rs1,rs2,a -> rs1 = rs2>>a Sll rs1,rs2,a -> rs1 = rs2 << a

| Inst | Flag | OP  | Funct | ALUOP | Reg<br>write | Jump | Branch | Alusrc | Mem<br>toReg | Mem<br>write | Mem<br>read |
|------|------|-----|-------|-------|--------------|------|--------|--------|--------------|--------------|-------------|
| ADD  | 0    | 0   |       | 000   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |
| SUB  | 0    | 1   |       | 001   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |
| MULT | 0    | 10  |       | 010   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |
| OR   | 0    | 11  |       | 011   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |
| SLTU | 0    | 100 |       | 100   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |
| Lw   | 1    |     | 0     | 000   | 1            | 0    | 0      | 1      | 1            | 0            | 1           |
| Sw   | 1    |     | 1     | 000   | 0            | 0    | 0      | 1      | X            | 0            | 0           |
| ADDI | 1    |     | 10    | 000   | 1            | 0    | 0      | 1      | 0            | 0            | 0           |
| Andi | 1    |     | 11    | 101   | 1            | 0    | 0      | 1      | 0            | 0            | 0           |
| J    | 1    |     | 110   | XXX   | 0            | 1    | 0      | Х      | X            | Х            | Х           |
| Beq  | 1    |     | 100   | 001   | 0            | 0    | 1      | 0      | Х            | 0            | 0           |
| blt  | 1    |     | 101   | 100   | 0            | 0    | 1      | 0      | Х            | 0            | 0           |
| Srl  | 1    |     | 111   | 110   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |
| sll  | 1    |     | 1000  | 111   | 1            | 0    | 0      | 0      | 0            | 0            | 0           |

| Reg Number | Reg name | USE         |
|------------|----------|-------------|
| 0          | \$0      | ZERO        |
| 1          | \$r1     | GENER<br>AL |
| 2          | \$r2     | GENER<br>AL |
| 3          | \$r3     | GENER<br>AL |
| 4          | \$r4     | GENER<br>AL |
| 5          | \$r5     | GENER<br>AL |
| 6          | \$r6     | GENER<br>AL |
| 7          | \$r7     | GENER<br>AL |
| 8          | \$r8     | GENER<br>AL |
| 9          | \$r9     | GENER<br>AL |
| 10         | \$r10    | GENER<br>AL |
| 11         | \$r11    | GENER<br>AL |
| 12         | \$r12    | GENER<br>AL |
| 13         | \$r13    | GENER<br>AL |
| 14         | \$r14    | GENER<br>AL |
| 15         | \$r15    | GENER<br>AL |
| 16         | \$r16    | GENER<br>AL |
| 17         | \$r17    | GENER<br>AL |
| 18         | \$r18    | GENER<br>AL |
| 19         | \$r19    | GENER<br>AL |
| 20         | \$r20    | GENER<br>AL |
| 21         | \$r21    | GENER<br>AL |
| 22         |          | GENER<br>AL |
| 23         | \$r23    | GENER<br>AL |
| 24         | \$r24    | GENER<br>AL |
| 25         | \$r25    | GENER<br>AL |
| 26         | \$r26    | GENER<br>AL |
| 27         | \$r27    | GENER<br>AL |
| 28         | \$r28    | GENER<br>AL |
| 29         | \$r29    | GENER<br>AL |
| 30         | \$r30    | GENER<br>AL |
| 31         | \$r31    | GENER<br>AL |