# National Cheng Kung University Department of Electrical Engineering

## Introduction to VLSI CAD (Spring 2024)

#### **Lab Session 4**

### Register Files, Manhattan Distance and LFSR

| Name Student ID            |           | ID    |
|----------------------------|-----------|-------|
| 鄭喆嚴                        | E14096724 |       |
| Practical Sections         | Points    | Marks |
| Prob A                     | 30        |       |
| Prob B                     | 30        |       |
| Prob C                     | 20        |       |
| Report                     | 15        |       |
| File hierarchy, namingetc. | 5         |       |
| Notes:                     |           |       |
|                            |           |       |

Due Date: 15:00, March 27, 2024 @ moodle

#### **Deliverables**

- 1) All Verilog codes including testbenches for each problem should be uploaded. NOTE: Please **DO NOT** include source code in the paper report!
- 2) All homework requirements should be uploaded in this file hierarchy or you will not get the full credit.
  - NOTE: Please DO NOT upload waveforms!
- 3) Important! TA will use the command in Appendix A to check your design under SoC Lab environment, if your code can not be recompiled by TA successfully using the commands, you will not get the full credit.
- 4) If you upload a dead body which we can't even compile you will get NO credit!
- 5) All Verilog file should get at least 90% superLint Coverage.
- 6) File hierarchy should not be changed; it may cause your code can not be recompiled by TA successfully using the autograding commands



Fig.1 File hierarchy for Homework submission

Prob A: SIPO Register File



- 1. Based on the SIPO register file structure in LabA, please design a 128 x 32 SIPO register file with 5 output ports.
- 2. Port list

| Signal     | Туре   | Bits | Description                                             |
|------------|--------|------|---------------------------------------------------------|
| clk        | input  | 1    | clock                                                   |
| rst        | input  | 1    | reset                                                   |
| reg_enable | input  | 1    | register file enable                                    |
| reg_write  | input  | 1    | $0 \rightarrow \text{read } 1 \rightarrow \text{write}$ |
| src_addr   | input  | 7    | source address                                          |
| write_addr | input  | 7    | write address                                           |
| write_data | input  | 32   | write data                                              |
| src1       | output | 32   | read data source1                                       |
| src2       | output | 32   | read data source2                                       |
| src3       | output | 32   | read data source3                                       |
| src4       | output | 32   | read data source4                                       |
| src5       | output | 32   | read data source5                                       |

3. Show the simulation result on the terminal.



4. Show waveforms to explain that your register work correctly when read and write.

#### Read:



可以從波形中看到,當 reg\_enable 為 1 且 reg\_write 為 0,在 clock 上升時讀取 src\_addr(hexadecimal:69,decimal:105)地址中的資料以及後四筆共五筆資料(src1~src5),可以從 register file 中看到讀取正確。

#### Write:



```
R[ 0] = ffff0000
R[ 1] = ffff0001
R[ 2] = ffff0002
R[ 3] = ffff0003
R[ 4] = ffff0004
```

可以從波形圖中看到,當 reg\_enable 為 1 且 reg\_write 為 1,在 clock 上升時在 write\_addr(hexadecimal:0~5,decimal:0~5)地址寫入 write\_data 資料,可以從 register file 中看到讀取正確。

#### 5. Show SuperLint coverage



#### Coverage:

Regfile\_sipo.v : (1 - 0/81) \* 100% = 100%

**Prob B: Finding Smallest Distance** 



1. Please design a circuit that will find the smallest distance between the input feature and input colors, based on the structure given in the LAB4 slide.

# 2. Port listManhattan:

| Signal  | Туре   | Bits    | Description                                                                 |
|---------|--------|---------|-----------------------------------------------------------------------------|
| clk     | input  | 1       | Clock pin.                                                                  |
| rst     | input  | 1       | Reset pin.                                                                  |
| clear   | input  | 1       | Set all registers to 0.                                                     |
| c_en    | input  | 1       | Write compared colors enable. When c_en is high, then c_in0~7 is available. |
| if_en   | input  | 1       | Write input pixel enable. When if_en is high, then if_in is available.      |
| c_in0~7 | input  | 24 each | Input color data.                                                           |
| if_in   | input  | 24      | Input input feature data.                                                   |
| d_0~7   | output | 10 each | Output distance data.                                                       |

#### Min:

| Signal       | Туре   | Bits    | Description              |
|--------------|--------|---------|--------------------------|
| d_0~7        | input  | 10 each | Input data.              |
| out_index    | output | 3       | Output index.            |
| out_distance | output | 10      | Output minimum distance. |

3. Show the simulation result on the terminal.



4. Show waveforms to explain that your design works correctly.



可以從波形圖中看到,當 reg\_enable 為 1 且 reg\_write 為 1,在 clock 上升時在 write\_addr(hexadecimal:0~5,decimal:0~5)地址寫入 write\_data 資料,可以從 register file 中看到讀取正確。

#### 5. Show SuperLint coverage



#### Coverage:

Manhattan.v : (1 - 0/134) \* 100% = 100%

Min.v: (1 - 0/78) \* 100% = 100%

top.v : (1 - 0/47) \* 100% = 100%

#### Prob C: LFSR

1. Please design an 8-bit-LFSR, with the given feedback function in the LAB4 slide.

#### 2. Port list

| Signal   | Туре   | Bits | Description                                                                                                 |
|----------|--------|------|-------------------------------------------------------------------------------------------------------------|
| clk      | input  | 1    | Clock pin.                                                                                                  |
| rst      | input  | 1    | Reset pin. Reset all of the flip flops to zeros.                                                            |
| seed_val | input  | 1    | the flip flops take seed as the initial state.      the flip flops works as linear feedback shift register. |
| seed     | input  | 8    | Initial state value of LFSR.                                                                                |
| d        | output | 8    | Output value of LFSR                                                                                        |

3. Feedback function

# $d[0] = (d[7] \wedge d[5]) \wedge (d[4] \wedge d[2])$

4. Show waveforms to explain that your LFSR module works correctly.



可以從上方的波形圖中看到,在 clock 上升時 d[0]~d[6]會向後傳遞到 d[1]~d[7],並且可以從下方的波形圖中看到 d[0]確實有依照 d[0] = (d[7] ^ d[5]) ^ (d[4] ^ d[2]) 來產生。

5. Show the simulation result on the terminal.



6. Show SuperLint coverage



Coverage:

LFSR.v: (1 - 0/30) \* 100% = 100%

At last, please write the lesson you learned from Lab4

這次的 Lab 讓我學習到有關 SIPO register file、Manhattan、Min 和 8-bit-LFSR 在硬體上設計,SIPO register file 讓我更了解了有關記憶體的運作,Manhattan 和 Min 也讓我學到計算顏色和顏色之間的距離和取最小值的作法,LFSR 也讓我學到亂數是可以用這種傳遞的方式來產生,另外這次的 Lab 讓我學習到如何修改程式來讓 superlint 中的錯誤和警告減少,像是如何修改程式來解決 propagation race、multiple drive 的問題,來讓我程式的 coverage 達到100%。

Appendix A : Commands we will use to check your homework

| Problem      |          | Command                                                           |
|--------------|----------|-------------------------------------------------------------------|
| 2.14         | Compile  | % vcs -R regfile_sipo.v -full64                                   |
| Prob A       | Simulate | % vcs -R regfile_sipo_tb.v -debug_access+all -full64 +define+FSDB |
| Compile      |          | % vcs -R top.v -full64                                            |
| Prob B       | Simulate | % vcs -R top_tb.v -debug_access+all -full64 +define+FSDB          |
| Compile % vo |          | % vcs -R LFSR.v -full64                                           |
| PIODC        | Simulate | % vcs -R LFSR_tb.v -debug_access+all -full64 +define+FSDB         |