

## **University of Ioannina**

# Department of Electronics Engineering Computers & Information Technology

| Testing and Reliability    | of Electronic Sy | stems                 |
|----------------------------|------------------|-----------------------|
|                            |                  |                       |
|                            |                  |                       |
|                            |                  |                       |
| Sprii                      | ng Semester 202  | 4                     |
|                            |                  |                       |
|                            |                  |                       |
|                            | ITA 0 4440.4     |                       |
|                            | JTAG 1149.1      |                       |
|                            |                  |                       |
|                            |                  |                       |
|                            |                  |                       |
| <b>Christos Dimitresis</b> | 4351             | <u>cs04351@uoi.gr</u> |

## Contents

| JTAG 1149.1 Building Blocks |                                                  |  |  |
|-----------------------------|--------------------------------------------------|--|--|
| (IR)                        | 3 Boundary Register Cell                         |  |  |
| (BRC)                       | 4 Circuit Under Test                             |  |  |
| (CUT)                       |                                                  |  |  |
| (TAP)                       | 5 Boundary Register Cells 4 Bits                 |  |  |
| (BRC_4BITS)                 | 6 Boundary Register Cells 2 Bits                 |  |  |
| (BRC_2BITS)                 | 7 Instruction Register 2 BITS                    |  |  |
| (IR_2BITS)                  | 8 Bypass Register                                |  |  |
| (BYPASS_REG)                | 9 Decoder                                        |  |  |
| (DEC)                       | 9 Connecting Components - JTAG                   |  |  |
| Implementation              | 10 Implementation of Obligations Commands of the |  |  |
| template                    | 12                                               |  |  |
| BYPASS                      |                                                  |  |  |
| Explanation                 | 13 Sample/                                       |  |  |
| Preload                     | 14 Testbench                                     |  |  |
| Explanation                 | 14                                               |  |  |

Machine Translated by Google



JTAG 1149.1

**Building Blocks** 



## **JTAG Building Blocks 1149.1**

Below are the building blocks for implementing a Boundary Scan chain according to the **JTAG 1149.1** standard. Due to the simplicity of the structural elements, their correctness is verified by synthesizing them in Quartus and visualizing them at the RTL level.

- \*\* Code files in VHDL language that implement the following building blocks accompany the reference in the delivery file.
- \*\* The structural elements have been implemented from the beginning in relation to exercise 3 while more comprehensible signal names have also been used.

## Instruction Register (IR)

File name that implements the Instruction Register (IR) building block: IR\_REG\_JTAG.vhdI





JTAG 1149.1



**Building Blocks** 

## Boundary Register Cell (BRC)

Filename implementing the Boundary Register Cell (BRC) building block: BR\_CELL\_JTAG.vhdl



## Circuit Under Test (CUT)

File name that implements the Circuit Under Test (CUT) building block: Circuit\_Under\_Test.vhdl





32 UPDATE\_IR

RUN\_TEST

(!TMS)

#### **Testing and Reliability of Electronic Systems**

JTAG 1149.1





#### Tap Controller FSM (TAP)

File name that implements the Tap Controller FSM (TAP) building block: tap\_controler\_FSM.vhdl

\*\* The **Declare.vhdl** file is also necessary because in it the **state type is defined**, with the use of which we assign a label in natural language for each state of the FSM.





## Testing and Reliability of Electronic Systems JTAG 1149.1

**Building Blocks** 



## Boundary Register Cells 4 Bits (BRC\_4BITS)

The register connected to the CUT inputs is created by 4 BRC cells connected appropriately.

Filename implementing the Boundary Register Cells 4 Bits (BRC\_4BITS) building block: BRCell\_4bits\_JTAG.vhdl







## Testing and Reliability of Electronic Systems JTAG 1149.1

**Building Blocks** 



## Boundary Register Cells 2 Bits (BRC\_2BITS)

The register connected to the outputs of the CUT is created by 2 BRC cells connected appropriately.

Filename implementing the Boundary Register Cells 2 Bits (BRC\_2BITS) building block: BRCell\_2bits\_JTAG.vhdl







JTAG 1149.1

**Building Blocks** 



### Instruction Register 2 BITS (IR\_2BITS)

The instruction register that we will use in our implementation consists of 2 registers of the **IR** building block shown earlier. 2 bits is the minimum instruction register size we can use to implement the 3 mandatory instructions required by the JTAG 1149.1 standard.

Specifically, these 3 orders are the following:

- 1) BYPASS
- 2) SAMPLE/PRELOAD
- 3) EXTEST

and examples of their implementation in our implementation will be presented below.

File name implementing the Instruction Register 2 BITS (IR\_2BITS) building block: IR\_REG\_2bits\_JTAG.vhdl







JTAG 1149.1 Building Blocks



## Bypass Register (BYPASS\_REG)

File name that implements the Bypass Register (BYPASS\_REG) building block: **Bypass\_REG\_JTAG.vhdI** 



## Decoder (DEC)

Filename implementing the Bypass Register Decoder (DEC) building block: Decoder.vhdl





ITAG 1149.1



**Connecting Components** 

## Connecting Components - JTAG Implementation







JTAG 1149.1







File name in which JTAG 1149.1 is implemented by properly connecting the previously mentioned building blocks together: *JTAG\_1149.vhdl* 



ITAG 1149 1





## Implementation of Mandatory Commands of the standard

#### **BYPASS**





ITAG 1149.1





### TestBench Explained

The simulation starts by setting the TRST signal to logic 0 for 2.5 ns.

Because of this the state machine of the Tap Controller is initialized in the state **TEST\_LOGIC\_RESET** while all the structural elements that are registered are also initialized to zero because in our implementation we have added the RESET signal to the IRs

, BRC.

Due to the above initialization we see the command register containing the value "00" at the beginning of the simulation even though we have not loaded a command into it yet.

Then we load the command for the bypass operation, i.e. the bits "11" through the TDI serial input of the JTAG in an appropriate way.

The command is loaded according to the template, looping through the states in the TAP CONTROLLER.

The command, as seen in the simulation, has been loaded at time t = 40ns.

With the loading of the command and due to the Decoder, the multiplexers that connect the output of the bypass register with the TDO output of the JTAG, have made the desired output path.

After we have loaded the command, we go through the states of the TAP controller again in order to enter its execution process.

Arriving in the CAPTURE\_DR state of the TAP\_CONTROLLER, the Capture\_DR\_Signal signal is set to logical '1', which is necessary so that whatever value the TDI has, passes through the AND gate of the bypass reg.

Then going to the SHIFT\_DR state and staying there, CLOKC\_DR follows the TCK , Capture\_DR remains at logic '1' and thus passes into the BYPASS REG the value of TDI and finally we have created the appropriate path from the bypassreg output to the JTAG TDO output.

As long as we are in the shift state on each positive edge of TCK (which equals ME CLOCK\_DR in that state ) the TDO output will follow the TDI input

The above can also be seen in our simulation from the time point 65 ns onwards.



JTAG 1149.1





#### Sample/Preload

**Testbench Explanation** 



- We load the code "10" which corresponds to the encoding of the command SAMPLE/PRELOAD into the INSTRUCTION REGISTER following exactly the same steps as for loading the bypass instruction. Because it is exactly the same process and to reduce complexity, the internal signals of the Instruction Register have been omitted and only the signal showing the bits stored in the Instruction Register has been kept displayed, in order to confirm that the instruction was loaded correctly.
- At time t = 40 ns the command has been loaded successfully.





**Command Implementation** 

- Then, after the command has been loaded correctly, we run through its states
   Tap\_Controler appropriately in order to reach the Capture\_DR state and perform the Sample function.
- It is emphasized that we have taken care at the beginning of the simulation that the parallel loading of the JTAG has been loaded with the vector "0010" which is also visible in the simulation. Parallel Load JTAG = DEVICE\_INPUTS
- At the time t = 60 ns we capture in boundary\_Reg\_1 the values that the CUT accepts as input (from the JTAG device\_inputs) and in boundary\_Reg\_2 we capture the responses of the CUT to these input values.
- The response of the CUT stored in Boundary\_Reg\_Cell\_2 is the expected one given the input vector.
- The correctness of the procedure is confirmed by the signals

| → /jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_1/BRCS_1_SHIFT_OUTS_D3_C2_B1_A0 | 0010 |
|----------------------------------------------------------------------------------------|------|
| (3)=/jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_1/Shift_OUT                   | 0    |
| (2)=/jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_1/c_shift_out                 | 0    |
| (1)=/jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_1/b_shift_out                 | 1    |
| (0)=/jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_1/a_shift_out                 | 0    |

and

|                                                                         | 10 |  |
|-------------------------------------------------------------------------|----|--|
| -> (1)=/jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_2/Shift_OUT | 1  |  |
| (0)=/jtag_1149_testbench_sample_preload/DUT/Boundary_Reg_2/a_shift_out  | 0  |  |

The following correspond to the shift\_outs of each Boundary\_Cell contained in Boundary\_Reg\_1 and Boundary\_Reg\_2 respectively.

As can be seen in the screenshots, they have been grouped **in reverse** of the order they are in reality, i.e. in reverse of the time the shift\_out is done between them.

This was done in order to easily visually verify the successful capture with the input value (We keep the most significant bit on the left)

So, be careful, when we shift, then shift from right , in the grouped signal the bits will be seen to left.



JTAG 1149.1





Then from time t = 60 ns and for (4+2)\*5 = 30 ns we remain in the SHIFT\_DR state in order to slide out of the JTAG via TDO serially, the response of the CUT followed by the vector applied to the CUT. At the same time, we make sure that when we output the above serially, the vector "1111" is loaded serially through the TDO with appropriate signals to the TDI.

At the time t= 95 ns, the vector "1111" that we loaded serially into the BRC\_1 but also of the "11" that has been serially loaded into BRC\_2 and are transferred from the CAP to the UPD register.

The above is evident in the signs



which are grouped in exactly the same logic followed for shift\_out

