## PHB11N06LT, PHD11N06LT

#### **FEATURES**

- 'Trench' technology
- Very low on-state resistance
- Fast switching
- Stable off-state characteristics
- High thermal cycling performance
- Low thermal resistance

#### **SYMBOL**



## **QUICK REFERENCE DATA**

$$\begin{split} V_{DSS} = 55 \text{ V} \\ I_D = 11 \text{ A} \\ R_{DS(ON)} \leq 150 \text{ m}\Omega \text{ (V}_{GS} = 5 \text{ V)} \\ R_{DS(ON)} \leq 130 \text{ m}\Omega \text{ (V}_{GS} = 10 \text{ V)} \end{split}$$

### **GENERAL DESCRIPTION**

N-channel enhancement mode, logic level, field-effect power transistor in a plastic envelope using 'trench' technology. The device has very low on-state resistance. It is intended for use in dc to dc converters and general purpose switching applications.

The PHB11N06LT is supplied in the SOT404 surface mounting package. The PHD11N06LT is supplied in the SOT428 surface mounting package.

#### **PINNING**

| PIN | DESCRIPTION        |
|-----|--------------------|
| 1   | gate               |
| 2   | drain <sup>1</sup> |
| 3   | source             |
| tab | drain              |

### **SOT428**



#### **SOT404**



### **LIMITING VALUES**

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| SYMBOL                            | PARAMETER                                  | CONDITIONS                                                                               | MIN. | MAX. | UNIT |
|-----------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|
| $V_{DSS}$                         | Drain-source voltage                       | T <sub>i</sub> = 25 °C to 175°C                                                          | -    | 55   | V    |
| $V_{DGR}$                         | Drain-gate voltage                         | $T_i = 25 ^{\circ}\text{C} \text{ to } 175 ^{\circ}\text{C}; R_{GS} = 20 \text{k}\Omega$ | -    | 55   | V    |
| $V_{GS}$                          | Gate-source voltage                        | , ,                                                                                      | -    | ± 13 | V    |
| I <sub>D</sub>                    | Continuous drain current                   | $T_{mb} = 25  ^{\circ}C$                                                                 | -    | 11   | Α    |
|                                   |                                            | $T_{mb}^{mb} = 100  ^{\circ}C$                                                           | -    | 7.6  | Α    |
| I <sub>DM</sub>                   | Pulsed drain current                       | $T_{mb}^{mb} = 25  ^{\circ}C$                                                            | -    | 44   | Α    |
| I <sub>DM</sub><br>Р <sub>D</sub> | Total power dissipation                    | $T_{mb}^{mb} = 25  ^{\circ}C$                                                            | -    | 36   | W    |
| $T_{j}$ , $T_{stg}$               | Operating junction and storage temperature |                                                                                          | - 55 | 175  | °C   |

<sup>1</sup> It is not possible to make contact to pin 2 of the SOT404 or SOT428 package

## PHB11N06LT, PHD11N06LT

## **ESD LIMITING VALUE**

| SYMBOL | PARAMETER                                           | CONDITIONS                                 | MIN. | MAX. | UNIT |
|--------|-----------------------------------------------------|--------------------------------------------|------|------|------|
|        | Electrostatic discharge capacitor voltage, all pins | Human body model (100 pF, 1.5 k $\Omega$ ) | -    | 2    | kV   |

## THERMAL RESISTANCES

| SYMBOL               | PARAMETER                                    | CONDITIONS                                                                                 | TYP.     | MAX. | UNIT       |
|----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------|----------|------|------------|
| R <sub>th j-mb</sub> | Thermal resistance junction to mounting base |                                                                                            | -        | 4.17 | K/W        |
| R <sub>th j-a</sub>  | Thermal resistance junction to ambient       | SOT78 package, in free air<br>SOT428 and SOT404 package, pcb<br>mounted, minimum footprint | 60<br>50 | -    | K/W<br>K/W |

## **ELECTRICAL CHARACTERISTICS**

T<sub>i</sub>= 25°C unless otherwise specified

| SYMBOL                                                                      | PARAMETER                                                                            | CONDITIONS                                                                                                                          | MIN.           | TYP.                | MAX.                 | UNIT                          |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------|----------------------|-------------------------------|
| V <sub>(BR)DSS</sub>                                                        | Drain-source breakdown<br>voltage<br>Gate-source breakdown                           | $V_{GS} = 0 \text{ V}; I_D = 0.25 \text{ mA};$ $I_G = \pm 1 \text{ mA};$                                                            | 55<br>50<br>10 | -<br>-<br>-         |                      | V<br>V<br>V                   |
| V <sub>GS(TO)</sub>                                                         | voltage<br>Gate threshold voltage                                                    | $V_{DS} = V_{GS}$ ; $I_D = 1$ mA $T_j = 175^{\circ}C$ $T_i = -55^{\circ}C$                                                          | 1.0<br>0.5     | 1.5<br>-            | 2.0<br>-<br>2.3      | V<br>V                        |
| R <sub>DS(ON)</sub>                                                         | Drain-source on-state resistance                                                     | $V_{GS} = 10 \text{ V}; I_D = 5.5 \text{ A}$<br>$V_{GS} = 5 \text{ V}; I_D = 5.5 \text{ A}$<br>$T_i = 175^{\circ}\text{C}$          | -<br>-<br>-    | 100<br>120<br>250   | 130<br>150<br>315    | $m\Omega$ $m\Omega$ $m\Omega$ |
| g <sub>fs</sub><br>I <sub>GSS</sub>                                         | Forward transconductance<br>Gate source leakage current                              | $V_{DS} = 25 \text{ V}; V_{DS} = 5.5 \text{ A}$<br>$V_{GS} = \pm 5 \text{ V}; V_{DS} = 0 \text{ V}$<br>$T_i = 175 ^{\circ}\text{C}$ | 4<br>-<br>-    | 10<br>0.02<br>-     | -<br>1<br>20         | S<br>μΑ<br>μΑ                 |
| I <sub>DSS</sub>                                                            | Zero gate voltage drain current                                                      | $V_{DS} = 55 \text{ V}; V_{GS} = 0 \text{ V};$ $T_{j} = 175^{\circ}\text{C}$                                                        | -              | 0.05                | 10<br>500            | μA<br>μA                      |
| $\begin{matrix} Q_{g(tot)} \\ Q_{gs} \\ Q_{gd} \end{matrix}$                | Total gate charge<br>Gate-source charge<br>Gate-drain (Miller) charge                | $I_D = 11 \text{ A}; V_{DD} = 44 \text{ V}; V_{GS} = 5 \text{ V}$                                                                   | -<br>-<br>-    | 6.1<br>1.3<br>3.2   | -<br>-<br>-          | nC<br>nC<br>nC                |
| t <sub>d on</sub><br>t <sub>r</sub><br>t <sub>d off</sub><br>t <sub>f</sub> | Turn-on delay time<br>Turn-on rise time<br>Turn-off delay time<br>Turn-off fall time | $V_{DD}$ = 30 V; $I_{D}$ = 5 A;<br>$V_{GS}$ = 5 V; $R_{G}$ = 10 $\Omega$<br>Resistive load                                          | -<br>-<br>-    | 6<br>23<br>18<br>18 | 16<br>35<br>30<br>30 | ns<br>ns<br>ns<br>ns          |
| L <sub>d</sub><br>L <sub>s</sub>                                            | Internal drain inductance<br>Internal source inductance                              | Measured from tab to centre of die<br>Measured from source lead to source<br>bond pad                                               | -              | 3.5<br>7.5          | -                    | nH<br>nH                      |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>                    | Input capacitance<br>Output capacitance<br>Feedback capacitance                      | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V}; f = 1 \text{ MHz}$                                                                    | -<br>-<br>-    | 250<br>34<br>35     | 330<br>50<br>50      | pF<br>pF<br>pF                |

## PHB11N06LT, PHD11N06LT

## REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS

T<sub>i</sub> = 25°C unless otherwise specified

| SYM                             | BOL PARAMETER                                    | CONDITIONS                                                                                                | MIN. | TYP.     | MAX. | UNIT     |
|---------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|----------|------|----------|
| eet\$U.co                       | Continuous source current (body diode)           |                                                                                                           | -    | -        | 11   | Α        |
| I <sub>SM</sub>                 | Pulsed source current (body diode)               |                                                                                                           | -    | -        | 44   | Α        |
| $V_{\text{SD}}$                 | Diode forward voltage                            | $I_F = 11 \text{ A}; V_{GS} = 0 \text{ V}$                                                                | -    | 0.95     | 1.2  | V        |
| t <sub>rr</sub> Q <sub>rr</sub> | Reverse recovery time<br>Reverse recovery charge | $I_F = 11 \text{ A}; -dI_F/dt = 100 \text{ A}/\mu\text{s};$<br>$V_{GS} = 0 \text{ V}; V_R = 30 \text{ V}$ | -    | 34<br>57 | -    | ns<br>nC |

## **AVALANCHE LIMITING VALUE**

| SYMBOL           | PARAMETER                                                       | CONDITIONS                                                                                                          | MIN. | MAX. | UNIT |
|------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|
| W <sub>DSS</sub> | Drain-source non-repetitive unclamped inductive turn-off energy | $I_{D} \le 10 \text{ A}; V_{DD} \le 25 \text{ V}; V_{GS} = 5 \text{ V}; R_{GS} = 50 \Omega; T_{mb} = 25 \text{ °C}$ | 1    | 10   | mJ   |

Philips Semiconductors Product specification

## TrenchMOS™ transistor Logic level FET

## PHB11N06LT, PHD11N06LT













Philips Semiconductors Product specification

## TrenchMOS™ transistor Logic level FET

## PHB11N06LT, PHD11N06LT













Philips Semiconductors Product specification

## TrenchMOS™ transistor Logic level FET

## PHB11N06LT, PHD11N06LT









## PHB11N06LT, PHD11N06LT

### **MECHANICAL DATA**



### **MOUNTING INSTRUCTIONS**



### **Notes**

- 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide.
- 2. Epoxy meets UL94 V0 at 1/8".

## PHB11N06LT, PHD11N06LT

### **MECHANICAL DATA**



### **MOUNTING INSTRUCTIONS**



#### **Notes**

- 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide.
- 2. Epoxy meets UL94 V0 at 1/8".

## PHB11N06LT, PHD11N06LT

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values           |                                                                                       |  |  |  |

Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### Application information

Where application information is given, it is advisory and does not form part of the specification.

### © Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

## LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.