# ZHEN XU

East Campus, University of Science and Technology of China, No.96, JinZhai Road, Hefei, Anhui, 230026, P.R.China.

**J** +86 13944854794 **▼** xuzhen020913@gmail.com **○** github.com/xuzhen0913

#### Education

#### University of Science and Technology of China

Sep. 2020 - Present

Bachelor of Engineering in Electrical Engineering

Hefei, Anhui

**GPA**: 3.52/4.3(86/100) **Ranking**: 23/75

Honors: Scholarship for Elite Class, Awarded to students admitted to the Elite Class

## Relevant Coursework

• Design of Analog Integrated Circuits

• Digital Integrated Circuits Design

• The Practice of Chip Design

• Electromagnetic Field and Wave

- Linear Electronic Circuits
- Nonlinear Electronic Circuits
- Digital Logic Circuits
- Materials and physics of semiconductors

## Research Experience

## Integrated Nanoelectronics and X-Computing Lab, USTC

March 2023 - August 2023

Research Intern

Hefei, Anhui

- Conducted extensive research on two-dimensional semiconductor devices, focusing particularly on the manufacture and properties of  $MoS_2$ , and enhancing its interface properties using hexagonal BN.
- Participated in hands-on production activities for transistor devices, including scribing, lithography, lift-off, ALD, CVD, and more, to assess the properties of 2D semiconductor devices.
- Researched the development of 2T1C and 3T0C models for storage, as well as the integration of storage and computation.

## Academic Activities

#### Design and Implementation of Integer Square Root Circuit | Verilog HDL, Cadence

May 2024

- Designed an integer square root circuit and its testbench using Verilog HDL.
- Conducted code simulation and netlist simulation using Cadence Incisive.
- Conducted logic synthesis and equivalence checking using Cadence Genus.
- Completed physical design of the chip using Cadence Innovus.

## Design and Application of Operational Amplifier Circuits | Cadence

June 2024

- Designed an open-loop operational amplifier and utilized Cadence tools to optimize its performance, achieving desired specifications such as gain, bandwidth, phase margin, and slew rate.
- Used this operational amplifier to design a voltage follower with excellent input-output range and bandwidth.
- Used this operational amplifier to design an inverting amplifier with a gain of -10, featuring excellent low-frequency gain and bandwidth.

#### Skills

Languages: Chinese(native), English(TOEFL 106, GRE 323+3.5) Programming Languages: Verilog HDL, C, LaTeX, MATLAB Developer Tools: Cadence, Quartus, VS Code, MATLAB

#### Interests

Long-distance Running: Running long distances 4 to 5 times a week has become a habit that helps me stay focus at work. Frontend Development: I created my personal homepage and developed a guide website for studying abroad.