

# HDL Based Design ME620138

#### Libraries and Packages

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
entity half_adder is
port(
    x,y: in std_logic;
    sum, carry: out std_logic);
end half_adder;
architecture myadder of half_adder is
begin
   sum <= x xor y;
   carry \leq x and y;
end myadder;
```

library

entity

architecture



#### Concurrency

 Concurrent statements are evaluated at the same time; thus, the order of these statements doesn't matter

Sequential/behavioural statements are executed

in sequence

```
architecture dataflow of SR_flipflop is
begin

gate_1 : q <= s_n nand q_n;
gate_2 : q_n <= r_n nand q;
end architecture dataflow;</pre>
```

```
architecture checking of SR_flipflop is
begin
    set reset : process (S, R) is
    begin
      assert S nand R;
      if S then
        Q <= '1';
      end if:
      if R then
        0 <= '0':
      end if:
    end process set reset;
end architecture checking;
```

#### Difference between Variables and Signals

- Variables are sequential statements
  - That is, they are used in processes
- Signals are concurrent statements

- The value of a variable is updated immediately whereas the value of a signal is updated after a delay
  - Very important to remember



#### **Testbench**

 Testbench generates input signals for Device under Test (DUT) and observes DUT's response



### **SIMULATION**



#### Simulation Types



#### States of a Simulation Process



- Suspended: simulation process is not running or active
- Active: Simulation process is in the active processes queue waiting to be executed
- Running: Simulator is executing the simulation process



#### Simulation



- Simulation cycle consists of signal update and process execution (the figure on the left) phases
- The order in which the active processes are executed is not important

#### <u>Simulation Cycle – in detail</u>

- The simulation time is first advanced to the next time at which a transaction on a signal has been scheduled
- 2. All the transactions scheduled for that time are performed
  - This may cause some events to occur on some signals
- All processes that are sensitive to those events are resumed and are allowed to continue until they reach a wait statement and suspend
  - Again, the processes usually execute signal assignments to schedule further transactions on signals
- 4. When all the processes have suspended again, the simulation cycle is repeated
- When there are no further scheduled transactions, Turun yliopisto University of Turku

#### Signals versus Variables

- Variable's value is updated immedately during the current simulation cycle
- Signal's value is not updated during the current simulation cycle
  - The new value will not take effect until the update phase of the next simulation cycle
  - Without any delay information the new value is updated after a delta delay



#### **Delta Delay**

- The signal value does not change as soon as the signal assignment statement is executed
- The process does not see the effect of the assignment until the next time it resumes, even if this is at the same simulation time

```
s <= '1';
...
if s then ...</pre>
```



#### Delta Cycle





## To understand Delta Cycle, you should understand the simulation cycle in VHDL

signal update phase is followed by a process execution phase



## **TIMING**



#### An Example Module

```
entity half_adder is
port(
          x,y: in std_logic;
          sum, carry: out std_logic);
end half_adder;

architecture myadder of half_adder is begin
          sum <= x xor y;
          carry <= x and y;
end myadder;</pre>
```



#### **Timing**

 To postpone the update of a signal value, use an after clause to define the time period

Dout <= not Din after 10 ns;

- The time period is added to current simulation time
- You can create a wave form using the after clause:

Dout <= '0' after 10 ns, '1' after 20 ns, '0' after 30 ns;



#### An Example Module

```
entity half_adder is
port(
          x,y: in std_logic;
          sum, carry: out std_logic);
end half_adder;

architecture myadder of half_adder is begin
          sum <= x xor y after 10 ns;
          carry <= x and y after 10 ns;
end myadder;</pre>
```



#### **Waiting**

 Wait statement is used in processes to wait on signal changes or a time period

```
wait [sensitivity_clause] [condition_clause] [timeout_clause];
sensitivity_clause ::= on signal_name {, signal_name}
condition_clause ::= until boolean_expression
timeout_clause ::= for time_expression.
```

- With on, you can specify signal to which the process responds
- With until, you can stall the process until a condition is met
- With for, you can stall the process a time period

Turun yliopisto University of Turku

#### <u>Waiting</u>

 Wait statement is used in processes to wait on signal changes or a time period

```
wait [sensitivity_clause] [condition_clause] [timeout_clause];
sensitivity_clause ::= on signal_name {, signal_name}
condition_clause ::= until boolean_expression
timeout_clause ::= for time_expression.
```

wait on clk until reset = '1';

wait until x for 10 ns;

wait;

Wait on x, y until z='1' for 100 ns;

The execution of the process is suspended for a maximum of 100 ns. If an event occurs on x or y prior to 100 ns, the condition z is evaluated. If z is true (that is z='1'), when the event on x or y occurs, the process will resume at that time; otherwise, syspension continues



#### An Example Module

```
entity half_adder is
port(
    x,y: in std_logic;
    sum, carry: out std_logic);
end half_adder;
architecture myadder of half_adder is
begin
   process is
   begin
         sum <= x xor y after 10 ns;
         carry <= x and y after 10 ns;
   wait on x, y;
   end process;
end myadder;
```



#### SYNCHRONOUS DESIGN



#### Clock Signal

Clock signal is a sequence of pulses



#### **Clocks**

Free running clock definitions:

```
signal clock: std_ulogic;

clock_gen: process is
begin
    clk <= '1';
    wait for 10 ns;
    clk <= '0';
    wait for 10 ns;
end process clock_gen;
```

```
signal clock : std_ulogic := '1';
...
clock <= not clock after 5ns;
```

## Limited number of clock cycles:

```
signal clock: std_ulogic;

process
begin
for i in 1 to num_clockcycles loop
clock <= not clock;
wait for 10 ns;
clock <= not clock;
wait for 10 ns;
end loop;
wait;
end process;
```

#### Reset Signal

Reset signal sets the system in a predefined state

```
signal clock: std_ulogic:= '1';
signal rst: std_logic;
...
rst <= '0', '1' after 10 ns, '0' after 100 ns;
clock <= not clock after 5ns;
```

#### LATCHES AND FLIP-FLOPS



#### Signal Pulse





Function table for a positive-level D latch.

| D | CLK | Q <sub>t+1</sub> |
|---|-----|------------------|
| 0 | 0   | Qt               |
| 0 | 1   | 0                |
| 1 | 0   | Qt               |
| 1 | 1   | 1                |

Function table for a positive-edge-triggered D flip-flop.

| D | CLK        | Q <sub>t+1</sub> |
|---|------------|------------------|
| 0 | <b>↑</b>   | 0                |
| 1 | $\uparrow$ | 1                |
| X | 0          | Qt               |
| X | 1          | Qt               |

#### **D** Latch





#### D Flip-flop



```
[process_label:] process (<clock_signal>)
        <declarations>
begin
        if <clock_edge> then
            <sequence_of_statements>
        end if;
end process [process_label];
```

#### Gated Flip-Flop

```
gated_clk <= clk when en = '1' else '1';

process (gated_clk) begin
  if rising_edge(gated_clk) then
    ...
  end if;
end process;</pre>
```



#### **Enabled Flip-Flop**

```
process (clk) begin
  if rising_edge(clk) then
    If en = '1' then
        q <= d;
    else
        q <= q;
    end if;
    end process;</pre>
```



#### True and complement outputs for Flip-Flop

```
architecture dataflow is
   signal qsig : std_logic;
begin
   process (clk) begin
        if rising_edge(clk) then
           qsig \ll d;
        end if;
     end if;
   end process;
   q \le qsig;
   qnot <= not qsig;</pre>
end architecture;
```

#### Sync and Async Reset Signal

```
process (clk)
begin
   if rising_edge(clk) then
           if rst = '1' then
                dout <= 0:
           else
                dout <= d:
           end if;
   end if;
end process;
```



### **MEMORIES**



#### Register

```
if rising_edge(clk) then
    if rst= '0' then
       Q3 <= '0'
    else
       Q3 <= D3;
    end if;
end if;</pre>
```

How to change the code to create this register bank?



#### Register

```
\begin{array}{lll} \mbox{if rising\_edge(clk) then} & \mbox{if rising\_edge} \\ \mbox{if rst= '0' then} & \mbox{Q < } \\ \mbox{Q 3 <= '0'} & \mbox{Q < } \\ \mbox{else} & \mbox{else} \\ \mbox{Q 3 <= D3;} & \mbox{Q < } \\ \mbox{end if;} & \mbox{end if;} \\ \mbox{end if;} & \mbox{end if;} \\ \end{array}
```

```
if rising_edge(clk) then
    if rst= '0' then
        Q <= "0000"
    else
        Q <= D;
    end if;
end if;</pre>
```



#### Shift Register with Parallel Output

```
if rising_edge(clk) then
    If rst= '0' then
        SOUT <= "0000"
    else
        Q(0) <= Q(1);
        Q(1) <= Q(2);
        Q(2) <= Q(3);
        Q(3) <= SI;
    end if;
end if;
SOUT <= Q(0);</pre>
```



#### Shift Register with Parallel Output

```
variable Qin : std_logic_vector(3 downto 0);
if rising_edge(clk) then
      If rst= '0' then
           SOUT <= "0000"
                                              if rising_edge(clk) then
                                                  If rst= '0' then
      else
                                                    Qin := "0000"
          Q(0) \le Q(1);
          Q(1) \le Q(2);
                                                  else
          Q(2) \le Q(3);
                                                    Qin(0) := Qin(1);
          Q(3) \leq SI;
                                                    Qin(1) := Qin(2);
      end if:
                                                    Qin(2) := Qin(3);
                                                    Qin(3) := SI;
end if:
SOUT \leq Q(0);
                                                  end if:
                                              end if:
                                              Q \leq Qin;
  SI
             D
                  Q
                               D
                                              SOUT \leq Qin(0);
              CLK
                                CLK
CLK
                                                                                          opisto
                                        Q2
                                                           Q1
                                                                             Q0
                                                                                          ty of Turku
                      Q3
```

#### Shift Register with Parallel Output

```
process (clk)
    variable Q : std_logic_vector(3 downto 0);
begin
if rising_edge(clk) then
    If rst= '0' then
        Q := "0000"
    else
        Q := SI & Q(3 downto 1);
    end if;
        Qout <= Q;
end if;</pre>
```

