- 1.
- a).

# (i) load/store instruction



# (ii) Access address



(iii)

# **Cache states before**

| Index         | ٧ | D L | _Rl | J Tag               | Block 0             |
|---------------|---|-----|-----|---------------------|---------------------|
| a             | 0 | 0   | 1   |                     |                     |
| v             | 0 | 0   | 1   |                     |                     |
| 1             | 0 | 0   | 1   |                     |                     |
| !             | 0 | 0   | 1   |                     |                     |
| 2             | 0 | 0   | 1   |                     |                     |
| 2             | 0 | 0   | 1   |                     |                     |
| 3             | 1 | 1   | 0   | 0x0000000001ffffe9  | 0x00000000000000000 |
| J             | 0 | 0   | 1   |                     |                     |
| <del></del> 4 | 1 | 1   | 0   | 0x0000000001ffffff  | 0x0000000100000000  |
| -4            | 0 | 0   | 1   |                     |                     |
| 5             | 1 | 1   | 0   | 0x0000000001ffffff  | 0x000100cc00000000  |
| J             | 0 | 0   | 1   |                     |                     |
| 6             | 1 | 0   | 0   | 0x0000000000000044b | 0x000f004354434743  |
| U             | 0 | 0   | 1   |                     |                     |
| 7             | 1 | 0   | 0   | 0x0000000000000044b | 0x6f46000000150000  |
| ′             | 0 | 0   | 1   |                     |                     |

# Cache state after

| Index         | ٧ | D L | _Rl | J Tag              | Block 0             |
|---------------|---|-----|-----|--------------------|---------------------|
| 0             | 0 | 0   | 1   |                    |                     |
| v             | 0 | 0   | 1   |                    |                     |
| 1             | 0 | 0   | 1   |                    |                     |
| '             | 0 | 0   | 1   |                    |                     |
| 2             | 0 | 0   | 1   |                    |                     |
| ۷             | 0 | 0   | 1   |                    |                     |
| 3             | 1 | 1   | 0   | 0x0000000001ffffe9 | 0x00000000000000000 |
| J             | 0 | 0   | 1   |                    |                     |
| 1             | 1 | 1   | 1   | 0x0000000001ffffff | 0x0000000100000000  |
| <del></del> 4 | 1 | 1   | 0   | 0x0000000001ffffe9 | 0×00000000000000000 |
| 5             | 1 | 1   | 0   | 0x0000000001ffffff | 0x000100cc00000000  |
| 5             | 0 | 0   | 1   |                    |                     |
| 6             | 1 | 0   | 0   | 0x000000000000044b | 0x000f004354434743  |
| O             | 0 | 0   | 1   |                    |                     |
| 7             | 1 | 0   | 0   | 0x000000000000044b | 0x6f46000000150000  |
| ,             | 0 | 0   | 1   |                    |                     |

Because of miss, we need to fetch a new block into cache. Using the block address to calculate index is 0b100 = 4 and there is a empty(invalid) way in 4th set. Hence we map the block into it after a write miss and let valid bit and dirty bit become 1 LRU bit become 0.

**b**).

#### (i) load/store instruction



# Cache states before



# Cache states after

| Index | ٧ | DΙ | _RL | J Tag              | Block 0              |
|-------|---|----|-----|--------------------|----------------------|
|       | 1 | 1  | 1   | 0x0000000001fffffc | 0x000000007fffffc8   |
| -0    | 1 | 1  | 0   | 0x0000000001ffffff | 0x0000000100000002   |
| 1     | 1 | 1  | 0   | 0x0000000001fffffc | 0x000000007fffffc0   |
| '     | 1 | 0  | 1   | 0x0000000001ffffff | 0x0000000600000000   |
| 2     | 1 | 1  | 1   | 0x0000000001fffffe | 0x00000000000000006  |
| 2     | 1 | 1  | 0   | 0x0000000001fffffd | 0x000000007fffff90   |
| 3     | 1 | 1  | 1   | 0x0000000001fffffd | 0x0000000000010270   |
| 3     | 1 | 1  | 0   | 0x0000000001fffffc | 0x0000000200000000   |
| 4     | 1 | 1  | 1   | 0x0000000001ffffff | 0x0000000000000000   |
| 4     | 1 | 1  | 0   | 0x0000000001fffffd | 0x000000000000000002 |
| 5     | 1 | 1  | 1   | 0x0000000001fffffd | 0x000000007fffffc0   |
| 5     | 1 | 1  | 0   | 0x0000000001fffffc | 0x000000007fffff60   |
| 6     | 1 | 1  | 0   | 0x0000000001fffffc | 0x000000000000000002 |
| 6     | 1 | 1  | 1   | 0x0000000001fffffd | 0x0000000600000000   |
| 7     | 1 | 1  | 0   | 0x0000000001fffffc | 0x000000007fffffc0   |
| /     | 1 | 1  | 1   | 0x000000001fffffd  | 0x0000000200000006   |

It's difficult to find the example in my HW5 file, so I choose to use TA's elf file and find this example. The dirty bit of second way of index 0 is 0 which means it hadn't been adapted after put into the cache. In this instruction, we get a write hit and adapt the value. After adapting the data, we change dirty bit become 1 and LRU become 0.

c).

# (i) load/store instruction

|--|

# (ii) Access address



(iii)

# **Cache states before**

|            |          |            |            |                     | ▼                                       |
|------------|----------|------------|------------|---------------------|-----------------------------------------|
| Index      | <u>v</u> | <u>D L</u> | <u>_RL</u> | J Tag               | Block 0                                 |
| a          | 1        | 1          | 0          | 0x0000000001ffffea  | 0×00000000000000000                     |
| U          | ١ō       | Ø          | [1         |                     |                                         |
| 1          | 1        | 1          | 0          | 0x0000000001ffffea  | 0x00000000000000000                     |
| ı          | 0        | 0          | 1          |                     |                                         |
| _          | 1        | 1          | 0          | 0x0000000001ffffea  | 0x00000000000000000                     |
| 2          | 0        | 0          | 1          |                     |                                         |
| 2          | 1        | 1          | 1          | 0x0000000001ffffe9  | 0x00000000000000000                     |
| 3          | 1        | 1          | 0          | 0x0000000001ffffea  | 0×00000000000000000                     |
| - 1        | 1        | 1          | 0          | 0x0000000001ffffff  | 0x0000001100000000                      |
| <b>→</b> 4 | 1        | 1          | 1          | 0x0000000001ffffe9  | 0x00000000000000000                     |
| _          | 1        | 1          | 0          | 0x0000000001ffffff  | 0x000100cc00000000                      |
| 5          | 1        | 1          | 1          | 0x0000000001ffffe9  | 0×00000000000000000                     |
| _          | 1        | 0          | 1          | 0x0000000000000044b | 0x000f004354434743                      |
| 6          | 1        | 1          | 0          | 0x0000000001ffffe9  | 0x00000000000000000                     |
| 7          | 1        | 0          | 1          | 0x0000000000000044b | 0x6f46000000150000                      |
| ,          | 1        | 1          | 0          | 0x0000000001ffffe9  | 0x00000000000000000                     |
|            |          |            | ש          | UXUUUUUUUUUIIIIIE3  | 0.0000000000000000000000000000000000000 |

#### Cache states after

|             |          |            |            |                     | V.                  |
|-------------|----------|------------|------------|---------------------|---------------------|
| Index       | <u>v</u> | <u>D L</u> | <u>_RL</u> | J Tag               | Block 0             |
| a           | 1        | 1          | 0          | 0x0000000001ffffea  | 0×0000000000000000  |
| V           | 0        | 0          | 1          |                     |                     |
| 1           | 1        | 1          | 0          | 0x0000000001ffffea  | 0x00000000000000000 |
| ı           | 0        | 0          | 1          |                     |                     |
| 2           | 1        | 1          | 0          | 0x0000000001ffffea  | 0x00000000000000000 |
| 2           | 0        | 0          | 1          |                     |                     |
| 2           | 1        | 1          | 1          | 0x0000000001ffffe9  | 0x00000000000000000 |
| 3           | 1        | 1          | 0          | 0x0000000001ffffea  | 0x00000000000000000 |
| -1          | 1        | 1          | 1          | 0x0000000001ffffff  | 0x0000001100000000  |
| <del></del> | 1        | ī          | 0          | 0x0000000001ffffea  | 0x00000000000000000 |
| F           | 1        | 1          | 0          | 0x0000000001ffffff  | 0x000100cc00000000  |
| 5           | 1        | 1          | 1          | 0x0000000001ffffe9  | 0×00000000000000000 |
| _           | 1        | 0          | 1          | 0x000000000000044b  | 0x000f004354434743  |
| 6           | 1        | 1          | 0          | 0x0000000001ffffe9  | 0×00000000000000000 |
| 7           | 1        | 0          | 1          | 0x0000000000000044b | 0x6f46000000150000  |
| /           | 1        | 1          | 0          | 0x0000000001ffffe9  | 0×00000000000000000 |
|             | _        | _          | _          |                     |                     |

This is a miss example. The address should be mapped to second way of index 4. However, the space is filled with a dirty data, it need to be wrote back first. After writing back and mapping, valid and dirty bit is set as 1, and LRU is set as 0.

# (i) cache design



# (ii) hit rate improvement

Origin design: hit rate=0.8994

|                                                                   | Statistics: |          |             |     |
|-------------------------------------------------------------------|-------------|----------|-------------|-----|
| Valid bits: 16<br>Dirty bits: 16<br>LRU bits: 16<br>Tag bits: 416 | Size (bit   | s): 1488 |             |     |
| Data bits: 1024                                                   | Hit rate:   | 0.8994   | Writebacks: | 187 |
| Total: 1488 Bits                                                  | Hits:       | 4417     | Misses:     | 494 |

New design: hit rate=0.921



After some experiment, I find 4 ways 4 sets cache have the best hit rate performance in this case. I keep cache storing only 1024 data bits because I consider different size of cache can't clearly show the different performance of different associativities. Compare between new cache design and origin one, the new one have more way for each set, which can store 2 more data with same index. I have also tried 8 ways 2 sets cache an 16 ways 1 set cache design, but the hit rate is approximate 0.90. Although there are more ways to store data, less number of sets let more memory address map to same index, the replacement increasing instead.

3.

# (a) Direct-mapped with 1-word blocks and total size of 8 words

| Word Address<br>(hex) | Word Address<br>(binary) | Tag | Index | Hit/Miss |
|-----------------------|--------------------------|-----|-------|----------|
| 0x74                  | 01110100                 | 011 | 101   | miss     |
| 0x3c                  | 00111100                 | 001 | 111   | miss     |
| 0xa4                  | 10100100                 | 101 | 001   | miss     |
| 0x70                  | 01110000                 | 011 | 100   | miss     |
| 0x34                  | 00110100                 | 001 | 101   | miss     |
| 0x08                  | 00001000                 | 000 | 010   | miss     |
| 0xc4                  | 11000100                 | 110 | 001   | miss     |
| 0xb8                  | 10111000                 | 101 | 110   | miss     |
| 0x94                  | 10010100                 | 100 | 101   | miss     |
| 0xb8                  | 10111000                 | 101 | 110   | hit      |

# (b) 2-way set associative cache with 2-word blocks and a total size of 16 words.

| Word Address<br>(hex) | Word Address<br>(binary) | Tag | Index | Hit/Miss |
|-----------------------|--------------------------|-----|-------|----------|
| 0x74                  | 01110100                 | 011 | 10    | miss     |
| 0x3c                  | 00111100                 | 001 | 11    | miss     |
| 0xa4                  | 10100100                 | 101 | 00    | miss     |
| 0x70                  | 01110000                 | 011 | 10    | hit      |
| 0x34                  | 00110100                 | 001 | 10    | miss     |
| 0x08                  | 00001000                 | 000 | 01    | miss     |
| 0xc4                  | 11000100                 | 110 | 00    | miss     |
| 0xb8                  | 10111000                 | 101 | 11    | miss     |
| 0x94                  | 10010100                 | 100 | 10    | miss     |
| 0xb8                  | 10111000                 | 101 | 11    | hit      |

4.

(a)

A=10011100, p1=1, p2=1, p3=1, p4 =0

B=111100101100

**(b)** 

C=111110101100

 $H = h8 h4 h2 h1 = 0101 \rightarrow$  detect error is occurred at 4+1 = 5th bit from the left

B=11100101100

(c)

$$2^p = p+128+1 - p = 9$$

The minimum number of parity bits is 9.

**5.** 

(a)

P1: 50/0.5=100 (cycle), I-cache: 0.05\*100=5, D-cache: 0.4\*0.08\*100=3.2

Total CPI = 
$$1+5+3.2=9.2$$

P2: 50/1=50 (cycle), I-cache: 0.04\*50=2, D-cache: 0.4\*0.06\*50=1.2

Total CPI = 
$$1+2+1.2=4.2$$

**(b)** 

P1: 9.2\*0.5=4.6ns/instruction

P2: 4.2\*1=4.2ns/instruction

P2 is faster

6.  $4KB = 2^12 \text{ bytes } -> 12 \text{ bits offset}$ 

|         | Virtual Page | TLB miss                   | TLB              |                          |                      |                  |  |  |
|---------|--------------|----------------------------|------------------|--------------------------|----------------------|------------------|--|--|
| Address | Number       | & Page Fault               | valid            | tag                      | Physical page number | used             |  |  |
| 0x4a90  | 4            | Miss<br>&<br>no page fault | 1<br>1<br>1      | 0x5<br>0x0<br>0xa<br>0x4 | 11<br>5<br>3<br>9    | 1<br>0<br>0<br>1 |  |  |
| 0x210c  | 2            | Miss<br>&<br>page fault    | 1<br>1<br>1<br>1 | 0x5<br>0x2<br>0xa<br>0x4 | 11<br>1<br>3<br>9    | 0<br>1<br>0<br>1 |  |  |
| 0xa3b5  | a            | Hit<br>&<br>No page fault  | 1<br>1<br>1      | 0x5<br>0x2<br>0xa<br>0x4 | 11<br>1<br>3<br>9    | 0<br>1<br>1<br>1 |  |  |
| 0x0e18  | 0            | Miss<br>&<br>no page fault | 1<br>1<br>1<br>1 | 0x0<br>0x2<br>0xa<br>0x4 | 5<br>1<br>3<br>9     | 1<br>1<br>0<br>0 |  |  |
| 0x904f  | 9            | Miss<br>&<br>page fault    | 1<br>1<br>1<br>1 | 0x0<br>0x2<br>0x9<br>0x4 | 5<br>1<br>2<br>9     | 1<br>0<br>1<br>0 |  |  |