## MIPS/SPIM Reference Card

Rev. A., CP 20150417

# CORE INSTRUCTION SET (INCLUDING A FEW PSEUDO-INSTRUCTIONS)

| NAME                         | MNEUMONIC   | FORMAT | OPERATION (Notes)                                                            | OPCODE/<br>FUNCT(Hex) |
|------------------------------|-------------|--------|------------------------------------------------------------------------------|-----------------------|
| Add                          | add         | R      | $R[rd]=R[rs]+R[rt] \qquad (1)$                                               | 0/20                  |
| Add Immediate                | addi        | I      | R[rt]=R[rs]+SignExtImm (1)(2)                                                | 08                    |
| Add Imm. Unsigned            | addiu       | Ī      | R[rt]=R[rs]+SignExtImm (2)                                                   | 09                    |
| Add Unsigned                 | addu        | R      | $R[rd]=R[rs]+R[rt] \qquad (2)$                                               | 0/21                  |
| Subtract                     |             | R      | $R[rd]=R[rs]-R[rt] \qquad (1)$                                               | 0/21                  |
| Subtract Unsigned            | sub<br>subu | R      | R[rd]=R[rs]-R[rt]                                                            | 0/23                  |
| And                          | and         | R      | R[rd]=R[rs]&R[rt]                                                            | 0/24                  |
| And Immediate                | andi        | I      | R[rt] = R[rs] & ZeroExtImm  (3)                                              | 0C                    |
| Nor                          | nor         | R      | $R[rd] = \sim (R[rs] \mid R[rt])$                                            | 0/27                  |
| Or                           | or          | R      | R[rd]=R[rs]   R[rt]                                                          | 0/25                  |
| Or Immediate                 | ori         | I      | $R[rt] = R[rs] \mid ZeroExtIm  (3)$                                          | 0 D                   |
| Xor                          | xor         | R      | R[rd]=R[rs] R[rt]                                                            | 0/26                  |
| Xor Immediate                | xori        | I      | $R[rt]=R[rs]^{2}ZeroExtImm$                                                  | 0E                    |
| Shift Left Logical           | sll         | R      | $R[rd]=R[rt] \ll shamt$                                                      | 0/00                  |
| Shift Right Logical          | srl         | R      | R[rd]=R[rt] >> shamt                                                         | 0/02                  |
| Shift Right Arithmetic       | sra         | R      | R[rd]=R[rt] >> shamt                                                         | 0/03                  |
| Shift Left Logical Var.      | sllv        | R      | $R[rd]=R[rt] \ll R[rs]$                                                      | 0/04                  |
| Shift Right Logical Var.     | srlv        | R      | $R[rd]=R[rt] \ll R[rs]$                                                      | 0/06                  |
| Shift Right Arithmetic Var.  | srav        | R      | R[rd]=R[rt] >> R[rs]                                                         | 0/07                  |
| Set Less Than                | slt         | R      | R[rd]=(R[rs]< R[rt])?1:0                                                     | 0/2A                  |
| Set Less Than Imm.           | slti        | I      | R[rt]=(R[rs] <signextimm)?1:0 (2)<="" td=""><td>0A</td></signextimm)?1:0>    | 0A                    |
| Set Less Than Imm. Unsign.   | sltiu       | I      | R[rt]=(R[rs] <signextimm)?1:0 (2)(6)<="" td=""><td>0B</td></signextimm)?1:0> | 0B                    |
| Set Less Than Unsigned       | sltu        | R      | R[rd]=(R[rs]< R[rt])?1:0 (6)                                                 | 0/2B                  |
| Branch On Equal              | beq         | Ĭ      | $if(R[rs]==R[rt]) PC=PC+4+BranchAddr \qquad (4)$                             | 0 4                   |
| Branch On Not Equal          | bne         | Ĭ      | if(R[rs]!=R[rt]) PC=PC+4+BranchAddr  (4)                                     | 05                    |
| Branch Less Than             | blt         | P      | if(R[rs]=R[rt]) PC=PC+4+BranchAddr                                           |                       |
| Branch Greater Than          |             | P      | if(R[rs]>R[rt]) PC=PC+4+BranchAddr                                           |                       |
| Branch Less Than Or Equal    | bgt         | P      | $if(R[rs] \le R[rt]) PC = PC + 4 + Branch Addr$                              |                       |
| Branch Greater Than Or Equal | ble         | P      | if(R[rs]) > = R[rt]) PC = PC + 4 + Branch Addr                               |                       |
|                              | bge<br>     |        |                                                                              |                       |
| Jump                         | j<br>:-1    | J      | PC=JumpAddr (5)                                                              | 02                    |
| Jump And Link                | jal<br>:    | J      | R[31]=PC+4;(5) PC=JumpAddr                                                   | 03                    |
| Jump Register                | jr<br>:-1   | R      | PC=R[rs] R[31]=PC+4;                                                         | 0/08<br>0/09          |
| Jump And Link Register       | jalr        | R      | PC=R[rs]                                                                     | 0/05                  |
| Move                         | move        | P      | R[rd]=R[rs]                                                                  |                       |
| Load Byte                    | lb          | I      | R[rt]=signextend(M[R[rs]+SignExtImm](7:0)) (2)                               | 20                    |
| Load Byte Unsigned           | lbu         | I      | $R[rt]={24'b0, M[R[rs]SignExtImm](7:0)}$ (2)                                 | 24                    |
| Load Halfword                | lh          | I      | R[rt]=signextend( $M[R[rs]+SignExtImm](15:0)$ ) (2)                          | 21                    |
| Load Halfword Unsigned       | lhu         | I      | $R[rt]=\{16'b0, M[R[rs]+ZeroExtImm](15:0)\} (2)$                             | 25                    |
| Load Upper Imm.              | lui         | I      | $R[rt] = \{immediate, 16'b0\}$                                               | OF                    |
| Load Word                    | lw          | I      | R[rt]=M[R[rs]+SignExtImm] (2)                                                | 23                    |
| Load Immediate               | li          | I      | R[rd]=immediate                                                              |                       |
| Load Address                 | la          | P<br>P | R[rd]=immediate                                                              |                       |
| Store Byte                   | sb          | I      | M[R[rs]+SignExtImm]=R[rt](7:0) (2)                                           | 28                    |
| Store Halfword               | sh          | I      | M[R[rs]+SignExtImm]=R[rt](15:0) (2)                                          | 29                    |
| Store Word                   | sw          | I      | M[R[rs]+SignExtImm]=R[rt] (2)                                                | 2B                    |
| REGISTERS                    |             | -      |                                                                              |                       |
| MAME MMDD                    | LICE        | CTODE? | (1) May cause overflow exception                                             |                       |

| REGISTI    | EKS   |                                 |        |
|------------|-------|---------------------------------|--------|
| NAME       | NMBR  | USE                             | STORE? |
| \$zero     | 0     | The Constant Value 0            | N.A.   |
| \$at       | 1     | Assembler Temporary             | No     |
| \$v0-\$v1  | 2-3   | Values for Function Results and | No     |
|            |       | Expression Evaluation           |        |
| \$a0-\$a3  | 4-7   | Arguments                       | No     |
| \$t0-\$t7  | 8-15  | Temporaries                     | No     |
| \$s0-\$s7  | 16-23 | Saved Temporaries               | Yes    |
| \$t8-\$t9  | 24-25 | Temporaries                     | No     |
| \$k0-\$k1  | 26-27 | Reserved for OS Kernel          | No     |
| \$gp       | 28    | Global Pointer                  | Yes    |
| \$sp       | 29    | Stack Pointer                   | Yes    |
| \$fp       | 30    | Frame Pointer                   | Yes    |
| \$ra       | 31    | Return Address                  | Yes    |
| \$f0-\$f31 | 0-31  | Floating Point Registers        | Yes    |

- (1) May cause overflow exception
- (2) SignExtImm = {16{immediate[15]},immediate }
- (3)  $ZeroExtImm = \{16\{1b'0\}, immediate\}$

- (4) BranchAddr = {14{immediate[15]},immediate,2'b0}
  (5) JumpAddr = {PC[31:28], address, 2'b0}
  (6) Operands considered unsigned numbers (vs. 2 s comp.)

# BASIC INSTRUCTION FORMATS, FLOATING POINT INSTRUCTION FORMATS

| R  | opcode 2625                                      | rs  | 2120  | rt | 1615   | rd   | 1110  | shamt   | 65  | funct | 0 |
|----|--------------------------------------------------|-----|-------|----|--------|------|-------|---------|-----|-------|---|
| I  | 31 opcode 2625                                   | rs  | 2120  | rt | 16 15  |      | in    | nmediat | e ' |       | 0 |
| J  | <sup>31</sup> opcode <sup>26</sup> <sup>25</sup> |     | I     |    | 26-bit | word | index |         |     |       | 0 |
| FR | <sup>31</sup> opcode <sup>26</sup> <sup>25</sup> | fmt | 21 20 | ft | 16 15  | fs   | 11 10 | fd      | 65  | funct | 0 |
| FI | <sup>31</sup> opcode <sup>26</sup> <sup>25</sup> | fmt | 21 20 | rt | 16 15  |      | in    | nmedia  | te  |       | 0 |
|    |                                                  |     |       |    |        |      |       |         |     |       |   |

|                     | MNE-      | FOR- |                                                                     |     | OPCODE    |
|---------------------|-----------|------|---------------------------------------------------------------------|-----|-----------|
|                     | MON-      | MAT  |                                                                     |     | FMT/FT/   |
| NAME                | IC        |      | OPERATION (in Verilog)                                              |     | FUNCT     |
| Divide              | div       | R    | Lo=R[rs]/R[rt];                                                     |     | 0/-/-/1a  |
|                     |           |      | Hi=R[rs]%R[rt]                                                      |     |           |
| Divide Unsigned     | divu      | R    | Lo=R[rs]/R[rt];                                                     | (6) | 0/-/-/1b  |
|                     |           |      | Hi=R[rs]%R[rt]                                                      |     |           |
| Multiply            | mult      | R    | ${Hi,Lo}=R[rs]*R[rt]$                                               |     | 0/-/-/18  |
| Multiply Unsigned   | multu     | R    | ${Hi,Lo}=R[rs]*R[rt]$                                               | (6) | 0/-/-/19  |
| Branch On FP True   | bc1t      | FI   | if(FPCond) PC=PC+4+BranchAddr                                       | (4) | 11/8/1/-  |
| Branch On FP False  | bc1f      | FR   | if(!FPCond) PC=PC+4+BranchAddr                                      | (4) | 11/8/0/-  |
| FP Compare Single   | c.x.s*    | FR   | FPCond=(F[fs] op F[ft])?1:0                                         |     | 11/10/-/y |
| FP Compare Double   | $c.x.d^*$ | FR   | $FPCond = (\{F[fs], F[fs+1]\} \text{ op } \{F[ft], F[ft+1]\})?1:0$  |     | 11/11/–/y |
|                     |           |      | *(x  is eq, lt or le) (op  is  ==, < or <=) (y  is  32, 3c  or  3e) |     |           |
| FP Add Single       | add.s     | FR   | F[fd]=F[fs]+F[ft]                                                   |     | 11/10/-/0 |
| FP Divide Single FP | div.s     | FR   | F[fd]=F[fs]/F[ft]<br>F[fd]=F[fs]*F[ft]                              |     | 11/10/-/3 |
| Multiply Single FP  | mul.s     | FR   | F[fd]=F[fs]+F[ft]<br>F[fd]=F[fs]-F[ft]                              |     | 11/10/-/2 |
| Subtract Single FP  | sub.s     | FR   | $\{F[fd],F[fd+1]\}=\{F[fs],F[fs+1]\}+\{F[ft],F[ft+1]\}$             |     | 11/10/-/1 |
| Add Double          | add.d     | FR   | {F[fd],F[fd+1]}={F[fs],F[fs+1]}/{F[ft],F[ft+1]}                     |     | 11/11/-/0 |
| FP Divide Double FP | div.d     | FR   |                                                                     |     | 11/11/-/3 |
| Multiply Double FP  | mul.d     | FR   | ${F[fd],F[fd+1]} = {F[fs],F[fs+1]} *{F[ft],F[ft+1]}$                |     | 11/11/-/2 |
| Subtract Double     | sub.d     | FR   | ${F[fd],F[fd+1]} = {F[fs],F[fs+1]} - {F[ft],F[ft+1]}$               |     | 11/11/-/1 |
| Move From Hi        | mfhi      | R    | R[rd]=Hi                                                            |     | 0/-/-/10  |
| Move From Lo        | mflo      | R    | R[rd]=Lo                                                            |     | 0/-/-/12  |
| Move From Control   | mfc0      | R    | R[rd]=CR[rs]                                                        |     | 16/0/–/0  |
| Load FP Single      | lwc1      | I    | F[rt]=M[R[rs]+SignExtImm]                                           | (2) | 31/-/-/-  |
| Load FP Double      | ldc1      | I    | F[rt]=M[R[rs]+SignExtImm];                                          | (2) | 35/-/-/-  |
|                     |           |      | F[rt+1]=M[R[rs]+SignExtImm+4]                                       |     |           |
| Store FP Single     | swc1      | I    | M[R[rs]+SignExtImm]=F[rt]                                           | (2) | 39/-/-/-  |
| Store FP Double     | sdc1      | I    | M[R[rs]+SignExtImm]=F[rt];                                          | (2) | 3d/-/-/-  |
|                     |           |      | M[R[rs]+SignExtImm+4]=F[rt+1]                                       |     |           |

## ASSEMBLER DIRECTIVES

.data [addr]\* Subsequent items are stored in the data segment
.kdata [addr]\* Subsequent items are stored in the kernel data segment
.ktext [addr]\* Subsequent items are stored in the kernel text segment

.text [addr]\* Subsequent items are stored in the text

\* starting at [addr] if specified

.ascii str
 .asciiz str
 .byte b1,...,bn
 Store string str in memory, but do not null-terminate it
 .byte b1,...,bn
 Store the n values in successive bytes of memory

**.double**  $d_1, \ldots, d_n$  Store the n floating-point double precision numbers in successive memory locations **.float**  $f_1, \ldots, f_1$  Store the n floating-point single precision numbers in successive memory locations

.half h<sub>1</sub>,...,h<sub>n</sub> Store the n 16-bit quantities in successive memory halfwords .word w<sub>1</sub>,...,w<sub>n</sub> Store the n 32-bit quantities in successive memory words .space n Allocate n bytes of space in the current segment

.extern symsize Declare that the datum stored at sym is size bytes large and is a global label .glob1 sym Declare that label sym is global and can be referenced from other files

.align n Align the next datum on a  $2^n$  byte boundary, until the next .data or .kdata directive

.set at Tells SPIM to complain if subsequent instructions use \$at .set noat prevents SPIM from complaining if subsequent instructions use \$at

SYSCALLS EXCEPTION CODES

| \$v0 | ARGS                                 | RESULT                                                                                                     |
|------|--------------------------------------|------------------------------------------------------------------------------------------------------------|
| 1    | integer \$a0                         |                                                                                                            |
| 2    | float \$f12                          |                                                                                                            |
| 3    | double \$f12/\$f13                   |                                                                                                            |
| 4    | string \$a0                          |                                                                                                            |
| 5    |                                      | integer (in \$v0)                                                                                          |
| 6    |                                      | float (in \$fO)                                                                                            |
| 7    |                                      | double (in \$fO)                                                                                           |
| 8    | buf \$a0, buflen \$a1                |                                                                                                            |
| 9    | amount \$a                           | address (in \$v0)                                                                                          |
| 10   |                                      |                                                                                                            |
|      | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 1 integer \$a0 2 float \$f12 3 double \$f12/\$f13 4 string \$a0 5 6 7 8 buf \$a0, buflen \$a1 9 amount \$a |

| Number | Name  | Cause of Exception                           |  |  |  |
|--------|-------|----------------------------------------------|--|--|--|
| - 100  | - 100 | 1                                            |  |  |  |
| 0      | Int   | Interrupt (hardware)                         |  |  |  |
| 4      | AdEL  | Address Error Exception (load or instruction |  |  |  |
|        |       | fetch)                                       |  |  |  |
| 5      | AdES  | Address Error Exception (store)              |  |  |  |
| 6      | IBE   | Bus Error on Instruction Fetch               |  |  |  |
| 7      | DBE   | Bus Error on Load or Store                   |  |  |  |
| 8      | Sys   | Syscall Exception                            |  |  |  |
| 9      | Bp    | Breakpoint Exception                         |  |  |  |
| 10     | RI    | Reserved Instruction Exception               |  |  |  |
| 11     | CpU   | Coprocessor Unimplemented                    |  |  |  |
| 12     | Ov    | Arithmetic Overflow Exception                |  |  |  |
| 13     | Tr    | Trap                                         |  |  |  |
| 15     | FPE   | Floating Point Exception                     |  |  |  |
|        |       |                                              |  |  |  |

<sup>[1]</sup> Patterson, David A; Hennessy, John J.: Computer Organization and Design, 3rd Edition. Morgan Kaufmann Publishers. San Francisco, 2005.