timer\_regs.md 2025-08-03

# Timer Registers

Created with Corsair v1.0.4.

## Conventions

| Access mode | Description               |
|-------------|---------------------------|
| ΓW          | Read and Write            |
| rw1c        | Read and Write 1 to Clear |
| rw1s        | Read and Write 1 to Set   |
| го          | Read Only                 |
| гос         | Read Only to Clear        |
| roll        | Read Only / Latch Low     |
| rolh        | Read Only / Latch High    |
| wo          | Write only                |
| WOSC        | Write Only / Self Clear   |

# Register map summary

Base address: 0x00000000

| Name       | Address    | Description            |  |
|------------|------------|------------------------|--|
| TIMER_CTRL | 0x00000000 | TIMER CONTROL REGISTER |  |
| TIMER0     | 0x00000004 | Timer0 Delay Register  |  |
| TIMER1     | 0x00000008 | Timer1 Delay Register  |  |
| PWM0       | 0х0000000с | PWM0 Delay Register    |  |
| PWM1       | 0x00000010 | PWM1 Delay Register    |  |

# TIMER\_CTRL

TIMER CONTROL REGISTER

Address offset: 0x00000000

Reset value: 0x00000000



timer\_regs.md 2025-08-03

| Name   | Bits Mode |      | Reset     | Description      |
|--------|-----------|------|-----------|------------------|
| -      | 31:4      | -    | 0x0000000 | Reserved         |
| PWM_EN | 3:2       | ΓW   | 0x0       | PWM Timer Enable |
| TMR EN | 1:0       | wosc | 0x0       | Enable Timer     |

Back to Register map.

#### TIMER0

Timer0 Delay Register

Address offset: 0x00000004

Reset value: 0x00000000



| Name  | Bits | Mode | Reset      | Description |
|-------|------|------|------------|-------------|
| DELAY | 31:0 | wo   | 0x00000000 | Timer Delay |

Back to Register map.

#### TIMER1

Timer1 Delay Register

Address offset: 0x00000008

Reset value: 0x00000000



| Name  | Bits | Mode | Reset      | Description |
|-------|------|------|------------|-------------|
| DELAY | 31:0 | wo   | 0x00000000 | Timer Delay |

Back to Register map.

#### PWM0

PWM0 Delay Register

Address offset: 0x0000000c

timer\_regs.md 2025-08-03

Reset value: 0x00000000



| Name       | Bits  | Mode | Reset  | Description     |
|------------|-------|------|--------|-----------------|
| DUTY_CYCLE | 31:16 | wo   | 0x0000 | PWM0 Duty Cycle |
| PERIOD     | 15:0  | wo   | 0x0000 | PWM0 Period     |

Back to Register map.

## PWM1

PWM1 Delay Register

Address offset: 0x00000010

Reset value: 0x00000000



| Name       | Bits  | Mode | Reset  | Description     |
|------------|-------|------|--------|-----------------|
| DUTY_CYCLE | 31:16 | wo   | 0x0000 | PWM0 Duty Cycle |
| PERIOD     | 15:0  | wo   | 0x0000 | PWM0 Period     |

Back to Register map.