uart\_regs.md 2025-02-08

# **UART Registers**

Created with Corsair v1.0.4.

#### Conventions

| Access mode | Description               |
|-------------|---------------------------|
| ГW          | Read and Write            |
| rw1c        | Read and Write 1 to Clear |
| rw1s        | Read and Write 1 to Set   |
| го          | Read Only                 |
| гос         | Read Only to Clear        |
| roll        | Read Only / Latch Low     |
| rolh        | Read Only / Latch High    |
| wo          | Write only                |
| WOSC        | Write Only / Self Clear   |

#### Register map summary

Base address: 0x00000000

| Name      | Address    | Description           |  |
|-----------|------------|-----------------------|--|
| UART_CTRL | 0x00000000 | UART CONTROL REGISTER |  |
| UART_STAT | 0x00000004 | UART STATUS REGISTER  |  |
| UART DATA | 0x00000008 | UART DATA REGISTER    |  |

### UART\_CTRL

**UART CONTROL REGISTER** 

Address offset: 0x00000000

Reset value: 0x00000000



Name Bits Mode Reset Description

uart\_regs.md 2025-02-08

| Name      | Bits | Mode | Reset    | Description                                                        |
|-----------|------|------|----------|--------------------------------------------------------------------|
| -         | 31:7 | -    | 0x000000 | Reserved                                                           |
| BAUD_SEL  | 6:5  | ΓW   | 0×0      | Baud Rate Selection (00->4800 / 01->9600 / 10->57600 / 11->115200) |
| RX_IRQ_EN | 4    | ΓW   | 0x0      | Enable RX Interrupt                                                |
| TX_IRQ_EN | 3    | ΓW   | 0x0      | Enable TX Interrupt                                                |
| RX_EN     | 2    | ΓW   | 0x0      | Enable Receiver                                                    |
| TX_EN     | 1    | ſW   | 0x0      | Enable Transmitter                                                 |
| UART_EN   | 0    | ΓW   | 0x0      | Enable Uart                                                        |

Back to Register map.

# UART\_STAT

**UART STATUS REGISTER** 

Address offset: 0x00000004

Reset value: 0x00000012



| Name    | Bits | Mode | Reset    | Description       |
|---------|------|------|----------|-------------------|
| -       | 31:7 | -    | 0x000000 | Reserved          |
| RX_FULL | 6    | ГО   | 0x0      | RX Buffer Full    |
| RX_DONE | 5    | гос  | 0x0      | Receiver Done     |
| RX_RDY  | 4    | ГО   | 0x1      | Receiver Ready    |
| -       | 3    | -    | 0x0      | Reserved          |
| TX_DONE | 2    | ГОС  | 0x0      | Transmitter Done  |
| TX_RDY  | 1    | го   | 0x1      | Transmitter Ready |

Back to Register map.

# UART\_DATA

**UART DATA REGISTER** 

Address offset: 0x00000008

Reset value: 0x00000000

uart\_regs.md 2025-02-08



| Name    | Bits  | Mode | Reset  | Description  |
|---------|-------|------|--------|--------------|
| -       | 31:16 | -    | 0x0000 | Reserved     |
| RX_DATA | 15:8  | ΓΟ   | 0x00   | UART RX Data |
| TX_DATA | 7:0   | wo   | 0x00   | UART TX Data |

Back to Register map.