





- SAP-1 is the first stage in the evolution towards modern computers.
- The main purpose of SAP is to introduce all the crucial ideas behind computer operations.
- Being a simple computer, SAP-1 also covers many advanced concepts.
- SAP-1 is a bus organized computer. All registers are connected to the W bus with the help of tri-state buffers.

- Simple-As-Possible.
- One output device with 8 LEDs
- 32 bytes of Memory.
- 7 instructions
  - 3 with 1 operand
  - 4 with no operand.
- Accumulator Architecture
  - Accumulator
  - Out Register
  - B Register
  - Word size 8-bit









# Old vs New (Instruction)



#### Instruction

The instruction consists of 8bits:

**Divided to:** 

- 4 bits address
- 4 bits opcode

7 4 3 0
Opcode Address of Operand

#### Instruction

The instruction consists of 8bits:

**Divided to:** 

- 5 bits address
- 3 bits opcode



| 7 | 5      | 5 4 0              |
|---|--------|--------------------|
|   | Opcode | Address of Operand |

# Result



The #instructions has decreased but still sufficient

# Old vs New (ALU)



#### ADDER/SUBTRACTOR

It can only do some arithmetic operations such that ADD & SUB

#### **ALU**

- By adding some logical operations such that Logical Shift Right & Shift left
- It has become an ALU



# Result



# Old vs New (Controller)



#### **Instruction Execute Time**

- Any Instruction Takes 6 time signals to be executed
  - 3 time signals for fetch
  - 3 time signals for execute

#### **Instruction Execute Time**

- Make the fetch takes only 2 time signals
- Reset the signal counter immediately after the instruction execution finish



# Result







### ALU

• SAP-1 uses a 2's complement adder-subtractor. When input S<sub>II</sub> is (logic 00), the sum is:

$$S = A + B$$

When S<sub>u</sub> is (logic 01), the Shift Right is:

$$S = A \gg 1$$

When S<sub>u</sub> is (logic 10), Shift left is:

$$S = A \ll 1$$

When S<sub>u</sub> is (logic 11), the sub is:

$$S = A + B' + 1$$

- The ALU is asynchronous and its contents change as soon as the input changes
- When  $E_U$  is high, these contents appear on the W bus.



## Accumulator

- To add/sub/shift two 8-bit numbers A and B, the accumulator register stored the number A.
- The Accumulator has two outputs.
  - One output goes to the ALU
  - The other goes to the bus through tri-state buffers.
- It also stores the (answer of two values) output of ALU through w-bus, when  $\overline{L_A}$  is low.
- It's value is appeared on w-bus when E<sub>A</sub> is high, which can then be read by output register.



## **B** Register

- To add/sub/ shift two 8-bit numbers A and B, the B register stored the number B.
- It supplies the number to be added or subtracted from the contents of accumulator to the ALU.
- When data is available at W-bus and L<sub>B</sub> goes low, at the rising clock edge, B register loads that data.





## **Program counter**

 When SAP-1 is Running Mode (Cp is active), the (5-bit) address is generated by the Program Counter which is then stored into the MAR through W bus (Ep is active).

 The MAR stores the (5-bit) address of data and instruction which are placed in memory.

 A bit later, the MAR applies this 5-bit address to the RAM, where Data or instruction is read from RAM



### MAR

 The MAR stores the (5-bit) address of data and instruction which are placed in memory.

 When SAP-1 is Running Mode, the (5-bit) address is generated by the Program Counter which is then stored into the MAR through W bus.

 A bit later, the MAR applies this 5-bit address to the RAM, where Data or instruction is read from RAM.



## Memory

- In initial design, the RAM is a 32 x 8 static TTL RAM.
   It means there are 32 memory locations (from 0 to 31) and each location contains an 8-bit of data/instruction.
- You can program the RAM to be used for address and data. This allows you to store a program and data in the memory before a computer run.
- During a computer run, the RAM receives 5-bit addresses from the MAR and a read operation is performed,
- in this way, the instruction or data stored in the RAM and when  $\overline{C_E}$  is low the data placed on the W bus for use in some other part of the computer.



## Instruction Register

- When the instruction is placed at bus from memory, the Instruction Register stores this instruction on the next rising clock edge.
- The contents of the instruction register are split into two parts.
- The upper part (3-bit) is a two-state output that goes directly to the block labeled "Controllersequencer"
- The lower part (5-bit) is a three-state output that is read onto the bus when  $\overline{\mathbf{E}_{\mathbf{I}}}$  is low



## **Output Register**



At the end of an arithmetic operation the accumulator contains the word representing the answer.



Then answer stored in the accumulator register is then loaded into the output register through W-bus.



This is done in the next positive clock edge when  $E_A$  is high and  $L_O$  is low.







## Controller

- The Control Unit is responsible for linking all the components together
- The Controller receives 3-bit opcode from IR register
- Then it executes the Instruction using 13-bits different Control Signals

Control Signals :-

$$C_P E_P L_M C_E L_I E_I L_A E_A S_{U(2bits)} E_U L_B L_O$$



# **Control Signals**

| Signal                    | Size   | Active | Function                   |
|---------------------------|--------|--------|----------------------------|
| C <sub>P</sub>            | 1 bit  | High   | Increase the PC            |
| E <sub>P</sub>            | 1 bit  | High   | Write PC content on BUS    |
| $\mathbf{L}_{\mathtt{M}}$ | 1 bit  | Low    | Load MAR from BUS          |
| C <sub>E</sub>            | 1 bit  | Low    | Write RAM content on BUS   |
| L                         | 1 bit  | Low    | Load IR from BUS           |
| E                         | 1 bit  | Low    | Write IR content on BUS    |
| L <sub>A</sub>            | 1 bit  | Low    | Load ACC from BUS          |
| <b>E</b> <sub>A</sub>     | 1 bit  | High   | Write ACC content on BUS   |
| S <sub>U</sub>            | 2 bits | N/A    | Select ALU operation       |
| <b>E</b> <sub>U</sub>     | 1 bit  | High   | Write ALU content on BUS   |
| L <sub>B</sub>            | 1 bit  | Low    | Load Register B from BUS   |
| L <sub>O</sub>            | 1 bit  | Low    | Load OUT Register from BUS |









# Fetch T1,T2

During the address state,  $E_P$  and  $L_M$  are active; this means that the program counter sets up the MAR via the W bus.

A positive clock edge occurs midway through the address state; this loads the MAR with the contents of the PC.

AR←PC

The address, increment, and memory states are called the fetch cycle of SAP-I.



During the memory state, CE' and L'<sub>I</sub> are active. The addressed RAM word sets up the instruction register via the W bus. Midway through the memory state, a positive clock edge loads the instruction register with the addressed RAM word.

IR←M[AR]

This sets up the program counter to count positive clock edges. Halfway through the increment state, a positive clock edge hits the program counter and advances the count by 1.

During the increment state,  $C_P$ , Li is the only active control bits.

PC←PC+1 IR←M[AR]

## **Execution Cycle:**

- The next three states (T<sub>3</sub>, T<sub>4</sub>, and T<sub>5</sub>) are the execution cycle of SAP-1
- The register transfers during the execution cycle depend on the particular instruction being executed.
- What follows are the control routines for different SAP-1 instructions.

## Macro Instructions:

 The instructions we have been programming with (LDA, ADD, SUB, . . .) are sometimes called macro-instructions to distinguish them from micro-instructions.

Each SAP-1 macroinstruction is made up of maximum three micro-operations. For example,
 the LDA macroinstruction consists of the two micro-operations.

## Micro operation:

• The controller-sequencer sends out control words, on during each T state or clock cycle.

These words are like directions telling the rest of the computer what to do.

• Because it produces a small step in the data processing, each control word is called a micro-operation.





| Signal name      | Value | 80 160 240 320 400                     |
|------------------|-------|----------------------------------------|
| JUT CP_SIGNAL    | 0     |                                        |
| JU CLK_C_SIGNAL  | 1     |                                        |
| JU CLR_SIGNAL    | 0     |                                        |
| JUT CLR_C_SIGNAL | 1     |                                        |
| JUL EP_SIGNAL    | 0     |                                        |
| JUT LM_C_SIGNAL  | 1     |                                        |
| JUL CE_C_SIGNAL  | 1     |                                        |
| JUL LI_C_SIGNAL  | 1     |                                        |
| JUL EI_C_SIGNAL  | 1     |                                        |
| JUL LA_C_SIGNAL  | 1     |                                        |
| JUL EA_SIGNAL    | 0     |                                        |
| ± лг SU_SIGNAL   | 0     | 0 XX 0                                 |
| JIT EU_SIGNAL    | 0     |                                        |
| JUL LB_C_SIGNAL  | 1     |                                        |
| JU LO_C_SIGNAL   | 1     |                                        |
| JUL DATA_ACC_ALU | 20    | 7 X 7 X 9 X 10 X 20                    |
| TIT DATA_B_ALU   | 1     | ? X 2 X 1                              |
| TIT DATA_MAR_RAM | 5     | (0 X X 1 X 30 X 2 X 29 X 3 X 4 X 5     |
| ± лг DATA_CU_IR  | 7     | ?X 0 X 1 X 3 X 5 X 7                   |
| ± лг BUS_SIGNAL  | ?     | D0000000000000000000000000000000000000 |
| ■ CLK            | 0     |                                        |
| ■ OUTPUT         | 20    | ? X 20                                 |

**Data in memory** 

#### instruction

### Instruction

```
when "00000" => RAM_OUT <= "00011111"; -- LDA
when "00001" => RAM_OUT <= "00111110"; -- ADD
when "00010" => RAM_OUT <= "001111101"; -- ADD
when "00011" => RAM_OUT <= "011000000"; -- ADD
when "00101" => RAM_OUT <= "011000000"; -- shift left
when "00100" => RAM_OUT <= "10100000"; -- out
when "00101" => RAM_OUT <= "111000000"; -- out
when "01111" => RAM_OUT <= "000000111";</pre>
when "11111" => RAM_OUT <= "000000111";
when "0101" => RAM_OUT <= "111000000"; -- hlt</pre>
```



| Signal name       | Value | 80 160                                 |
|-------------------|-------|----------------------------------------|
| JUT CP_SIGNAL     | 0     |                                        |
| JUT CLK_C_SIGNAL  | 1     |                                        |
| JUT CLR_SIGNAL    | 0     |                                        |
| JUT CLR_C_SIGNAL  | 1     |                                        |
| JUT EP_SIGNAL     | 0     |                                        |
| JUL LM_C_SIGNAL   | 1     |                                        |
| JUT CE_C_SIGNAL   | 1     |                                        |
| JUT LI_C_SIGNAL   | 1     |                                        |
| JUT EI_C_SIGNAL   | 1     |                                        |
| JUT LA_C_SIGNAL   | 1     |                                        |
| JUT EA_SIGNAL     | 0     |                                        |
| ⊞ лг SU_SIGNAL    | 0     | 0 XX 0 XX 0                            |
| JUL EU_SIGNAL     | 0     |                                        |
| JUL LB_C_SIGNAL   | 1     |                                        |
| JUT LO_C_SIGNAL   | 1     |                                        |
| TIT DATA_ACC_ALU  | 248   | 7 X 1 X 252 X 248                      |
| ⊞ JU DATA_B_ALU   | 5     | ? X 5                                  |
| TIT DATA_MAR_RAM  | 5     | (0 X 1 X 30 X 2 X 3 X 4 X 5            |
| ⊞ лг DATA_CU_IR   | 7     | ?X 0 X 2 X 5 X 3 X 5 X                 |
| ⊞ JTLF BUS_SIGNAL | ?     | D0000000000000000000000000000000000000 |
| CLK               | 0     |                                        |
| ⊕ OUTPUT          | 248   | ? X 252 X                              |

#### instruction

### **Data in memory**

```
when "00000" => RAM_OUT <= "00011111"; -- LDA
when "00001" => RAM_OUT <= "01011110"; -- SUB when "11110" => RAM_OUT <= "00000101"; --5
when "00010" => RAM_OUT <= "101000000"; -- OUT when "11111" => RAM_OUT <= "000000001"; --1</pre>
```

