## McGill University ECSE 425 COMPUTER ORGANIZATION AND ARCHITECTURE Fall 2011 Midterm Examination

## **SOLUTION**

10:35-11:25, October 12th, 2011

**Duration: 50 minutes** 

- Write your name and student number in the space below. Do the same on the top of each page of this exam.
- The exam is 8 pages long. Please check that you have all 8 pages.
- There are four questions for a total of 100 points. Not all parts of all questions are worth the same number of points; read the whole exam first and spend your time wisely!
- This is a closed-book exam. You may use one double-sided sheet of notes; please turn this sheet in with your exam.
- Calculators are permitted, but no cell phones or laptops are allowed.
- Clearly state any assumptions you make.
- Write your answers in the space provided. Show your work to receive partial credit, and clearly indicate your final answer.

**Question 1: MIPS Floating Point Pipeline (30 pts)** Consider the following loop that computes the dot product of two vectors.

| Loop: | L.D    | F2, 0(R1)  |
|-------|--------|------------|
|       | L.D    | F4, 0(R2)  |
|       | MULT.D | F2, F2, F4 |
|       | ADD.D  | F0, F0, F2 |
|       | DADDUI | R1, R1, #8 |
|       | DADDUI | R2, R2, #8 |
|       | SUBUI  | R4, R3, R1 |
|       | BNEZ   | R4, Loop   |
|       |        |            |

This code will run on the standard MIPS floating point pipeline, illustrated below.



## (a) (20 pts) Assume:

- Full hazard detection and forwarding logic;
- The register file supports one write and two reads per clock cycle;
- Branches are resolved in ID;
- Branches are handled by flushing the pipeline;
- Memory accesses take one clock cycle;
- Structural hazards are resolved by giving priority to older instructions.

Fill in the chart on the next page to show the timing of one loop iteration.

| <br> |      | 1 |      |      |        |      |       |        |        |       |        |      |      |        |
|------|------|---|------|------|--------|------|-------|--------|--------|-------|--------|------|------|--------|
|      |      |   |      | LD.D | BNEZ+4 | BNEZ | SUBUI | DADDUI | DADDUI | ADD.D | MULT.D | LD.D | LD.D | Instr. |
|      |      |   |      |      |        |      |       |        |        |       |        |      | F    | 1      |
|      |      |   |      |      |        |      |       |        |        |       |        | Ŧ    | D    | 2      |
|      |      |   |      |      |        |      |       |        |        |       | F      | D    | Ε    | 3      |
|      |      |   |      |      |        |      |       |        |        | F     | D      | Ħ    | М    | 4      |
|      |      |   |      |      |        |      |       |        |        | stl   | stl    | ×    | W    | 5      |
|      |      |   |      |      |        |      |       |        | F      | D     | M1     | W    |      | 6      |
|      |      |   |      |      |        |      |       |        | stl    | stl   | M2     |      |      | 7      |
|      |      |   |      |      |        |      |       |        | рs     | рs    | М3     |      |      | 8      |
|      |      |   |      |      |        |      |       |        | stl    | stl   | M4     |      |      | 9      |
|      |      |   |      |      |        |      |       |        | stl    | stl   | М5     |      |      | 10     |
|      |      |   |      |      |        |      |       |        | stl    | stl   | М6     |      |      | 11     |
|      |      |   |      |      |        |      |       |        | stl    | stl   | M7     |      |      | 12     |
|      |      |   |      |      |        |      |       | F      | D      | A1    | М      |      |      | 13     |
|      |      |   |      |      |        |      | F     | Д      | н      | A2    | W      |      |      | 14     |
|      |      |   |      |      |        | F    | Д     | H      | М      | А3    |        |      |      | 15     |
|      |      |   |      |      | Ŧ      | D    | Ξ     | M      | M      | 4A    |        |      |      | 16     |
|      |      |   |      |      | stl    | stl  | M     | M      |        | M     |        |      |      | 17     |
|      |      |   |      |      | stl    | stl  | stl   |        |        | M     |        |      |      | 18     |
|      |      |   |      | F    | flsh   | Е    | W     |        |        |       |        |      |      | 19     |
|      |      |   |      | D    |        | М    |       |        |        |       |        |      |      | 20     |
|      |      |   |      | E    |        | W    |       |        |        |       |        |      |      | 21     |
|      |      |   |      | М    |        |      |       |        |        |       |        |      |      | 22     |
|      | <br> |   | <br> | W    |        |      |       |        |        |       |        |      |      | 23     |
|      |      |   |      |      |        |      |       |        |        |       |        |      |      | 24     |
|      |      |   |      |      |        |      |       |        |        |       |        |      |      | 25     |

**(b) (3 pts)** If initially R3-R1 = 160, how many cycles are required to execute the loop given the assumptions in part (a)?

- Each iteration decrements R3 by 8. 160/8 = 20; there are 20 iterations.
- We observer in part (a) that the second iteration begins executing at cycle 19; each iteration requires 18 cycles. 20 \* 18 = 360 cycles in total
- Since the branch results in a flush, each iteration has the same behavior (no difference in timing results from misprediction, since we aren't predicting).

**(c) (3 pts)** What about the MIPS FP pipeline makes maintaining precise exceptions challenging? Give a brief example.

Because the different FP functional units have different latencies, instructions can complete out of order. As a result, a later instruction may finish, and irrevocably modify system state, before it is known that an earlier instruction will cause an exception. When the exception occurs, the effective state at the end of that earlier instruction cannot be restored; this is known as an imprecise exception.

Consider the following instruction sequence:

I1: DIVD F0, F2, F4 I2: ADDD F6, F6, F8

ADDD will issue and complete prior to DIVD. Since ADDD destroys an operand (F6), if DIVD causes an exception, the state as of the beginning of I1 cannot be restored.

- (d) (2 pts) Give two reasons why maintaining precise exceptions is important.
  - It is required for virtual memory: without precise exceptions, a processor can't resume after an exception is handled, since the state of the processor may be incorrect.
  - The IEEE FP standard requires it.
  - It is helpful for debugging: without precise exceptions, diagnosing the cause of an exception during debugging is challenging, since later instructions may have modified the value of registers used by earlier instructions.
- **(e) (2 pts)** *Briefly* describe one way of extending the MIPS FP pipeline to support precise exceptions.
  - Save operands before they are used (history file).
  - Hold results before they are committed (future file, similar to re-order buffer).
  - Prevent FP operations from overlapping.
  - Only allow FP operations to overlap when it can be shown that currently executing FP operations will not cause an exception.

**Question 2: Loop Unrolling and Code Scheduling (30 pts)** Consider the code in Question 1 once more.

(a) (5 pts) Indicate which pairs of instructions have RAW, WAR, and WAW hazards in the above code segment (specify the pair of instructions and hazard type).

Identifying hazards is different from identifying stalls. In this problem, we find all dependencies, independent of whether or not they cause a stall in practice.

RAW: (I1
$$\rightarrow$$
I3), (I2 $\rightarrow$ I3), (I3 $\rightarrow$ I4), (I7 $\rightarrow$ I8), (I5 $\rightarrow$ I7) WAR: WAW: (I3 $\rightarrow$ I1)

**(b) (5 pts)** Perform register renaming on the above code segment to eliminate as many of the hazards in part (a) as possible without violating true dependencies.

| Loop: | L.D    | F2, 0(R1)          |
|-------|--------|--------------------|
|       | L.D    | F4, 0(r2)          |
|       | MULT.D | <b>F6</b> , F2, F4 |
|       | ADD.D  | F0, F0, <b>F6</b>  |
|       | DADDUI | R1, R1, #8         |
|       | DADDUI | R2, R2, #8         |
|       | SUBUI  | R4, R3, R1         |
|       | BNEZ   | R4, Loop           |
|       |        |                    |

## Question 3: Amdahl's Law, Cost, and Yield (20 pts)

Three enhancements with the following speedups are proposed for a new architecture:  $S_1=2$ ,  $S_2=8$ ,  $S_3=32$ . The enhancements are mutually exclusive, and may be applied 40%, 20% and 10% of the time, respectively.

(a) (10 pts) What is the best speedup that can be achieved using any pair of enhancements?

Speedup(
$$S_x$$
,  $S_y$ ) = ((1 -  $F_x$  -  $F_y$ ) + 1/ $S_x$  + 1/ $S_y$ )-1

Speedup(S<sub>1</sub>, S<sub>2</sub>) = 
$$((1 - 0.4 - 0.2) + 0.4/2 + 0.2/8)^{-1} = 1.6$$
  
Speedup(S<sub>1</sub>, S<sub>3</sub>) =  $((1 - 0.4 - 0.1) + 0.4/2 + 0.1/32)^{-1} = 1.42$   
Speedup(S<sub>2</sub>, S<sub>3</sub>) =  $((1 - 0.2 - 0.1) + 0.2/8 + 0.1/32)^{-1} = 1.37$ 

Where speedup is concerned,  $S_1$  and  $S_2$  is the best combination.

**(b) (10 pts)** Unenhanced, the architecture requires 200 mm<sup>2</sup>. Enhancements 1, 2 and 3 increase the area of the processor by 10, 25, and 100 mm<sup>2</sup> respectively. When multiple metrics are important, we can combine them to determine the best possible trade-off. Determine which pair of enhancements strikes the best trade-off in performance improvement and yield by maximizing the objective function:

Assume that wafer yield is 1, defect density is  $0.04/\text{cm}^2$ , and  $\alpha = 4$ .

The first step is to convert the areas of each processor we're evaluating to cm<sup>2</sup> so that the units match the units of our given defect density (/cm<sup>2</sup>).

```
Area(S_1, S_2) = 200 mm<sup>2</sup> + 10 mm<sup>2</sup> + 25 mm<sup>2</sup> = 235 mm<sup>2</sup> = 2.35 cm<sup>2</sup>
Area(S_1, S_3) = 200 mm<sup>2</sup> + 10 mm<sup>2</sup> + 100 mm<sup>2</sup> = 310 mm<sup>2</sup> = 3.1 cm<sup>2</sup>
Area(S_2, S_3) = 200 mm<sup>2</sup> + 25 mm<sup>2</sup> + 100 mm<sup>2</sup> = 325 mm<sup>2</sup> = 3.25 cm<sup>2</sup>
```

Now we can calculate the yield of each combination of enhancements.

```
Yield(S<sub>1</sub>, S<sub>2</sub>) = (1 + 0.25 * 0.04 * 2.35)^{-4} = 0.91
Yield(S<sub>1</sub>, S<sub>3</sub>) = (1 + 0.25 * 0.04 * 3.10)^{-4} = 0.89
Yield(S<sub>2</sub>, S<sub>3</sub>) = (1 + 0.25 * 0.04 * 3.25)^{-4} = 0.88
```

And finally, we can calculate Speedup × Yield (SXY) for each pair.

$$SXY(S_1, S_2) = 1.6 * 0.91 = 1.72$$
  
 $SXY(S_1, S_3) = 1.42 * 0.89 = 1.26$   
 $SXY(S_2, S_3) = 1.37 * 0.88 = 1.21$ 

Where speedup and yield are concerned,  $S_1$  and  $S_2$  are the best combination.

**Question 4: Branch Prediction (20 pts)** Consider a simple program with one branch. Given the different predictors and the following sequence of branch outcomes, complete the tables below.

**(a) (10 pts)** What is the branch prediction accuracy of a 1-bit predictor? Assume all predictor state is initialized to "not taken," or N.

| Prediction | Outcome | Update |
|------------|---------|--------|
| N          | T       | T      |
| T          | T       | T      |
| T          | T       | T      |
| T          | N       | N      |
| N          | T       | T      |
| T          | N       | N      |
| N          | T       | T      |
| T          | T       | T      |
| T          | T       | T      |
| T          | N       | N      |
| N          | T       | T      |
| T          | N       | N      |

4/12 correct, or 33% accuracy.

**(b) (10 pts)** What is the branch prediction accuracy of a (1, 1) correlating predictor? The branch history register (BHR) is used to store the direction of the last branch. Assume all predictor state is initialized to "not taken," or N.

| Pred.: last<br>branch N | Pred.: last<br>branch T | BHR | Pred. | Outcome | Update: last<br>branch N | Update: last<br>branch T |  |
|-------------------------|-------------------------|-----|-------|---------|--------------------------|--------------------------|--|
| N                       | N                       | N   | N     | T       | T                        | N                        |  |
| T                       | N                       | T   | N     | T       | T                        | T                        |  |
| T                       | T                       | T   | T     | T       | T                        | T                        |  |
| T                       | T                       | T   | Т     | N       | T                        | N                        |  |
| T                       | N                       | N   | Т     | T       | T                        | N                        |  |
| T                       | N                       | Т   | N     | N       | T                        | N                        |  |
| T                       | N                       | N   | Т     | T       | T                        | N                        |  |
| T                       | N                       | Т   | N     | T       | T                        | T                        |  |
| T                       | T                       | T   | Т     | T       | T                        | T                        |  |
| T                       | T                       | T   | T     | N       | T                        | N                        |  |
| T                       | N                       | N   | T     | T       | T                        | N                        |  |
| T                       | N                       | T   | N     | N       | T                        | N                        |  |

7/12 correct, or 58% accuracy.