# McGill University ECSE 425: COMPUTER ORGANIZATION AND ARCHITECTURE Winter 2017 Midterm Examination

1:05 - 2:25 PM, February 15th, 2017

**Duration: 80 minutes** 

- Write your name and student number in the space below. Do the same on the top of each page of this exam.
- The exam is 12 pages long. Please check that you have all 12 pages.
- There are four questions for a total of 80 points, or one point per minute. Not all parts of all questions are worth the same number of points; read the whole exam first and spend your time wisely!
- This is a closed-book exam.
- Faculty standard calculators are permitted; no cell phones or laptops.
- Clearly state any assumptions you make.
- Write your answers in the space provided. Show your work to receive full credit, and clearly indicate your final answer.

| Name:           |  |  |  |  |  |  |
|-----------------|--|--|--|--|--|--|
|                 |  |  |  |  |  |  |
|                 |  |  |  |  |  |  |
| Student Number: |  |  |  |  |  |  |

### Question 1: The Long and Short (Answer) of It (20 pts total)

Respond to each of the following; two to four sentences should be adequate in each case. *No credit* will be given for unjustified assertions.

**a. (4 pts)** Assume a 48-bit virtual address space, with 16 KB pages. Main memory has a 64 GB capacity. L1 is four-way set associative, virtually indexed, physically tagged, with 128B blocks. Assuming the L1 cache is as large as possible, how many bits are used for block tag, index, and offset?

**b. (4 pts)** *Miss rate* is an imperfect measure of cache performance. Give a concrete example of when *miss rate* might decrease while *average memory access time* increases.

**c. (4 pts)** Assume a cache hierarchy with two levels of caching consisting of split, 64 KB L1 caches, and a unified 256 KB L2. L1 is *direct-mapped*, and implements *write-back* and *write-allocate* policies. L2 is *inclusive*. What is expected to happen to the local L2 miss rate if the capacity of the L1 caches is doubled? Why?

Name:

**d. (4 pts)** A *structural hazard* arises in a standard five-stage pipeline when a *unified* L1 cache is used. Describe (i) *the hazard and its consequences*, and (ii) *how it is mitigated*.

ID:

**e. (4 pts)** Re-schedule the following instructions to eliminate stalls. Assume a standard five-stage pipeline with full hazard detection and forwarding.

LW R2, 0(R1)

LW R4, 0(R3)

ADD R5, R2, R4

SW R5, 4(R1)

LW R6, 8(R1)

LW R7, 8(R3)

SUB R8, R6, R7

SW R8, 12(R3)

## Question 2: Cache Me Outside (20 pts)

Consider a hierarchical cache with the following contents. All state, tags and data are in hexadecimal format. Assume that L1 and L2 are *exclusive*. Assume *little-endianness*, i.e., that the least significant byte in a word is stored in the least significant address.

L1 Cache

| Set | Valid | Dirty | Tag | Data |    |    |            |            |    |    |    |     |    |    |    |    |            |            |    |
|-----|-------|-------|-----|------|----|----|------------|------------|----|----|----|-----|----|----|----|----|------------|------------|----|
| 0   | 0     | 0     | 34  | 83   | ab | 57 | 88         | 31         | e7 | a0 | 5e | 8f  | 4c | e4 | df | 63 | 77         | <b>c</b> 6 | 5e |
| 1   | 0     | 0     | 1f  | d2   | ce | aa | 7c         | 82         | 23 | d7 | d7 | 1f  | 64 | 76 | c7 | a3 | dc         | 19         | 78 |
| 2   | 1     | 0     | d3  | e6   | 65 | 8d | 3b         | е3         | 53 | f8 | d7 | f8  | 40 | 3d | f2 | 80 | 42         | 0a         | f0 |
| 3   | 1     | 1     | 2d  | 0c   | b8 | 00 | e4         | d7         | 60 | 58 | b0 | 71  | 4e | 10 | f7 | b9 | 5f         | 58         | c7 |
| 4   | 0     | 0     | 67  | 5f   | 91 | 85 | 64         | de         | 45 | ca | e8 | 84  | b7 | c0 | 41 | 6e | 5c         | d4         | 64 |
| 5   | 1     | 1     | d3  | be   | 8a | 35 | b0         | 9b         | 75 | 70 | 48 | 8 0 | 06 | a0 | bd | 13 | <b>c</b> 6 | 69         | a0 |
| 6   | 0     | 0     | 22  | 2a   | a4 | 7b | bd         | 72         | a1 | f7 | 51 | 19  | 3b | 55 | fc | d8 | 52         | 30         | 35 |
| 7   | 1     | 0     | 00  | 30   | 4b | 12 | c0         | 2f         | 51 | 8d | 3a | 8e  | 57 | c7 | 8b | be | 44         | 93         | a2 |
| 8   | 1     | 0     | ab  | df   | cd | 5a | f7         | 7f         | 4b | cd | b3 | 58  | a5 | 4d | 46 | f5 | 30         | 91         | e6 |
| 9   | 0     | 0     | 12  | ee   | f9 | 86 | 7d         | 24         | dd | 98 | 7с | 8c  | a7 | de | ec | bc | <b>a</b> 5 | 06         | cb |
| 10  | 1     | 1     | e3  | 2c   | 5b | af | <b>c</b> 6 | 92         | 09 | cf | ca | a9  | e5 | f2 | 87 | d2 | 91         | 9b         | 1d |
| 11  | 1     | 0     | df  | e8   | af | 5b | 2e         | 4a         | 77 | e0 | 0c | 1d  | d0 | се | 0b | b8 | ac         | a6         | 9c |
| 12  | 0     | 0     | ee  | 9d   | b7 | 11 | e9         | 68         | 7c | a3 | 4f | 91  | 17 | 2f | b3 | 3d | 85         | 92         | 33 |
| 13  | 1     | 0     | 1d  | cd   | 8b | 2f | 5d         | <b>c</b> 8 | de | 16 | 90 | d2  | 4e | е3 | 20 | 12 | 83         | f2         | 62 |
| 14  | 0     | 0     | a0  | d5   | d0 | a3 | 4b         | 9e         | 1a | d4 | 55 | a3  | 9b | 1d | 98 | 26 | 38         | <b>a</b> 5 | e0 |
| 15  | 1     | 1     | 55  | a5   | 65 | 2b | 9f         | 55         | 20 | 72 | e6 | 25  | 23 | 07 | e1 | bf | 7f         | 72         | 1e |

L2 Cache

| Set | Valid | Dirty | Tag | Data       |     |    |    |    |    |    |    |            |    |    |    |    |    |    |    |
|-----|-------|-------|-----|------------|-----|----|----|----|----|----|----|------------|----|----|----|----|----|----|----|
| 0   | 0     | 0     | 22  | d0         | 3c  | 82 | d0 | e4 | 04 | 93 | 50 | 9c         | 4f | 9a | 4a | f1 | 6d | 21 | 22 |
| 1   | 1     | 1     | d2  | 54         | 9d  | 9b | 59 | ba | aa | a5 | d0 | 66         | ea | 4d | 7с | b6 | ef | 9d | 9d |
| 2   | 1     | 0     | 17  | 05         | ff  | 99 | 48 | d9 | a8 | 86 | 0b | 07         | 60 | 74 | 60 | 97 | 42 | c0 | 51 |
| 3   | 1     | 0     | 8d  | ea         | b4  | e8 | 01 | cf | 8c | 54 | 96 | 3a         | 8f | 5e | b1 | d1 | 58 | 53 | 07 |
| 4   | 0     | 0     | 88  | 20         | 03  | 80 | 6e | 6b | c1 | 71 | 3b | 12         | 2f | 3с | 59 | f0 | 6c | f9 | 1c |
| 5   | 1     | 0     | 2d  | 99         | ec  | 4f | d6 | 40 | df | 28 | 4d | 0f         | 8f | 64 | 66 | ec | 10 | ff | CC |
| 6   | 1     | 1     | 22  | ec         | de  | a2 | 6c | 4b | 93 | ad | f4 | 5b         | ed | 48 | 2a | cf | b4 | ca | 45 |
| 7   | 1     | 0     | 8d  | 97         | 73  | 42 | 76 | bb | e0 | 4c | 40 | bd         | eb | 5c | b1 | 74 | 72 | 6a | c4 |
| 8   | 0     | 0     | a9  | 10         | 8 0 | 90 | d3 | 59 | 48 | d4 | 5d | af         | 5c | 97 | b7 | 66 | f2 | fa | 3c |
| 9   | 0     | 0     | 0e  | 85         | 8f  | 34 | e7 | 8a | f9 | 2e | d9 | <b>c</b> 5 | 1f | 21 | 85 | 88 | a0 | 03 | 15 |
| 10  | 1     | 1     | 31  | 5c         | 6a  | ec | f3 | e0 | 72 | 84 | 97 | 55         | 65 | CC | a1 | 7b | 9d | 61 | 24 |
| 11  | 1     | 0     | b8  | 77         | 93  | 42 | c7 | a1 | 98 | 44 | 2b | 15         | 90 | 1f | d7 | cf | a5 | 94 | 40 |
| 12  | 1     | 1     | ab  | e5         | 05  | bf | ac | 67 | 2d | 7b | f1 | 76         | e9 | CC | 16 | 7d | e8 | 1a | c3 |
| 13  | 1     | 0     | 4d  | <b>c</b> 9 | 27  | 66 | 71 | 42 | df | 83 | 6d | ca         | a9 | 59 | е3 | a9 | fe | 15 | 18 |
| 14  | 0     | 0     | ab  | 5c         | ea  | ab | 14 | 8a | fa | 11 | b0 | 00         | 40 | 46 | 6c | 72 | 89 | 0f | f8 |
| 15  | 1     | 1     | 1c  | a0         | 0b  | 47 | 8d | b1 | 3e | 6b | 42 | 7d         | be | 76 | b8 | 1e | 0c | 45 | 88 |

Indicate the changes made to any cache blocks in L1 or L2 as a consequence of servicing the following requests. In the case of read requests, indicate what data is returned.

| Na | ime:                                    | ID:     |
|----|-----------------------------------------|---------|
| a. | (4 pts) 16-bit read access from address | 0xe3aa. |
|    |                                         |         |
|    |                                         |         |
| b. | (8 pts) Write of Oxbeef to address Oxb  | 8be.    |
|    |                                         |         |
|    |                                         |         |
|    |                                         |         |
|    |                                         |         |

**c. (8 pts)** 16-bit read access from address 0x2262.

#### **Question 3: This Memory Performance is Great Again (20 pts)**

Consider a pipelined processor that runs at 1 GHz and has a base CPI of 1.5 when all cache accesses hit. The only instructions that read data from or write data to memory are loads (10% of all instructions) and stores (15% of all instructions).

The memory system for this computer is composed of a split L1 cache. Both the I-cache and D-cache are direct-mapped and hold  $64~\rm KB$  each. The I-cache has a 1% miss rate; the D-cache has a miss rate of 10%.

The 1 MB *inclusive*, unified L2 cache has an access time of 15 ns. Of all memory references sent to the L2 cache in this system, 60% are satisfied without going to main memory. Main memory has an access latency of 200 ns. Assume that L2 and main memory transfer times are accounted for in the access times above.

Assume that L1 is *write-back*, *write-allocate*, and 50% of evicted data is *dirty*; assume that L2 is *write-through*, *no-write-allocate*, and that 90% of writes to main memory are handled by a *write buffer* without *blocking* (stalling) the processor.

**a. (2 pts)** What is the average memory access time (in cycles) for read accesses to L2?

**b.** (2 pts) What is the average memory access time (in cycles) for write accesses to L2?

c. (4 pts) What is the average memory access time (in cycles) for instruction accesses?

| Na | me: ID:                                                                       |
|----|-------------------------------------------------------------------------------|
| d. | (8 pts) What is the average memory access time (in cycles) for data accesses? |
|    |                                                                               |
|    |                                                                               |
|    |                                                                               |
|    |                                                                               |
| e. | (4 pts) What is the overall CPI of the system?                                |
|    |                                                                               |
|    |                                                                               |

## Question 4: Assemble the Pipeline; Who Will Pay for It? (20 pts)

Consider the following code:

LW R6, 12(R1) R7, R0, 2 ADDI EQ2: BNEQ R6, R7, EQ1 ADD R8, R2, R3 MULT R10, R6, R5 J **END** EQ1: ADDI R7, R0, 1 BNEQ R6, R7, DEF R8, R2, R3 **SUB** LW R9, 20(R1) MULT R10, R8, R9 **END** J DEF: ADDI R8, R0, 0 R10, R0, 0 ADDI END: SW R8, 28(R1) R10, 32(R1) SW

and corresponding initial memory state:

| Address | Value |
|---------|-------|
| 0x1000  | 5     |
| 0x1004  | 1     |
| 0x1008  | 3     |
| 0x100C  | 1     |
| 0x1010  | 2     |
| 0x1014  | 4     |
| 0x1018  | 8     |
| 0x101C  | 12    |
| 0x1020  | 3     |

This code will run on the standard MIPS floating point pipeline, illustrated below.



#### Assume:

- Full hazard detection and forwarding logic;
- The register file supports one write and two reads per clock cycle;
- Branch targets and conditions and jump targets are resolved in ID;
- Branches are handled by predicting not taken;
- I is treated as a branch instruction for branch prediction purposes:
- Split L1 instruction and data caches service all requests in one clock cycle;
- Two or more instructions may simultaneously pass through MEM (WB) as long as only one makes use of the memory (register file);
- Structural hazards are resolved by giving priority to older instructions.

Complete the chart on the next page to show the execution of the code if R1 = 0x1000 initially. Indicate pipeline stages with  $\{F, D, X, Mi, Ai, M, W\}$ , and stalls with S.

|  |  |  |  |  |  |  |  |  | Instruction |
|--|--|--|--|--|--|--|--|--|-------------|
|  |  |  |  |  |  |  |  |  | 1           |
|  |  |  |  |  |  |  |  |  | 2           |
|  |  |  |  |  |  |  |  |  | 3           |
|  |  |  |  |  |  |  |  |  | 4           |
|  |  |  |  |  |  |  |  |  | 51          |
|  |  |  |  |  |  |  |  |  | 6           |
|  |  |  |  |  |  |  |  |  | 7           |
|  |  |  |  |  |  |  |  |  | 8           |
|  |  |  |  |  |  |  |  |  | 9           |
|  |  |  |  |  |  |  |  |  | 0           |
|  |  |  |  |  |  |  |  |  | 1 1         |
|  |  |  |  |  |  |  |  |  | 1 2         |
|  |  |  |  |  |  |  |  |  | 3           |
|  |  |  |  |  |  |  |  |  | 4           |
|  |  |  |  |  |  |  |  |  | 5 1         |
|  |  |  |  |  |  |  |  |  | 1           |
|  |  |  |  |  |  |  |  |  | 1 7         |
|  |  |  |  |  |  |  |  |  | 8           |
|  |  |  |  |  |  |  |  |  | 1 9         |
|  |  |  |  |  |  |  |  |  | 2           |
|  |  |  |  |  |  |  |  |  | 2           |
|  |  |  |  |  |  |  |  |  | 2           |
|  |  |  |  |  |  |  |  |  | 2           |
|  |  |  |  |  |  |  |  |  | 2           |

**Additional Page**