

# NCT5585D Programming Guide

Note: The NCT5585D datasheet should be used along with this document.

Date: 11/08/2019 Revision: 0.1



## **NCT5585D Programming Guide Revision History**

| Version | Date       | Page | Description   |
|---------|------------|------|---------------|
| 0.1     | 11/08/2019 | N.A. | First Release |
|         |            |      |               |
|         |            |      |               |
|         |            |      |               |
|         |            |      |               |

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this data sheet belong to their respective owners.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Nuvoton customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Nuvoton for any damages resulting from such improper use or sales.

Publication Release Date: Nov 08, 2019



| 1.                       | PROGRAMMING THE LEGACY PARTS                           | 1        |
|--------------------------|--------------------------------------------------------|----------|
| 1.1                      | How to enable COMA                                     | 1        |
| 1.2                      | How to enable KBC                                      | 1        |
| 2.                       | PROGRAMMING THE ACPI POWER LOSS FUNCTION               | 2        |
| 3.                       | PROGRAMMING HARDWARE MONITOR FUNCTIONS                 | 2        |
| 3.1                      | Reading the input voltage value from voltage channel   | 3        |
| 3.2                      | Reading the temperature value from temperature channel | 5        |
| 3.3                      | Reading the CPU temperature by AMD® SB-TSI             | 7        |
| 3.4                      | Reading the CPU temperature by Intel® PECI             | 9        |
| 3.5<br>3.5<br>3.5<br>3.5 | 5.2 Fan Speed Control Output Method                    | 14<br>15 |
| 3.6                      | OVT                                                    | 30       |
| 3.7                      | Reading the correct temperature value by AMDTSI        | 31       |
| 4.                       | SMBUS MASTER - MANUAL MODE                             | 35       |
| 4.1                      | Hardware                                               | 35       |
| 4.2                      | Software                                               | 35       |
| 4.3                      | Manual Mode Example                                    | 38       |
| 4.4                      | Polling Mode Example                                   | 39       |
| 5.                       | WATCH DOG TIMER                                        | 40       |
| 5.1                      | Enable Timer                                           | 41       |
| 5.2                      | Disable Timer                                          | 41       |

| 5.3 | Application Note           | 41 |
|-----|----------------------------|----|
| 6.  | I <sup>2</sup> C ACCESS    | 42 |
| 6.1 | Hardware Monitor Registers | 42 |
| 6.2 | GPIO Registers             | 43 |



### 1. PROGRAMMING THE LEGACY PARTS

#### 1.1 How to enable COMA

- 1) Pin default function is GPIO8.
- 2) BIOS have to check the following.

| Global Control<br>Register | Value needed to enable COMA | Default value |
|----------------------------|-----------------------------|---------------|
| CR2A                       | Bit 7 = 0                   | Bit 7 = 1     |
| CR2B                       | Bit 0 = 0                   | Bit 0 = 0     |
| Logical Device 2           | Value needed to enable COMA | Default value |
| CR30                       | 0x01                        | 0x01          |
| CR60                       | 0x03                        | 0x03          |
| CR61                       | 0xF8                        | 0xF8          |
| CR70                       | 0x04                        | 0x04          |

#### 1.2 How to enable KBC

- 1) Pin default function is KBC.
- 2) BIOS have to check the following and issue self test command.

| Global Control<br>Register | Value needed to enable KBC | Default value  |
|----------------------------|----------------------------|----------------|
| CR2A                       | Bit 1:0 = 00               | Bit 1:0 = 00   |
| LD12 CREB                  | Bit 5:2 = 0000             | Bit 5:2 = 0000 |
| Logical Device 5           | Value needed to enable KBC | Default value  |
| CR30                       | 0x01                       | 0x00           |
| CR60                       | 0x00                       | 0x00           |
| CR61                       | 0x60                       | 0x00           |
| CR62                       | 0x00                       | 0x00           |
| CR63                       | 0x64                       | 0x00           |
| CR70                       | 0x01                       | 0x00           |
| CR72                       | 0x0C                       | 0x00           |
| CRF0                       | 0x43                       | 0x43           |

- 1 -

Publication Release Date: Nov 08, 2019



### 2. PROGRAMMING THE ACPI POWER LOSS FUNCTION

| ACPI Power Loss Function Selection | Index                            | Value |
|------------------------------------|----------------------------------|-------|
| Always off                         | Logical Device A<br>CRE4 bit 6:5 | 00b   |
| Always off                         | Logical Device A<br>CRE7 bit 4   | 0b    |
| Alwaya an                          | Logical Device A<br>CRE4 bit 6:5 | 01b   |
| Always on                          | Logical Device A<br>CRE7 bit 4   | 1b    |
|                                    | Logical Device A<br>CRE4 bit 6:5 | 10b   |
| Last status after power on         | Logical Device A<br>CRE7 bit 4   | 1b    |
|                                    | Logical Device A<br>CRE6 bit 4   | 0b    |
|                                    | Logical Device A<br>CRE4 bit 6:5 | 10b   |
| Last status before power off       | Logical Device A<br>CRE7 bit 4   | 0b    |
|                                    | Logical Device A<br>CRE6 bit 4   | 1b    |

### 3. PROGRAMMING HARDWARE MONITOR FUNCTIONS

BIOS have to check the following registers first. Take Hardware Monitor IO space as an example.

| Logical Device B | Value needed to enable<br>Hardware Monitor Function | Default value |
|------------------|-----------------------------------------------------|---------------|
| CR30             | 0x01                                                | 0x00          |
| CR60             | 0x02                                                | 0x00          |
| CR61             | 0x90                                                | 0x00          |
| CR62             | 0xXX                                                | 0x00          |
| CR63             | 0xXX                                                | 0x00          |
| CR64             | 0x02                                                | 0x00          |
| CR65             | 0x00                                                | 0x00          |
| CR70             | 0x00                                                | 0x00          |

- 2 - Publication Release Date: Nov 08, 2019



### 3.1 Reading the input voltage value from voltage channel

The nine analog inputs of the hardware monitor block connect to an 8-bit Analog to Digital Converter (ADC) and consist of 5 general-purpose inputs connected to external device pins (CPUVOCRE, VIN0 – VIN2) and 7 internal signals connected to the power supplies (AVSB, VBAT, 3VSB and 3VCC). All inputs are limited to a maximum voltage of 2.048V due to an internal setting of 8mV LSB (256 steps x 8mV = 2.048V). All inputs to the ADC must limit the maximum voltage by using a voltage divider. The power supplies have internal resistors, while the external pins require outside limiting resistors as described below.



- 3 -



Input voltages greater than 2.048 V should be reduced by an external resistor divider to keep the input voltages in the proper range. For example, input voltage  $V_0$  (+12 V) should be reduced before it is connected to VINO according to the following equation:

$$VIN0 = V_0 \times \frac{R_2}{R_1 + R_2}$$

R1 and R2 can be set to 110 K $\Omega$  and 10 K $\Omega$ , respectively, to reduce V<sub>0</sub> from +12 V to less than 2.048 V.

All the internal inputs of the ADC, AVSB, VBAT, 3VSB and 3VCC utilize an integrated voltage divider with both resistors equal to  $34K\Omega$ , yielding a voltage one half of the power supply. Since one would expect a worst-case 10% variation or a 3.63V maximum voltage, the input to the ADC will be 1.815V, well within the maximum range.

$$V_{\mbox{\tiny in}} = VCC imes rac{34K\Omega}{34K\Omega + 34K\Omega} \cong 1.65V$$
 , where VCC is set to 3.3V

The CPUVCORE pin feeds directly into the ADC with no voltage divider since the nominal voltage on this pin is only 1.2V.

Both of these solutions are illustrated in the figure above.

The data format for voltage detection is an eight-bit value, and each unit represents an interval of 8 mV.

- 4 -

If the source voltage was reduced by a voltage divider, the detected voltage value must be scaled accordingly.

Take IO space 0x200 for example:

| Monitored Voltage<br>Channel | Register to store<br>the monitored<br>value (RegValue) | Monitored Voltage<br>Channel | Register to store<br>the monitored<br>value (RegValue) |
|------------------------------|--------------------------------------------------------|------------------------------|--------------------------------------------------------|
| CPUVCORE                     | 0x200                                                  | 3VSB                         | 0x207                                                  |
| VIN1                         | 0x201                                                  | VBAT                         | 0x208                                                  |
| AVSB                         | 0x202                                                  | VTT                          | 0x209                                                  |
| 3VCC                         | 0x203                                                  | VIN2                         | 0x20C                                                  |
| VIN0                         | 0x204                                                  | VIN7                         | 0x20E                                                  |

#### The following are the equations for each voltage channel.

1. CPUVCORE and VIN [0:3]

Measured Voltage = RegValue [0x20X] \* 0.008 Volt

2. 3VCC

Measured Voltage = RegValue [0x203] \* 0.008 \* 2 Volt

3. AVSB

Measured Voltage = RegValue [0x202] \* 0.008 \* 2 Volt

4. VBAT



Measured Voltage = RegValue [0x208] \* 0.008 \* 2 Volt

5. 3VSB

Measured Voltage = RegValue [0x207] \* 0.008 \* 2 Volt

#### 3.2 Reading the temperature value from temperature channel

The data format for sensors SYSTIN, CPUTIN and AUXTIN is 9-bit, two's-complement. This is illustrated in the table below. There are two sources of temperature data: external thermistors or thermal diodes.

Temperature Data Format

| TEMPERATURE | 8-BIT DIGITAL OUTPUT |           | 9-BIT DIGITAL OUTPUT |           |
|-------------|----------------------|-----------|----------------------|-----------|
| TEMPERATURE | 8-BIT BINARY         | 8-BIT HEX | 9-BIT BINARY         | 9-BIT HEX |
| +125°C      | 0111,1101 7Dh        |           | 0,1111,1010          | 0FAh      |
| +25°C       | 0001,1001            | 19h       | 0,0011,0010          | 032h      |
| +1°C        | 0000,0001            | 01h       | 0,0000,0010          | 002h      |
| +0.5°C      | -                    | -         | 0,0000,0001          | 001h      |
| +0°C        | 0000,0000            | 00h       | 0,0000,0000          | 000h      |
| -0.5°C      | -                    | -         | 1,1111,1111          | 1FFh      |
| -1°C        | 1111,1111            | FFh       | 1,1111,1110          | 1FFh      |
| -25°C       | 1110,0111            | E7h       | 1,1100,1110          | 1Ceh      |
| -55°C       | 1100,1001            | C9h       | 1,1001,0010          | 192h      |

#### **Monitor Temperature from Thermistor**

External thermistors should have a  $\beta$  value of 3435K and a resistance of 10 K $\Omega$  at 25°C. As illustrated in the schematic above, the thermistor is connected in series with a 10-K $\Omega$  resistor and then connects to VREF. The configuration registers to select a thermistor temperature sensor and the measurement method are found at Bank 0, index 5Dh, and 5Eh.





Monitoring Temperature from Thermistor

### **Monitor Temperature from Thermal Diode (Current Mode)**

The NCT5585D can also sense the diode temperature through Current Mode and the circuit is shown in the following figure.



Monitoring Temperature from Thermal Diode (Current Mode)

The pin of processor D- is connected to CPUD- and the pin D+ is connected to temperature sensor pin in the NCT5585D. A bypass capacitor C=2200pF should be added to filter the high frequency noise. The configuration registers to select a thermal diode temperature sensor and the measurement method are found at Bank 0, index 5Dh, and 5Eh.

|                 | CPUTIN mode selection       | AUXTIN3 mode selection      |
|-----------------|-----------------------------|-----------------------------|
| Thermistor mode | Bank0, Index 5Dh, Bit2 to 0 | Bank0, Index 5Dh, Bit6 to 0 |
|                 | Bank0, Index 5Eh, Bit2 to 0 | Bank0, Index 5Eh, Bit6 to 0 |
| Current         | Bank0, Index 5Dh, Bit2 to 1 | Bank0, Index 5Dh, Bit6 to 1 |
| mode            | Bank0, Index 5Eh, Bit2 to 1 | Bank0, Index 5Eh, Bit6 to 1 |

Note: Please make sure the application circuits are the same as the mode selected



Although NCT5585D provides 2 external temperature channel inputs, NCT5585D could also get temperature from PECI, SB-TSI, SMBus, etc. Therefore, NCT5585D provides 4 registers to store the monitored temperature from different temperature sources (ex. CPUTIN, AUXTIN3, PECI, SB-TSI, SMBus, etc...). The 2 registers to store the monitored temperature are SMIOVT1, SMIOVT2. Please see the table shown below for detail. Temperature source selection is to select the wanted temperature. Temperature reading is the register to store the monitored value of the wanted temperature.

|                           | SMIOVT1                        | SMIOVT2                        | SMIOVT3                         | SMIOVT4                         |
|---------------------------|--------------------------------|--------------------------------|---------------------------------|---------------------------------|
| Temperature               | Bank6,index21 bit[4:0]         | Bank6, index22 bit[4:0]        | BankC,index26 bit[4:0]          | BankC,index27 bit[4:0]          |
| source select             | default: Reserved              | default:CPUTIN                 | default: Reserved               | default: Reserved               |
| Temperature reading       | Bank0, index27                 | Bank1, index50                 | Bank6, index70                  | Bank6, index72                  |
| reading                   |                                |                                |                                 |                                 |
|                           |                                |                                |                                 |                                 |
|                           | SMIOVT5                        | SMIOVT6                        | SMIOVT7                         | SMIOVT8                         |
| Temperature               | SMIOVT5 BankC,index28 bit[4:0] | SMIOVT6 BankC,index29 bit[4:0] | SMIOVT7  BankC,index2A bit[4:0] | SMIOVT8  BankC,index2B bit[4:0] |
| Temperature source select |                                |                                |                                 |                                 |

### 3.3 Reading the CPU temperature by AMD® SB-TSI

NCT5585D could read only 2 CPU addresses via SB-TSI interface.

The following example is to set the AMD CPU address as 0x98 and get the CPU temperature via SB-TSI. (SB-TSI base address = 0x200 from Logical Device B CR62 / CR63, SB-TSI\_agent0 address = 0x98)

- 1. Set Global Control Register, CR2C bit 1: 0 = 01b/ LD D, CR E1, bit0 = 0 to select pin functions as SB-TSI.
- 2. Logical Device B, CR62 and CR63 are the two registers to select the SB-TSI base address <100h: FFEh> along a two-byte boundary. Set CR62 = 0x20 and CR63 = 0x00 for SB-TSI base address in this example.
- 3. The following table shows the SMBus Register Map. Offset D, or TSI\_AGENT, is related to SB-TSI. Set Offset 16 to 0x98 then et 0x20D = 0x01h to enable TSI Agent0 (0x98h).

| Offset | Туре | Name                  | Section |
|--------|------|-----------------------|---------|
| 0      | R/W  | SMBus Data            | 19.7.2  |
| 1      | R/W  | SMBus Write Data Size | 19.7.3  |
| 2      | R/W  | SMBus Command         | 19.7.4  |
| 3      | R/W  | SMBus Index           | 19.7.5  |
| 4      | R/W  | SMBus Control         | 19.7.6  |
| 5      | R/W  | SMBus Address         | 19.7.7  |
| 6      | R/W  | SMBCLK Frequency      | 19.7.8  |
| 7      | RO   | Reserved              |         |
| 8      | R/W  | PCH Address           | 19.7.9  |

- 7 -



| 9     | R/W | Error status             | 19.7.10 |
|-------|-----|--------------------------|---------|
| Α     | R/W | Reserved                 |         |
| В     | R/W | PCH Command              | 19.7.11 |
| D     | R/W | TSI Agent Enable         | 19.7.12 |
| E     | R/W | SMBus Control 3 Register | 19.7.13 |
| F     | R/W | SMBus Control 3 Register | 19.7.14 |
| 10    | R/W | BYTE_ADDR                | 19.7.15 |
| 11    | R/W | BYTE Index High Byte     | 19.7.16 |
| 12    | R/W | BYTE Index Low Byte      | 19.7.17 |
| 13-15 | R/W | Reserved                 |         |
| 16    | R/W | TSI AGENTO Address       | 19.7.19 |
| 17    | R/W | TSI AGENT1 Address       | 19.7.20 |

## TSI Agent Enable Register (TSI\_AGENT) – Bank0

| Bit     | 7                                                            | 6 | 5 | 4 | 3 | 2 | 1   | 0   |  |  |
|---------|--------------------------------------------------------------|---|---|---|---|---|-----|-----|--|--|
| Name    |                                                              |   |   |   |   |   | AG1 | AG0 |  |  |
| Default | 0                                                            | 0 | 0 | 0 | 0 | 0 | 0   | 0   |  |  |
| 1       | TSI AGENT1 Enable. : This bit reflects AMD-TSI Agent enable. |   |   |   |   |   |     |     |  |  |
|         | 0: Disable                                                   |   |   |   |   |   |     |     |  |  |
|         | 1: Enable                                                    |   |   |   |   |   |     |     |  |  |
| 0       | TSI AGENT0 Enable. : This bit reflects AMD-TSI Agent enable. |   |   |   |   |   |     |     |  |  |
|         | 0: Disable                                                   |   |   |   |   |   |     |     |  |  |
|         | 1: Enable                                                    |   |   |   |   |   |     |     |  |  |

4. Read the value in the Bank 4, Index 09h and Bank4, Index 0Ah. The value of these two registers is the high-byte and low-byte of the SB-TSI Agent 0 temperature, respectively.

## PCH\_TSI0\_TEMP\_H Register - Index 09h (Bank 4)

Attribute: Read Size: 8 bits

| BIT     | 7                 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---------|-------------------|-----------------|---|---|---|---|---|---|--|--|
| NAME    |                   | PCH_TSI0_TEMP_H |   |   |   |   |   |   |  |  |
| DEFAULT | JLT 0 0 0 0 0 0 0 |                 |   |   |   |   |   |   |  |  |

| BIT DESCRIPTION |  |
|-----------------|--|
|-----------------|--|



| I | BIT |                 | DESCRIPTION                                |
|---|-----|-----------------|--------------------------------------------|
|   | 7-0 | PCH_TSI0_TEMP_H | The TSI High-Byte temperature in degree C. |

#### PCH\_TSI0\_TEMP\_L Register - Index 0Ah (Bank 4)

Attribute: Read Size: 8 bits

| BIT     | 7  | 6           | 5   | 4       | 3 | 2        | 1 | 0 |
|---------|----|-------------|-----|---------|---|----------|---|---|
| NAME    | PC | H_TSI0_TEMI | P_L |         |   | Reserved |   |   |
| DEFAULT | 0  | 0           | 0   | 0 0 0 0 |   |          |   |   |

| BIT |                 | DESCRIPTION                               |
|-----|-----------------|-------------------------------------------|
| 7-5 | PCH_TSI0_TEMP_L | The TSI Low-Byte temperature in degree C. |
| 4-0 | Reserved        |                                           |

Please be noted that the SMBus address is really 7 bits. The SB-TSI address is normally 98h or 4Ch. The address could vary with address select bits.

SB-TSI Address Encoding

| Address Select Bits | SB-TSI Address |  |  |  |  |
|---------------------|----------------|--|--|--|--|
| 000b                | 98h            |  |  |  |  |
| 001b                | 9Ah            |  |  |  |  |
| 010b                | 9Ch            |  |  |  |  |
| 011b                | 9Eh            |  |  |  |  |
| 100b                | 90h            |  |  |  |  |
| 101b                | 92h            |  |  |  |  |
| 110b                | 94h            |  |  |  |  |
| 111b                | 96h            |  |  |  |  |

#### 3.4 Reading the CPU temperature by Intel® PECI

PECI (Platform Environment Control Interface) is a new digital interface to read the CPU temperature of Intel® CPUs. With a bandwidth ranging from 2 Kbps to 2 Mbps, PECI uses a single wire for self-clocking and data transfer. By interfacing to the Digital Thermal Sensor (DTS) in the Intel® CPU, PECI reports a negative temperature (in counts) relative to the processor's temperature at which the thermal control circuit (TCC) is activated. At the TCC Activation temperature, the Intel CPU will operate at reduced performance to prevent the device from thermal damage.

- 9 -



PECI is one of the temperature sensing methods that the NCT5585D supports. The NCT5585D contains a PECI master and reads the CPU PECI temperature. The CPU is a PECI client.

The PECI temperature values returning from the CPU are in "counts" which are approximately linear in relation to changes in temperature in degrees centigrade. However, this linearity is approximate and cannot be guaranteed over the entire range of PECI temperatures. For further information, refer to the PECI specification. All references to "temperature" in this section are in "counts" instead of "°C".

NCT5585D could read up to 2 CPU addresses via PECI3.0 interface.

The following example is to read CPU Agent 0 (supporting domain 0 only) temperature via PECI3.0.

- 1. BIOS have to set Global Control Register CR2C bit 0 = 0 to select Pin function as PECI.
- 2. Set Bank 7 Index 03h = 10h for Agent 0 and Domain 0
- 3. Set Bank 7 Index 09h for Agent 0 Tbase
- 4. Set Bank 7 Index 01h = 95h to enable PECI3.0
- 5. Get temperature raw data from Bank 7 Index 17h (high byte) / 18h (low byte)
- 6. Set Bank 2 Index 00h = 10h to select PECI Agent 0 as CPUFAN monitoring source
- 7. Set Bank 0 Index AEh bit 0 to 1 to enable PECI Agent 0 mode

#### **PECI procedure**



#### **PECI Manual Command Address Table**

| Command<br>Bank 7 | Address<br>CR 05 <sub>HEX</sub> | WriteLength<br>CR 06 <sub>HEX</sub> | Read Length<br>CR 07 <sub>HEX</sub> | Command Code<br>CR 08 <sub>HEX</sub> |
|-------------------|---------------------------------|-------------------------------------|-------------------------------------|--------------------------------------|
| Ping              |                                 | 00                                  | 00                                  |                                      |
| GetDIB            |                                 | 01                                  | 08                                  | F7                                   |
| GetTemp           |                                 | 01                                  | 02                                  | 01                                   |
| PCIRd30           |                                 | 06                                  | 02 / 03 / 05                        | 61                                   |
| PCIWr30           |                                 | 08 / 09 / 0B                        | 01                                  | 65                                   |
| PCIRdLocal30      | Addr                            | 05                                  | 02 / 03 / 05                        | E1                                   |
| PCIWrLocal30      |                                 | 07 / 08 / 0A                        | 01                                  | E5                                   |
| PKGRd30           |                                 | 05                                  | 02 / 03 / 05                        | A1                                   |
| PKGWr30           |                                 | 07 / 08 / 0A                        | 01                                  | A5                                   |
| IAMSRRd30         |                                 | 05                                  | 02 / 03 / 05 / 09                   | B1                                   |
| IAMSRWr30         |                                 | 07 / 08 / 0A / 0E                   | 01                                  | B5                                   |

#### **PECI Manual Command Read Data Table**

| I LOI Mailuai                    |               |             |                  |                  | D1/0          | 5176        |               |               |                    |         |
|----------------------------------|---------------|-------------|------------------|------------------|---------------|-------------|---------------|---------------|--------------------|---------|
| Command                          | PCI<br>Rd30   | PCI<br>Wr30 | PCIRd<br>Local30 | PCIWr<br>Local30 | PKG<br>Rd30   | PKG<br>Wr30 | IAMSR<br>Rd30 | IAMSR<br>Wr30 | GetDIB             | GetTemp |
| Command Code                     | 61            | 65          | E1               | E5               | A1            | A5          | B1            | B5            | F7                 | 01      |
| RdData 1<br>CR 2A <sub>HEX</sub> | Ccode         | Ccode       | Ccode            | Ccode            | Ccode         | Ccode       | Ccode         | Ccode         | X                  | Х       |
| RdData 2<br>CR 2B <sub>HEX</sub> | Х             | Х           | Х                | Х                | Х             | Х           | Data<br>LSB_1 | Х             | Device<br>Info     | Х       |
| RdData 3<br>CR 2C <sub>HEX</sub> | Х             | Х           | Х                | Х                | Х             | Х           | Data<br>LSB_2 | Х             | Revision<br>Number | X       |
| RdData 4<br>CR 2D <sub>HEX</sub> | X             | X           | Х                | Х                | Х             | X           | Data<br>LSB_3 | Х             | Reserved<br>1      | X       |
| RdData 5<br>CR 2E <sub>HEX</sub> | Х             | Х           | х                | Х                | Х             | Х           | Data<br>LSB_4 | Х             | Reserved<br>2      | X       |
| RdData 6<br>CR 2F <sub>HEX</sub> | Data<br>LSB_1 | X           | Data<br>LSB_1    | Х                | Data<br>LSB_1 | X           | Data<br>LSB_5 | Х             | Reserved<br>3      | X       |
| RdData 7<br>CR 30 <sub>HEX</sub> | Data<br>LSB_2 | Х           | Data<br>LSB_2    | X                | Data<br>LSB_2 | X           | Data<br>LSB_6 | Х             | Reserved<br>4      | Х       |
| RdData 8<br>CR 31 <sub>HEX</sub> | Data<br>LSB_3 | Х           | Data<br>LSB_3    | X                | Data<br>LSB_3 | X           | Data<br>LSB_7 | Х             | Reserved<br>5      | Temp_LB |
| RdData 9<br>CR 32 <sub>HEX</sub> | Data<br>MSB   | х           | Data<br>MSB      | Х                | Data<br>MSB   | Х           | Data<br>MSB   | Х             | Reserved<br>6      | Temp_HB |

**PECI Manual Command Write Data Table** 

| Manual Collination Write Data Table |               |               |               |               |              |               |                     |                     |  |  |
|-------------------------------------|---------------|---------------|---------------|---------------|--------------|---------------|---------------------|---------------------|--|--|
| Command                             | PCI           | PCI           | PCIRd         | PCIWr         | PKG          | PKG           | IAMSR               | IAMSR               |  |  |
|                                     | Rd30          | Wr30          | Local30       | Local30       | Rd30         | Wr30          | Rd30                | Wr30                |  |  |
| Command Code                        | 61            | 65            | E1            | E5            | A1           | A5            | B1                  | B5                  |  |  |
| WrData 1<br>CR 0B <sub>HEX</sub>    | Host<br>ID    | Host<br>ID    | Host<br>ID    | Host<br>ID    | Host<br>ID   | Host<br>ID    | Host<br>ID          | Host<br>ID          |  |  |
| WrData 2<br>CR 0C <sub>HEX</sub>    | Addr<br>LSB_1 | Addr<br>LSB_1 | Addr<br>LSB_1 | Addr<br>LSB_1 | Index        | Index         | Process<br>or<br>ID | Process<br>or<br>ID |  |  |
| WrData 3<br>CR 0D <sub>HEX</sub>    | Addr<br>LSB_2 | Addr<br>LSB_2 | Addr<br>LSB_2 | Addr<br>LSB_2 | Param<br>LSB | Param<br>LSB  | Addr<br>LSB         | Addr<br>LSB         |  |  |
| WrData 4<br>CR 0E <sub>HEX</sub>    | Addr<br>LSB_3 | Addr<br>LSB_3 | Addr<br>MSB   | Addr<br>MSB   | Param<br>MSB | Param<br>MSB  | Addr<br>MSB         | Addr<br>MSB         |  |  |
| WrData 5<br>CR 0F <sub>HEX</sub>    | Addr<br>MSB   | Addr<br>MSB   | Х             | Data<br>LSB_1 | Х            | Data<br>LSB_1 | Х                   | Data<br>LSB_1       |  |  |
| WrData 6<br>CR 10 <sub>HEX</sub>    | Х             | Data<br>LSB_1 | Х             | Data<br>LSB_2 | Х            | Data<br>LSB_2 | Х                   | Data<br>LSB_2       |  |  |
| WrData 7<br>CR 11 <sub>HEX</sub>    | Х             | Data<br>LSB_2 | Х             | Data<br>LSB_3 | Х            | Data<br>LSB_3 | Х                   | Data<br>LSB_3       |  |  |
| WrData 8<br>CR 12 <sub>HEX</sub>    | Х             | Data<br>LSB_3 | Х             | Data<br>MSB   | Х            | Data<br>MSB   | Х                   | Data<br>LSB_4       |  |  |
| WrData 9<br>CR 13 <sub>HEX</sub>    | Х             | Data<br>MSB   | Х             | Х             | Х            | Х             | Х                   | Data<br>LSB_5       |  |  |
| WrData10<br>CR 14 <sub>HEX</sub>    | Х             | Х             | Х             | Х             | Х            | Х             | Х                   | Data<br>LSB_6       |  |  |
| WrData11<br>CR 15 <sub>HEX</sub>    | Х             | Х             | Х             | Х             | Х            | Х             | Х                   | Data<br>LSB_7       |  |  |
| WrData12<br>CR 16 <sub>HEX</sub>    | Х             | Х             | Х             | Х             | Х            | Х             | Х                   | Data<br>MSB         |  |  |

#### **PECI Write-Read Protocol**

The write-read protocol is the only protocol defined for messaging between devices on the PECI. The protocol may devolve to either only a write or only a read operation, but the fundamental protocol remains unchanged. The write-read protocol allows an atomic operation that first writes and then reads data between an originator and a target.



#### **IAMSR Command Format**

| _2 | 8                    | 1                     |   | 8 8                |      |     |     |         |                 |      |  |
|----|----------------------|-----------------------|---|--------------------|------|-----|-----|---------|-----------------|------|--|
| TN | Client Add<br>(0x30) | dress MT              |   | te Length<br>0x05) |      |     | 1   |         |                 |      |  |
|    | 8                    | 8                     |   | 8                  |      |     | 8   |         | 8               | 8    |  |
|    | nd Code<br>(0xb1)    | Host ID[7:<br>Retry[0 | _ | Processo           | r ID | LSB | MSR | Address | ldress MSB WFCS |      |  |
|    | 8                    | 8                     |   | 8                  |      |     | 8   |         | 8               |      |  |
| Co | mpletion<br>Code     | LSB7                  |   | LSB6               |      | LS  | В5  | LS      | SB4             | LSB3 |  |
|    | 8                    | 8                     |   | 8                  |      |     | 8   |         |                 |      |  |
|    | LSB2                 | LSB1                  |   | MSB                | ·    | RI  | FCS |         |                 |      |  |

#### Example:

| _2 | 8                                    | 1                              |   | 8                                |   | 8                                 |                                   |                                |
|----|--------------------------------------|--------------------------------|---|----------------------------------|---|-----------------------------------|-----------------------------------|--------------------------------|
| TN | Client Add<br>CR 05 <sub>H</sub>     | MT                             |   | te Length<br>R 06 <sub>HEX</sub> |   |                                   |                                   |                                |
|    | 8                                    | 8                              |   | 8                                |   | 8                                 | 8                                 | 8                              |
|    | nd Code<br><b>R 08<sub>HEX</sub></b> | <br>Data<br>OB <sub>HE</sub>   | _ | Wr Data<br>CR 0C <sub>HE</sub>   | - | Wr Data 3  CR 0D <sub>HEX</sub>   | Wr Data 4<br>CR 0E <sub>HEX</sub> | WFCS                           |
|    | 8                                    | 8                              |   | 8                                |   | 8                                 | 8                                 |                                |
|    | d Data 1<br>CR 2A <sub>HEX</sub>     | <br>Data<br>R <b>2B</b> H      |   | Rd Data<br>CR 2C <sub>H</sub>    | - | Rd Data 4<br>CR 2D <sub>HEX</sub> | Rd Data 5<br>CR 2E <sub>HEX</sub> | Rd Data 6 CR 2F <sub>HEX</sub> |
|    | 8                                    | 8                              |   | 8                                |   | 8                                 |                                   |                                |
|    | Rd Data 7<br>CR 30 <sub>HEX</sub>    | <br>Data<br>R 31 <sub>HE</sub> | - | Rd Data<br>CR 32 <sub>H</sub>    |   | RFCS                              |                                   |                                |

### 3.5 FAN SPEED CONTROL AND MONITOR

#### 3.5.1 Fan Count Calculation

Real RPM (Rotate per Minute) calculations should follow the formula:

$$RPM = \frac{1.35 \times 10^6}{Count}$$

In this formula, 13-bit CountValue represents the values stored in FanCount High byte / Low byte., please read high byte first then low byte.

The registers are in NCT5585D Bank4.



|           | FAN COL | INT READING | FAN R   | PM READING |  |  |
|-----------|---------|-------------|---------|------------|--|--|
|           | •       | 13-bit      | 16-bit  |            |  |  |
|           | [12:5]  | [4:0]       | [15:8]  | [7:0]      |  |  |
| SYSFANIN  | Bank4,  | Bank4,      | Bank4,  | Bank4,     |  |  |
|           | indexB0 | indexB1     | indexC0 | indexC1    |  |  |
| CPUFANIN  | Bank4,  | Bank4,      | Bank4,  | Bank4,     |  |  |
|           | indexB2 | indexB3     | indexC2 | indexC3    |  |  |
| AUXFANIN3 | Bank4,  | Bank4,      | Bank4,  | Bank4,     |  |  |
|           | indexBA | indexBB     | indexCA | indexCB    |  |  |
| AUXFANIN4 | Bank4,  | Bank4,      | Bank4,  | Bank4,     |  |  |
|           | indexCC | indexCD     | indexCE | indexCF    |  |  |

In 16-bit fan RPM reading, please read high byte first then low byte.

Fan speed RPM can be evaluated by translating 16-bit RPM reading from hexadecimal to decimal.

Register reading 0x09C4h = 2500 RPM

### 3.5.2 Fan Speed Control Output Method

The NCT5585D provides two methods for fan speed control: the PWM duty cycle output and the DC voltage output. Either the PWM or DC output can be programmed.

The PWM or DC output can be programmed by register Bank0 index 04h, bits 0 for SYSFANOUT only. Others out support PWM only.

|                                    | SYSFANOUT                                                 | CPUFANOUT         | AUXFANOUT3        | AUXFANOUT4         |
|------------------------------------|-----------------------------------------------------------|-------------------|-------------------|--------------------|
| Output Type Select                 | Bank0, index04 bit0  0: PWM output 1: DC output (default) | Only PWM output   | Only PWM output   | Only PWM<br>output |
| Output Type Select (in PWM output) | CR24 bit4                                                 | CR24 bit3         | CR24 bit1         | CR25 bit0          |
|                                    | 0: open-drain                                             | 0: open-drain     | 0: open-drain     | 0: open-drain      |
|                                    | (default)                                                 | (default)         | (default)         | (default)          |
|                                    | 1: push-pull                                              | 1: push-pull      | 1: push-pull      | 1: push-pull       |
| PWM Output                         | Bank0,                                                    | Bank0,            | Bank0,            | Bank0,             |
| Freqency                           | Index00                                                   | Index02           | Index16           | Index28            |
| Fan Control Mode                   | Bank1,                                                    | Bank2,            | BankA,            | BankB,             |
| Select                             | index02, bit[7:4]                                         | index02, bit[7:4] | index02, bit[7:4] | index02,           |
|                                    |                                                           |                   |                   | bit[7:4]           |
|                                    | 0h: Manual mode                                           | 0h: Manual        | 0h: Manual mode   |                    |
|                                    | (def.)                                                    | mode(def.)        | (def.)            | 0h: Manual         |



|                  |                  | 1h: Thermal Cruise<br>2h: Speed Cruise<br>4h: SMART FAN IV | 1h: Thermal Cruise<br>2h: Speed Cruise<br>4h: SMART FAN IV | 1h: Thermal Cruise<br>2h: Speed Cruise<br>4h: SMART FAN IV | mode (def.) 1h: Thermal Cruise 2h: Speed Cruise 4h: SMART FAN IV |
|------------------|------------------|------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------|
| Output           | PWM              | Bank1,                                                     | Bank2,                                                     | BankA,                                                     | Bank B                                                           |
| Value<br>(write) | output<br>(Duty) | index09 bit[7:0]                                           | index09 bit[7:0]                                           | index09 bit[7:0]                                           | index09 bit[7:0]                                                 |
|                  | DC output        | Bank1,                                                     |                                                            |                                                            |                                                                  |
|                  | (Voltage)        | index09 bit[7:2]                                           |                                                            |                                                            |                                                                  |
| Current C        | Output           | Bank0,                                                     | Bank0,                                                     | Bank0,                                                     | Bank0,                                                           |
| Value            |                  | index01                                                    | index03                                                    | index17                                                    | Index29                                                          |
| (read onl        | y)               |                                                            |                                                            |                                                            |                                                                  |

### 3.5.2.1. DC Voltage output

For DC, the NCT5585D has a six bit digital-to-analog converter (DAC) that produces 0 to 2.048 Volts DC. The analog output is programmed at Bank1 Index 09h bit [7:2] for SYSFANOUT. The analog output can be calculated using the following equation:

OUTPUT Voltage (V) = 
$$Vref \times \frac{Programmed 6 - bit Register Value}{64}$$

The default value is 111111YY, or nearly 2.048 V, and Y is a reserved bit for SYSFANOUT only

| DC OUTPUT | BANK1,           |
|-----------|------------------|
| (VOLTAGE) | INDEX09 BIT[7:2] |

#### 3.5.3 Fan Speed Control Algorithm

The NCT5585D provides output modes for fan control – "Manual Mode", "Thermal Cruise Mode", "Speed Cruise Mode" and "SMART FAN IV Mode".

- 16 -

#### 3.5.3.1. Manual Mode

The programming sequence is shown below. (Take SYSFANOUT as an example)

- (1) Bank1 Index02 bit [7:4] = 0x0h (Manual mode)
- (2) Bank1 index09 bit [7:0] = 0xB4h (duty cycle =180)

#### 3.5.3.2. Thermal Cruise Mode

The relative registers for Thermal Cruise Mode are listed in the following table.

Publication Release Date: Nov 08, 2019

Version 0.1



| THERMAL<br>CRUISE MODE | TARGET<br>TEMPERAT<br>URE                                   | TOLERANC<br>E                                   | START-UP<br>VALUE    | STOP<br>VALUE        | KEEP MIN.<br>FAN<br>OUTPUT<br>VALUE | STOP<br>TIME         | STEP- UP<br>TIME     | STEP-<br>DOWN<br>TIME |
|------------------------|-------------------------------------------------------------|-------------------------------------------------|----------------------|----------------------|-------------------------------------|----------------------|----------------------|-----------------------|
| SYSFANOUT              | Bank 1,<br>index 01h<br>bit[7:0]                            | Bank 1,<br>index 02h<br>Bit[2:0]                | Bank 1,<br>index 06h | Bank 1,<br>index 05h | Bank 1,<br>Index 00h,<br>bit7       | Bank 1,<br>index 07h | Bank 1,<br>index 03h | Bank 1,<br>index 04h  |
| CPUFANOUT              | Bank 2,<br>index 01h<br>bit[7:0]                            | Bank 2,<br>index 02h<br>Bit[2:0]                | Bank 2,<br>index 06h | Bank 2,<br>index 05h | Bank 2,<br>Index 00h,<br>bit7       | Bank 2,<br>index 07h | Bank 2,<br>index 03h | Bank 2,<br>index 04h  |
| AUXFANOUT3             | Bank A,<br>index 01h<br>bit[7:0]                            | Bank A,<br>index 02h<br>Bit[2:0]                | Bank A,<br>index 06h | Bank A,<br>index 05h | Bank A,<br>Index 00h,<br>bit7       | Bank A,<br>index 07h | Bank A,<br>index 03h | Bank A,<br>index 04h  |
| AUXFANOUT4             | Bank B,<br>index 01h<br>bit[7:0]                            | Bank B,<br>index 02h<br>Bit[2:0]                | Bank B,<br>index 06h | Bank B,<br>index 05h | Bank B,<br>Index 00h,<br>bit7       | Bank B,<br>index 07h | Bank B,<br>index 03h | Bank B,<br>index 04h  |
| THERMAL<br>CRUISE MODE | CRITICAL<br>TEMPERATUI                                      | CRITICAL ENABLE THERMAL TEMPERATURE CRUISE MODE |                      |                      |                                     |                      |                      |                       |
| SYSFANOUT              | Bank 1,<br>index 35h                                        | Bank 1,<br>Index 02h<br>bit[7:4] = 0            | •                    |                      |                                     |                      |                      |                       |
| CPUFANOUT              | Bank 2,<br>Index 35h  Bank 2,<br>Index 02h,<br>bit[7:4] = 0 |                                                 | •                    |                      |                                     |                      |                      |                       |
| AUXFANOUT3             | Bank A,<br>Index 35h                                        | Bank A,<br>Index 02h<br>bit[7:4] = 0            |                      |                      |                                     |                      |                      |                       |
| AUXFANOUT4             | Bank B,<br>Index 35h                                        | Bank B,<br>Index 02h,                           |                      |                      |                                     |                      |                      |                       |

Take SYSFANOUT as an example.

Version 0.1



(1) Bank1 index00 bit [7:0] = 0x81h

(If Stopduty\_En =1, when the temperature is lower than the target temperature, fan output value is kept at stop value setting in index05 bit [7:0]. If Stopduty\_En =0, fan output value will decrease to stop value setting in index05 bit [7:0] first and then wait for index06 bit [7:0] count completed, then fan output value becomes 00h.)

(2) Bank1 index01 bit [7:0] = 0x28h

(SYSFAN Target Temperature = 40, when the temperature exceeds the target temperature, fan output is full speed.)

(3) Bank1 index03 bit [7:0] = 0x01h

Bank1 index04 bit[7:0] = 0x01h

(Step Up Time and Step Down Time = 0.1s)

(4) Bank1 index05 bit [7:0] = 0x80h

(When the temperature is lower than the target temperature, fan output value will decrease to stop value.)

Bank1 index06 bit [7:0] = 0xC8h

(When the fan output becomes 00h, provide a minimum value to turn on the fan output value)

Bank1 index07 bit [7:0] = 0x02h

(Unit 0.1 sec, Step Down Time = 0.2s)

(5) Bank1 index02 bit [7:0] = 0x14h

(Mode Select Thermal Cruise Mode, Tolerance = 4)

#### 3.5.3.3. Speed Cruise Mode

The relative registers for Speed Cruise Mode are listed in the following table.

| SPEED<br>CRUISE<br>MODE | TARGET-<br>SPEED<br>COUNT_L | TARGET-<br>SPEED<br>COUNT_H     | TOLERANCE_L                     | TOLERANCE2_H                    | STEP-<br>UP<br>TIME        | STEP-<br>DOWN<br>TIME      | STEP-<br>UP<br>VALUE          | STEP-<br>DOWN<br>VALUE        | ENABLE<br>SPEED<br>CRUISE<br>MODE            |
|-------------------------|-----------------------------|---------------------------------|---------------------------------|---------------------------------|----------------------------|----------------------------|-------------------------------|-------------------------------|----------------------------------------------|
| SYSFANOUT               | Bank 1,<br>Index 01h        | Bank 1,<br>Index 0C<br>bit[3:0] | Bank 1,<br>Index 02<br>bit[2:0] | Bank 1,<br>Index 0C<br>bit[6:4] | Bank<br>1,<br>Index<br>03h | Bank<br>1,<br>Index<br>04h | Bank1,<br>Index66<br>Bit[7:4] | Bank1,<br>Index66<br>Bit[3:0] | Bank 1,<br>Index<br>02h<br>bit[7:4] =<br>02h |

- 18 -

Publication Release Date: Nov 08, 2019



| SPEED<br>CRUISE<br>MODE | TARGET-<br>SPEED<br>COUNT_L | TARGET-<br>SPEED<br>COUNT_H     | TOLERANCE_L                     | TOLERANCE2_H                    | STEP-<br>UP<br>TIME        | STEP-<br>DOWN<br>TIME      | STEP-<br>UP<br>VALUE          | STEP-<br>DOWN<br>VALUE        | ENABLE<br>SPEED<br>CRUISE<br>MODE            |
|-------------------------|-----------------------------|---------------------------------|---------------------------------|---------------------------------|----------------------------|----------------------------|-------------------------------|-------------------------------|----------------------------------------------|
| CPUFANOUT               | Bank 2,<br>Index 01h        | Bank 2,<br>Index 0C<br>bit[3:0] | Bank 2,<br>Index 02<br>bit[2:0] | Bank 2,<br>Index 0C<br>bit[6:4] | Bank<br>2,<br>Index<br>03h | Bank<br>2,<br>Index<br>04h | Bank2,<br>Index66<br>Bit[7:4] | Bank2,<br>Index66<br>Bit[3:0] | Bank 2,<br>Index<br>02h<br>bit[7:4] =<br>02h |
| AUXFANOUT3              | Bank A,<br>Index 01h        | Bank A,<br>Index 0C<br>bit[3:0] | Bank A,<br>Index 02<br>bit[2:0] | Bank A,<br>Index 0C<br>bit[6:4] | Bank<br>A,<br>Index<br>03h | Bank<br>A,<br>Index<br>04h | BankA,<br>Index66<br>Bit[7:4] | BankA,<br>Index66<br>Bit[3:0] | Bank A,<br>Index<br>02h<br>bit[7:4] =<br>02h |
| AUXFANOUT4              | Bank B,<br>Index 01h        | Bank B,<br>Index 0C<br>bit[3:0] | Bank B,<br>Index 02<br>bit[2:0] | Bank B,<br>Index 0C<br>bit[6:4] | Bank<br>B,<br>Index<br>03h | Bank<br>B,<br>Index<br>04h | BankB,<br>Index66<br>Bit[7:4] | BankB,<br>Index66<br>Bit[3:0] | Bank B,<br>Index<br>02h<br>bit[7:4] =<br>02h |

Take SYSFANOUT as an example.

(1) Bank1 index01 bit [7:0] = 0x50h Bank1 index0C bit [3:0] = 0x07h

(12-bit Target FanCount = 750h)

(2) Bank1 index03 bit [7:0] = 0x01h Bank1 index04 bit [7:0] = 0x01h

(Step Up Time and Step Down Time = 0.1s)

(3) Bank1 index02 bit [7:0] = 0x20h Bank1 index0C bit [6:4] = 0x4h

(Mode Select Speed Cruise Mode, 6-bit Tolerance programming by index0C bit [6:4] and index02 bit [2:0], Tolerance = 6'b010000 = 20h)

## 3.5.3.4. Smart Fan IV Mode (Y-axis: FanDuty)





(1) The programming sequence is shown below. (Take CPUFANOUT as an example)

A. Set the temperature: T1 ~ T4

Bank2, Index21 bit [7:0] = 0x0Ah, T1= $10^{\circ}$ C

Bank2, Index22 bit [7:0] = 0x32h, T2=50 $^{\circ}$ C

Bank2, Index23 bit [7:0] = 0x3Ch, T3=60°C

Bank2, Index24 bit [7:0] = 0x46h, T4=70°C

B. Set the critical temperature: Critical

Bank2, Index35 bit [7:0] = 0x50h, TR=80 $^{\circ}$ C

C. Set DC/PWM Level: Y1 ~ Y4

Bank2, Index27 bit [7:0] = 0x10h, Y1=16

Bank2, Index28 bit [7:0] = 0x50h, Y2=80

Bank2, Index29 bit [7:0] = 0x60h, Y3=96

Bank2, Index2A bit [7:0] = 0xF0h, Y4=240

D. Set Step Up Time and Step Down Time

Bank2 index03 bit [7:0] = 0x01h

Bank2 index04 bit [7:0] = 0x01h

(Step Up Time and Step Down Time = 0.05s)

E. Set Step Up Value and Step Down Value

Bank2 index66 bit [7:4] = 0x01h

Bank2 index66 bit [3:0] = 0x01h

(Step Up Value and Step Down Value = 1)

F. Set Mode Select, set Tolerance

Bank2 index02 bit [7:0] = 0x43h

(Mode Select Smart Fan IV Mode, Tolerance = 3)

G. Set temperature, and check the corresponding FanDuty

When Temperature = 50°C

Bank2 index09 bit [7:0] = 0x50h

When Temperature = 60°C

Bank2 index09 bit [7:0] = 0x60h

When Temperature = 62°C

Bank2 index09 bit [7:0] = 0x7Ch

H. Set the temperature, and check the corresponding FanDuty (decrease temperature, check Tolerance active)

- 22 -

When Temperature = 61°C

Bank2 index09 bit [7:0] = 0x7Ch

When Temperature = 60°C

Bank2 index09 bit [7:0] = 0x7Ch

When Temperature = 59°C

Bank2 index09 bit [7:0] = 0x7Ch

(Because Tolerance = 3, Fan Output Value will keep)

When Temperature =  $58^{\circ}$ C

Bank2 index09 bit [7:0] = 0x6Eh

When Temperature =  $57^{\circ}$ C

Bank2 index09 bit [7:0] = 0x5F

I. Set temperature, and check the corresponding FanDuty

When Temperature = 80°C



Bank1 index09 bit [7:0] = 0xFF

#### (2) Relative Register-at SMART FAN IV Control Duty Mode

| DESCRIPTION | T1                          | T2                    | Т3                                    | T4                     |  |
|-------------|-----------------------------|-----------------------|---------------------------------------|------------------------|--|
| CPUFANOUT   | Bank 2,                     | Bank 2,               | Bank 2,                               | Bank 2,                |  |
| CPUPANOUT   | index 21h                   | index 22h             | index 23h                             | index 24h              |  |
| DESCRIPTION | DC/PWM1                     | DC/PWM2               | DC/PWM3                               | DC/PWM4                |  |
| CPUFANOUT   | Bank 2,                     | Bank 2,               | Bank 2,                               | Bank 2,                |  |
| CPUPANOUT   | index 27h                   | index 28h             | index 29h                             | index 2Ah              |  |
| DESCRIPTION | CRITICAL<br>TEMPERATU<br>RE | Critical<br>Tolerance | Monitored<br>temperature<br>tolerance | ENABLE<br>SMART FAN IV |  |
| CPUFANOUT   | Bank 2,                     | Bank 2,               | Bank 2,                               | Bank 2,                |  |
| CPUPANOUI   | index 35h                   | index 38h bit[2:0]    | index 02h bit[2:0]                    | index 02h bit[7:4]     |  |
| DESCRIPTION | STEP UP<br>TIME             | STEP DOWN<br>TIME     | STEP UP VALUE                         | STEP DOWN<br>VALUE     |  |
| CPUFANOUT   | Bank 2,                     | Bank 2,               | Bank 2,                               | Bank 2,                |  |
| CPUFANOUT   | index 03h                   | index 04h             | Index 66h bit [7:4]                   | index 66h bit[3:0]     |  |
| DESCRIPTION | FAN1_TR1_D<br>ELAY_REG      |                       |                                       |                        |  |
| CPUFANOUT   | Bank 2,                     |                       |                                       |                        |  |
| CFOFANOUT   | index 67h                   |                       |                                       |                        |  |

Note: The duration (D) that the temperature keeps at T0 more than FANX\_TR1\_DELAY\_REG, that is, D > FANX\_TR1\_DELAY\_REG, FanDuty will drop to 0.

#### 3.5.3.5. Smart Fan IV Mode (Y-axis: RPM)



**Programming Flow** 

(1). The programming sequence is shown below. (Take SYSFANOUT as an example)

A. Set the temperature: T1 ~ T4

Bank1, Index21 bit [7:0] = 0x0Ah, T1=10°C

Bank1, Index22 bit [7:0] = 0x14h, T2=20°C

Bank1, Index23 bit [7:0] = 0x1Eh, T3= $30^{\circ}$ C

Bank1, Index24 bit [7:0] = 0x28h, T4= $40^{\circ}$ C

B. Set the critical temperature

Bank1, Index35 bit [7:0] = 0x50h, TR=80°C

C. Set DC/PWM Level: Y1 ~ Y4, unit 50 RPM

Bank1, Index27 bit [7:0] = 0x28h, Y1=40 → 40\*50=2000 RPM

Bank1, Index28 bit [7:0] = 0x3Ch, Y2=60  $\rightarrow$  60\*50=3000 RPM

Bank1, Index29 bit [7:0] = 0x46h,  $Y3=70 \rightarrow 70*50=3500$  RPM

Bank1, Index2A bit [7:0] = 0x55h, Y4=85 → 85\*50=4250 RPM

D. Set Step Up Time and Step Down Time

Bank1 index03 bit [7:0] = 0x01h

Bank1 index04 bit [7:0] = 0x01h

(Step Up Time and Step Down Time = 0.05s)

E. Set Step Up Value and Step Down Value

Bank1 index 66 bit [7:4] = 0x01h

Bank1 index 66 bit [3:0] = 0x01h

(Step Up Value and Step Down Value)

F. Set RPM mode

Bank6 index00 bit [0] = 1'b1

(Change Y-axis to RPM)

G. Set Mode Select and Tolerance

Bank1 index02 bit [7:0] = 0x40h

(Mode Select Smart Fan IV Mode, Tolerance = 0)

H. Set the temperature, and check the corresponding FanDuty (Bank0 index13)

- 25 -

When Temperature = 10°C

Bank0 index13 bit [7:0] = 0x28h

When Temperature = 20°C

Bank0 index13 bit [7:0] = 0x3Ch

When Temperature = 30°C

Bank0 index13 bit [7:0] = 0x46h

When Temperature = 40°C

Bank0 index13 bit [7:0] = 0x55h

(Bank0 index13 is test register for check Y-axis target value)

I. Set tolerance of RPM mode

Bank6 index01 bit [3:0] = 0x6h

(Tolerance of RPM mode, unit is 50 RPM.)



# (2) Relative Register-at SMART FAN IV Control RPM Mode

| DESCRIPTION | T1                          | T2                    | Т3                                    | T4                     |
|-------------|-----------------------------|-----------------------|---------------------------------------|------------------------|
| SYSFANOUT   | Bank 1,                     | Bank 1,               | Bank 1,                               | Bank 1,                |
| 313FANO01   | index 21h                   | index 22h             | index 23h                             | index 24h              |
| DESCRIPTION | DC/PWM1                     | DC/PWM2               | DC/PWM3                               | DC/PWM4                |
| SYSFANOUT   | Bank 1,                     | Bank 1,               | Bank 1,                               | Bank 1,                |
| STSFANOUT   | index 27h                   | index 28h             | index 29h                             | index 2Ah              |
| DESCRIPTION | CRITICAL<br>TEMPERATU<br>RE | Critical<br>Tolerance | Monitored<br>temperature<br>tolerance | ENABLE<br>SMART FAN IV |
| SYSFANOUT   | Bank 1,                     | Bank 1,               | Bank1,                                | Bank 1,                |
| STSFANOUT   | index 35h                   | index 38h bit[2:0]    | index 02h bit[2:0]                    | index 02h bit[7:4]     |
| DESCRIPTION | STEP UP<br>TIME             | STEP DOWN<br>TIME     | STEP UP VALUE                         | STEP DOWN<br>VALUE     |
| SYSFANOUT   | Bank 1,                     | Bank 1,               | Bank1,                                | Bank 1,                |
| STSFANOUT   | index 03h                   | index 04h             | Index 66h bit [7:4]                   | index 66h bit[3:0]     |
| DESCRIPTION | RPM Mode                    |                       |                                       |                        |
|             | Bank 6,                     |                       |                                       |                        |
| SYSFANOUT   | Index h00, bit [0]          |                       |                                       |                        |

#### 3.5.3.6. Weighting for Smart Fan IV Mode (Y-axis: FanDuty)



**Programming Flow** 

(1). The programming sequence is shown below. (Take CPUFANOUT as an example)

A. Set the temperature: T1 ~ T4

Bank2, Index21 bit [7:0] = 0x28h, T1= $40^{\circ}$ C

Bank2, Index22 bit [7:0] = 0x32h, T2=50°C

Bank2, Index23 bit [7:0] = 0x3Ch, T3=60°C

Bank2, Index24 bit [7:0] = 0x46h,  $T4=70^{\circ}$ C

B. Set the critical temperature

Bank2, Index35 bit [7:0] = 0x50h, TR=80°C

C. Set DC/PWM Level: Y1 ~ Y4

Bank2, Index27 bit [7:0] = 0x40h, Y1=64

Bank2, Index28 bit [7:0] = 0x50h, Y2=80

Bank2, Index29 bit [7:0] = 0x60h, Y3=96

Bank2, Index2A bit [7:0] = 0xF0h, Y4=240

D. Set Weighting Relative Registers

Bank2 index3A bit [7:0] = 0x05h

Bank2 index3B bit [7:0] = 0x02h

Bank2 index3C bit [7:0] = 0x0Ah

Bank2 index3D bit [7:0] = 0x28h

Bank2 index3E bit [7:0] = 0x14h

E. Set Step Up Time and Step Down Time

Bank2 index03 bit [7:0] = 0x01h

Bank2 index04 bit [7:0] = 0x01h

(Step Up Time and Step Down Time = 0.05s)

F. Set Step Up Value and Step Down Value

Bank2 index66 bit [7:4] = 0x01h

Bank2 index66 bit [3:0] = 0x01h

(Step Up Value and Step Down Value = 1)

G. Set Mode Select and Tolerance

Bank2 index02 bit [7:0] = 0x40h

(Mode Select Smart Fan IV Mode, Tolerance = 0)

H. When Temperature =  $10^{\circ}$ C

Bank0 index03 bit [7:0] = 0x40h

I. Enable CPUFAN Weight

Bank2 index39 bit [7:0] = 0x81h

(EN\_CPUFAN\_WEIGHT)

J. Set the temperature, and check the corresponding FanDuty

When Temperature = 40°C

Bank0 index03 bit [7:0] = 0x54h

When Temperature =  $45^{\circ}$ C

Bank0 index03 bit [7:0] = 0x65h

When Temperature = 50°C

Bank0 index03 bit [7:0] = 0x77h

When Temperature =  $55^{\circ}$ C



Bank0 index03 bit [7:0] = 0x89h

When Temperature = 65°C

Bank0 index03 bit [7:0] = 0xEDh

When Temperature = 64°C

Bank0 index03 bit [7:0] = 0xDFh

When Temperature = 63°C

Bank0 index03 bit [7:0] = 0xD1h

When Temperature = 62°C

Bank0 index03 bit [7:0] = 0xB8h

When Temperature = 53°C

Bank0 index03 bit [7:0] = 0x86h

When Temperature = 67°C

Bank0 index03 bit [7:0] = 0xFFh

When Temperature = 48°C

Bank0 index03 bit [7:0] = 0x74h

When Temperature = 50°C

Bank0 index03 bit [7:0] = 0x77h

#### (2) Relative Register-at SMART FAN IV Control Mode (with weighting)

| DESCRIPTION | T1                          | T2                                    | Т3                                    | T4                     |  |
|-------------|-----------------------------|---------------------------------------|---------------------------------------|------------------------|--|
| CPUFANOUT   | Bank 2,                     | Bank 2,                               | Bank 2,                               | Bank 2,                |  |
| CFOFANOOT   | index 21h                   | index 22h                             | index 23h                             | index 24h              |  |
| DESCRIPTION | DC/PWM1                     | DC/PWM2                               | DC/PWM3                               | DC/PWM4                |  |
| CPUFANOUT   | Bank 2,                     | Bank 2,                               | Bank 2,                               | Bank 2,                |  |
| CPUFANOUT   | index 27h                   | index 28h                             | index 29h                             | index 2Ah              |  |
| DESCRIPTION | CRITICAL<br>TEMPERATU<br>RE | Critical<br>Tolerance                 | Monitored<br>temperature<br>tolerance | ENABLE<br>SMART FAN IV |  |
| CPUFANOUT   | Bank 2,                     | Bank 2,                               | Bank 2,                               | Bank 2,                |  |
| CFOFANOUT   | index 35h                   | index 38h bit[2:0]                    | index 02h bit[2:0]                    | index 02h bit[7:4]     |  |
| DESCRIPTION | STEP UP<br>TIME             | STEP DOWN<br>TIME                     | STEP UP VALUE                         | STEP DOWN<br>VALUE     |  |
| CPUFANOUT   | Bank 2,                     | Bank 2,                               | Bank 2,                               | Bank 2,                |  |
| CPUPANOUI   | index 03h                   | dex 03h index 04h Index 66h bit [7:4] |                                       | index 66h bit[3:0]     |  |
| DESCRIPTION | FAN2_TR1_D<br>ELAY_REG      | Temperature<br>Step                   | Temperature<br>Step Tolerance         | Weight Step            |  |
| CPUFANOUT   | Bank 2,                     | Bank 2, index 3Ah                     | Bank 2, index 3Bh                     | Bank 2, index          |  |



| DESCRIPTION | T1                   | T2                           | Т3                |             | T4 |       |
|-------------|----------------------|------------------------------|-------------------|-------------|----|-------|
|             | index 67h            |                              |                   | 3Ch         |    |       |
| DESCRIPTION | TEMPERATUR<br>E BASE | Temperature Fan<br>Duty Base |                   |             |    |       |
| CPUFANOUT   | Bank 2,<br>index 3Dh | Bank 2, index 3Eh            | Bank 2, index 3Bh | Bank<br>3Ch | 2, | index |

Note: The duration (D) that the temperature keeps at T0 more than FANX\_TR1\_DELAY\_REG, that is, D > FANX\_TR1\_DELAY\_REG, FanDuty will drop to 0.

#### 3.5.3.7. Virtual Temperature for Smart Fan IV Mode (Y-axis: FanDuty)

- (1). The programming sequence is shown below. (Take SYSFANOUT as an example)
- A. Set the virtual temperature

Bank0, index EAh

B. Check the virtual temperature

Bank0, index 73h

C. Set SYSFANOUT temperature source

Bank 0, index 00h

#### 3.6 OVT

Take SMIOVT1 as an example.

1. Change the sensor mode (Ex: CPUTINTIN change to diode mode from thermistor mode.) Bank 0. index 5D. bit2

| Dank | o, maox ob, bitz                            |
|------|---------------------------------------------|
|      | DIODES 2. Sensor type selection for CPUTIN. |
| 2    | 1: Diode sensor. (default)                  |
|      | 0: Thermistor sensor.                       |

#### Bank 0, index 5E, bit 2

|   | Enable CPUTIN Current Mode. With CPUTIN is selected to Diode sensor (Bank0, Index 5Dh, Bit 2 = 1). |
|---|----------------------------------------------------------------------------------------------------|
| 2 | 1: Temperature sensing of CPUTIN by Current mode. (Default)                                        |
|   | 0: Temperature sensing of CPUTIN depends on the setting of Index 5Dh.                              |

- 30 -

P.S The update time is 352ms (min.).

- 2. Set High / Hyst. limit temperature (Bank 0, index 39h / 3Ah) to 0x7F
- 3. Set SMIOVT1 temperature source (Bank 6, index 21h)
- 4. Check SMIOVT1 temperature (Bank 0, index 27h)
- 5. Read SMIOVT1 status (Bank0, index 41h)
- 6. Enable OVT (Bank 0, index 18h)
- 7. Modify High / low limit temperature (Bank 0, index 39h / 3Ah) to the design range.

Publication Release Date: Nov 08, 2019

Version 0.1



#### 3.7 Reading the correct temperature value by AMDTSI

NCT5585D could read up to 8 CPU addresses via SB-TSI interface and thus control the fan output speed basing on the temperature from SB-TSI.

The following example is to enable CPU address 0x98 via SB-TSI.

(SB-TSI base address = 0x200 from Logical Device B CR62 / CR63, SB-TSI\_agent0 address = 0x98)

- 1. Set Global Control Register, CR2C bit 0 = 1 to select pin # 58 and pin # 60 functions as SB-TSI.
- 2. Logical Device B, CR62 and CR63 are the two registers to select the SB-TSI base address <100h: FFEh> along a two-byte boundary. Set CR 62 = 0x20 and CR63 = 0x00 for SB-TSI base address in this example.
- 3. Offset D → 0x20D =0x01, enable 0x98 (TSI\_agent0) address reading.
- 4. Bank 2 CR00 bits [4:0] are to select the CPUFAN temperature source. Set bits [0:4] as 00100 to enable SMBUSMASTER 0 as CPUFAN temperature source.
- 5. Read the value in the Bank 0, CR75. The value of this register is the CPUFAN temperature source. Since the CPUFAN temperature source is selected as SMBUSMASTER 0, it is the temperature read by SB-TSI (Source selection is in the Bank2, CR00 bits [4:0] described in the step # 4).

| Offset | Туре | Name         | Section |
|--------|------|--------------|---------|
| 0      | R/W  | SMDATA       | 25.7.2  |
| 1      | R/W  | SMWRSIZE     | 25.7.3  |
| 2      | R/W  | SMBCMD       | 25.7.4  |
| 3      | R/W  | SMIDX        | 25.7.5  |
| 4      | R/W  | SMCTL        | 25.7.6  |
| 5      | R/W  | SMADDR       | 25.7.7  |
| 6      | R/W  | SCKFREQ      | 25.7.8  |
| 7      | RO   | Reserved     |         |
| 8      | R/W  | PCHADDR      | 25.7.10 |
| 9      | R/W  | Error_status | 25.7.11 |
| Α      | R/W  | Reserved     |         |
| В      | R/W  | PCHCMD       | 25.7.13 |
| D      | R/W  | TSI_AGENT    |         |
| E      | R/W  | SMCTL3       | 25.7.15 |
| F      | R/W  | SMCTL2       | 25.7.15 |
| 10     | R/W  | BYTE_ADDR    |         |
| 11     | R/W  | BYTE_IDX_H   |         |
| 12     | R/W  | BYTE_IDX_L   |         |
| 13     | R/W  | Reserved     |         |
| 14     | R/W  | Reserved     |         |

Publication Release Date: Nov 08, 2019

### Offset D bit 7:0

| Bit     | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name    | AG7 | AG6 | AG5 | AG4 | AG3 | AG2 | AG1 | AG0 |
| Default | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

## Bank 2 CR00 CPUFANOUT temperature source select register

| 6-5 Reserved  CPUFAN Temperature Source Select: Bits 4 3 2 1 0 0 0 0 0 1: Select SYSTIN as CPUFAN monitoring source.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BIT |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Bits<br>4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6-5 |
| 0 0 0 1 0: Select CPUTIN as CPUFAN monitoring source. (Default) 0 0 0 1 1: Select AUXTIN as CPUFAN monitoring source. 0 0 1 0 0: Select SMBUSMASTER 0 as CPUFAN monitoring source. 0 0 1 0 1: Select SMBUSMASTER 1 as CPUFAN monitoring source. 0 0 1 1 0: Select SMBUSMASTER 2 as CPUFAN monitoring source. 0 0 1 1 1: Select SMBUSMASTER 3 as CPUFAN monitoring source. 0 1 0 0 0: Select SMBUSMASTER 4 as CPUFAN monitoring source. 0 1 0 0 0: Select SMBUSMASTER 5 as CPUFAN monitoring source. 0 1 0 0 1: Select SMBUSMASTER 6 as CPUFAN monitoring source. 0 1 0 1 0: Select SMBUSMASTER 7 as CPUFAN monitoring source. 0 1 0 1 1: Select SMBUSMASTER 7 as CPUFAN monitoring source. 0 1 1 1 0: Select PECI Agent 0 as CPUFAN monitoring source. 0 1 1 1 0: Select PECI Agent 1 as CPUFAN monitoring source. 0 1 1 1 1: Select PCH_CHIP_CPU_MAX_TEMP as CPUFAN monitoring source. 1 0 1 1 1: Select PCH_CHIP_TEMP as CPUFAN monitoring source. 1 0 0 0: Select PCH_CHIP_TEMP as CPUFAN monitoring source. 1 0 1 0: Select PCH_DIM0_TEMP as CPUFAN monitoring source. 1 0 1 0: Select PCH_DIM1_TEMP as CPUFAN monitoring source. 1 0 1 1: Select PCH_DIM1_TEMP as CPUFAN monitoring source. 1 0 1 0: Select PCH_DIM1_TEMP as CPUFAN monitoring source. 1 0 1 0: Select PCH_DIM1_TEMP as CPUFAN monitoring source. | 4-0 |

Publication Release Date: Nov 08, 2019



# Below is an example for Thermal profile setting.

Take TSI source (0x98/0x9A) to control CPUFAN and AUXFANOUT3 by SMF4;

# Step:

1) Multi-function and H/M IO base address

| Global | Value         | Default value |
|--------|---------------|---------------|
| CR2C   | Bit 0 = 1     | Bit 0 = 1     |
| LD5    | Value         | Default value |
| CR30   | 0x01          | 0x00          |
| CR60   | 0x02          | 0x00          |
| CR61   | 0x90          | 0x00          |
| CR62   | 0x02          | 0x00          |
| CR63   | 0x00          | 0x00          |
| 0x20D  | BIT 1:0 = 00b | BIT 1:0 = 11b |

PS: BIOS needs to enable related decode range of Chipset.

# 2) Select temperature source for each fan control output:

|                           | SYSFANOUT           | CPUFANOUT           | AUXFANOUT3          |
|---------------------------|---------------------|---------------------|---------------------|
| Fan Control               | Bank1,              | Bank2,              | BankA,              |
| Temperature Source Select | index00 bit[4:0]    | index00 bit[4:0]    | index00 bit[4:0]    |
|                           | Default: Reserve    | Default: CPUTIN     | Default: Reserve    |
| Fan Control               | Bank0, index73 &    | Bank0, index75 &    | Bank0, index7D &    |
| Temperature Reading       | Bank0, index74 bit7 | Bank0, index76 bit7 | Bank0, index7E bit7 |

# 3) SMF profile setting as below shown

For CPUFANOUT and AUXFANOUT SMFIV related register

| DESCRIPTION | T1        | T2        | Т3        | T4        |
|-------------|-----------|-----------|-----------|-----------|
| CPUFANOUT   | Bank 2,   | Bank 2,   | Bank 2,   | Bank 2,   |
| CPUFANOUT   | index 21h | index 22h | index 23h | index 24h |
| AUXFANOUT3  | Bank A,   | Bank A,   | Bank A,   | Bank A,   |
| AUXFANOU13  | index 21h | index 22h | index 23h | index 24h |
| DESCRIPTION | DC/PWM1   | DC/PWM2   | DC/PWM3   | DC/PWM4   |
| CPUFANOUT   | Bank 2,   | Bank 2,   | Bank 2,   | Bank 2,   |
| CPUPANOUI   | index 27h | index 28h | index 29h | index 2Ah |
| AUXFANOUT3  | Bank A,   | Bank A,   | Bank A,   | Bank A,   |
| AUAFANOUTS  | index 27h | index 28h | index 29h | index 2Ah |

- 33 -



| DESCRIPTION | T1                      | T2                    | Т3                                    | T4                     |
|-------------|-------------------------|-----------------------|---------------------------------------|------------------------|
| DESCRIPTION | CRITICAL<br>TEMPERATURE | Critical<br>Tolerance | Monitored<br>temperature<br>tolerance | ENABLE<br>SMART FAN IV |
| CPUFANOUT   | Bank 2,                 | Bank 2,               | Bank 2,                               | Bank 2,                |
| CPUPANOUT   | index 35h               | index 38h bit[2:0]    | index 02h bit[2:0]                    | index 02h bit[7:4]     |
| AUXFANOUT3  | Bank A,                 | Bank A,               | Bank A,                               | Bank A,                |
| AUAFANOUTS  | index 35h               | index 38h bit[2:0]    | index 02h bit[2:0]                    | index 02h bit[7:4]     |



## 4. SMBUS MASTER - MANUAL MODE

## 4.1 Hardware

SIO NCT5585D pin33/34 can be SMBus Master.

Please note SIO SMBus Master works at S0 state only.

## 4.2 Software

CR27 bit4 = 0b

CR1A bit[3:2] = 10b

CR1B bit[2:0] = 111b

//set pin.33/34 to be SMBus Master interface

SMBus Master Manual Mode Programming Flow

(1) Assign a I/O base address for SIO SMBus Master operation

Logic Device B, CR62=02h, CR63=A0h

//assign I/O base address 0x2A0h for SIO

Logic Device B, CR30=01h

//enable SIO SMBus Master decode

BIOS add I/O address 0x2A0h to chipset generic I/O decoder.





# (2) Configure SMBus clock of Master

Write I/O address 0x2A6h bit[3:0]

//base address +6

3-0 SCLFQ (SMBCLK Frequency). This field defines the SMBCLK period (low time and high time). The clock low time and high time ate defined as follows:

| 3-0 | SCLFQ (SMBCLK Frequency). This field defines the SMBCLK period (low time and high time). The clock low time and high time ate defined as follows: |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 0000 : 365KHz                                                                                                                                     |
|     | 0001 : 261KHz                                                                                                                                     |
|     | 0010 : 200KHz                                                                                                                                     |
|     | 0011 : 162KHz                                                                                                                                     |
|     | 0100 : 136KHz                                                                                                                                     |
|     | 0101 : 117KHz                                                                                                                                     |
|     | 0110 : 103KHz                                                                                                                                     |
|     | 0111 : 99KHz (Default)                                                                                                                            |
|     | 1000 : 83KHz                                                                                                                                      |
|     | 1001 : 76KHz                                                                                                                                      |
|     | 1010 : 71KHz                                                                                                                                      |
|     | 1011 : 65KHz                                                                                                                                      |
|     | 1100 : 61KHz                                                                                                                                      |
|     | 1101 : 57KHz                                                                                                                                      |
|     | 1110 : 53KHz                                                                                                                                      |
|     | 1111 : 47KHz                                                                                                                                      |

# (3) Set slave address to I/O address 0x2A5h

//base address +5

| Bit | Description                                                               |  |  |
|-----|---------------------------------------------------------------------------|--|--|
| 7-1 | SMADDR (SMBus Address). AMD-TSI only supports 7-bit SMBus address.        |  |  |
| 0   | Reserved:                                                                 |  |  |
|     | 0 : Write. If the protocol is write, the WR_SIZE can't be zero. (Default) |  |  |

- 36 -

Publication Release Date: Nov 08, 2019

Version 0.1

# nuvoTon

# (4) Select SMBus command

Write I/O address 0x2A2h bit[3:0]

//base address +2

3-0 SMBCMD (SMBus Command).

3-0 SMBCMD (SMBus Command).

This field sets SMBus Command:

0000 : Read Byte (Default)

0001 : Read Word

0010 : Read Block

0011 : Block Write and Read Process Call

0100 : Process Call 1000 : Write Byte 1001 : Write Word 1010 : Write Block

(5) Set slave index(or command) to I/O address 0x2A3h

//base address +3

7-0 SMIDX (SMBus INDEX). This field represents the index data of the SMBus.

| Bit | Description                                                             |
|-----|-------------------------------------------------------------------------|
| 7-0 | SMIDX (SMBus INDEX). This field represents the index data of the SMBus. |

## (6) Prepare write data (for write operation)

Write I/O address 0x2A0h

//base address +0, 4-byte FIFO

| Byte         | 3   | 2       | 1       | 0       |  |
|--------------|-----|---------|---------|---------|--|
| Name SMFIFO3 |     | SMFIFO2 | SMFIFO1 | SMFIFO0 |  |
| Default      | 00h | 00h     | 00h     | 00h     |  |

#### (7) Enable Master Manual mode

Write I/O address 0x2A4h bit7 = 1b

//base address +4, one-shut enable

| Bit     | 7       | 6     | 5       | 4 | 3           | 2 | 1       | 0      |
|---------|---------|-------|---------|---|-------------|---|---------|--------|
| Name    | MMODE_S | S_RST | CRC8_EN | R | REFLASH_CLK |   | BYTE_EN | PCH_EN |
| Default | 0       | 0     | 0       | 0 | 0           | 0 | 0       | 0      |

- 37 - Publication Release Date: Nov 08, 2019

Version 0.1



# 4.3 Manual Mode Example

# **Byte Read**

Above 
$$(1) + (2) + (3) + (4)(=0000) + (5) + (7)$$

Read slave data(byte) from base address +0 SMFIFO.

# **Byte Write**

Above 
$$(1) + (2) + (3) + (4)(=1000) + (5) + (6)(one-byte write data) + (7)$$

#### **Word Read**

Above 
$$(1) + (2) + (3) + (4)(=0001) + (5) + (7)$$

Read slave data(word, two-byte) from base address +0 SMFIFO.

#### **Word Write**

Above 
$$(1) + (2) + (3) + (4)(=1001) + (5) + (6)(word, two-byte write data) + (7)$$

#### **Block Read**

Above 
$$(1) + (2) + (3) + (4)(=0010) + (5) + (7)$$

Read slave data from base address +0 SMFIFO with "base address +E FIFO status".

| 1 | F_FULL (fifo_full). : This bit reflects SMBus data fifo is full.       |  |  |  |  |
|---|------------------------------------------------------------------------|--|--|--|--|
|   | 0 : Non-full                                                           |  |  |  |  |
|   | 1 : Full                                                               |  |  |  |  |
| 0 | F_EMPT (fifo empty). : This bit reflects the SMBus data fifo is empty. |  |  |  |  |
|   | 0 : Non-empty                                                          |  |  |  |  |
|   | 1 : Empty                                                              |  |  |  |  |

#### **Block Write**

Above 
$$(1) + (2) + (3) + (4)(=1010) + (5) + \text{set data length} + (6)(\text{multiple-byte write data}) + (7)$$

In Block Write operation, we need to set data length(base address +1 bit[3:0]) first,

| 4-0 | SMWRSIZE (SMBus Write Byte Counter).                                                                       |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------|--|--|--|
|     | This field sets the write byte counter, the max counter size is 32 bytes, and the minimal size is 1 bytes. |  |  |  |

- 38 -

during operation, we also need to put write data with base address +E FIFO status.



# 4.4 Polling Mode Example

Access related registers of SIO SMBus Master function:

(Access method is "base address + offset", please refer to SIO datasheet chapter – SMBus Master.)

Table 19-3 SMBus Master Bank 0 Registers

| Offset | Туре | Name                     | Section |
|--------|------|--------------------------|---------|
| 0      | R/W  | SMBus Data               | 19.7.2  |
| 1      | R/W  | SMBus Write Data Size    | 19.7.3  |
| 2      | R/W  | SMBus Command            | 19.7.4  |
| 3      | R/W  | SMBus Index              | 19.7.5  |
| 4      | R/W  | SMBus Control            | 19.7.6  |
| 5      | R/W  | SMBus Address            | 19.7.7  |
| 6      | R/W  | SMBCLK Frequency         | 19.7.8  |
| 7      | RO   | Reserved                 |         |
| 8      | R/W  | PCH Address              | 19.7.9  |
| 9      | R/W  | Error status             | 19.7.10 |
| Α      | R/W  | Reserved                 |         |
| В      | R/W  | PCH Command              | 19.7.11 |
| D      | R/W  | TSI Agent Enable         | 19.7.12 |
| Е      | R/W  | SMBus Control 3 Register | 19.7.13 |
| F      | R/W  | SMBus Control 3 Register | 19.7.14 |
| 10     | R/W  | BYTE_ADDR                | 19.7.15 |
| 11     | R/W  | BYTE Index High Byte     | 19.7.16 |
| 12     | R/W  | BYTE Index Low Byte      | 19.7.17 |
| 13-15  | R/W  | Reserved                 |         |
| 16     | R/W  | TSI AGENT0 Address       | 19.7.19 |
| 17     | R/W  | TSI AGENT1 Address       | 19.7.20 |



#### 4.4.1 Polling Mode (for PCH Thermal Reporting)

- (1) Write data 0x00h to I/O address 0x2AFh//Set base address + Fh = 0x00h, locate to bank0 registers.
- (2) Write data 0x40h to I/O address 0x2A4h //Set base address + 4h = 0x40h, reset SIO SMBus Master module (it would keep SIO in reset situation).
- (3) Write data 0x00h to I/O address 0x2A4h //Set base address + 4h = 0x00h, stop reset.
- (4) Write data 0x07h to I/O address 0x2A6h //Set base address + 6h = 0x07h, MSCL clock is 99KHz.
- (5) Write data 0x96h to I/O address 0x2A8h //Assign PCH ME strap SMLink1 GP address to base address + 8h. (PCH address should be placed into bit[7:1])

(Actual SMLink1 GP address, please refer to

"Intel(R)\_ME\_Ignition\_FW\_Bring\_Up\_Guide".)

- (6) Write data 0x40h to I/O address 0x2ABh//Set base address + Bh = 0x40h, PCH command is 0x40h.
- (7) Write data 0x01h to I/O address 0x2A4h //Set base address + 4h = 0x01h, enable Polling Mode to read PCH thermal data.
- (8) Bank6, index21, bit[4:0]=10011 //Select PCH chip temperature to be the input for SMIOVT1.
- (9) We can get PCH chip temperature reading from Bank0, index27 register (It's 2's complement format). For example: Bank0, index27 = 0x30h

Means PCH chip temperature is 48 degree-C.

#### 5. WATCH DOG TIMER

The Watchdog Timer 1 of the NCT5585D consists of an 8-bit programmable time-out counter and a control and status register. GPIO2, GPIO8 provides an alternative WDT1 function. This function can be configured by the relative GPIO control register. The units of Watchdog Timer counter can be selected at Logical Device 8, CR[F5h], bit[3]. The time-out value is set at Logical Device 8, CR[F6h]. Writing zero disables the Watchdog Timer function. Writing any non-zero value to this register causes the counter to load this value into the Watchdog Timer counter and start counting down.

When Watchdog Timer 1 time-out event is occurring, GPIO2, GPIO8], PWROK and RESETCONO# will trigger a low pulse approx 100mS or low level by Logical Device 8 CR[F5h], bit[0] and RSMRST# will trigger a low pulse approx 250ms. The PWROK, SLP\_S3# and RSMRST# event also relate to acpi sequence, that can be control by Logical Device D, CR[F0h], bit[7] and bit[0], Logical Device D, CR[F0h], bit[7] and bit[0] as 2'b00 is normal acpi function, others timing illustrations are define in Figure 17-1 to Figure 17-3 In other words, when the value is counted down to zero, the timer stops, and the NCT5585D sets the WDT1 status bit in Logical Device 8, CR[F7h], bit[4]. Writing a zero will clear the status bit. it. This bit will also be cleared if LRESET# or PWROK signal is asserted.

- 40 -

Watchdog Timer related registers are listed below.



Watchdog Timer has four registers in Logic Device 8. When CR30h bit0=1, Watchdog Timer circuit is activated, then CRF5, F6, and F7h are meaningful. Watchdog Timer reset source selection is located at Logic Device A, CRE7h, bit3.

| Logical Device Number | Register address | Register Description                            |
|-----------------------|------------------|-------------------------------------------------|
| Logical Device 8      | CR30h, bit0      | Watchdog Timer circuit enable / disable         |
| Logical Device 8      | CRF5h            | Watchdog Timer Control Mode Register            |
| Logical Device 8      | CRF6h            | Watchdog Timer Counter Register                 |
| Logical Device 8      | CRF7h            | Watchdog Timer Control & Status Register        |
| Logical Device A      | CRE7h, bit3      | Watchdog Timer reset source is LRESET# or PWROK |

#### 5.1 Enable Timer

- (1) CR30h bit0 = 1, enable Watchdog Timer circuit.
- (2) Configure CRF5h for time unit or other options.
- (3) Set time limit into CRF6h then hardware will auto count down. New time limit value overwriting is acceptable. When CRF6h counts down to 0x0, hardware outputs timeout event on both flag (CRF7h bit4) and pin (via GPIO).
- (4) Check then clear CRF7h bit4 (watchdog timeout flag), the timer will restart counting and de-assert pin (via GPIO).

## 5.2 Disable Timer

- (1) Set 0x0 to CRF6h, stop Watchdog Timer counting.
- (2) CR30h bit0 = 0, disable Watchdog Timer circuit if no longer use.

## 5.3 Application Note

- (1) When Watchdog Timer is counting, if want to terminate, BIOS or program MUST stop timer (set 0x0 to CRF6h) first then call platform reset.
- (2) Watchdog Timer function is reset by LRESET# or PWROK. Cold reset (front panel reset button), warm reset (CTRL-ALT-DEL), or any application that drives LRESET# event, Watchdog Timer would be reset.
- (3) When Watchdog timeout, the WDTO pin (via GPIO) keeps asserting until flag (CRF7h bit4) is cleared to 0.

- 41 -

Publication Release Date: Nov 08, 2019



# 6. I<sup>2</sup>C ACCESS

Besides LPC bus access, SIO NCT5585D also supports the access of SMBus Byte-Read and Byte-Write protocol. Following NCT5585D registers supports both LPC bus and SMBus access:

- (1) Hardware Monitor registers
- (2) GPIO control registers.

# 6.1 Hardware Monitor Registers

- (1) Through LPC bus, BIOS assigns a SMBus slave address for SIO Hardware Monitor in advance. [LPC I/O Write]
  - → SIO Hardware Monitor register → Bank0 index48h = 0x2Dh

//set SMBus slave address of SIO Hardware Monitor to 0x2Dh

- (2) Example for reading SIO CPUVCORE reading
  - a. [SMBus Byte Write]

| Slave address | Command | Data  |
|---------------|---------|-------|
| 0x2Dh         | 0x4Eh   | 0x04h |

//set SIO Hardware Monitor register Bank=4

## b. [SMBus Byte Read]

| Slave address | Command |
|---------------|---------|
| 0x2Dh         | 0x80h   |

//read SIO CPUVCORE reading from Bank0 index80h register

- (3) Example for selecting temperature source for SIO CPUFANOUT
  - a. [SMBus Byte Write]

| Slave address | Command | Data  |
|---------------|---------|-------|
| 0x2Dh         | 0x4Eh   | 0x02h |

//set SIO Hardware Monitor register Bank=2

#### b. [SMBus Byte Write]

|               | -       |       |
|---------------|---------|-------|
| Slave address | Command | Data  |
| 0x2Dh         | 0x00h   | 0x02h |

//select CPUTIN temperature for SIO CPUFANOUT

// Bank2 Index00h, bit[4:0]=00010

- 42 -

Publication Release Date: Nov 08, 2019



# 6.2 GPIO Registers

Besides LPC bus access, following SIO Logic Device registers also support SMBus access:

(1) Through LPC bus, BIOS assigns a SMBus slave address for SIO Logic Device register in advance.

[LPC I/O Write] SIO Logic Device register

Logic Device F, CRF0 = 0x9Dh

//set SMBus slave address to 0x1Dh and enable it (bit7=1).

# (2) Example for reading GPIO41 data

# a. [SMBus Byte Write]

| Slave address | Command | Data  |
|---------------|---------|-------|
| 0x1Dh         | 0x80h   | 0x09h |

//set SIO Logic Device number = 9

## b. [SMBus Byte Write]

| Slave address | Command | Data  |
|---------------|---------|-------|
| 0x1Dh         | 0x81h   | 0x10h |

//enable SIO GPIO4 group (note: 0x81h = LDN9, CR30h)

# c. [SMBus Byte Write]

| Slave address | Command | Data  |
|---------------|---------|-------|
| 0x1Dh         | 0xF0h   | 0xFFh |

//set SIO GPIO47~40 to be input

#### d. [SMBus Byte Read]

| Slave address | Command |
|---------------|---------|
| 0x1Dh         | 0xF1h   |

//read SIO GPIO40 from return data bit0 of Logic Device 9h CRF1h.

# (3) Example for setting GPIO42 to output '1'

# a. [SMBus Byte Write]

| . ,           | -       |       |
|---------------|---------|-------|
| Slave address | Command | Data  |
| 0x1Dh         | 0x80h   | 0x09h |

//set SIO Logic Device number = 9

#### b. [SMBus Byte Write]

|               | -       |       |
|---------------|---------|-------|
| Slave address | Command | Data  |
| 0x1Dh         | 0x81h   | 0x10h |

//enable SIO GPIO4 group (note: 0x81h = LDN9, CR30h)

# c. [SMBus Byte Write]

|               | <u> </u> |      |
|---------------|----------|------|
| Slave address | Command  | Data |



| 0x1Dh | 0xF1h | 0x04h |
|-------|-------|-------|
|-------|-------|-------|

//prepare output data '1' to GPIO42 (bit2=1)

# d. [SMBus Byte Write]

| Slave address | Command | Data  |
|---------------|---------|-------|
| 0x1Dh         | 0xF0h   | 0xFBh |

//set GPIO42 to be output (bit0=0)

- 44 -

Publication Release Date: Nov 08, 2019

Version 0.1