

# 12V/3A Switching Li<sup>+</sup>Battery Charger and 5V/1A OTG with I<sup>2</sup>C Control

## **DESCRIPTION**

The ETA6937 is a new generation of highly integrated synchronous switchmode charger, featuring integrated FETs and small external components, targeted at extremely space-limited portable applications powered by 1-cell Li-lon or Li-polymer battery pack. Unlike previous generation of charging ICs (BQ2415X and FAN54015 etc.) that can barely deliver charge current up to 1.5A, thanks to ETA's proprietary technology, ETA6937 packs a powerful punch and can delivery up to 3A of charge current, while still maintaining a small footprint of 2mmx1.6mm. ETA6937 has bi-directional operation to achieve boost function for USB OTG support. The ETA6937 have three operation modes: charge mode, boost mode, and high impedance mode. In charge mode, the IC supports a precision Li-ion or Li-polymer charging system for single-cell applications. In boost mode, the IC boosts the battery voltage to VBUS for powering attached OTG devices. In high impedance mode, the IC stops charging or boosting and operates in a mode with very low current from VBUS or battery, to effectively reduce the power consumption when the portable device is in standby mode. Through I2C communication with a host, referred to as "HOST" control/mode, the IC achieves smooth transition among the different operation modes. Even when no I2C communication is available, the IC starts in default mode. During default mode operation, the charger will still charge the battery but using each register's default values.

## **FEATURES**

- Up to 3A Max charging current Switching Charger
- 93% Charging Efficiency at 5V input 2A CC current
- 12V Input operating voltage
- 20V Maximum Input standoff voltage
- No External Sense resistor
- Integrate linear charger for accurate Iterm control
- Input DPPM
- Input current limiting
- Bad Adaptor detection
- No-Battery detection
- Safety limit register for Vcharge and Icharge limits
- Programmable charging parameters through I2C
- Status Output for charging and faults
- 5V OTG boost mode up to 1A output current
- Input OVP
- Reverse leakage protection for Battery
- Boost output current limiting

## **APPLICATIONS**

- Smart Phone
- Tablet, MID
- Power Bank

## TYPICAL APPLICATION



ORDERING INFORMATION

PART No. ETA6937CSU PACKAGE CSP-20 **TOP MARK** 6937

YWWL

Pcs/Reel 3000



# PIN CONFIGURATION



# ABSOLUTEMAXIMUM RATINGS

(Note: Exceeding these limits may damage the device. Exposure to absolute maximum rating conditions for long periods may affect device reliability.)

| VBUS, PMID, STAT Voltage      |                      | 0.3V to 20V        |
|-------------------------------|----------------------|--------------------|
| SW Voltage                    |                      | 0.3V to 20V        |
| BOOT to SW Voltage            |                      | 0.3V to 6V         |
| All Other Pin to PGND Voltage | 2                    | 0.3V to 6V         |
| SW, VBUS, VBAT, VBATS to PG   | ND current           | Internally limited |
| Operating Temperature Range   | e                    | 40°C to 85°C       |
| Storage Temperature Range     |                      | 55°C to 150°C      |
| Thermal Resistance            | $\theta_{\text{JA}}$ |                    |
| CSP2.0X1.6-20                 | 35                   | W\)°               |
| Lead Temperature (Soldering,  | ,10ssec)             | 260°C              |
| ESD HBM (Human Body Mod       | le)                  | 2KV                |
| ESD MM (Machine Mode)         |                      | 200V               |

# **ELECTRICAL CHACRACTERISTICS**

|                        | PARAMETERS                                            | TEST CONDITION                                                                                                                                  | MIN | TYP         | MAX   | UNIT |
|------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|-------|------|
| INPUT C                | URRENTS                                               |                                                                                                                                                 |     |             |       |      |
|                        |                                                       | V <sub>BUS</sub> >V <sub>BUS_MIN</sub> , PWM switching                                                                                          |     | 10          |       | mA   |
| I <sub>(VBUS)</sub>    | VBUS supply current control                           | V <sub>BUS</sub> >V <sub>BUS_MIN</sub> , PWM NOT switching                                                                                      |     |             | 5     | mA   |
|                        |                                                       | $0^{\circ}\text{C} < T_{J} < 85^{\circ}\text{C}, CD = 1 \text{ or HZ\_MODE} = 1$                                                                |     | 25          |       | μА   |
| I <sub>LK</sub>        | Leakage current from battery to VBUS pin              | $0^{\circ}\text{C} < \text{T}_{J} < 85^{\circ}\text{C}, \text{V}_{BAT} = 4.2\text{V}, \text{High}$ Impedance mode, $\text{V}_{BUS} = 0\text{V}$ | M   | $\subseteq$ | 5     | μА   |
|                        | Battery discharge current in High Impedance mode      | $0^{\circ}\text{C} < T_J < 85^{\circ}\text{C}$ , $V_{BAT} = 4.2 \text{ V}$ , High Impedance mode, SCL, SDA, OTG = 0 V or 1.8 V                  | 1 4 | 28          |       | μА   |
| VOLTAG                 | E REGULATION                                          |                                                                                                                                                 |     |             |       |      |
| $V_{\text{(OREG)}}$    | Output regulation voltage programmable range          | Operating in voltage regulation, programmable                                                                                                   | 3.5 |             | 4.44  | ٧    |
|                        | Voltage regulation accuracy                           | T <sub>J</sub> = 25°C                                                                                                                           |     | 4.2         | 4.221 | ٧    |
| CURREN                 | IT REGULATION (FAST CHARGE)                           |                                                                                                                                                 |     |             |       |      |
| I <sub>(OCHARGE)</sub> | Output charge current programmable range              | out charge current programmable range                                                                                                           |     |             | 3050  | mA   |
|                        | Low charge current (default after POR in 30 min mode) | $V_{SHORT} \le V_{BAT} < V_{OREG}, V_{BUS} > V_{SLP}$                                                                                           |     | 550         |       | mA   |
|                        | Regulation accuracy of the charge current             | I <sub>OCHARGE</sub> = 1350mA                                                                                                                   | -10 |             | +10   | %    |
| WEAK B                 | BATTERY DETECTION                                     |                                                                                                                                                 |     |             |       |      |
| $V_{\text{(LOWV)}}$    | Weak battery voltage threshold programmable range     | Adjustable using I <sup>2</sup> C control                                                                                                       | 3.4 |             | 3.7   | ٧    |
|                        | Weak battery voltage accuracy                         | Battery voltage rising                                                                                                                          | -5  |             | +5    | %    |
|                        | Hysteresis for V <sub>LOWV</sub>                      | Battery voltage falling                                                                                                                         |     | 300         |       | mV   |
|                        | Deglitch time for weak battery threshold              | Rising voltage, 2mV over drive, t <sub>RISE</sub> =100ns                                                                                        |     | 30          |       | ms   |
| LOGIC IN               | NPUT THRESHOLD (CD, OTG)                              |                                                                                                                                                 | •   |             |       |      |



|                                 | PARAMETERS                                              | TEST CONDITION                                                       | MIN   | TYP  | MAX   | UNIT |
|---------------------------------|---------------------------------------------------------|----------------------------------------------------------------------|-------|------|-------|------|
| V <sub>IL</sub>                 | Input low threshold level                               | Falling                                                              |       |      | 0.4   |      |
| V <sub>IH</sub>                 | Input high threshold level                              | Rising                                                               | 1.2   |      |       |      |
| I <sub>(BIAS)</sub>             | Input bias current                                      | Voltage on control pin is 5V                                         |       |      | 1     | μА   |
| CHARGI                          | ETERMINATION DETECTION                                  |                                                                      |       |      |       |      |
| I <sub>(TERM)</sub>             | Termination charge current programmable range           | $V_{BAT} > V_{OREG} - V_{RECH}$ , $V_{BUS} > V_{SLP}$ , Programmable |       |      | 400   | mA   |
|                                 | Deglitch time for charge termination                    | Both rising and falling, 2mV overdrive,                              |       | 30   |       | mc   |
|                                 | Degition time for charge termination                    | $t_{RISE}$ , $t_{FALL}$ = 100ns                                      |       | 30   |       | ms   |
|                                 | Regulation accuracy for termination current             | ITERM[2:0] =011                                                      | 150   |      | 240   | mA   |
| BAD AD                          | APTOR DETECTION                                         |                                                                      |       |      |       |      |
| VIN <sub>(MIN)</sub>            | Input voltage lower limit                               | BAD ADAPTOR DETECTION                                                |       | 3.8  |       | V    |
|                                 | Hysteresis for V <sub>IN_MIN</sub>                      | Input Voltage Rising                                                 |       | 150  |       | m۷   |
|                                 | Deglitch time for VBUS rising above V <sub>IN_MIN</sub> | Rising voltage, 2-mV overdrive, t <sub>RISE</sub> =100ns             |       | 30   |       | ms   |
| I <sub>(DETECT)</sub>           | Detect current to PGND                                  | During bad adaptor detection                                         |       | 30   |       | mA   |
| T <sub>INT</sub>                | Detection Interval                                      | Input power source detection                                         |       | 2    |       | S    |
| INPUT E                         | BASED DYNAMIC POWER MANAGEMENT                          |                                                                      |       |      |       |      |
| $\overline{V_{\text{IN\_DPM}}}$ | Input Voltage DPM threshold programmable range          |                                                                      | 4.2   |      | 14.36 | V    |
|                                 | V <sub>INDPM</sub> threshold accuracy                   |                                                                      |       | 4.52 |       | V    |
| INPUT (                         | CURRENT LIMITING                                        |                                                                      |       |      |       |      |
| I <sub>IN_LIMIT</sub>           | Input current limiting threshold range                  | Programmable, unless no limit option                                 | 100   |      | 5000  | mA   |
| VLDO R                          | EGULATOR                                                |                                                                      |       |      |       |      |
| $V_{LDO}$                       | Internal bias regulator voltage                         | $V_{PMID} > 5.1V$ , $I_{VLDO} = 1$ mA, $C_{LDO} = 1$ $\mu$ F         |       | 4.9  |       | V    |
|                                 | V <sub>LDO</sub> output short current limit             | V <sub>VLD0</sub> = 90% regulation                                   | 50    |      |       | mA   |
| BATTER                          | Y RECHARGE THRESHOLD                                    | COLLITIO                                                             | 1/1/  |      |       | I    |
| V <sub>(RECH)</sub>             | Recharge threshold voltage                              | Below V <sub>OREG</sub>                                              |       | 120  |       | m۷   |
|                                 | Destruction of                                          | V <sub>BAT</sub> decreasing below threshold,                         | 7 1 4 | HY   |       |      |
|                                 | Deglitch time                                           | t <sub>FALL</sub> =100ns, 10-mV overdrive                            |       | 30   |       | ms   |
| STAT OL                         | ITPUTS                                                  |                                                                      | •     |      |       | •    |
| V <sub>OL(STAT)</sub>           | Low-level output saturation voltage, STAT pin           | I <sub>STAT</sub> = 10mA, sink current                               |       |      | 0.55  | V    |
|                                 | High-level leakage current for STAT                     | $V_{STAT} = 16V$                                                     |       |      | 1     | μΑ   |
| I <sup>2</sup> C BUS            | LOGIC LEVELS AND TIMING CHARACTERISTICS                 | •                                                                    | •     |      |       |      |
| $V_{0L}$                        | Output low threshold level                              | $I_0 = 10$ mA, sink current                                          |       |      | 0.4   | V    |
| $V_{IL}$                        | Input low threshold level                               | V <sub>PULL_UP</sub> =1.8V, SDA and SCL                              |       |      | 0.4   | V    |
| $V_{\text{IH}}$                 | Input high threshold level                              | V(pull-up)=1.8V,SDA and SCL                                          | 1.2   |      |       | V    |
| I <sub>(BIAS)</sub>             | Input bias current                                      | V(pull-up)=1.8V,SDA and SCL                                          |       |      | 1     | μА   |
| F <sub>(SCL)</sub>              | SCL clock frequency                                     |                                                                      |       |      | 3.4   | Mhz  |
| BATTER                          | Y DETECTION                                             | ,                                                                    |       |      |       |      |
|                                 | Battery detection current before charge done,           | Begins after termination detected,                                   |       | ٥٢   |       | A    |
| I <sub>(DETECT)</sub>           | (sink current)                                          | $V_{BAT} \leq V_{OREG}$                                              | -0.5  |      |       | mA   |
|                                 | Battery detection time                                  |                                                                      |       | 262  |       | ms   |



|                         | PARAMETERS                                                                  | TEST CONDITION                                                                | MIN TYP | MAX UNIT           |
|-------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------|--------------------|
| SLEEP CO                | DMPARATOR                                                                   |                                                                               |         | •                  |
| V <sub>(SLP)</sub>      | Sleep-mode entry threshold, V <sub>BUS</sub> – V <sub>BAT</sub>             | $2.3V \le V_{BAT} \le V_{OREG}$ , $V_{BUS}$ falling                           | 60      | mV                 |
| V <sub>(SLP_EXIT)</sub> | Sleep-mode exit hysteresis                                                  | $2.3V \le V_{BAT} \le V_{OREG}$                                               | 200     | mV                 |
|                         | Deglitch time for VBUS rising above V <sub>SLP</sub> +V <sub>SLP_EXIT</sub> | Rising voltage, 2-mV overdrive, t <sub>RISE</sub> =100ns                      | 30      | ms                 |
| UNDER V                 | OLTAGE LOCKOUT (UVLO)                                                       |                                                                               | •       |                    |
| UVLO                    | IC active threshold voltage                                                 | VBUS rising – Exits UVLO                                                      | 3.30    | ٧                  |
| UVLO <sub>(HYS</sub>    | IC active hysteresis                                                        | VBUS falling below UVLO — Enters UVLO                                         | 150     | mV                 |
| PWM                     |                                                                             |                                                                               | •       |                    |
| -                       | Voltage from BOOT pin to SW pin                                             | During charge or boost operation                                              | 4       | ٧                  |
|                         | Internal top reverse blocking MOSFET on-resistance                          | IIN_LIMIT = 500mA, Measured from VBUS to PMID                                 | 55      | mΩ                 |
| -                       | Internal top N-channel Switching MOSFET on-resistance                       | Measured from PMID to SW, $V_{BOOT}$ – $V_{SW}$ = 4V                          | 60      | mΩ                 |
|                         | Internal bottom N-channel MOSFET on-resistance                              | Measured from SW to PGND                                                      | 40      | mΩ                 |
| F <sub>(OSC)</sub>      | Oscillator frequency, programmable                                          | Boost Mode                                                                    | 1300    | kHz                |
|                         | Maximum duty cycle                                                          | Buck Mode                                                                     | 99      | %                  |
| CHARGE                  | MODE PROTECTION                                                             |                                                                               |         |                    |
| V <sub>OVP_VBUS</sub>   | Input OVP threshold voltage                                                 | VBUS threshold to turn off converter during charge                            | 16.0    | ٧                  |
|                         | OVP threshold hysteresis                                                    | VBUS falling                                                                  | 1       | ٧                  |
| V <sub>OVP</sub>        | Output OVP threshold voltage                                                | VBAT threshold over V <sub>OREG</sub> to turn off charger during charge       | 117     | %V <sub>OREG</sub> |
|                         | V <sub>BAT OVP</sub> hysteresis                                             | Lower limit for V <sub>BAT</sub> falling from above V <sub>BAT</sub> OVP      | 11      | %V <sub>OREG</sub> |
| V <sub>SHORT</sub>      | Trickle to fast charge threshold                                            | V <sub>BAT</sub> rising, Typical application                                  | 2.1     | V                  |
|                         | V <sub>SHORT</sub> hysteresis                                               | V <sub>BAT</sub> falling below V <sub>SHORT</sub> , typical application       | 100     | mV                 |
| I <sub>SHORT</sub>      | Trickle charge charging current                                             | $V_{BAT} \leq V_{SHORT}$                                                      | 50      | mA                 |
| BOOST M                 | MODE OPERATION FOR VBUS (OPA_MODE=1,HZ_MOD                                  | E=0)                                                                          | TYU     |                    |
| $\overline{V_{BUS\_B}}$ | Boost output voltage (to VBUS pin)                                          | 2.5V < VBAT < 4.5V                                                            | 5.05    | ٧                  |
|                         | Boost output voltage accuracy                                               | Including line and load regulation                                            | -3      | 3 %                |
| 1                       |                                                                             | $3V < V_{BUS}, 2.5V < V_{BAT} < 4.5V, TJ = 0^{\circ}C - 125^{\circ}C$         | 1200    | mA                 |
| BILIM                   | Output current limit for boost                                              | $3V > V_{BUS-B}$ , $2.5V < V_{BAT} < 4.5V$ , $TJ = 0^{\circ}C - 125^{\circ}C$ | 500     | mA                 |
| $V_{\text{BUSOVP}}$     | Overvoltage protection threshold for boost (VBUS pin)                       | Threshold over VBUS to turn off converter during boost                        | 6.00    | ٧                  |
|                         | V <sub>BUSOVP</sub> hysteresis                                              | VBUS falling from above V <sub>BUSOVP</sub>                                   | 200     | mV                 |
| V <sub>BATMAX</sub>     | Maximum battery voltage for boost (VBAT pin)                                | V <sub>BAT</sub> rising edge during boost                                     | 4.90    | V                  |
|                         | V <sub>BATMAX</sub> hysteresis                                              | V <sub>BAT</sub> falling from above V <sub>BATMAX</sub>                       | 200     | mV                 |
| V <sub>BATMIN</sub>     | Minimum battery voltage for boost (VBAT pin)                                | During boosting                                                               | 2.5     | V                  |
| 5,                      | V <sub>BATMIN</sub> hysteresis                                              | Before boost starts                                                           | 2.9     | V                  |
| PROTECT                 | '                                                                           |                                                                               | 1       |                    |
| T <sub>SHTDOWN</sub>    | Thermal trip                                                                |                                                                               | 165     | °C                 |
|                         | Thermal hysteresis                                                          |                                                                               | 30      | °C                 |



|          | PARAMETERS                    | TEST CONDITION                  | MIN | TYP | MAX | UNIT |
|----------|-------------------------------|---------------------------------|-----|-----|-----|------|
| $T_{0F}$ | Thermal regulation threshold  | Charge current begins to reduce |     | 120 |     | °C   |
|          | 32 second watchdog (WD) timer | 32 Second or HOST mode          |     | 32  |     | S    |
|          | 30 minute safety timer        |                                 |     | 30  |     | Min  |

# PIN DESCRIPTION

| PIN#           | NAME   | DESCRIPTION                                                                                                                          |
|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------|
| Λ1 Λ2          | VBUS   | Charger input voltage. Bypass it with a 1µF ceramic capacitor from VBUS to PGND. It also provides power to the load                  |
| A1, A2 VBUS    |        | during boost mode.                                                                                                                   |
| A3             | BOOT   | Bootstrap capacitor connection for the high-side FET gate driver. Connect a 10nF ceramic capacitor (voltage rating $\geq 10$         |
|                | роот   | V) from BOOT pin to SW pin.                                                                                                          |
| A4             | SCL    | $I^2C$ interface clock. Connect a $10k\Omega$ pull up resistor to $1.8V$ rail.                                                       |
| B1, B2, B3     | PMID   | Connection point between reverse blocking FET and high-side switching FET. Bypass it with a minimum of 4.7µF                         |
|                | TIVIID | capacitor from PMID to PGND.                                                                                                         |
| B4             | SDA    | $I^2$ C interface data. Connect a 10kΩ pull up resistor to 1.8V rail.                                                                |
| C1, C2, C3     | SW     | Internal switch to output inductor connection.                                                                                       |
|                |        | Charge status pin. Pull low when charge in progress. Open drain for other conditions. During faults, a 128µs pulse is sent           |
| C4             | STAT   | out. STAT pin can be disabled by the EN_STAT bit in control register. STAT can be used to drive a LED or communicate                 |
|                | / /    | with a host processor.                                                                                                               |
| D1, D2, D3     | PGND   | Power Ground                                                                                                                         |
|                | į      | Boost mode enable control or input current limiting selection pin. When OTG is in active status, is forced to operate in             |
| D4             | OTG    | boost mode. It has higher priority over I2C control and can be disabled using the control register. At POR while in 15-              |
| υ <del>τ</del> | ord    | min mode, the OTG pin is default to be used as the input current limiting selection pin. The I <sup>2</sup> C register is ignored at |
|                |        | startup. When OTG=High, IIN_LIMIT=500mA and when OTG=Low, IIN_LIMIT=100mA.                                                           |
| E1             | VBATS  | VBATS pin is always shorted to VBAT pin.                                                                                             |
| E2             | CD     | Charge disable control pin. CD=0, charge is enabled. CD=1, charge is disabled and VBUS pin is high impedance to GND.                 |
| E3             | VLDO   | LDO Output Voltage. Bypass it with 1µF capacitor from VLDO to PGND.                                                                  |
| E4             | VBAT   | Positive battery terminal                                                                                                            |



# TYPICAL CHARACTERISTICS

(Typical values are at  $T_A = 25$ °C unless otherwise specified.)













# **REGISTER MAP**

# **DEVICE ADDRESS: D4H (11010100)**

Status/Control Register (Read/Write)
Memory Location: 00, Reset State: x1xx 0xxx

| BIT | NAME                | RESET | TYPE             | FUNCTION                                                                                                                                                                                  |
|-----|---------------------|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TMR_RST<br>OTG_STAT | 0     | RD/WR            | Write: TMR_SRT Function  ⇒ Write '1' to reset the safety timer (auto clear)  ⇒ Write '0' to do nothing  Read: OTG pin status  ⇒ '0' - OTG pin at low level  ⇒ '1' - OTG pin at high level |
| 6   | EN_STAT             | 1     | RD/WR            | STAT Pin function Enable:   □ '0' – Disable STAT pin Function  □ '1' – Enable STAT pin function (default 1)                                                                               |
| 5   | STAT2               | 0     | Read<br>Only     | Charging Status Bits:   ⇒ '00' - Ready  → '01' - Charge in Progress                                                                                                                       |
| 4   | STAT1               | 0     | Read<br>Only     | ⇒ '10' - Charge Done<br>⇒ '11' - Fault                                                                                                                                                    |
| 3   | BOOST               | 0     | Read<br>Only     | Boost Mode Status Bits:  ⇒ '1' – Boost mode  ⇒ '0' – Not in boost mode                                                                                                                    |
| 2   |                     |       | 000 Read<br>Only | Fault Indication Flags: CHARGE MODE  ⇒ '000' NORMAL NORMAL  ⇒ '001' VBUS_OVP VBUS_OVP  ⇒ '010' SLEEP_MODE OVER_LOAD                                                                       |
| 1   | FAULT<2:0>          | 000   |                  | ⇒ '010                                                                                                                                                                                    |
| 0   |                     |       |                  | ⇒ '101'       THERMAL_SD       THERMAL_SD         ⇒ '110'       TIMER_FAULT       TIMER_FAULT         ⇒ '111'       NA       NA                                                           |



# Control Register (Read/Write)

Memory Location: 01, Reset State: 0011 0000

| BIT | NAME                       | RESET | TYPE   | FUNCTION                                                                              |
|-----|----------------------------|-------|--------|---------------------------------------------------------------------------------------|
| 7   |                            | 00    | RD/WR  | VBUS Input Current Limit. Active when EN_ILIM2 = '0':  ⇒ '00' - 100mA  ⇒ '01' - 500mA |
| 6   | 1 IIIV_LIIVIII _ 1 < 1.0 > | 00    | ND/ WN | ⇒ '10' - 800mA<br>⇒ '11' - No Input Current Limit                                     |
| 5   | VL0WV<1:0>                 | 11    | RD/WR  | Weak Battery Voltage Level:  ⇒ '00' - 3.4V  ⇒ '01' - 3.5V                             |
| 4   | - VLOVVV < 1.0 >           | 11    | ND/ WK | ⇒ '10' - 3.6V<br>⇒ '11' - 3.7V (Default)                                              |
| 3   | TE                         | 0     | RD/WR  | Termination Charge Current Enable  ⇒ '0' — Disable  ⇒ '1' — Enable (default)          |
| 2   | nCE                        | 0     | RD/WR  | Charge Disable:  □ '0' — Enable (default)  □ '1' — Disable                            |
| 1   | HZ_MODE                    | 0     | RD/WR  | High Impedance Mode Command:   □ '0' – Not in HiZ Mode (default)  □ '1' – HiZ Mode    |
| 0   | OPA_MODE                   | 0     | RD/WR  | Operation Mode Select:   □ '0' - Charge Mode (default)  □ '1' - Boost Mode            |

# Control/Battery Voltage Register (Read/Write) Memory Location: 02, Reset State: 0000 1010

| BIT | NAME        | RESET  | TYPE   | FUNCTION                                                                                                              |
|-----|-------------|--------|--------|-----------------------------------------------------------------------------------------------------------------------|
| 7   |             |        |        | JOLOHIONS                                                                                                             |
| 6   |             |        |        |                                                                                                                       |
| 5   | VOREG<5:0>  | 000110 | RD/WR  | Battery Regulation Voltage Configuration.                                                                             |
| 4   | VUNLU< J.U> | 000110 | ND/ WN | battery negulation voltage Configuration.                                                                             |
| 3   |             |        |        |                                                                                                                       |
| 2   |             |        |        |                                                                                                                       |
| 1   | OTG_PL      | 1      | RD/WR  | OTG Pin Polary Setting:  ⇒ '0' - BOOST Enable when OTG = Logic_LO  ⇒ '1' - BOOST Enable when OTG = Logic_HI (default) |
| 0   | OTG_EN      | 0      | RD/WR  | OTG Pin Control Enable:  ⇒ '0' - Disable OTG pin Function (default)  ⇒ '1' - Enable OTG pin Function                  |



Vender/Part/Revision Register (Read only) Memory Location: 03, Reset State: 0101 000x

| BIT | NAME          | RESET | TYPE   | FUNCTION         |
|-----|---------------|-------|--------|------------------|
| 7   |               |       | Read   |                  |
| 6   | VENDER<2:0>   | 010   | Only   | Vender Code      |
| 5   |               |       | Offity |                  |
| 4   | PN<1:0>       | 10    | Read   | Part Number Code |
| 3   | FIN<1.0>      | 10    | Only   | art Number Code  |
| 2   |               |       | Read   |                  |
| 1   | REVISION<2:0> | 100   | Only   | Revision Code    |
| 0   |               |       | Oilly  |                  |

Battery Termination/Fast Charge Current Register (Read/Write) Memory Location: 04, Reset State: 0000 0001

| BIT | NAME         | RESET | TYPE  | FUNCTION                                                                                             |
|-----|--------------|-------|-------|------------------------------------------------------------------------------------------------------|
| 7   | RESET        | 0     | RD/WR | Charger Reset. (No function in BOOST Mode)  ⇒ Write '0' – No effect  ⇒ Write '1' – Reset Charge Mode |
| 6   |              |       |       | Charge Current Setting Bits:                                                                         |
| 5   | ICHG<2:0>    | 000   | RD/WR | $\Rightarrow$ LSB = 100mA;                                                                           |
| 4   |              |       |       | ⇒ MSB=400mA                                                                                          |
| 3   | ICHRG_OFFSET | 0     | RD/WR | Min Charge Current Level:   ⇒ 0 - 550mA  ⇒ 1 - 650mA                                                 |
| 2   |              |       |       | Termination Current Setting Bits:                                                                    |
| 1   | ITERM<2:0>   | 001   | RD/WR | ⇒ LSB=50mA                                                                                           |
| 0   |              |       |       | ⇒ MSB = 200mA                                                                                        |

Special Charger Voltage/Enable Pin Status Register Memory location: 05, Reset state: 001X X100

| BIT | NAME       | RESET | TYPE                       | FUNCTION                                |
|-----|------------|-------|----------------------------|-----------------------------------------|
|     |            |       |                            | Extra Added Charge Current Setting Bit: |
| 7   | ICHG<4>    | 0     | RD/WR                      | ⇒ 0 — Add more 0mA                      |
|     |            |       |                            | ⇒ 1 – Add more 1600mA                   |
|     |            |       |                            | Extra Added Charge Current Setting Bit: |
| 6   | ICHG<3>    | 0     | RD/WR                      | ⇒ 0 – Add more 0mA                      |
|     |            |       |                            | ⇒ 1 – Add more 800mA                    |
|     |            |       |                            | Force Low Charge Current:               |
| 5   | LOW_CHG    | 0     | RD/WR                      | ⇒ '0' - Configured by ICHG<4:0>         |
|     |            |       |                            | ⇒ '1' - Force 550mA                     |
|     |            |       | Read                       | DPM Status:                             |
| 4   | DPM_STATUS | 0     |                            | ⇒ '0' - DPM_Mode is Not Active          |
|     |            | Only  | ⇒ '1' - DPM_Mode is Active |                                         |
|     |            |       | Read                       | CD Pin Status:                          |
| 3   | CD_STATUS  | 0     |                            | ⇒ '0' - CD pin is at Logic_LO           |
|     |            |       | Only                       | ⇒ '1' - CD pin is at Logic_HI           |



| 2 | VINDPM<2:0> | 100 | RD/WR | Special Charger Voltage:             |
|---|-------------|-----|-------|--------------------------------------|
| 1 |             |     |       | ⇒ MSB = 320mV step ⇒ LSB = 80mV step |
| 0 |             |     |       | , ESD — OUTIN SEEP                   |

Safety Limit Register (READ/WRITE, Write only once after reset!) Memory location: 06, Reset state: 01000000

| BIT | NAME        | RESET      | TYPE                                                                | FUNCTION                                                                                       |  |
|-----|-------------|------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| 7   |             |            |                                                                     | Marijanura Characa Currant                                                                     |  |
| 6   | IMCHRG<3:0> | 0100 RD/WR | DD ////D                                                            | Maximum Charge Current:   □ Battery Charge Current is set by ICHG<4:0> or IMCHRG<3:0> which is |  |
| 5   |             |            | lower.                                                              |                                                                                                |  |
| 4   |             |            |                                                                     | iowei.                                                                                         |  |
| 3   |             |            |                                                                     | Maximum Battery Regulation Voltage:                                                            |  |
| 2   | VMREG<3:0>  | 0000 RD/WR | Battery Regulation voltage is set by VMREG<3:0> or VOREG<5:0> which |                                                                                                |  |
| 1   |             |            | is lower.                                                           |                                                                                                |  |
| 0   |             |            |                                                                     | is lower.                                                                                      |  |

Extra Current Limit and DPM level setting(READ/WRITE) Memory location: 07, Reset state: 00000000

| BIT | NAME          | RESET | TYPE  | FUNCTION                                                              |  |
|-----|---------------|-------|-------|-----------------------------------------------------------------------|--|
| 7   | - VINDPM<6:3> | 0000  | RD/WR | Special Charger Voltage Addition: 5.12V                               |  |
| 6   |               |       |       | Special Charger Voltage Addition: 2.56V                               |  |
| 5   |               |       |       | Special Charger Voltage Addition: 1.28V                               |  |
| 4   |               |       |       | Special Charger Voltage Addition: 640mV                               |  |
|     |               | 0     | RD/WR | Input Limit Setting Selection:                                        |  |
| 3   | EN_ILIM2      |       |       | $\Rightarrow$ 0 - Input Limit is set by IIN_LIMIT_1<1:0> = REG01<7:6> |  |
|     |               |       |       | $\Rightarrow$ 1 - Input Limit is set by IIN_LIMIT_2<2:0> = REG07<2:0> |  |
|     |               | 000   | RD/WR | VBUS Input Current Limit Active when EN_ILIM2=1:                      |  |
| 2   |               |       |       | ⇒ '000' - 300mA                                                       |  |
|     |               |       |       | ⇒ '001'-500mA                                                         |  |
| 1   |               |       |       | ⇒ '010' - 800mA                                                       |  |
|     |               |       |       | ⇒ '011' - 1200mA                                                      |  |
|     |               |       |       | ⇒ '100' - 1500mA                                                      |  |
| 0   |               |       |       | ⇒ '101' - 2000mA                                                      |  |
| 0   |               |       |       | ⇒ '110' - 3000mA                                                      |  |
|     |               |       |       | ⇒ '111' - 5000mA                                                      |  |



## APPLICATION INFORMATION

### VBUS INPUT/OUTPUT CURRENT LIMIT

ETA6937 is able to configure VBUS Input/Output current limit by I2C.

For input current limit, there are 2 ways to configure, IIN\_LIM\_1[1:0] when EN\_ILIM2[] =0, or IIN\_LIM\_2[2:0] when EN\_ILIM2[] =1.

| EN_ILIM2[] | IIN_ILIM_2[2:0] | IIN_ILIM_1[1:0] | VBUS INPUT CURRENT LIMIT (mA) |
|------------|-----------------|-----------------|-------------------------------|
|            | XXX             | 00              | 100                           |
| 0          | XXX             | 01              | 500                           |
| 0          | XXX             | 10              | 800                           |
|            | XXX             | 11              | No Current Limit              |
|            | 000             | XX              | 300                           |
|            | 001             | XX              | 500                           |
|            | 010             | XX              | 800                           |
| 1          | 011             | XX              | 1200                          |
| 7 /        | 100             | XX              | 1500                          |
|            | 101             | XX              | 2000                          |
|            | 110             | XX              | 3000                          |
|            | 111             | XX              | 5000                          |

Output current limit is understood as BOOST output current limit is 1.2A. Beside the current limit, BOOST output current limit is reduced to 500mA when VBUS is under 3.0V (Typically).

## DPM LEVEL CONFIGURATION

 $\label{eq:VINDPM} $$VINDPM$<0> = 80mV, VINDPM$<1> = 160mV, VINDPM$<2> = 320mV, VINDPM$<3> = 640mV, VINDPM$<4> = 1280mV, VINDPM$<5> = 2560mV, VINDPM$<6> = 5120mV, and 0FFSET = 4.2V$ 

VHOLD (V) = 4.2 + 0.08\*VINDPM < 0 > + 0.16\*VINDPM < 1 > + 0.32\*VINDPM < 2 > + 0.64\*VINDPM < 3 > + 1.28\*VINDPM < 4 > + 2.56\*VINDPM < 5 > + 5.12\*VINDPM < 6 >

### **BATTERY TERMINATION CURRENT**

| ITERM[2:0] | TERMINATION CURRENT ITERM(mA) |
|------------|-------------------------------|
| 000        | 50                            |
| 001        | 100                           |
| 010        | 150                           |
| 011        | 200                           |
| 100        | 250                           |
| 101        | 300                           |
| 110        | 350                           |
| 111        | 400                           |



## **BATTERY CHARGE CURRENT**

ETA6937 uses ICHG[4:0], ICHG\_OFFSET[] and IMCHG[3:0] to configure Battery Charge Current. While ICHG[4:0], and ICHG\_OFFSET[] are bits to configure the regulation target, IMCHG[3:0] are bits to set maximum Battery Charge Current IC can do. This means Loop will regulate Battery Charge Current at which is lower.

| ICHG[4:0] | CHARGE CURRENT ICHRG (mA) |                 |  |
|-----------|---------------------------|-----------------|--|
|           | ICHG_OFFSET[]=0           | ICHG_OFFSET[]=1 |  |
| 00000     | 550                       | 650             |  |
| 00001     | 650                       | 750             |  |
| 00010     | 750                       | 850             |  |
| 00011     | 850                       | 950             |  |
| 00100     | 950                       | 1050            |  |
| 00101     | 1050                      | 1150            |  |
| 00110     | 1150                      | 1250            |  |
| 00111     | 1250                      | 1350            |  |
| 01000     | 1350                      | 1450            |  |
| 01001     | 1450                      | 1550            |  |
| 01010     | 1550                      | 1650            |  |
| 01011     | 1650                      | 1750            |  |
| 01100     | 1750                      | 1850            |  |
| 01101     | 1850                      | 1950            |  |
| 01110     | 1950                      | 2050            |  |
| 01111     | 2050                      | 2150            |  |
| 10000     | 2150                      | 2250            |  |
| 10001     | 2250                      | 2350            |  |
| 10010     | 2350                      | 2450            |  |
| 10011     | 2450                      | 2550            |  |
| 10100     | 2550                      | 2650            |  |
| 10101     | 2650                      | 2750            |  |
| 10110     | 2750                      | 2850            |  |
| 10111     | 2850                      | 2950            |  |
| 11000     | 2950                      | 3050            |  |
| 11001     | 3050                      | 3150            |  |
| 11010     | 3050                      | 3150            |  |
| 11011     | 3050                      | 3150            |  |
| 11100     | 3050                      | 3150            |  |
| 11101     | 3050                      | 3150            |  |
| 11110     | 3050                      | 3150            |  |
| 11111     | 3050                      | 3150            |  |

| IMCHRG[3:0] | MAXIMUM LIMIT CHARGE CURRENT IMCHRG(mA) |                 |  |  |
|-------------|-----------------------------------------|-----------------|--|--|
|             | ICHG_OFFSET[]=0                         | ICHG_OFFSET[]=1 |  |  |
| 0000        | 550                                     | 650             |  |  |
| 0001        | 750                                     | 850             |  |  |
| 0010        | 950                                     | 1050            |  |  |
| 0011        | 1150                                    | 1250            |  |  |
| 0100        | 1350                                    | 1450            |  |  |
| 0101        | 1550                                    | 1650            |  |  |
| 0110        | 1750                                    | 1850            |  |  |
| 0111        | 1950                                    | 2050            |  |  |
| 1000        | 2150                                    | 2250            |  |  |
| 1001        | 2350                                    | 2450            |  |  |
| 1010        | 2550                                    | 2650            |  |  |
| 1011        | 2750                                    | 2850            |  |  |
| 1100        | 2950                                    | 3050            |  |  |
| 1101        | 3050                                    | 3150            |  |  |
| 1110        | 3050                                    | 3150            |  |  |
| 1111        | 3050                                    | 3150            |  |  |



## BATTERY REGULATION VOLTAGE

ETA6937 uses VOREG[5:0] and VMREG[3:0] to configure Battery regulation voltage. While VOREG[5:0] are bits to configure the regulation target, VMREG[3:0] are bits to set maximum Battery voltage IC can do. This means Loop will regulate battery voltage at which is lower.

| VOREG[5:0] | VBAT (V) | VOREG[5:0] | VBAT (V) |
|------------|----------|------------|----------|
| 000000     | 3.5      | 100000     | 4.14     |
| 000001     | 3.52     | 100001     | 4.16     |
| 000010     | 3.54     | 100010     | 4.18     |
| 000011     | 3.56     | 100011     | 4.2      |
| 000100     | 3.58     | 100100     | 4.22     |
| 000101     | 3.6      | 100101     | 4.24     |
| 000110     | 3.62     | 100110     | 4.26     |
| 000111     | 3.64     | 100111     | 4.28     |
| 001000     | 3.66     | 101000     | 4.3      |
| 001001     | 3.68     | 101001     | 4.32     |
| 001010     | 3.7      | 101010     | 4.34     |
| 001011     | 3.72     | 101011     | 4.36     |
| 001100     | 3.74     | 101100     | 4.38     |
| 001101     | 3.76     | 101101     | 4.4      |
| 001110     | 3.78     | 101110     | 4.42     |
| 001111     | 3.8      | 101111     | 4.44     |
| 010000     | 3.82     | 110000     | 4.44     |
| 010001     | 3.84     | 110001     | 4.44     |
| 010010     | 3.86     | 110010     | 4.44     |
| 010011     | 3.88     | 110011     | 4.44     |
| 010100     | 3.9      | 110100     | 4.44     |
| 010101     | 3.92     | 110101     | 4.44     |
| 010110     | 3.94     | 110110     | 4.44     |
| 010111     | 3.96     | 110111     | 4.44     |
| 011000     | 3.98     | 111000     | 4.44     |
| 011001     | 4        | 111001     | 4.44     |
| 011010     | 4.02     | 111010     | 4.44     |
| 011011     | 4.04     | 111011     | 4.44     |
| 011100     | 4.06     | 111100     | 4.44     |
| 011101     | 4.08     | 111101     | 4.44     |
| 011110     | 4.1      | 111110     | 4.44     |
| 011111     | 4.12     | 111111     | 4.44     |

| VMREG[3:0] | MAX BATTERY REGULATION (V) |  |
|------------|----------------------------|--|
| 0000       | 4.2                        |  |
| 0001       | 4.22                       |  |
| 0010       | 4.24                       |  |
| 0011       | 4.26                       |  |
| 0100       | 4.28                       |  |
| 0101       | 4.3                        |  |
| 0110       | 4.32                       |  |
| 0111       | 4.34                       |  |
| 1000       | 4.36                       |  |
| 1001       | 4.38                       |  |
| 1010       | 4.4                        |  |
| 1011       | 4.42                       |  |
| 1100       | 4.440 (Max)                |  |
| 1101       | 4.440 (Max)                |  |
| 1110       | 4.440 (Max)                |  |
| 1111       | 4.440 (Max)                |  |



# FUNCTION DESCRIPTION

## MAIN OPERATION STATE DIAGRAM



Figure 1: Main State Machine Chart

## **CHARGER OPERATION**

OPERATION CHART FLOW IN CHARGE MODE





### BAD ADAPTOR DETECTION

IC performs the bad adaptor detection by applying a current sink to VBUS. If the VBUS is higher than  $V_{\text{IN\_MIN}}$  for 30ms, the adaptor is good and the charge process begins. Otherwise, if the VBUS drops below  $V_{\text{IN\_MIN}}$ , a bad adaptor is detected. Then, the IC disables the current sink, sends STAT pin a fault pulse, and set FAULT[2:0] following related condition. After a holding time in 2s, the IC repeats adaptor detection process.



Figure 2: Bad Adaptor Detection Process Flow Chart

### CHARGING PROFILE



Figure 3: Typical Charging Profile. Case of being without Input Current Limit





Figure 4: Typical Charging Profile. Case of being with Input Current Limit

### CHARGER 30-MINNUTE SAFETY TIMER / 32-SECOND WATCHDOG TIMER / HOLD RECHARGE CYCLE

When a good adapter is attached, IC always starts 30-Minute Mode. In 30-Minute Mode, IC enable 30 minute timer. If 30 minute timer is expires, IC enters Fault State, sends STAT a fault pulse, sets FAULT[2:1] = [110].

Any writing action from I2C will make IC exit 30-Minute Mode to enter 32-Second Mode.

During 32-Second Mode, IC enables 32s timer. The timer is reset when I2C writes '1' to TMR\_RST[]. If 32s timer expires, IC exits 32-Second Mode then back to 30-Minute Mode.

Then follow different battery conditions IC will behave different ways:

- > VBAT is below HOST supply Power Good Level. VBAT is too low that not enough to supply the HOST. Then Charger stays in 30-Minute Mode with low charge current. This operation is maintained until HOST sends any writing command via I2C. Otherwise, IC will enter FAULT\_STATE when 30 minute expires.
- ➤ VBAT is good for HOST but not too high, below VBAT\_LOW level (close to full power level), HOST is able to send writing command to IC via I2C, then IC disable 30-Minute Mode and enter 32-Second Mode. In 32-Second Mode, Charger operates at Register Configured Charge Current, IOREG[5:0] and IMREG[3:0]. In case need to maintain full charge condition, HOST must write "1" to TMR\_RST[] before 32 second expires to restart 32 minute counter. Otherwise, IC will exits 32-Minute Mode when 32 minute timer expires, then back to 30-Minute Mode.
- ➤ VBAT is higher than VBAT\_LOW. Some system battery is not recharge when Battery voltage level is close to full level to avoid more battery recharge cycle. HOST will decide to start new charge cycle by sending a writing command to IC via I2C. Or keep IC in Standby time.

### SAFETY LIMIT REGISTER

It is required to change safety Limit Register at first before do any writing action to other register. Otherwise safety limit register is writing protected. Protection is released either reset charger cycle or if battery voltage is decreased to under VSHORT.

### INPUT CURRENT LIMIT REGULATION

During the charging process, if the Q1 current exceeds input current limit, Q1 will be controlled into limit loop, PMID voltage will decrease. Once charge detects PMID voltage drop for more than  $I_{N\_LIM} * R_{Q1}$ , ), the charge current begins to taper down to prevent any further drop of PMID voltage. When the IC enters this mode, the charge current is lower than the set value and the VIN\_ILIM bits are set. This feature makes the part be not over power that heat the part much.



### DYNAMIC POWER MANAGEMENT

During the charging process, if the input power source is not able to support the programmed or default charging current, the VBUS voltage will decrease. Once the VBUS drops to VIN\_DPM (default 4.52V), the charge current begins to taper down to prevent any further drop of VBUS. When the IC enters this mode, the charge current is lower than the set value and the special charger bit is set. This feature makes the IC compatible with adapters having different current capabilities.

### THERMAL REGULATION

During the charging process, if the junction temperature is above  $T_{FB}$  (120°C), the charge current is reduced. Charge current is reduced to minimum level (550mA) when junction temperature hits 130°C. This feature makes the IC be not over temperature during high charge current at low battery voltage. When battery voltage high enough, power crosses the part is lower, junction temperature is lower, then battery is charged with full set current.

Beside the thermal regulation, part is protected by second temperature protection, thermal shutdown. When junction temperature hit T<sub>SHUT</sub>, IC will be turn off until part cold down 20°C. This feature is active for both Charge Mode and Boost Mode.

### LINEAR CHARGE — PRECONDITION CHARGE

To prevent battery from explosion when the voltage is too low, under V<sub>BAT\_SHORT</sub>, IC charges battery with a linear current, I<sub>SHORT</sub> is programmed by level of VBUS.

ETA6937 also swaps to use linear charge when charge current is less than 250mA. Condition is from FOLDBACK or TOPOFF conditions.

### CHARGE COMPLETE

When Charge Current hits termination threshold and IC still detect valid battery, IC indicates charge complete. In this condition, if IC is still in 32-Second Mode, IC allows to recharge when battery voltage drops below recharge threshold. In case 32-Second timer expire, IC will set nCE[] = 1 to not allow recharge. New charge cycle will not start until nCE[] is cleared to '0' or re-plugging VBUS.

### **BOOST MODE OPERATION**

## BOOST 32-SECOND WATCHDOG TIMER

Boost always operates in 32–Second Mode. Once Boost is enabled, IC starts 32 second timer. This timer could be reset by writing '1' to TMR\_RST[] via I2C. Once the 32–second timer expires, the IC turns off the boost converter by clear OTG\_EN[] or OPA\_MODE[], enunciates the fault pulse from the STAT pin and sets fault status bits in the status register.

### BOOST START-UP

Boost starts when either {OTG is held at Logic\_HI and OTG\_EN[] = 1} or OPA\_MODE[] = 1. When one of these conditions occurs, IC starts to monitor battery voltage. If battery voltage is above UVLO and under OVP thresholds, IC enables BOOST Converter.

Q1 is enabled right Boost Converter is enabled. There is a Boost output current limit is integrated in Q1 Module. IC also provide BST\_ILIM[] to configure Boost Output Current Limit.



## PCB GUIDELINES

Please always put PMID capacitor closet to the PMID pins and GND pins, with wires directly connected to the PMID and GND balls. DONOT connect the negative terminal of PMID capacitor to the ground plane, while the GND balls are also connected to the ground plane. As such PMID capacitor serves as the input capacitor of switching charger, and if the capacitor is connected to the GND pins thru ground plane, 2 serial vias (capacitor to ground plane and ground plane to GND pins) are introduced, which means a serial parasitic inductor is placed between the input capacitor and the real input pins. And thus, the decoupling function of such input capacitor is compromised. So, lots of switching noise may no longer be filtered by the input capacitor, and it leads to instability of the switching charger.

Following illustration shows the correct way to place the input capacitor.





# **BLOCK DIAGRAM**



# **ACKAGE OUTLINE**

Package: CSP-20 (4x5 balls)

