

# Serial Data Transfer

Computer Engineering 2

#### **Motivation**



#### Communication CPU – Peripheral Devices



#### Parallel Bus

- n address lines
- m data lines
- Control lines (NWE, NOE)
- Decode logic

#### Serial Bus

- 2 to 4 lines
  - (CLK)
  - Data: Din, Dout
  - (Select)

#### **Motivation**



#### Serial Connection

→ UART, SPI, I2C, etc.

- Provide simple, low level physical connection
  - Simpler

→ save PCB area

Reduce number of switching lines

→ reduce power, improve EMC 1)



- Requires "higher level" protocol
  - Usually in software
  - Error detection, reliability, quality-of-service (QoS)
  - Interpretation of commands

<sup>1)</sup> Electromagnetic compatibility:
Simultaneous switching of lines creates unwanted emission

# Agenda



- Serial Communication
- Asynchronous Serial Interface
  - Universal Asynchronous Receiver Transmitter UART
  - Longer Distances: RS-232 / RS-485
- SPI Serial Peripheral Interface
  - SPI Basics
  - SPI Modes
  - SPI STM32F4xxx
  - SPI Flash Devices
- I2C Bus
  - Operation
- Comparison

# **Learning Objectives**



5

#### At the end of this lesson you will be able

- to explain how a UART works and which synchronization mechanism is used between transmitter and receiver
- to draw and interpret UART timing diagrams including data and overhead bits
- to explain what SPI is and how it works
- to outline the differences between the four SPI modes of operation
- to draw and interpret SPI timing diagrams
- to interpret the SPI block diagram of the STM32F4xxx
- to outline how SPI data transmission and reception has to be handled by software on the STM32F4xxx
- to explain what I2C is and how it works
- to interpret an I2C timing diagram

#### **Serial Communication**



6

#### Set-up

- Serial data line(s)
- Optional control lines

# Master transmitter (TX) receiver (RX) → Data receiver (RX) transmitter (TX)

← Control →

#### Communication Modes

Simplex Unidirectional, one way only

Half-duplex Bidirectional, only one direction at a time

Full-duplex
 Bidirectional, both directions simultaneously

#### Timing

Asynchronous Each node uses an individual clock

Synchronous Both nodes use same clock

Clock often provided by master



#### Universal Asynchronous Receiver Transmitter – UART

- Connecting shift registers with diverging clock sources
  - Same target frequency
  - Different tolerances and divider ratios
  - Requires synchronization at start of each data item in receiver





#### ■ Implementation of UART → Shift register

Example: 9'600 Baud with selected quartz frequencies



Transmitter and receiver use closest integer to divide clock

2.000 ÷ 208 = 9615 Hz → slightly too fast
 5.000 ÷ 521 = 9597 Hz → slightly too slow



#### UART Timing

e.g. 9'600 Baud = symbols / s → T = (1 / 9600) s = 0.104 ms

#### 5 – 8 Bits of Data (LSB first)



Idle → logic '1' stop → logic '1' start → logic '0'

- Transition stop ('1') → start ('0')
  - Receiver detects edge at the start of each data block (5 to 8 bits)
  - Allows receiver to sample data "in middle of bits" → red edges
  - Clocks have to be accurate enough to allow sampling up to parity bit, i.e. max. +/- 0.5 bit times
    aggregated deviation until last bit



10

#### UART – TX and RX Work with Same Settings

- Transmission rate
  - 2400, 4800, 9600, 19200, 38'400, 57'600, 115'200 ... bit/s
  - In case of UART: symbol rate = bit rate i.e. baud corresponds to bit/s
- Number of data bits
  - Between 5 and 8 bit
- Number of stop bits
  - 1, 1.5 or 2 bit
- Parity
  - none
  - mark (logic '1')
  - space (logic '0')
  - even
  - odd





#### UART Characteristics

- Synchronization
  - Each data item (5-8 bits) requires synchronization
- Asynchronous data transfer
  - Mismatch of clock frequencies in TX and RX
  - Requires overhead for synchronization → additional bits
  - Requires effort for synchronization → additional hardware
- Advantage
  - Clock does not have to be transmitted
  - Transmission delays are automatically compensated
- On-board connections
  - Signal levels are 3V or 5V with reference to ground
  - Off-board connections require stronger output drivers (circuits)



#### ■ RS–232¹) – Interconnecting Equipment by Cable





source: Olimex

- Simple, bidirectional <u>point-to-point</u> interface based on UART
- Optional control signals, e.g. CTS Clear To Send
- Ground → common reference level for all signals (single ended)
- Driver circuit allows transmissions up to ~ 10 m
  - Logic '1' -3V to -15V
  - Logic '0' 3V to 15V

1) standardized by the Electronic Industries Alliance (EIA)



#### RS-485 – Differential Transmission Based on UART

- Differential signals
  - Less susceptible to disturbances → longer distances, 100+ Meters
- Transmit and receive share the same lines
  - Multi-point communication
  - Half-duplex
- Industrial automation → E.g. lowest layer of Profibus





source: http://www.lammertbies.nl/comm/info/RS-485.html



#### RS-485 – Differential Transmission

- Transmitter transforms single ended signal into differential signal
- Capacitive coupled noise affects both lines
- Receiver forms the difference of the two signals
  - Noise on the two lines cancels itself to a large extent





#### SPI – Serial Peripheral Interface

- Serial bus for on-board connections
  - Used for short distance communication
- Connects microcontroller and external devices
  - Sensors, A/D converters, displays, flash memories, codecs
  - IOs, Real Time Clocks (RTC), wireless transceivers...
- Synchronous
  - Master distributes the clock to slaves
- Compared to a parallel bus
  - Saves board area
  - Lowers pin count on both chips (TX and RX) → smaller, low-cost
  - Simplifies EMC (Electromagnetic compatibility)



#### SPI → De facto Standard

- No official standards organization
- No legally binding specification
  - Only chip datasheets and application notes
  - Many different variants exist
- Introduced by Motorola (today NXP) around 1979
- Also called 4-wire Bus

A de facto standard is a custom, convention, product, or system that has achieved a dominant position by public acceptance or market forces.

source: Wikipedia



#### Synchronous Serial Data Connection

Full duplex



- Master (single master)
  - Generates clock (SCLK)
  - Initiates data transfer by setting  $\overline{SS} = 0$  (Slave Select)
- MOSI Master Out Slave In
  - Data from master to slave
- MISO Master In Slave Out
  - Data from slave to master



#### **Single Master – Multiple Slaves**

- Master generates a common clock signal for all slaves
- MOSI
  - From master output to all slave inputs
- MISO
  - All slave outputs connected to single master input
- Slaves
  - Individual select SS1, SS2, SS3
  - $\overline{SSx}$  = '1'  $\rightarrow$  Slave output MISOx is tri-state



Source: Wikipedia

ZHAW, Computer Engineering 18 04.09.2020



#### Implementation Using Shift Registers



*'LSB first'* vs. *'MSB first'* is configurable in most microcontrollers. Slaves are often hard-wired.

#### **Status bits with Interrupt**

TXE Tx Buffer Empty
RXNE Rx Buffer Not Empty



#### Timing

- Toggle output on one clock edge
- Sample on other clock edge







#### **SPI** Modes



#### Clock Polarity and Clock Phase

- TX provides data on 'Toggling Edge'
- RX takes over data with 'Sampling Edge'



| Mode | CPOL | СРНА |
|------|------|------|
| 0    | 0    | 0    |
| 1    | 0    | 1    |
| 2    | 1    | 0    |
| 3    | 1    | 1    |

Source: http://www.byteparadigm.com

| Mode | CPOL | СРНА |
|------|------|------|
| 0    | 0    | 0    |
| 1    | 0    | 1    |
| 2    | 1    | 0    |
| 3    | 1    | 1    |



22

#### Clock Polarity and Clock Phase

TX provides data on 'Toggling Edge'

RX takes over data with 'Sampling Edge'



## **SPI** Modes



#### Data and Clock

Summary of all possible combinations



| Mode | CPOL | СРНА |
|------|------|------|
| 0    | 0    | 0    |
| 1    | 0    | 1    |
| 2    | 1    | 0    |
| 3    | 1    | 1    |

## SPI



#### **Properties**

- No defined addressing scheme
  - Use of  $\overline{SS}$  instead  $\rightarrow$  KISS
- Transmission without receive acknowledge and error detection
  - Has to be implemented in higher level protocols
- Originally used only for transmission of single bytes
  - SS deactivated after each byte
  - Today also used for streams (endless transfers)
- Data rate
  - Highly flexible as clock signal is transmitted
- No flow-control available
  - Master can delay the next clock edge
  - Slave can not influence the data rate
- Susceptible to spikes on clock line



Source: Wikipedia

ZHAW, Computer Engineering 04.09.2020







#### Synchronizing Hardware and Software

- When shall software access the shift register?
  - TXE TX Buffer Empty Software can write next TX Byte to register SPI\_DR
  - RXNE RX Buffer Not Empty A byte has been received. Software can read it from SPI\_DR



source: STMicroelectronics



#### Transmitting in Software

Example with CPOL=1, CPHA=1, MSB first

Example: SW wants to transmit bytes 0xF1, 0xF2, 0xF3





#### Receiving in Software

Example with CPOL=1, CPHA=1, MSB first

Example: SW receives bytes 0xA1, 0xA2, 0xA3





- Software: Simultaneously Handling Data Transmission and Reception
  - Full duplex: Check TXE and RXNE bits





#### Interrupts

Interrupts can be used instead of polling for TXE and RXNE bits

| Position | Priority | Type of priority | Acronym | Description                       | Address     |
|----------|----------|------------------|---------|-----------------------------------|-------------|
| 31       | 38       | settable         | I2C1_EV | I <sup>2</sup> C1 event interrupt | 0x0000 00BC |
| 32       | 39       | settable         | I2C1_ER | I <sup>2</sup> C1 error interrupt | 0x0000 00C0 |
| 33       | 40       | settable         | I2C2_EV | I <sup>2</sup> C2 event interrupt | 0x0000 00C4 |
| 34       | 41       | settable         | I2C2 ER | I <sup>2</sup> C2 error interrupt | 0x0000 00C8 |
| 35       | 42       | settable         | SPI1    | SPI1 global interrupt             | 0x0000 00CC |
| 36       | 43       | settable         | SPI2    | SPI2 global interrupt             | 0x0000 00D0 |
| 37       | 44       | settable         | USART1  | USART1 global interrupt           | 0x0000 00D4 |
| 38       | 45       | settable         | USART2  | USART2 global interrupt           | 0x0000 00D8 |
| 39       | 46       | settable         | USART3  | USART3 global interrupt           | 0x0000 00DC |



## SPI Registers

- Total of 6 SPI blocks
  - Set of registers for each of them

| Offset | Register    | 31 | 30 | 29 | 28 | 27 | 26         | 25  | 24 | 23  | 22             | 21 | 20 | 19 | 18 | 17 | 16  | 15       | 14     | 13    | 12      | 11  | 10     | 6   | 8   | 7        | 9      | 5     | 4      | 3        | 2      | 1       | 0       |
|--------|-------------|----|----|----|----|----|------------|-----|----|-----|----------------|----|----|----|----|----|-----|----------|--------|-------|---------|-----|--------|-----|-----|----------|--------|-------|--------|----------|--------|---------|---------|
| 0x00   | SPI_CR1     |    |    |    |    |    |            |     |    |     |                |    |    |    |    | ,  | 7   | BIDIMODE | BIDIOE | CRCEN | CRCNEXT | DFF | RXONLY | SSM | SSI | LSBFIRST | SPE    | В     | ₹ [2   | :0]      | MSTR   | CPOL    | СРНА    |
|        | Reset value |    |    |    |    |    |            |     |    |     |                |    |    |    |    |    |     | 0        | 0      | 0     | 0       | 0   | 0      | 0   | 0   | 0        | 0      | 0     | 0      | 0        | 0      | 0       | 0       |
| 0x04   | SPI_CR2     |    |    | C  | 0  | nf | ig         | ur  | at | io  | n              | <  | <  |    |    |    |     |          |        |       |         |     |        |     | >   | TXEIE    | RXNEIE | ERRIE | FRF    | Reserved | SSOE   | TXDMAEN | RXDMAEN |
|        | Reset value |    |    |    |    |    |            |     |    |     |                |    |    |    |    |    |     |          |        |       |         |     |        |     |     | 0        | 0      | 0     | 0      |          | 0      | 0       | 0       |
| 0x08   | SPI_SR      |    |    |    |    |    |            |     |    |     |                |    |    |    |    | 5  | Sta | atı      | JS     | -     |         |     | -      | >   | FRE | BSY      | OVR    | MODF  | CRCERR | UDR      | CHSIDE | TXE     | RXNE    |
|        | Reset value |    |    |    |    |    |            |     |    |     |                |    |    |    |    |    |     |          |        |       |         |     |        |     | 0   | 0        | 0      | 0     | 0      | 0        | 0      | 1       | 0       |
| 0x0C   | SPI_DR      |    |    | T  | ra | ne | s m        | \it | /  | R   | 20             | نم | VC |    |    |    |     |          |        |       |         |     |        |     | _   | 15:0     | -      |       |        |          |        |         |         |
|        | Reset value |    |    |    | ıa |    | <b>711</b> | 111 | 1  | 176 | <del>-</del> 6 | CI | VC | 7  |    |    |     | 0        | 0      | 0     | 0       | 0   | 0      | 0   | 0   | 0        | 0      | 0     | 0      | 0        | 0      | 0       | 0       |

source: STM32F42xxx Reference Manual

| SPI1 | ((reg_spi_t *) 0x40013000)   |
|------|------------------------------|
| SPI2 | ((reg_spi_t *) 0x40003800)   |
| SPI3 | ((reg_spi_t *) 0x40003c00)   |
| SPI4 | ((reg_spi_t *) 0x40013400)   |
| SPI5 | ((reg_spi_t *) 0x40015000)   |
| SPI6 | ((reg_spi_t *) 0x40015400)   |
|      | SPI2<br>SPI3<br>SPI4<br>SPI5 |



## Register Bits

| SPI CR1              | SPI control register 1               |
|----------------------|--------------------------------------|
|                      |                                      |
| BIDIMOD              | E Bidirectional data mode enable     |
| BIDIOE               | Output enable in bidir mode          |
| CRCEN                | Hardware CRC calculation enable      |
| CRCNEX               | T CRC transfer next                  |
| DFF                  | Data frame format (8-bit vs. 16-bit) |
| RXONLY               | Receive only                         |
| SSM                  | Software slave management            |
| SSI                  | Internal slave select                |
| LSBFIRS <sup>7</sup> | T Frame format (bit order)           |
| SPE                  | SPI enable                           |
| BR[2:0]              | Baud rate control                    |
| MSTR                 | Master selection (master vs. slave)  |
| CPOL                 | Clock polarity                       |
| СРНА                 | Clock phase                          |

| SPI DR       | SPI data register |  |
|--------------|-------------------|--|
| DR[15:0] Dat | a register        |  |

| SPI CR2 | SPI control register 2               |
|---------|--------------------------------------|
|         |                                      |
| TXEIE   | Tx buffer empty interrupt enable     |
| RXNEIE  | RX buffer not empty interrupt enable |
| ERRIE   | Error interrupt enable               |
| FRF     | Frame format (Motorola vs. TI mode)  |
| SSOE    | SS output enable                     |
| TXDMAE  | N Txbuffer DMA enable                |

| SPI SR | SPI status register             |
|--------|---------------------------------|
| EDE    | _                               |
| FRE    | Frame format error              |
| BSY    | Busy flag (Txbuffer not empty)  |
| OVR    | Overrun flag                    |
| MODF   | Mode fault                      |
| CRCERR | CRC error flag                  |
| UDR    | Underrun flag                   |
| CHSIDE | Channel side (not used for SPI) |
| TXE    | Transmit buffer empty           |
| RXNE   | Receive buffer not empty        |

## SPI – Flash Devices



#### Save Board Area

- E.g. Micron M25PE40 Serial Flash Memory
  - 4 Mbit NOR flash
  - 6 x 5 mm package size
  - SCLK: up to 75 MHz



| Signal Name     | Function       | Direction |
|-----------------|----------------|-----------|
| С               | Serial clock   | Input     |
| DQ0             | Serial data    | Input     |
| DQ1             | Serial data    | Output    |
| S#              | Chip select    | Input     |
| W#              | Write Protect  | Input     |
| RESET#          | Reset          | Input     |
| V <sub>CC</sub> | Supply voltage | _         |
| V <sub>SS</sub> | Ground         | _         |

Source: Micron

#### SPI – Flash Devices



#### Some Vendors Use More Than One Data Line

Example: Flash using Quad I/O for Higher Bandwidth

FIGURE 1: QUAD I/O SERIAL INTERCONNECTION



Source: Micron



- I<sup>2</sup>C Inter-Integrated Circuit, pronounced I-squared-C
  - Bidirectional 2-wire
  - Defined by Philips Semiconductors, now NXP
  - First release in 1982

#### Reference Documentation

UM10204 – I2C-bus specification and user manual Rev. 6 — 4 April 2014



source: NXP



**VDD** 

#### **Overview**

2-wire bus Clock → SCL Data → SDA

- Synchronous, half-duplex
- Each device on bus addressable through unique address
  - NXP assigns manufacturer IDs
- 8-bit oriented data transfers
- Different bit rates up to 5 Mbit/s

ZHAW, Computer Engineering

- Well suited for connection of multiple boards
- Multi-master possible 1)



1) multi-master not covered in this course

Master drives clock line (SCL)



#### Operation

- Master drives clock line (SCL)
- Master initiates transaction through START condition
  - Falling edge on SDA when SCL high
- Master terminates transaction through STOP condition
  - Rising edge on SDA when SCL high



source: NXP



#### **Driving Data on SDA**

- Data driven onto SDA by master or by addressed slave
  - Depending on transaction (read/write) and point in time
  - Change of data only allowed when SCL is low
  - Allows detection of START and STOP condition





#### Data Transfer on I2C

- 8-bit oriented transfers
- Bit 9: Receiver acknowledges by driving SDA low
- Master defines number of 8-bit transfers (STOP)







1) 10-bit address scheme available as option



#### Accesses





#### I2C – STM32F4xxx



#### I<sup>2</sup>C Registers



# I2C - STM32F4xxx



## Register Bits

| I2C_CR                                                                                  | 1 I <sup>2</sup> C control register 1                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWRST<br>ALERT<br>PEC<br>POS<br>ACK<br>STOP<br>START<br>NOSTR<br>ENGC<br>ENPEC<br>ENARP | Software reset SMBus alert Packet error checking Acknowledge / PEC Position Acknowledge enable Stop generation Start generation ETCH Clock stretching disable (slave) General call enable PEC enable ARP enable |
| SMBTY                                                                                   | PE SMBus type (device vs. host)                                                                                                                                                                                 |
| NOSTR                                                                                   | ETCH Clock stretching disable (slave)                                                                                                                                                                           |
| ENARP                                                                                   | ARP enable PE SMBus type (device vs. host)                                                                                                                                                                      |

| I2C_CR2                                                    | I <sup>2</sup> C control register 2                                                                                                    |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| LAST<br>DMAEN<br>ITBUFEN<br>ITEVEN<br>ITERREN<br>FREQ[5:0] | DMA last transfer DMA requests enable Buffer interrupt enable Event interrupt enable Error interrupt enable Peripheral clock frequency |  |

| I2C_DR  | I <sup>2</sup> C data register 2 |  |
|---------|----------------------------------|--|
| DR[7:0] | 8-bit data register              |  |

| ADDMODE Addressing mode (7-bit vs. 10-bit) ADD[9:8] Interface address |
|-----------------------------------------------------------------------|
| ADD[7:1] Interface address ADD0 Interface address                     |

| I2C_OAR2 |  | I <sup>2</sup> C own address register 2                         |  |
|----------|--|-----------------------------------------------------------------|--|
|          |  | Interface address in dual adr. mode Dual addressing mode enable |  |

|   | I2C_SR1  | I <sup>2</sup> C status register 1   |
|---|----------|--------------------------------------|
|   |          |                                      |
|   | SMBALER1 | SMBus alert                          |
|   | TIMEOUT  | Timout or Tlow error                 |
|   | PECERR   | PEC error in reception               |
|   | OVR      | Overrun/Underrun                     |
|   | AF       | Acknowledge failure                  |
|   | ARL0     | Arbitration lost (master)            |
|   | BERR     | Bus error                            |
|   | TxE      | Data register empty                  |
|   | RxNE     | Data register not empty              |
|   | STOPF    | Stop detected (slave)                |
| 1 | ADD10    | 10-bit header sent (master)          |
|   | BTF      | Byte transfer finished               |
|   | ADDR     | ADDR sent (master) / matched (slave) |
|   | SB       | Start bit (master)                   |

| I2C_SR2  | I <sup>2</sup> C status register 2 |
|----------|------------------------------------|
|          |                                    |
| PEC[7:0] | Packet error checking register     |
| DUALF    | Dual flag (slave)                  |
| SMBHOST  | SMBus host header (slave)          |
| SMBDEFAL | JLT SMBus device default address   |
|          | (slave)                            |
| GENCALL  | General call address (slave)       |
| TRA      | Transmitter/receiver (R/W bit)     |
| BUSY     | Bus busy (communication ongoing    |
|          | on bus)                            |
| MSL      | Master/slave                       |

# Comparison



| UART                              | SPI                                | I2C                                      |
|-----------------------------------|------------------------------------|------------------------------------------|
| serial ports (RS-232)             | 4-wire bus                         | 2-wire bus                               |
| TX, RX opt. control signals       | MOSI, MISO, SCLK, SS               | SCL, SDA                                 |
| point-to-point                    | point-to-multipoint                | (multi-) point-to-multi-point            |
| full-duplex                       | full-duplex                        | half-duplex                              |
| asynchronous                      | synchronous                        | synchronous                              |
| only higher layer addressing      | slave selection through SS signal  | 7/10-bit slave address                   |
| parity bit possible               | no error detection                 | no error detection                       |
| chip-to-chip, PC terminal program | chip-to-chip, on-board connections | chip-to-chip, board-to-board connections |

The three interfaces provide the lowest layer of communication and require higher level protocols to provide and interpret the transferred data.

## Conclusions



#### Asynchronous Serial Interface

- Transmitter and receiver use diverging clocks
- Synchronization using start/stop bits → overhead
- Longer connections require line drivers → RS-232/RS-485

#### SPI

- Master/Slave
- Synchronous full-duplex transmission (MOSI, MISO)
- Selection of device through Slave Select (SS)
- No acknowledge, no error detection
- Four modes → clock polarity and clock phase

#### I2C

- Synchronous half-duplex transmission (SCL, SDA)
- 7-bit slave addresses



# Clocking Circuit

