

# **Pipelining**

# **Computer Engineering 1**

CT Team: A. Gieriet, J. Gruber, R. Gübeli, M. Meli, M. Rosenthal, A. Rüst, J. Scheier, M. Thaler

# **Motivation**



- Instruction executed as a sequence
  - Fetch / decode / execute / write back, etc.
- Parallelization of stages
- Increase processing speed



Picture from lecture "Cortex-M Architecture"

# Agenda



- Motivation
- RepetitionInstruction execution
- Pipelining principle
- Latency
- Pipeline hazards



Solutions for pipeline hazards

# Learning Objectives



# At the end of this lesson you will be able

- to describe the idea of pipelining
- to explain the pipeline stages of Cortex-M3
- to calculate processing performance improvement through pipelining
- to enumerate and describe pipeline hazards
- to explain reasons for pipeline hazards
- to solve pipeline hazards

# Instruction Execution



# Instruction sequence of ARM Cortex-M3

fe: fetch Read instruction

de: decode Decode instruction, read register or memory



ZHAW, Computer Engineering

# Instruction Execution



### Timings and definitions

Example: Cortex-M3

- **fe: fetch** Read instruction 3 ns<sup>1</sup>

- **de: decode** Decode instruction, read register or memory 4 ns<sup>1</sup>

ex: execute Execute instruction, write back result
 5 ns<sup>1</sup>



1timings estimated

07.12.2015



# Example: Conventional manufacturing

#### One worker can build a car in 20 days

- Overall production time for one car: 20 days
- Always after 20 days, a single car is finished

### How to increase output?

#### Increase number of workers

- 20 workers finish 20 cars in 20 days
- Always after 20 days, 20 cars are finished

# What are the disadvantages of this procedure?

- Every worker must know all operations
- Every worker (every station) needs the same tools at the same time



# Example: Conventional manufacturing One worker can build a car in 20 days

- Overall production time for one car: 20 days
- Always after 20 days, a single car is finished



#### **Assembly line**

- 20 workers at 20 individual stations
- First car finished after 20 days,
   Overall production time for one car: 20 days
- Always after one day, one car is finished
- Requirements
  - Same time needed at all stations
  - No dependencies between stations (e.g. tools)



07.12.2015



07.12.2015

### Assembly line

- Same working time at all stations
- No resource dependencies between different stages
- Stopping the process results in refilling the assembly



# Instruction pipeline

- Even process time for all stages
  - No dependencies between different instruction stages
  - Branch instructions may clear the pipeline





### Sequential execution



# Pipelined execution





### Advantages

- All stages are set to the same execution time
- Massive performance gain
- Simpler hardware at each stage allows for a higher clock rate

#### General

- Number of execution stages is design decision
- Typically 2 12 Stages

# Latency



### Instructions per second

Without pipelining

Instructions per second = 
$$\frac{1}{Instruction \ delay}$$

- With pipelining
  - Pipeline needs to be filled first
  - After filling, instructions are executed after every stage

Instructions per second = 
$$\frac{1}{\text{Max stage delay}}$$

# Example Cortex-M3

- Without pipelining: 1/12ns = 83,3 million instructions per second
- With pipelining: 1/5ns = 200 million instructions per second

# **Pipeline**



# Optimal Pipelining

- All operations here are on registers (single cycle execution)
- In this example it takes 6 clock cycles to execute 6 instructions
- Clock cycles per instruction (CPI) = 1

| Cycle     |    |    | 1  | 2  | 3  | 4  | 5  | 6  | 7 | 8 | 9 |
|-----------|----|----|----|----|----|----|----|----|---|---|---|
| Operation |    |    |    |    |    |    |    |    |   |   |   |
| ADD       | fe | de | ex |    |    |    |    |    |   |   |   |
| SUB       |    | fe | de | ех |    |    |    |    |   |   |   |
| ORR       |    |    | fe | de | ex |    |    |    |   |   |   |
| AND       |    |    |    | fe | de | ех |    |    |   |   |   |
| ORR       |    |    |    |    | fe | de | ex |    |   |   |   |
| EOR       |    |    |    |    |    | fe | de | ех |   |   |   |
|           |    |    |    |    |    |    |    |    |   |   |   |

# **Special Pipeline Situations**



### LDR Pipeline Example

- In this example it takes 7 clock cycles to execute 6 instructions
- Read cycle must complete on the bus before LDR instruction can complete (reason only one writeback port in the register file)
- Clock cycles per instruction (CPI) = 1.2

| Cycle     |    |    | 1  | 2  | 3  | 4  | 5  | 6                  | 7  | 8 | 9                               |       |
|-----------|----|----|----|----|----|----|----|--------------------|----|---|---------------------------------|-------|
| Operation |    |    |    |    |    |    |    |                    |    |   | 8<br>8<br>8<br>8<br>8<br>8<br>8 |       |
| ADD       | fe | de | ex |    |    |    |    | Ea: LDR address ph |    |   |                                 |       |
| SUB       |    | fe | de | ех |    | سد |    | Ed: LDR data phase |    |   |                                 | ohase |
| LDR       |    |    | fe | de | Ea | Ed |    |                    |    |   |                                 |       |
| AND       |    |    |    | fe | de | S  | ex |                    |    |   |                                 |       |
| ORR       |    |    |    |    | fe | S  | de | ex                 |    |   |                                 |       |
| EOR       |    |    |    |    |    |    | fe | de                 | ex |   |                                 |       |

# Special Pipeline Situations



# STR-STR Pipeline Example

- Store buffer allows STR instruction to finish before store cycle completes on the bus
- Back-to-back STR instructions pipeline on the AHB-Lite bus
  - Also works for LDR-STR-LDR-STR

| Cycle     |    |    | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8    | 9                          |                         |
|-----------|----|----|----|----|----|----|----|----|----|------|----------------------------|-------------------------|
| Operation |    |    |    |    |    |    |    |    |    |      | 8<br>8<br>8<br>8<br>8<br>8 | •                       |
| ADD       | fe | de | ex |    |    |    |    |    |    |      |                            |                         |
| SUB       |    | fe | de | ex |    |    |    |    | Ea | : S1 | R ad                       | dress phase<br>ta phase |
| STR       |    |    | fe | de | Ea | Ed |    |    | Ea | . 31 | R ua                       | ta pnase                |
| STR       |    |    |    | fe | de | Ea | Ed |    |    |      |                            |                         |
| ORR       |    |    |    |    | fe | de | ex |    |    |      |                            |                         |
| EOR       |    |    |    |    |    | fe | de | ех |    |      |                            |                         |
|           |    |    |    |    |    |    |    |    |    |      |                            |                         |

# Pipeline Hazards



#### Control Hazards

 Occur with branches. The processor will not know the outcome of the branch when it needs to insert a new instruction into the pipeline at "fetch" stage

#### Data Hazards

- Occur when instructions use data, that is modified in different stages of a pipeline
  - read after write (RAW), a true dependency
  - write after read (WAR), an anti-dependency
  - write after write (WAW), an output dependency

#### Structural Hazards

 Occur when a part of the processor's hardware is needed by two or more instructions at the same time

# Pipeline Hazards



#### Control Hazards

 Occur with branches. The processor will not know the outcome of the branch when it needs to insert a new instruction into the pipeline at "fetch" stage

#### Data Hazards

- Occur when instructions use data, that is modified in different stages of a pipeline
  - read after write (RAW), a true dependency
  - write after read (WAR), an anti-dependency
  - write after write (WAW), an output dependency

#### Structural Hazards

 Occur when a part of the processor's hardware is needed by two or more instructions at the same time



#### Reason

- Instructions are fetched in stage 1
- Branch and jump decisions occur in stage 3
- Next instruction not fetched until 2 cycles after branch/jump

| Туре           | Distribution |
|----------------|--------------|
| Data transfers | 43%          |
| Control flow   | 23%          |
| Arithmetic 1   | 15%          |
| Compare        | 13%          |
| Logic /        | 5%           |
| Others         | 1%           |
|                |              |
| /              |              |

 Branch and jump instructions are a substantial part of a program (this is a qualitative statement)

# → Stall and delay slots



### Example

- 3 cycles to complete branch
- Worst case scenario conditional branch taken

```
00000000 4288
                                   : R0 > R1 ?
                     CMP
                           R0,R1
00000002 D802
                     BHI
                                   ; if higher -> go on
                           go on
00000004 000A
                           R2,R1
                                   ; otherwise exchange regs
                     MOVS
00000006 0001
                           R1,R0
                     MOVS
00000008 0010
                           R0,R2
                     MOVS
0000000A 2305 go on
                     MOVS
                           R3,#5
000000C ...
```





# Common solution: 2-Bit branch prediction scheme<sup>1</sup>

- Idea: use two bits to remember if the branch was taken or not the last time.
- Only change prediction on two successive mispredictions

ST: Strongly Taken
WT: Weakly Taken
WN: Weakly Not Taken
SN: Strongly Not Taken
Taken
Not Taken
Predict Not taken

Predict taken





#### Reduce control hazards

- Loop fusion reduces control hazards
- Simple example for illustration

# Pipeline Hazards



#### Control Hazards

 Occur with branches. The processor will not know the outcome of the branch when it needs to insert a new instruction into the pipeline at "fetch" stage

#### Data Hazards

- Occur when instructions use data, that is modified in different stages of a pipeline
  - read after write (RAW), a true dependency
  - write after read (WAR), an anti-dependency
  - write after write (WAW), an output dependency

#### Structural Hazards

 Occur when a part of the processor's hardware is needed by two or more instructions at the same time

### **Data Hazards**



### Example: read after write, RAW

- Not occurring on 3-stages pipeline → Not on Cortex M3
- On 4-stages pipeline: Fetch, Decode, Execute, Write Back
- Example:





# **Data Hazards**



### Solution: Forwarding

Result can be forwarded to the ex phase of the next instruction



# Pipeline Hazards



#### Control Hazards

 Occur with branches. The processor will not know the outcome of the branch when it needs to insert a new instruction into the pipeline at "fetch" stage

#### Data Hazards

- Occur when instructions use data, that is modified in different stages of a pipeline
  - read after write (RAW), a true dependency
  - write after read (WAR), an anti-dependency
  - write after write (WAW), an output dependency

#### Structural Hazards

 Occur when a part of the processor's hardware is needed by two or more instructions at the same time

# Structural hazards



#### Avoid structural hazards

- Fetch multiple instructions at once
- Fetch instructions earlier than needed
- →Data bus is free for other data in next cycle



Example: Cortex-M3

# Conclusion



# Pipeline

- Instruction execution
- Principle of pipelining
- Latency
- Hazards
- Solutions for pipeline hazards

