











MSP430FR6989, MSP430FR69891, MSP430FR6988, MSP430FR6987 MSP430FR5989, MSP430FR59891, MSP430FR5988, MSP430FR5987, MSP430FR5986

ZHCSCU7D -JUNE 2014-REVISED AUGUST 2018

# MSP430FR698x(1)、MSP430FR598x(1) 混合信号微控制器

#### 1 器件概述

#### 1.1 特性

- 嵌入式微控制器
  - 高达 16MHz 时钟频率的 16 位 RISC 架构
  - 3.6V 至 1.8V 的宽电源电压范围(最低电源电压受限于 SVS 电平,请参阅 SVS 规格)
- 经优化的超低功耗模式
  - 工作模式: 大约 100µA/MHz
  - 特机(具有低功率低频内部时钟源 (VLO) 的 LPM3): 0.4μA(典型值)
  - 实时时钟 (RTC) (LPM3.5): 0.35μA (典型值)
  - 关断 (LPM4.5): 0.02μA(典型值)
- 超低功耗铁电 RAM (FRAM)
  - 高达 128KB 的非易失性存储器
  - 超低功耗写入
  - 125ns 每个字的快速写入(4ms 内写入 64KB)
  - 统一标准存储器 = 单个空间内的程序 + 数据 + 存储
  - 10<sup>15</sup> 写入周期持久性
  - 抗辐射和非磁性
- 智能数字外设
  - 32 位硬件乘法器 (MPY)
  - 三通道内部直接存储器存取 (DMA)
  - 带有日历和和报警功能的 RTC
  - 5个16位计时器,每个计时器具有多达7个捕捉/比较寄存器
  - 16 位和 32 位循环冗余校验器(CRC16、CRC32)
- 高性能模拟
  - 扩展扫描接口 (ESI),可用于在后台测量水容积、 热量和气体体积
  - 16 通道模拟比较器
  - 12 位模数转换器 (ADC),具有内部基准和采样保持以及多达 16 个外部输入通道
  - 具有高达 320 段对比度控制的集成 LCD 驱动器
- 多功能输入/输出端口
  - 所有 P1 至 P10 以及 PJ 引脚均支持电容式触控功能,无需外部组件
- (1) 实时时钟 (RTC) 由 3.7pF 晶振计时。

- 可每位、每字节和每字访问(成对访问)
- 可通过 P1、P2、P3 和 P4 端口从 LPM 唤醒, 边沿可选
- 所有端口上可编程上拉和下拉
- 代码安全性和加密
  - 128 位或 256 位 AES 安全加密和解密协处理器
  - 针对随机数生成算法的真随机种子
- 增强型串行通信
  - eUSCI A0 和 eUSCI A1 支持:
    - 支持自动波特率侦测的通用异步收发器 (UART)
    - IrDA 编码和解码
    - SPI
  - eUSCI\_B0 和 eUSCI\_B1 均支持:
    - 支持多从设备寻址的 I<sup>2</sup>C
    - SPI
  - 硬件 UART 和 I<sup>2</sup>C 引导加载程序 (BSL)
- 灵活时钟系统
  - 具有 10 个可选厂家调整频率的定频数控振荡器 (DCO)
  - 低功率低频内部时钟源 (VLO)
  - 32kHz 晶振 (LFXT)
  - 高频晶振 (HFXT)
- 开发工具和软件
  - 自由的专业开发环境 具有 EnergyTrace++™技术
  - 实验和开发套件
- 系列产品成员
  - 器件比较 总结了器件型号和可用封装类型
- 要获得完整的模块说明,请参见 《MSP430FR58xx、MSP430FR59xx 和 MSP430FR6xx 系列用户指南》





#### 1.2 应用

- 水表
- 热量计
- 热量分配表

- 便携式医疗仪表
- 数据日志
- 有关 TI Designs,请参阅 扩展扫描接口 (ESI) 外设

#### 1.3 说明

MSP430™超低功耗 (ULP) FRAM 平台将独特的嵌入式 FRAM 和整体超低功耗系统架构组合在一起,从而使得创新人员能够以较少的能源预算增加性能。FRAM 技术以低很多的功耗将 SRAM 的速度、灵活性和耐久性与闪存的稳定性和可靠性组合在一起。

MSP430 ULP FRAM 产品系列由多种采用 FRAM、ULP 16 位 MSP430 CPU 的器件和智能外设组成,可适用于各种 应用。ULP 架构具有七种低功耗模式,这些模式都经过优化,可在能源受限的应用中实现较长的 电池寿命。

#### 器件信息(1)

| HATT THE CO.     |            |             |  |  |  |  |  |  |  |
|------------------|------------|-------------|--|--|--|--|--|--|--|
| 器件型号             | 封装         | 封装尺寸(2)     |  |  |  |  |  |  |  |
| MSP430FR6989IPZ  | LQFP (100) | 14mm x 14mm |  |  |  |  |  |  |  |
| MSP430FR6989IPN  | LQFP (80)  | 12mm x 12mm |  |  |  |  |  |  |  |
| MSP430FR5989IPM  | LQFP (64)  | 10mm x 10mm |  |  |  |  |  |  |  |
| MSP430FR5989IRGC | VQFN (64)  | 9mm x 9mm   |  |  |  |  |  |  |  |

<sup>(1)</sup> 要获得最新的产品、封装和订购信息,请参见封装选项附录(节9),或者访问德州仪器(TI)网站www.ti.com.cn。

<sup>(2)</sup> 这里显示的尺寸为近似值。要获得包含误差值的封装尺寸,请参见机械数据(节9)。



#### 1.4 功能方框图

图 1-1 和图 1-2 显示 功能方框图。



Copyright © 2016, Texas Instruments Incorporated

图 1-1. 功能方框图 - MSP430FR698x、MSP430FR698x1





Copyright © 2016, Texas Instruments Incorporated

图 1-2. 功能方框图 - MSP430FR598x、MSP430FR598x1





# 内容

| 1 | 器件   | 概述                                                          | . <u>1</u> |   | 5.13  | Timing and Switching Characteristics              | 39         |
|---|------|-------------------------------------------------------------|------------|---|-------|---------------------------------------------------|------------|
|   | 1.1  | 特性                                                          | . <u>1</u> | 6 | Detai | iled Description                                  | 74         |
|   | 1.2  | 应用                                                          | <u>2</u>   |   | 6.1   | Overview                                          | 74         |
|   | 1.3  | 说明                                                          | <u>2</u>   |   | 6.2   | CPU                                               | 74         |
|   | 1.4  | 功能方框图                                                       | <u>3</u>   |   | 6.3   | Operating Modes                                   | 75         |
| 2 | 修订   | 历史记录                                                        | <u>6</u>   |   | 6.4   | Interrupt Vector Table and Signatures             | 78         |
| 3 | Devi | ce Comparison                                               | . <b>7</b> |   | 6.5   | Bootloader (BSL)                                  | 81         |
|   | 3.1  | Related Products                                            | <u>8</u>   |   | 6.6   | JTAG Operation                                    | <u>8</u> 1 |
| 4 | Term | ninal Configuration and Functions                           | . <u>9</u> |   | 6.7   | FRAM                                              | 82         |
|   | 4.1  | Pin Diagrams                                                | <u>9</u>   |   | 6.8   | RAM                                               | 82         |
|   | 4.2  | Signal Descriptions                                         | <u>12</u>  |   | 6.9   | Tiny RAM                                          | 82         |
|   | 4.3  | Pin Multiplexing                                            | 28         |   | 6.10  | Memory Protection Unit Including IP Encapsulation | 82         |
|   | 4.4  | Connection of Unused Pins                                   | 28         |   | 6.11  | Peripherals                                       | 83         |
| 5 | Spec | cifications                                                 | 29         |   | 6.12  | Device Descriptors (TLV)                          | 130        |
|   | 5.1  | Absolute Maximum Ratings                                    | 29         |   | 6.13  | Memory                                            | 133        |
|   | 5.2  | ESD Ratings                                                 | 29         |   | 6.14  | Identification                                    | 151        |
|   | 5.3  | Recommended Operating Conditions                            | 29         | 7 | Appl  | ications, Implementation, and Layout              | 152        |
|   | 5.4  | Active Mode Supply Current Into V <sub>CC</sub> Excluding   |            |   | 7.1   | Device Connection and Layout Fundamentals         | 152        |
|   |      | External Current                                            | <u>30</u>  |   | 7.2   | Peripheral- and Interface-Specific Design         |            |
|   | 5.5  | Typical Characteristics, Active Mode Supply                 | 04         |   |       | Information                                       | _          |
|   | 5.6  | Currents                                                    | <u>31</u>  | 8 | 器件    | 和文档支持                                             |            |
|   | 5.0  | Into V <sub>CC</sub> Excluding External Current             | 31         |   | 8.1   | 入门和后续步骤                                           |            |
|   | 5.7  | Low-Power Mode (LPM2, LPM3, LPM4) Supply                    | <u> </u>   |   | 8.2   | 器件命名规则                                            |            |
|   |      | Currents (Into V <sub>CC</sub> ) Excluding External Current | 32         |   | 8.3   | 工具和软件                                             |            |
|   | 5.8  | Low-Power Mode With LCD Supply Currents (Into               |            |   | 8.4   | 文档支持                                              |            |
|   |      | V <sub>CC</sub> ) Excluding External Current                | <u>34</u>  |   | 8.5   | 相关链接                                              | _          |
|   | 5.9  | Low-Power Mode LPMx.5 Supply Currents (Into                 | 25         |   | 8.6   | 社区资源                                              | _          |
|   | 5.10 | V <sub>CC</sub> ) Excluding External Current                | <u>35</u>  |   | 8.7   | 商标                                                | 167        |
|   | 5.10 | Currents                                                    | 36         |   | 8.8   | 静电放电警告                                            |            |
|   | 5.11 | Typical Characteristics, Current Consumption per            | <u></u>    |   | 8.9   | 出口管制提示                                            | 167        |
|   | - '  | Module                                                      | <u>37</u>  |   | 8.10  | Glossary                                          | 167        |
|   | 5.12 | Thermal Resistance Characteristics                          | 38         | 9 | 机械、   | 、封装和可订购信息                                         | 168        |
|   |      |                                                             |            |   |       |                                                   |            |

# MSP430FR6989, MSP430FR69891, MSP430FR6988, MSP430FR6987 MSP430FR5989, MSP430FR59891, MSP430FR5988, MSP430FR5987, MSP430FR5986

ZHCSCU7D -JUNE 2014-REVISED AUGUST 2018



# 2 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Char | nges from March 10, 2017 to August 29, 2018                                                                  | Page |
|------|--------------------------------------------------------------------------------------------------------------|------|
| •    | Updated Section 3.1, Related Products                                                                        |      |
| •    | Changed capacitor value from 4.7 µF to 470 nF in 图 7-5, ADC12_B Grounding and Noise Considerations           |      |
|      | Changed capacitor value from 4.7 µF to 470 nF in the last paragraph of 节 7.2.1.2, <i>Design Requirements</i> |      |



# 3 Device Comparison

Table 3-1 and Table 3-2 summarize the available family members.

Table 3-1. Device Comparison (With UART BSL)<sup>(1)</sup> (2)

| DEVICE       | FRAM | SRAM | CLOCK               | Timer_A                                    | Timer B | eU               | SCI              | 450 | ADC40 D          | 100.0              | 1/0      | DACKAGE         |
|--------------|------|------|---------------------|--------------------------------------------|---------|------------------|------------------|-----|------------------|--------------------|----------|-----------------|
| DEVICE       | (KB) | (KB) | SYSTEM              | (3)                                        | (4)     | A <sup>(5)</sup> | B <sup>(6)</sup> | AES | ADC12_B          | LCD_C              | 2        | PACKAGE         |
| MSP430FR6989 | 128  | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext<br>16 ext | 240 seg<br>320 seg | 63<br>83 | 80 PN<br>100 PZ |
| MSP430FR6988 | 96   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext<br>16 ext | 240 seg<br>320 seg | 63<br>83 | 80 PN<br>100 PZ |
| MSP430FR6987 | 64   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext<br>16 ext | 240 seg<br>320 seg | 63<br>83 | 80 PN<br>100 PZ |
| MSP430FR5989 | 128  | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext           | N/A                | 48       | 64 PM<br>64 RGC |
| MSP430FR5988 | 96   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext           | N/A                | 48       | 64 PM<br>64 RGC |
| MSP430FR5987 | 64   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext           | N/A                | 48       | 64 PM<br>64 RGC |
| MSP430FR5986 | 48   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext           | N/A                | 48       | 64 PM           |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/package.
- (3) Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
- (4) Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
- (5) eUSCI\_A supports UART with automatic baud-rate detection, IrDA encode and decode, and SPI.
- (6) eUSCI\_B supports I<sup>2</sup>C with multiple slave addresses and SPI.
- (7) Timer\_A TA0 and TA1 provide internal and external capture/compare inputs and internal and external PWM outputs.
- (8) Timer\_A TA2 and TA3 provide only internal capture/compare inputs and only internal PWM outputs (if any).

# Table 3-2. Device Comparison (With I<sup>2</sup>C BSL) (1) (2)

| DEVICE        | FRAM | SRAM | CLOCK               | Timer_A                                    | Timer_B | eU               | SCI              | AES | ADC12 B          | LCD C              | I/O      | PACKAGE         |
|---------------|------|------|---------------------|--------------------------------------------|---------|------------------|------------------|-----|------------------|--------------------|----------|-----------------|
| DEVICE        | (KB) | (KB) | SYSTEM              | (3)                                        | (4)     | A <sup>(5)</sup> | B <sup>(6)</sup> | AES | ADC12_B          | LCD_C              | 1,0      | TYPE            |
| MSP430FR69891 | 128  | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext<br>16 ext | 240 seg<br>320 seg | 63<br>83 | 80 PN<br>100 PZ |
| MSP430FR59891 | 128  | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(7)</sup><br>2, 5 <sup>(8)</sup> | 7       | 2                | 2                | yes | 12 ext           | N/A                | 48       | 64 PM<br>64 RGC |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at <a href="https://www.ti.com/package">www.ti.com/package</a>.
- (3) Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
- (4) Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
- (5) eUSCI\_A supports UART with automatic baud-rate detection, IrDA encode and decode, and SPI.
- (6) eUSCI\_B supports I<sup>2</sup>C with multiple slave addresses and SPI.
- (7) Timer\_A TA0 and TA1 provide internal and external capture/compare inputs and internal and external PWM outputs.
- (8) Timer\_A TA2 and TA3 provide only internal capture/compare inputs and only internal PWM outputs (if any).



#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

- TI 16-bit and 32-bit microcontrollers High-performance, low-power solutions to enable the autonomous future
- Products for MSP430 ultra-low-power sensing and measurement microcontrollers One platform. One ecosystem. Endless possibilities.
- Products for MSP430 ultrasonic and performance sensing microcontrollers Ultra-low-power single-chip MCUs with integrated sensing peripherals
- Companion products for MSP430FR6989 Review products that are frequently purchased or used with this product.
- Reference designs for MSP430FR6989 The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.



# 4 Terminal Configuration and Functions

#### 4.1 Pin Diagrams

Figure 4-1 shows the pinout of the 100-pin PZ package for the MSP430FR698x and MSP430FR698x1 MCUs



NOTE: On devices with 0ART BSL: P2.0. BSLTA, P2.1. BSLSCL NOTE: On devices with I<sup>2</sup>C BSL: P1.6: BSLSDA; P1.7: BSLSCL

Figure 4-1. 100-Pin PZ Package (Top View) - MSP430FR698x and MSP430FR698x1



Figure 4-2 shows the pinout of the 80-pin PN package for the MSP430FR698x and MSP430FR698x1 MCUs



Figure 4-2. 80-Pin PN Package (Top View) – MSP430FR698x and MSP430FR698x1



Figure 4-3 shows the pinout of the 64-pin PM and RGC packages for the MSP430FR598x and MSP430FR598x1 MCUs.



NOTE: TI recommends connecting the RGC package pad to VSS. NOTE: On devices with UART BSL: P2.0: BSLTX; P2.1: BSLRX NOTE: On devices with I<sup>2</sup>C BSL: P1.6: BSLSDA; P1.7: BSLSCL

Figure 4-3. 64-Pin PM or RGC Package (Top View) - MSP430FR598x and MSP430FR598x1



# 4.2 Signal Descriptions

Table 4-1 and Table 4-2 describe the device signals.

Table 4-1. Signal Descriptions – MSP430FR698x and MSP430FR698x1

| TER                               | MINAL |      |     |             |                                                                                     |  |
|-----------------------------------|-------|------|-----|-------------|-------------------------------------------------------------------------------------|--|
|                                   | PZ PN |      | N   | DESCRIPTION |                                                                                     |  |
| NAME                              | NO.   | Seg. | NO. | Seg.        |                                                                                     |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
| P4.3/UCA0SOMI/UCA0RXD/            |       |      |     |             | USCI_A0: Slave out, master in (SPI mode)                                            |  |
| UCB1STE                           | 1     |      | 1   |             | USCI_A0: Receive data (UART mode)                                                   |  |
|                                   |       |      |     |             | USCI_B1: Slave transmit enable (SPI mode)                                           |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
| P1.4/UCB0CLK/UCA0STE/             |       |      |     |             | USCI_B0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |  |
| TA1.0/Sx                          | 2     | S1   | 2   | S3          | USCI_A0: Slave transmit enable (SPI mode)                                           |  |
|                                   |       |      |     |             | Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output                         |  |
|                                   |       |      |     |             | LCD segment output (segment number is package specific)                             |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
|                                   |       |      |     |             | USCI_B0: Slave transmit enable (SPI mode)                                           |  |
| P1.5/UCB0STE/<br>UCA0CLK/TA0.0/Sx | 3     | S0   | 3   | S2          | USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |  |
|                                   |       |      |     |             | Timer_A TA0 CCR0 capture: CCI0A input, compare: Out0 output                         |  |
|                                   |       |      |     |             | LCD segment output (segment number is package specific)                             |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
|                                   |       |      |     | S1          | USCI_B0: Slave in, master out (SPI mode)                                            |  |
| P1.6/UCB0SIMO/UCB0SDA/            |       |      | 4   |             | USCI_B0: I <sup>2</sup> C data (I <sup>2</sup> C mode)                              |  |
| TA0.1/Sx                          | 4     |      |     |             | BSL data (I <sup>2</sup> C BSL)                                                     |  |
|                                   |       |      |     |             | Timer_A TA0 CCR1 capture: CCl1A input, compare: Out1 output                         |  |
|                                   |       |      |     |             | LCD segment output (segment number is package specific)                             |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
|                                   |       |      |     | S0          | USCI_B0: Slave out, master in (SPI mode)                                            |  |
| P1.7/UCB0SOMI/UCB0SCL/            |       |      |     |             | USCI_B0: I <sup>2</sup> C clock (I <sup>2</sup> C mode)                             |  |
| TA0.2/Sx                          | 5     |      | 5   |             | BSL clock (I <sup>2</sup> C BSL)                                                    |  |
|                                   |       |      |     |             | Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output                         |  |
|                                   |       |      |     |             | LCD segment output (segment number is package specific)                             |  |
|                                   |       |      | _   |             | Input/output port of most positive analog LCD voltage (V1)                          |  |
| R33/LCDCAP                        | 6     |      | 6   |             | LCD capacitor connection                                                            |  |
| D0.0/D00                          | -     |      | -   |             | General-purpose digital I/O                                                         |  |
| P6.0/R23                          | 7     |      | 7   |             | Input/output port of second most positive analog LCD voltage (V2)                   |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
| P6.1/R13/LCDREF                   | 8     |      | 8   |             | Input/output port of third most positive analog LCD voltage (V3 or V4)              |  |
|                                   |       |      |     |             | External reference voltage input for regulated LCD voltage                          |  |
|                                   |       |      |     |             | General-purpose digital I/O                                                         |  |
| P6.2/COUT/R03                     | 9     |      | 9   |             | Comparator output                                                                   |  |
|                                   |       |      |     |             | Input/output port of lowest analog LCD voltage (V5)                                 |  |



# Table 4-1. Signal Descriptions - MSP430FR698x and MSP430FR698x1 (continued)

| TER                             | RMINAL |      |     |             |                                                             |  |  |
|---------------------------------|--------|------|-----|-------------|-------------------------------------------------------------|--|--|
| NAME                            | P      | PN   |     | DESCRIPTION |                                                             |  |  |
| NAME                            | NO.    | Seg. | NO. | Seg.        |                                                             |  |  |
| P6.3/COM0                       | 10     |      | 10  |             | General-purpose digital I/O                                 |  |  |
| 1 0.3/001010                    | 10     |      | 10  |             | LCD common output COM0 for LCD backplane                    |  |  |
|                                 |        |      | 11  |             | General-purpose digital I/O                                 |  |  |
| P6.4/TB0.0/COM1/Sx              | 11     |      |     | S36         | Timer_B TB0 CCR0 capture: CCI0B input, compare: Out0 output |  |  |
| 1 0.4/1 B0.0/0 CW11/CX          |        |      |     | 000         | LCD common output COM1 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
| P6.5/TB0.1/COM2/Sx              | 12     |      | 12  | S35         | Timer_B TB0 CCR1 capture: CCI1A input, compare: Out1 output |  |  |
| F0.3/100.1/COW2/3X              | 12     |      | 12  | 333         | LCD common output COM2 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
| P6.6/TB0.2/COM3/Sx              | 12     |      | 13  | S34         | Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output |  |  |
| P0.0/1B0.2/CON3/5X              | 13     |      | 13  | 534         | LCD common output COM3 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
| DO 4/TDO 2/COM4/Co              | 4.4    | S43  | 14  | S33         | Timer_B TB0 CCR3 capture: CCl3A input, compare: Out3 output |  |  |
| P2.4/TB0.3/COM4/Sx              | 14     | 343  | 14  |             | LCD common output COM4 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      | 15  | S32         | General-purpose digital I/O                                 |  |  |
| DO 5/TDO 4/00M5/0               | 4.5    | 0.40 |     |             | Timer_B TB0 CCR4 capture: CCI4A input, compare: Out4 output |  |  |
| P2.5/TB0.4/COM5/Sx              | 15     | S42  |     |             | LCD common output COM5 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
|                                 |        |      |     |             | Timer_B TB0 CCR5 capture: CCl5A input, compare: Out5 output |  |  |
| P2.6/TB0.5/ESIC1OUT/<br>COM6/Sx | 16     | S41  | 16  | S31         | ESI Comparator 1 output                                     |  |  |
| O O IVIO/ O X                   |        |      |     |             | LCD common output COM6 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
|                                 |        |      |     |             | Timer_B TB0 CCR6 capture: CCI6A input, compare: Out6 output |  |  |
| P2.7/TB0.6/ESIC2OUT/<br>COM7/Sx | 17     | S40  | 17  | S30         | ESI comparator 2 output                                     |  |  |
| COMITION                        |        |      |     |             | LCD common output COM7 for LCD backplane                    |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
|                                 |        | 6-   |     |             | Timer_A TA1 CCR0 capture: CCI0B input, compare: Out0 output |  |  |
| P10.2/TA1.0/SMCLK/Sx            | 18     | S39  |     |             | SMCLK output                                                |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                 |        |      |     |             | General-purpose digital I/O                                 |  |  |
|                                 |        |      |     |             | Timer_A TA1 CCR1 capture: CCl1A input, compare: Out1 output |  |  |
| P5.0/TA1.1/MCLK/Sx              | 19     | S38  |     |             | MCLK output                                                 |  |  |
|                                 |        |      |     |             | LCD segment output (segment number is package specific)     |  |  |



# Table 4-1. Signal Descriptions – MSP430FR698x and MSP430FR698x1 (continued)

| NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TER                       | MINAL |        |     |      |                                                             |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|--------|-----|------|-------------------------------------------------------------|--|--|
| NO. Seg. NO. Seg.  General-purpose digital I/O Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific) General-purpose digital I/O Timer_A TA1 CCR0 capture: CCI0B input, compare: Out2 output LCD segment output (segment number is package specific) General-purpose digital I/O Timer_A TA1 clock signal TA0CLK input ACLK output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific) USCI_B1: I'C data (I'C mode) USCI_B1: I'C data (I'C mo                                                                                                                                                                                                       | NAME                      | PZ PN |        |     |      | DESCRIPTION                                                 |  |  |
| P5.1/TA1.2/Sx 20 S37 Timer_A TA1 CCR2 capture: CCl2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O Timer_A TA1 clock signal TA0CLK input ACLK output LCD segment output (segment number is package specific)  P5.2/TA1.0/TA1CLK/ACLK/Sx 21 S36 General-purpose digital I/O USCL_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific)  P5.3/UCB1STE/Sx 22 S35 General-purpose digital I/O USCL_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific)  P3.0/UCB1CLK/Sx 23 S34 18 S29 USCL_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: IPC data (IPC mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: IPC data (IPC mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: IPC data (IPC mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: IPC data (IPC mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: IPC data (IPC mode)  LCD segment output (segment number is package specific)  DVSC1 D1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  USCL_B1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  DVSC1 D1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  DVSC1 D1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  DVSC1 D1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  USCL_B1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  DVSC1 D1: IPC dota (IPC mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  Test data input output shiph impedance input - Timer_B TB0 SMCLK output                                                                                                                                                                                                         | IVAIVIE                   | NO.   | Seg.   | NO. | Seg. |                                                             |  |  |
| LCD segment output (segment number is package specific)   P5.2/TA1.0/TA1CLK/ACLK/SX   21   S36   General-purpose digital I/O   Timer_A TA1 CCR0 capture: CCI0B input, compare: Out0 output   Timer_A TA1 clock signal TA0CLK input   ACLK output   LCD segment output (segment number is package specific)     P5.3/UCB1STE/SX   22   S35   USCI_B1: Slave transmit enable (SPI mode)   LCD segment output (segment number is package specific)     P3.0/UCB1CLK/SX   23   S34   18   S29   USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)   USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)   USCI_B1: Slave in, master out (SPI mode)   USCI_B1: Slave in, master out (SPI mode)   USCI_B1: Slave in, master out (SPI mode)   USCI_B1: Slave out, master out (SPI mode)   USCI_B1: Slave out, master out (SPI mode)   USCI_B1: Slave out, master in (SPI mode)   USCI_B1: Slave out                                                                                                                                                                                                         |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| P5.2/TA1.0/TA1CLK/ACLK/Sx   21   S36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P5.1/TA1.2/Sx             | 20    | S37    |     |      | Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output |  |  |
| Timer_A TA1 CCR0 capture: CCl0B input, compare: Out0 output Timer_A TA1 clock signal TA0CLK input ACLK output LCD segment output (segment number is package specific)  P5.3/UCB1STE/SX  22 S35  P5.3/UCB1STE/SX  23 S34 18 S29  P3.0/UCB1CLK/SX  23 S34 18 S29  P3.1/UCB1SIMO/UCB1SDA/SX  P3.1/UCB1SIMO/UCB1SDA/SX  P3.2/UCB1SOMI/UCB1SCL/SX  24 S33 19 S28  P3.2/UCB1SOMI/UCB1SCL/SX  25 S32 20 S27  P5.3/UCB1SOMI/UCB1SCL/SX  26 21 S32 S34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           |       |        |     |      | LCD segment output (segment number is package specific)     |  |  |
| P5.2/TA1.0/TA1CLK/ACLK/Sx 21 S36 Timer_A TA1 clock signal TA0CLK input ACLK output LCD segment output (segment number is package specific)  P5.3/UCB1STE/Sx 22 S35 General-purpose digital I/O USCL_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: I²C data (I²C mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: I²C data (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I?C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I?C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I?C mode) LCD segment output (segment number is package specific)  USCL_B1: I²C clock (I?C mode) LCD segment output (segment number is package specific)  ISCL_B1: I²C c                                                                                                                                                                                                       |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| ACLK output LCD segment output (segment number is package specific)  P5.3/UCB1STE/Sx  22 S35  P5.3/UCB1STE/Sx  22 S35  P3.0/UCB1CLK/Sx  23 S34 18 S29  P3.0/UCB1CLK/Sx  23 S34 18 S29  P3.1/UCB1SIMO/UCB1SDA/ SX  P3.1/UCB1SIMO/UCB1SDA/ SX  P3.2/UCB1SOMI/UCB1SDA/ SX  P3.2/UCB1SOMI/UCB1SCL/ SX  SX24  SX3  P3.2/UCB1SOMI/UCB1SCL/ SXB  SXB  SX  SX  SX  SX  SX  SX  SX  S                                                                                                                                                                                                                                                                                                                                                                                 |                           |       |        |     |      | Timer_A TA1 CCR0 capture: CCI0B input, compare: Out0 output |  |  |
| LCD segment output (segment number is package specific)  P5.3/UCB1STE/SX  22 S35  Beneral-purpose digital I/O  USCL_B1: Slave transmit enable (SPI mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCL_B1: Clock signal input (SPI mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCL_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCL_B1: Slave in, master out (SPI mode)  USCL_B1: PC dotat (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCL_B1: PC dotat (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  DVSCI_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  LCD segment output (segment number is package specific)  USCL_B1: PC clock (I <sup>2</sup> C mode)  USCL_B1: PC clock (I <sup>2</sup> C mode)  USCL_B1: PC clock (I <sup>2</sup> C mode)  USCL_B | P5.2/TA1.0/TA1CLK/ACLK/Sx | 21    | S36    |     |      | Timer_A TA1 clock signal TA0CLK input                       |  |  |
| P5.3/UCB1STE/Sx 22 S35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |       |        |     |      | ACLK output                                                 |  |  |
| P5.3/UCB1STE/SX  22 S35  USCI_B1: Slave transmit enable (SPI mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific)  P3.1/UCB1SIMO/UCB1SDA/ SX  24 S33 19 S28  S28 USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific)  USCI_B1: Slave in, master out (SPI mode) LCD segment number is package specific)  USCI_B1: PC data (PC mode) LCD segment number is package specific)  USCI_B1: Slave out, master in (SPI mode) USCI_B1: PC clock (PC mode) LCD segment number is package specific)  USCI_B1: PC clock (PC mode) USCI_B1: PC clock                                                                                                                                                                                                        |                           |       |        |     |      | LCD segment output (segment number is package specific)     |  |  |
| LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: IPC data (IPC mode)  USCI_B1: PC dotok (IPC mode)  USCI_B1: PC d                                                                                                                                                                                                       |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| P3.0/UCB1CLK/SX  23 S34 18 S29  General-purpose digital I/O  USCL_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCL_B1: Slave in, master out (SPI mode)  USCL_B1: I²C data (I²C mode)  LCD segment number is package specific)  General-purpose digital I/O  USCL_B1: I²C data (I²C mode)  LCD segment number is package specific)  General-purpose digital I/O  USCL_B1: I²C data (I²C mode)  LCD segment number is package specific)  General-purpose digital I/O  USCL_B1: I²C clock (I²C mode)  LCD segment number is package specific)  USCL_B1: I²C clock (I²C mode)  LCD segment number is package specific)  DVSS1  DVCC1  TEST/SBWTCK  28 23 Digital ground supply  Test mode pin - select digital I/O on JTAG pins  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  Switch all PWM outputs high impedance input - Timer_B TBO  SMCLK/SRSCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0  31 26 General-purpose digital I/O  Test data input or test clock input  MCLK output  Low-power debug: CPU Status register SCG1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P5.3/UCB1STE/Sx           | 22    | S35    |     |      | USCI_B1: Slave transmit enable (SPI mode)                   |  |  |
| P3.0/UCB1CLK/SX  23 S34 18 S29 USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) LCD segment output (segment number is package specific) USCI_B1: Slave in, master out (SPI mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: I²C clock (I²C mode) LCD segment number is package specific) USCI_B1: I²C clock (I²C mode) USCI_B1: I²C clock (I²C m                                                                                                                                                                                                       |                           |       |        |     |      | LCD segment output (segment number is package specific)     |  |  |
| master mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: I²C data (I²C mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: I²C data (I²C mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific) USCI_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific) DVSC1 DVSC1 DVSC1 27 Digital ground supply Test mode pin - select digital I/O on JTAG pins Spy-Bi-Wire input clock Reset input, active low Nonmaskable interrupt input Spy-Bi-Wire data input/output General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TBO SMCLK/SRSCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0 31  26  Baster mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave out, master output (Segment output (Segment output (Segment output (Segment o                                                                                                                                                                                                       |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| P3.1/UCB1SIMO/UCB1SDA/ SX 24 S33 19 S28 General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: I²C data (I²C mode) LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: I²C clock (I²C mode) LCD segment number is package specific) General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: I²C clock (I²C mode) USCI_                                                                                                                                                                                                       | P3.0/UCB1CLK/Sx           | 23    | S34    | 18  | S29  |                                                             |  |  |
| P3.1/UCB1SIMO/UCB1SDA/ SX 19 S28 USCI_B1: Slave in, master out (SPI mode) USCI_B1: I²C data (I²C mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  DVSS1 26 21 Digital ground supply  DVCC1 27 22 Digital ground supply  Test mode pin - select digital I/O on JTAG pins Spy-Bi-Wire input clock  Reset input, active low Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TBO SMCLK/SRSCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0 31 26 S32 20 S27 USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: I²C clock (I²C mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: I²C clock (I²C mode) USCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave in, master out put (Segment number is package specific) USCI_B1: Slave in, master out put (Segment number is package specific) USCI_B1: Slave in, master out put (Segment number is package specific) USCI_B1: Slave in, master out put (Segment number is package specific) USCI_B1: Slave in, master out put (Segment number is package specific) USCI_B1: Slave in, master out put in pu                                                                                                                                                                                                       |                           |       |        |     |      | LCD segment output (segment number is package specific)     |  |  |
| Sx    Sx   Sx   Sx   Sx   Sx   Sx   Sx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| USCI_B1: I²C data (I²C mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  DVSS1 26 21 Digital ground supply  DVCC1 27 22 Digital power supply  TEST/SBWTCK 28 23 Test mode pin - select digital I/O on JTAG pins Spy-Bi-Wire input clock  REST/NMI/SBWTDIO 29 24 Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TBO SMCLK/SRSCG1  PJ_1/TDI/TCLK/MCLK/ SRSCG0 31 31 26 General-purpose digital I/O Test data input or test clock input MCLK output  Ceneral-purpose digital I/O Test data input or test clock input MCLK output  Ceneral-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P3.1/UCB1SIMO/UCB1SDA/    | 0.4   | S33    | 19  | S28  | USCI_B1: Slave in, master out (SPI mode)                    |  |  |
| P3.2/UCB1SOMI/UCB1SCL/ SX S32 20 S27 General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: I²C clock (I²C mode) USCI_B1: I²C clock (                                                                                                                                                                                                       |                           | 24    |        |     |      | USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode)      |  |  |
| P3.2/UCB1SOMI/UCB1SCL/SX 25 S32 20 S27 USCI_B1: Slave out, master in (SPI mode) USCI_B1: I²C clock (I²C mode) ICD verial package specific)  P3.1/TOLOCH Spy-Bi-Wire input clock Spy-Bi-Wire input clock ICD volution ICD                                                                                                                                                                                                       |                           |       |        |     |      | LCD segment output (segment number is package specific)     |  |  |
| SX  25 S32 20 S27  USCI_B1: I²C clock (I²C mode)  LCD segment number is package specific)  DVSS1  DVCC1  27 22  Digital ground supply  TEST/SBWTCK  28 23  Test mode pin - select digital I/O on JTAG pins  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  Switch all PWM outputs high impedance input - Timer_B TBO  SMCLK/SRSCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0  31 26  WSCLK output  Low-power debug: CPU Status register SCG1  General-purpose digital I/O  Test data input or test clock input  MCLK output  Low-CK output  MCLK output  MCLK output  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |       | 25 S32 |     |      | General-purpose digital I/O                                 |  |  |
| SX  25 S32 20 S27 USCI_B1: I²C clock (I²C mode) LCD segment output (segment number is package specific)  DVSS1 26 21 Digital ground supply  DVCC1 27 22 Digital power supply  TEST/SBWTCK 28 23 Test mode pin - select digital I/O on JTAG pins Spy-Bi-Wire input clock  Reset input, active low Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TBO SMCLK/SRSCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0 31 31 26 General-purpose digital I/O Test data input or test clock input MCLK output Low-power debug: CPU Status register SCG1 General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P3.2/UCB1SOMI/UCB1SCL/    | 0.5   |        | 20  | S27  | USCI_B1: Slave out, master in (SPI mode)                    |  |  |
| DVSS1 26 21 Digital ground supply  DVCC1 27 22 Digital power supply  TEST/SBWTCK 28 23 Test mode pin - select digital I/O on JTAG pins  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  Switch all PVM outputs high impedance input - Timer_B TBO  SMCLK output  Low-power debug: CPU Status register SCG1  General-purpose digital I/O  Test data input or test clock input  MCLK output  Digital ground supply  Test mode pin - select digital I/O on JTAG pins  Spy-Bi-Wire input clock  Spy-Bi-Wire data i                                                                                                                                                                                                       | Sx                        | 25    |        |     |      | USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode)     |  |  |
| DVCC1 27 22 Digital power supply  TEST/SBWTCK 28 23 Test mode pin - select digital I/O on JTAG pins  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  SMCLK/SRSCG1 30 SMCLK output  Low-power debug: CPU Status register SCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0 31 26 MCLK output  Digital power supply  Test mode pin - select digital I/O on JTAG pins  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  SMCLK output  Low-power debug: CPU Status register SCG1  General-purpose digital I/O  Test data input or test clock input  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           |       |        |     |      | LCD segment output (segment number is package specific)     |  |  |
| TEST/SBWTCK  28  23  Test mode pin - select digital I/O on JTAG pins Spy-Bi-Wire input clock  Reset input, active low Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TBO SMCLK/SRSCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0  31  26  Test mode pin - select digital I/O on JTAG pins Spy-Bi-Wire input clock Reset input, active low Nonmaskable interrupt input Spy-Bi-Wire data input/output General-purpose digital I/O Test data output port SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DVSS1                     | 26    |        | 21  |      | Digital ground supply                                       |  |  |
| TEST/SBWTCK  28  23  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  SMCLK/SRSCG1  30  25  Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input  Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  Switch all PWM outputs high impedance input - Timer_B TB0  SMCLK output  Low-power debug: CPU Status register SCG1  General-purpose digital I/O  Test data input or test clock input  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DVCC1                     | 27    |        | 22  |      | Digital power supply                                        |  |  |
| Spy-Bi-Wire input clock  Reset input, active low  Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port SMCLK/SRSCG1  30  25  Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0  31  26  Spy-Bi-Wire input, active low Nonmaskable interrupt input Spy-Bi-Wire data input/output Spy-Bi-Wire data input/output Spy-Bi-Wire data input/output  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TEST/SRW/TCK              | 28    |        | 23  |      | Test mode pin - select digital I/O on JTAG pins             |  |  |
| RST/NMI/SBWTDIO  29  24  Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  PJ.1/TDI/TCLK/MCLK/ SRSCG0  31  26  Nonmaskable interrupt input Spy-Bi-Wire data input/output  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TEST/SBWTCK               | 20    |        | 23  |      | Spy-Bi-Wire input clock                                     |  |  |
| Spy-Bi-Wire data input/output  General-purpose digital I/O  Test data output port  Switch all PWM outputs high impedance input - Timer_B TB0  SMCLK/SRSCG1  25  Switch all PWM outputs high impedance input - Timer_B TB0  SMCLK output  Low-power debug: CPU Status register SCG1  General-purpose digital I/O  Test data input or test clock input  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           |       |        |     |      | Reset input, active low                                     |  |  |
| PJ.0/TDO/TB0OUTH/ SMCLK/SRSCG1  30  25  Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data output port Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RST/NMI/SBWTDIO           | 29    |        | 24  |      | Nonmaskable interrupt input                                 |  |  |
| PJ.0/TDO/TB0OUTH/ SMCLK/SRSCG1  30  25  Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |       |        |     |      | Spy-Bi-Wire data input/output                               |  |  |
| PJ.0/TDO/TB0OUTH/ SMCLK/SRSCG1  30  25  Switch all PWM outputs high impedance input - Timer_B TB0 SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| SMCLK/SRSCG1  30  25  Switch all PVM outputs high impedance input - Timer_B 180  SMCLK output  Low-power debug: CPU Status register SCG1  General-purpose digital I/O  Test data input or test clock input  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |       |        |     |      | Test data output port                                       |  |  |
| SMCLK output Low-power debug: CPU Status register SCG1  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           | 30    |        | 25  |      | Switch all PWM outputs high impedance input - Timer_B TB0   |  |  |
| PJ.1/TDI/TCLK/MCLK/ SRSCG0  General-purpose digital I/O Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |       |        |     |      | SMCLK output                                                |  |  |
| PJ.1/TDI/TCLK/MCLK/ SRSCG0  Test data input or test clock input MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |       |        |     |      | Low-power debug: CPU Status register SCG1                   |  |  |
| SRSCG0 31 MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |       |        |     |      | General-purpose digital I/O                                 |  |  |
| SRSCG0 MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PJ.1/TDI/TCLK/MCLK/       | 0.4   |        | 00  |      | Test data input or test clock input                         |  |  |
| Low-power debug: CPU Status register SCG0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                           | 31    |        | 26  |      | MCLK output                                                 |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           |       |        |     |      | Low-power debug: CPU Status register SCG0                   |  |  |



# Table 4-1. Signal Descriptions - MSP430FR698x and MSP430FR698x1 (continued)

| TERI                               | MINAL   |      |     |      |                                                             |  |  |  |
|------------------------------------|---------|------|-----|------|-------------------------------------------------------------|--|--|--|
| NAME                               | NAME PZ |      | F   | N    | DESCRIPTION                                                 |  |  |  |
| NAME                               | NO.     | Seg. | NO. | Seg. |                                                             |  |  |  |
|                                    |         |      | 27  |      | General-purpose digital I/O                                 |  |  |  |
| PJ.2/TMS/ACLK/SROSCOFF             | 32      |      |     |      | Test mode select                                            |  |  |  |
| 1 3.2/ TWO/AGEN/ONGOOD 1           | 32      |      |     |      | ACLK output                                                 |  |  |  |
|                                    |         |      |     |      | Low-power debug: CPU Status register OSCOFF                 |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| PJ.3/TCK/COUT/SRCPUOFF             | 33      |      | 28  |      | Test clock                                                  |  |  |  |
| F3.3/10R/0001/3R0F00F1             | 33      |      | 20  |      | Comparator output                                           |  |  |  |
|                                    |         |      |     |      | Low-power debug: CPU Status register CPUOFF                 |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| P6.7/TA0CLK/Sx                     | 34      | S31  | 29  | S26  | Timer_A TA0 clock signal TA0CLK input                       |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| P7.5/TA0.2/Sx                      | 35      | S30  | 30  | S25  | Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| P7.6/TA0.1/Sx                      | 36      | S29  | 31  | S24  | Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| P10.1/TA0.0/Sx                     | 37      | S28  |     |      | Timer_A TA0 CCR0 capture: CCI0B input, compare: Out0 output |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      | 32  |      | General-purpose digital I/O                                 |  |  |  |
| P7.7/TA1.2/TB0OUTH/Sx              | 38      | S27  |     | S23  | Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output |  |  |  |
| 11.1717.11.271200011170.           |         | 02.  | 02  | 020  | Switch all PWM outputs high impedance input - Timer_B TB0   |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      | 33  | S22  | General-purpose digital I/O                                 |  |  |  |
| P3.3/TA1.1/TB0CLK/Sx               | 39      | S26  |     |      | Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output |  |  |  |
| . 6.6,                             |         | 525  |     | 022  | Timer_B TB0 clock signal TB0CLK input                       |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| D2 4/LICA4CIMO/LICA4TVD/           |         |      |     |      | USCI_A1: Slave in, master out (SPI mode)                    |  |  |  |
| P3.4/UCA1SIMO/UCA1TXD/<br>TB0.0/Sx | 40      | S25  | 34  | S21  | USCI_A1: Transmit data (UART mode)                          |  |  |  |
|                                    |         |      |     |      | Timer_B TB0 CCR0 capture: CCI0A input, compare: Out0 output |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |
|                                    |         |      |     |      | General-purpose digital I/O                                 |  |  |  |
| D2 5/LICA490MI/LICA4DVD/           |         |      |     |      | USCI_A1: Slave out, master in (SPI mode)                    |  |  |  |
| P3.5/UCA1SOMI/UCA1RXD/<br>TB0.1/Sx | 41      | S24  | 35  | S20  | USCI_A1: Receive data (UART mode)                           |  |  |  |
|                                    |         |      |     |      | Timer_B TB0 CCR1 capture: CCI1A input, compare: Out1 output |  |  |  |
|                                    |         |      |     |      | LCD segment output (segment number is package specific)     |  |  |  |



# Table 4-1. Signal Descriptions – MSP430FR698x and MSP430FR698x1 (continued)

| NAME  NO. Seg. NO. Seg.  NO. Seg. NO. Seg.  General-purpose digital I/O USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  P3.7/UCA1STE/TB0.3/Sx  43 S22 37 S18  S18 General-purpose digital I/O USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output LCD segment output (segment number is package specific)  P8.0/RTCCLK/Sx  44 S21 General-purpose digital I/O RTC clock output for calibration LCD segment output (segment number is package specific)  P8.1/DMAE0/Sx  45 S20 General-purpose digital I/O DMA external trigger input LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific) | TER                       | MINAL |            |     |      |                                                                                     |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|------------|-----|------|-------------------------------------------------------------------------------------|--|--|
| NO. Seg. NO. Seg. General-purpose digital I/O USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  P3.7/UCA1STE/TB0.3/Sx  43 S22 37 S18 S18 General-purpose digital I/O USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output LCD segment output (segment number is package specific)  P8.0/RTCCLK/Sx  44 S21 General-purpose digital I/O RTC clock output for calibration LCD segment output (segment number is package specific)  General-purpose digital I/O DMA external trigger input LCD segment output (segment number is package specific)  General-purpose digital I/O DMA external trigger input LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific) General-purpose digital I/O LCD segment output (segment number is package specific) General-purpose digital I/O LCD segment output (segment number is package specific)                                                                                                              | NAME                      | PZ PN |            |     | N    | DESCRIPTION                                                                         |  |  |
| P3.6/UCA1CLK/TB0.2/Sx  42 S23 36 S19  USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_A1: Slave transmit enable (SPI mode)  Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output LCD segment output (segment number is package specific)  General-purpose digital I/O  P8.0/RTCCLK/Sx  44 S21  P8.1/DMAE0/Sx  45 S20  DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O  DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O  DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O  DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O  CCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)                                                                                 | IVANIL                    | NO.   | Seg.       | NO. | Seg. |                                                                                     |  |  |
| P3.6/UCA1CLK/TB0.2/Sx 42 S23 36 S19 master mode) Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output LCD segment output (segment number is package specific)  General-purpose digital I/O RTC clock output for calibration LCD segment number is package specific)  P8.1/DMAE0/Sx 45 S20 DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O DMA external trigger input LCD segment number is package specific)  General-purpose digital I/O LCD segment number is package specific)  General-purpose digital I/O LCD segment number is package specific)  General-purpose digital I/O LCD segment number is package specific)                                                                                                                                                                                                                                                                    |                           |       |            |     | S19  | General-purpose digital I/O                                                         |  |  |
| P3.7/UCA1STE/TB0.3/Sx  43  S22  37  S18  S18  S18  S18  S18  S18  S18  S1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P3.6/UCA1CLK/TB0.2/Sx     | 42    | S23        | 36  |      | USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |  |  |
| P3.7/UCA1STE/TB0.3/Sx  43 S22 37 S18  General-purpose digital I/O USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output LCD segment output (segment number is package specific)  General-purpose digital I/O RTC clock output for calibration LCD segment output (segment number is package specific)  General-purpose digital I/O P8.1/DMAE0/Sx  45 S20  DMA external trigger input LCD segment output (segment number is package specific)  General-purpose digital I/O DMA external trigger input LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                      |                           |       |            |     |      | Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output                         |  |  |
| P3.7/UCA1STE/TB0.3/Sx  43 S22 37 S18  USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output LCD segment output (segment number is package specific)  General-purpose digital I/O RTC clock output for calibration LCD segment number is package specific)  General-purpose digital I/O P8.1/DMAE0/Sx  45 S20  DMA external trigger input LCD segment number is package specific)  P8.2/Sx  46 S19  USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output LCD segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific) General-purpose digital I/O LCD segment output (segment number is package specific) General-purpose digital I/O LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                    |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| P3.7/UCA1STE/TB0.3/Sx  43 S22 37 S18  Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output LCD segment output (segment number is package specific)  P8.0/RTCCLK/Sx  44 S21  RTC clock output for calibration  LCD segment output (segment number is package specific)  General-purpose digital I/O  P8.1/DMAE0/Sx  45 S20  DMA external trigger input  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                           |       |            |     |      | General-purpose digital I/O                                                         |  |  |
| Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output LCD segment output (segment number is package specific)  General-purpose digital I/O RTC clock output for calibration LCD segment number is package specific)  General-purpose digital I/O P8.1/DMAE0/Sx  45 S20  DMA external trigger input LCD segment output (segment number is package specific)  P8.2/Sx  46 S19  Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output LCD segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | D3 7/UCA1STE/TR0 3/Sv     | 13    | 522        | 37  | S18  | USCI_A1: Slave transmit enable (SPI mode)                                           |  |  |
| P8.0/RTCCLK/Sx  44 S21  General-purpose digital I/O  RTC clock output for calibration  LCD segment output (segment number is package specific)  General-purpose digital I/O  P8.1/DMAE0/Sx  45 S20  DMA external trigger input  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | F3.7/0CA131L/1B0.3/3X     | 43    | 322        | 31  | 310  | Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output                         |  |  |
| P8.0/RTCCLK/Sx  44 S21 RTC clock output for calibration LCD segment number is package specific)  General-purpose digital I/O  P8.1/DMAE0/Sx  45 S20 DMA external trigger input LCD segment output (segment number is package specific)  P8.2/Sx  46 S19 General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O LCD segment output (segment number is package specific)  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| LCD segment output (segment number is package specific)  General-purpose digital I/O  DMA external trigger input  LCD segment number is package specific)  P8.2/Sx  46 S19  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                           |       |            |     |      | General-purpose digital I/O                                                         |  |  |
| P8.1/DMAE0/Sx  45 S20  DMA external trigger input LCD segment output (segment number is package specific)  P8.2/Sx  46 S19  General-purpose digital I/O LCD segment output (segment number is package specific) LCD segment output (segment number is package specific) General-purpose digital I/O LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P8.0/RTCCLK/Sx            | 44    | S21        |     |      | RTC clock output for calibration                                                    |  |  |
| P8.1/DMAE0/Sx  45 S20  DMA external trigger input  LCD segment output (segment number is package specific)  General-purpose digital I/O  LCD segment output (segment number is package specific)  General-purpose digital I/O  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| LCD segment output (segment number is package specific)  P8.2/Sx  46  S19  CD segment output (segment number is package specific)  LCD segment output (segment number is package specific)  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |       |            |     |      | General-purpose digital I/O                                                         |  |  |
| P8.2/Sx  46 S19  General-purpose digital I/O LCD segment output (segment number is package specific) General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P8.1/DMAE0/Sx             | 45    | S20        |     |      | DMA external trigger input                                                          |  |  |
| P8.2/Sx  46 S19  LCD segment output (segment number is package specific)  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| LCD segment output (segment number is package specific)  General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D9 2/Sv                   | 46    | <b>S10</b> |     |      | General-purpose digital I/O                                                         |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | F 0.2/3X                  | 40    | 319        |     |      | LCD segment output (segment number is package specific)                             |  |  |
| P8.3/MCLK/Sx 47 S18 MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |       |            |     |      | General-purpose digital I/O                                                         |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P8.3/MCLK/Sx              | 47    | S18        |     |      | MCLK output                                                                         |  |  |
| LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           |       |            |     | S17  | General-purpose digital I/O                                                         |  |  |
| P2.3/UCA0STE/TB0OUTH/Sx 48 38 S17 USCI_A0: Slave transmit enable (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | D2 2/LICAGSTE/TROOLITH/Sy | 19    |            | 20  |      | USCI_A0: Slave transmit enable (SPI mode)                                           |  |  |
| Switch all PWM outputs high impedance input - Timer_B TB0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | F2.3/0CA031L/1B000111/3X  | 40    |            | 38  |      | Switch all PWM outputs high impedance input - Timer_B TB0                           |  |  |
| LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           |       |            |     |      | General-purpose digital I/O                                                         |  |  |
| P2 2/LICANCL K/TB0 4/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | P2 2/UCA0CI K/TB0 4/      |       |            |     |      | USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |  |  |
| RTCCLK/Sx 49 39 S16 Timer_B TB0 CCR4 capture: CCl4B input, compare: Out4 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           | 49    |            | 39  | S16  | Timer_B TB0 CCR4 capture: CCI4B input, compare: Out4 output                         |  |  |
| RTC clock output for calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                           |       |            |     |      | RTC clock output for calibration                                                    |  |  |
| LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |
| General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           |       |            |     |      | General-purpose digital I/O                                                         |  |  |
| USCI_A0: Slave out, master in (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           |       |            |     |      | USCI_A0: Slave out, master in (SPI mode)                                            |  |  |
| USCI_A0: Receive data (UART mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |       |            |     |      | USCI_A0: Receive data (UART mode)                                                   |  |  |
| P2.1/UCA0SOMI/UCA0RXD/<br>TB0.5/DMAE0/Sx 50 40 S15 BSL receive (UART BSL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           | 50    |            | 40  | S15  | BSL receive (UART BSL)                                                              |  |  |
| Timer_B TB0 CCR5 capture: CCl5B input, compare: Out5 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1 DO OF DIVIN LOT ON      |       |            |     |      | Timer_B TB0 CCR5 capture: CCI5B input, compare: Out5 output                         |  |  |
| DMA external trigger input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                           |       |            |     |      | DMA external trigger input                                                          |  |  |
| LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |       |            |     |      | LCD segment output (segment number is package specific)                             |  |  |



# Table 4-1. Signal Descriptions - MSP430FR698x and MSP430FR698x1 (continued)

| TER                                       | MINAL      |      |     |             |                                                             |  |  |
|-------------------------------------------|------------|------|-----|-------------|-------------------------------------------------------------|--|--|
| NAME                                      | NAME PZ PN |      | PN  | DESCRIPTION |                                                             |  |  |
| INAIVIE                                   | NO.        | Seg. | NO. | Seg.        |                                                             |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
|                                           |            |      |     |             | USCI_A0: Slave in, master out (SPI mode)                    |  |  |
|                                           |            |      |     |             | USCI_A0: Transmit data (UART mode)                          |  |  |
| P2.0/UCA0SIMO/UCA0TXD/<br>TB0.6/TB0CLK/Sx | 51         |      | 41  | S14         | BSL transmit (UART BSL)                                     |  |  |
| 150.0/15002140%                           |            |      |     |             | Timer_B TB0 CCR6 capture: CCI6B input, compare: Out6 output |  |  |
|                                           |            |      |     |             | Timer_B TB0 clock signal TB0CLK input                       |  |  |
|                                           |            |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P7.0/TA0CLK/Sx                            | 52         | S17  | 42  | S13         | Timer_A TA0 clock signal TA0CLK input                       |  |  |
|                                           |            |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| DT 4 TA 2 2/4 CL 14/2                     |            | 0.10 |     | 0.10        | Timer_A TA0 CCR0 capture: CCI0B input, compare: Out0 output |  |  |
| P7.1/TA0.0/ACLK/Sx                        | 53         | S16  | 43  | S12         | ACLK output                                                 |  |  |
|                                           |            |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P7.2/TA0.1/Sx                             | 54         | S15  | 44  | S11         | Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output |  |  |
|                                           |            |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P7.3/TA0.2/Sx                             | 55         | S14  | 45  | S10         | Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output |  |  |
|                                           |            |      |     |             | LCD segment output (segment number is package specific)     |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P7.4/SMCLK/Sx                             | 56         | S13  |     |             | SMCLK output                                                |  |  |
|                                           |            |      |     |             | LCD segment output (segment number is package specific)     |  |  |
| DVSS2                                     | 57         |      | 46  |             | Digital ground supply                                       |  |  |
| DVCC2                                     | 58         |      | 47  |             | Digital power supply                                        |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P8.4/A7/C7                                | 59         |      |     |             | Analog input A7                                             |  |  |
|                                           |            |      |     |             | Comparator input C7                                         |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P8.5/A6/C6                                | 60         |      |     |             | Analog input A6                                             |  |  |
|                                           |            |      |     |             | Comparator input C6                                         |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P8.6/A5/C5                                | 61         |      |     |             | Analog input A5                                             |  |  |
|                                           |            |      |     |             | Comparator input C5                                         |  |  |
|                                           |            |      |     |             | General-purpose digital I/O                                 |  |  |
| P8.7/A4/C4                                | 62         |      |     |             | Analog input A4                                             |  |  |
|                                           |            |      |     |             | Comparator input C4                                         |  |  |



# Table 4-1. Signal Descriptions – MSP430FR698x and MSP430FR698x1 (continued)

| TERI                                          | MINAL |       |     |      |                                                             |
|-----------------------------------------------|-------|-------|-----|------|-------------------------------------------------------------|
| NAME                                          | Р     | PZ PN |     | 1    | DESCRIPTION                                                 |
| NAME                                          | NO.   | Seg.  | NO. | Seg. |                                                             |
|                                               |       |       | 48  |      | General-purpose digital I/O                                 |
|                                               |       |       |     |      | ESI test signal 4                                           |
| P1.3/ESITEST4/TA1.2/A3/C3                     | 63    |       |     |      | Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output |
|                                               |       |       |     |      | Analog input A3                                             |
|                                               |       |       |     |      | Comparator input C3                                         |
|                                               |       |       |     |      | General-purpose digital I/O                                 |
|                                               |       |       |     |      | Timer_A TA1 CCR1 capture: CCl1A input, compare: Out1 output |
| P1.2/TA1.1/TA0CLK/<br>COUT/A2/C2              | 64    |       | 49  |      | Timer_A TA0 clock signal TA0CLK input                       |
| COUT/A2/C2                                    |       |       |     |      | Comparator output                                           |
|                                               |       |       |     |      | Analog input A2                                             |
|                                               |       |       |     |      | Comparator input C2                                         |
|                                               |       |       |     |      | General-purpose digital I/O                                 |
|                                               |       |       | 50  |      | Timer_A TA0 CCR2 capture: CCl2A input, compare: Out2 output |
|                                               | 65    | 50    |     |      | Timer_A TA1 clock signal TA1CLK input                       |
| P1.1/TA0.2/TA1CLK/<br>COUT/A1/C1/VREF+/VeREF+ |       |       |     |      | Comparator output                                           |
|                                               |       |       |     |      | Analog input A1                                             |
|                                               |       |       |     |      | Comparator input C1                                         |
|                                               |       |       |     |      | Output of positive reference voltage                        |
|                                               |       |       |     |      | Input for an external positive reference voltage to the ADC |
|                                               |       |       | 51  |      | General-purpose digital I/O                                 |
|                                               |       |       |     |      | Timer_A TA0 CCR1 capture: CCl1A input, compare: Out1 output |
| P1.0/TA0.1/DMAE0/                             |       |       |     |      | DMA external trigger input                                  |
| RTCCLK/A0/C0/ VREF-                           | 66    |       |     |      | RTC clock output for calibration                            |
| /VeREF-                                       |       |       |     |      | Analog input A0                                             |
|                                               |       |       |     |      | Comparator input C0                                         |
|                                               |       |       |     |      | Output of negative reference voltage                        |
|                                               |       |       |     |      | Input for an external negative reference voltage to the ADC |
|                                               |       |       |     |      | General-purpose digital I/O                                 |
| P9.0/ESICH0/ESITEST0/                         | 67    |       | 50  |      | ESI channel 0 sensor excitation output and signal input     |
| A8/C8                                         | 67    |       | 52  |      | ESI test signal 0                                           |
|                                               |       |       |     |      | Analog input A8                                             |
|                                               |       |       |     |      | Comparator input C8 General-purpose digital I/O             |
|                                               |       |       |     |      | ESI channel 1 sensor excitation output and signal input     |
| P9.1/ESICH1/ESITEST1/                         | 68    |       | 53  |      | ESI test signal 1                                           |
| A9/C9                                         | 00    |       | 55  |      | Analog input A9                                             |
|                                               |       |       |     |      | Comparator input C9                                         |
|                                               |       |       |     |      | General-purpose digital I/O                                 |
| D0 0/E010110/E017E070/                        | 69    |       | 54  |      | ESI channel 2 sensor excitation output and signal input     |
| P9.2/ESICH2/ESITEST2/<br>A10/C10              |       |       |     |      | ESI test signal 2                                           |
|                                               |       |       |     |      |                                                             |
|                                               |       |       |     |      | Analog input A10; comparator input C10                      |



# Table 4-1. Signal Descriptions - MSP430FR698x and MSP430FR698x1 (continued)

| TERMINAL                         |     |      |                                                                                                            |      |                                                         |
|----------------------------------|-----|------|------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------|
| NAME                             | P   | Z    | P                                                                                                          | N    | DESCRIPTION                                             |
| NAME                             | NO. | Seg. | NO.                                                                                                        | Seg. |                                                         |
|                                  |     |      |                                                                                                            |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | ESI channel 3 sensor excitation output and signal input |
| P9.3/ESICH3/ESITEST3/<br>A11/C11 | 70  |      | 55                                                                                                         |      | ESI test signal 3                                       |
| 7.117.011                        |     |      |                                                                                                            |      | Analog input A11                                        |
|                                  |     |      |                                                                                                            |      | Comparator input C11                                    |
|                                  |     |      |                                                                                                            |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | ESI channel 0 signal input to comparator                |
| P9.4/ESICI0/A12/C12              | 71  |      | 56                                                                                                         |      | Analog input A12                                        |
|                                  |     |      |                                                                                                            |      | Comparator input C12                                    |
|                                  |     |      |                                                                                                            |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | ESI channel 1 signal input to comparator                |
| P9.5/ESICI1/A13/C13              | 72  |      | 57                                                                                                         |      | Analog input A13                                        |
|                                  |     |      |                                                                                                            |      | Comparator input C13                                    |
|                                  |     |      |                                                                                                            |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | ESI channel 2 signal input to comparator                |
| P9.6/ESICI2/A14/C14              | 73  |      | 58                                                                                                         |      | Analog input A14                                        |
|                                  |     |      |                                                                                                            |      | Comparator input C14                                    |
|                                  |     |      | General-purpose digital I/O ESI channel 3 signal input to comparator Analog input A15 Comparator input C15 |      |                                                         |
|                                  | 74  |      |                                                                                                            |      | ESI channel 3 signal input to comparator                |
| P9.7/ESICI3/A15/C15              |     |      |                                                                                                            |      |                                                         |
|                                  |     |      |                                                                                                            |      |                                                         |
| ESIDVCC                          | 75  |      | 60                                                                                                         |      | ESI power supply                                        |
| ESIDVSS                          | 76  |      | 61                                                                                                         |      | ESI ground supply                                       |
| ESICI                            | 77  |      | 62                                                                                                         |      | ESI Scan IF input to Comparator                         |
| ESICOM                           | 78  |      | 63                                                                                                         |      | ESI Common termination for Scan IF sensors              |
| AVCC1                            | 79  |      | 64                                                                                                         |      | Analog power supply                                     |
| AVSS3                            | 80  |      | 65                                                                                                         |      | Analog ground supply                                    |
| PJ.7/HFXOUT                      | 81  |      | 66                                                                                                         |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | Output terminal of crystal oscillator XT2               |
| PJ.6/HFXIN                       | 82  |      | 67                                                                                                         |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | Input terminal for crystal oscillator XT2               |
| AVSS1                            | 83  |      | 68                                                                                                         |      | Analog ground supply                                    |
| PJ.4/LFXIN                       | 84  |      | 69                                                                                                         |      | General-purpose digital I/O                             |
|                                  |     |      |                                                                                                            |      | Input terminal for crystal oscillator XT1               |
| PJ.5/LFXOUT                      | 85  |      | 70                                                                                                         |      | General-purpose digital I/O                             |
| A\/\$\$2                         | 0.6 |      | 74                                                                                                         |      | Output terminal of crystal oscillator XT1               |
| AVSS2                            | 86  |      | 71                                                                                                         |      | Analog ground supply  General-purpose digital I/O       |
|                                  |     |      |                                                                                                            |      |                                                         |
| P5.4/UCA1SIMO/UCA1TXD/Sx         | 87  | S12  |                                                                                                            |      | USCI_A1: Slave in, master out (SPI mode)                |
|                                  |     |      |                                                                                                            |      | USCI_A1: Transmit data (UART mode)                      |
|                                  |     |      |                                                                                                            |      | LCD segment output (segment number is package specific) |



# Table 4-1. Signal Descriptions – MSP430FR698x and MSP430FR698x1 (continued)

| NAME   PZ   PN   Seg.   No.   Seg.   No.   Seg.   No.   Seg.      | TERMINAL                 |     |                                                 |                                                             |                             |                                                             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-------------------------------------------------|-------------------------------------------------------------|-----------------------------|-------------------------------------------------------------|--|
| No.   Seg.   No.   Seg.   No.   Seg.   No.   Seg.   General-purpose digital I/O   USCI_A1: Slave out, master in (SPI mode)   USCI_A1: Slave in uniput (Segment number is package specific)   General-purpose digital I/O   USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)   USCI_A1: Slave transmit enable (SPI mode)   Timer_B TBO clock signal TBOCLK input   LCD segment output (segment number is package specific)   General-purpose digital I/O   USCI_A1: Slave transmit enable (SPI mode)   Timer_B TBO clock signal TBOCLK input   LCD segment output (segment number is package specific)   General-purpose digital I/O   USCI_B1: Slave transmit enable (SPI mode)   Timer_A TA1 clock signal input (SPI mode)   Timer_A TA1 clock signal input (SPI mode)   USCI_B1: Clock signal inp   | NAME PZ                  |     |                                                 | PN                                                          |                             | DESCRIPTION                                                 |  |
| P5.5/UCA1SOMI/UCA1RXD/ SX S11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TVAINE                   | NO. | Seg.                                            | NO.                                                         | Seg.                        |                                                             |  |
| USCI_A1: Receive data (UART mode) LCD segment output (segment number is package specific)  P5.6/UCA1CLK/SX  89 S10  USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific)  USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific)  Ceneral-purpose digital I/O USCI_A1: Slave transmit enable (SPI mode) Timer_B TBO clock signal TBOCLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) USCI_B1: Clock signal input (SPI slave mode), Clock signal output (LCD segment output (segment number is package specific)  P4.6/UCB1SIMO/UCB1SDA/ TA1.1/Sx  93 S6 74 S7 S6 General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR1 capture: CCI0A input, compare: Out1 output LCD segment output (segment number is package specific)  P4.7/UCB1SOMI/UCB1SCL/ P4.7/UCB1SOMI/UCB1SCL/ P4.8/UCB1SIMO/UCB1SCL/ P5 S6 USCI_B1: PC data (PC mode) Timer_A TA1 CCR2 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: PC data (PC mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in,  |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| USCI_A1: Receive data (UART mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          | 88  | S11                                             |                                                             |                             | USCI_A1: Slave out, master in (SPI mode)                    |  |
| P5.6/UCA1CLK/Sx  89 S10  General-purpose digital I/O  USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_A1: Slave transmit enable (SPI mode)  Timer_B TBO clock signal TBOCLK input  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_A1: Slave transmit enable (SPI mode)  Timer_A TA1 clock signal TBOCLK input  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave transmit enable (SPI mode)  Timer_A TA1 clock signal TA1CLK input  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  Timer_A TA1 CCR0 capture: CCI0A input, compare: Out1 output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave out, master in (SPI mode)  USCI_B1: Slave in, master in (SPI mode)  USCI_B1: Slave out, master in (SPI mode)  USCI_B1: Slave in, master out (SPI mode)                                                                                 | Sx                       |     |                                                 |                                                             |                             | USCI_A1: Receive data (UART mode)                           |  |
| P5.6/UCA1CLK/SX  88 S10 USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_A1: Slave transmit enable (SPI mode) Timer_B TB0 clock signal TB0CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 clock output: CCIDA input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, m |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P5.7/UCA1STE/TB0CLK/SX 90 S9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| P5.7/UCA1STE/TB0CLK/Sx P5.7/UCA1STE/TB0CLK/Sx P6.7/UCA1STE/TB0CLK/Sx P7. S9 P4.4/UCB1STE/TA1CLK/Sx P7. S8 P4.5/UCB1SIMO/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SIMO/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SOMI/UCB1SDA/ P4.7/UCB1SIMO/UCB1SDA/ P4.7/UCB | P5.6/UCA1CLK/Sx          | 89  | S10                                             |                                                             |                             |                                                             |  |
| P5.7/UCA1STE/TB0CLK/Sx  90 S9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P5.7/UCA1STE/TB0CLK/Sx 90 S9 Timer_B TB0 clock signal TB0CLK input LCD segment output (segment number is package specific)  P4.4/UCB1STE/TA1CLK/Sx 91 S8 72 S9 General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  P4.5/UCB1CLK/TA1.0/Sx 92 S7 73 S8 General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)  Timer_A TA1 CCR1 capture: CCI0A input, compare: Out1 output LCD segment output (segment number is package specific)  F4.6/UCB1SOMI/UCB1SCL/ 94 S5 75 S6 USCI_B1: i²C clock (i²C mode)  Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode)  USCI_B1: Slave out, master in (SPI mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: i²C clock (i²C mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode)  USCI_B1: Slave out, master in (SPI mode)  USCI_B1: Slave out, master out (SPI mode)  USCI_B1: Slave out, master out (SPI mode)  USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                            |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| P4.4/UCB1STE/TA1CLK/Sx 91 S8 72 S9 S9 General-purpose digital I/O USCL_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: PC data (IPC mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave out, master in (SPI mode) USCL_B1: Slave out, master in (SPI mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: PC clock (IPC mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave out, master out (SPI mode) USCL_B1: Slave in, unster output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                               | P5 7/UCA1STE/TROCLK/Sy   | 90  | S9                                              |                                                             |                             | USCI_A1: Slave transmit enable (SPI mode)                   |  |
| P4.4/UCB1STE/TA1CLK/SX  91 S8 72 S9  General-purpose digital I/O USCI_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific) USCI_B1: Slave in, master out (SPI mode) USCI_B1: PC data (I²C mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: PC clock (I²C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: PC clock (I²C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 0.1700/11012/12002IQOX | 00  | 00                                              |                                                             |                             | Timer_B TB0 clock signal TB0CLK input                       |  |
| P4.4/UCB1STE/TA1CLK/SX  91 S8 72 S9 USCI_B1: Slave transmit enable (SPI mode) Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P4.4/UCB1STE/TA1CLK/Sx 91 S8 72 S9 Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave in, master out (SPI mode) USCL_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave out, master in (SPI mode) USCL_B1: Slave out, master in (SPI mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave out, master in (SPI mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave out, master out (SPI mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCL_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| Timer_A TA1 clock signal TA1CLK input LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave out, master in (SPI mode)  USCI_B1: PC clock (PC mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)  P10.0/SMCLK/Sx  95 S4 General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | D4.4/UCR1STE/T41CLK/Sv   | 01  | Sa                                              | 72                                                          | 90                          | USCI_B1: Slave transmit enable (SPI mode)                   |  |
| P4.5/UCB1CLK/TA1.0/Sx  92 S7 73 S8 General-purpose digital I/O USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: P2 clock (P2 mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  P4.7/UCB1SOMI/UCB1SCL/ TA1.2/Sx  94 S5 75 S6 USCI_B1: P2 clock (P2 mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific) General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 4.4/00D131E/1A10EN/3A  | 31  | 30                                              | 12                                                          | 39                          | Timer_A TA1 clock signal TA1CLK input                       |  |
| P4.5/UCB1CLK/TA1.0/Sx  92  S7  73  S8  USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)  Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: I²C data (I²C mode)  Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: I²C clock (I²C mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P4.5/UCB1CLK/TA1.0/Sx  92 S7 73 S8 master mode) Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)  VSCI_B1: P²C data (I²C mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode)  VSCI_B1: Slave out, master in (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave out, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                          |     |                                                 |                                                             | General-purpose digital I/O | General-purpose digital I/O                                 |  |
| LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: P²C data (P²C mode)  Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific)  P4.7/UCB1SOMI/UCB1SCL/ TA1.2/Sx  94 S5 75 S6 USCI_B1: P²C clock (P²C mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  USCI_B1: P²C clock (P²C mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  SMCLK output  UCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: Slave in, master out (SPI mode)  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P4.5/UCB1CLK/TA1.0/Sx    | 92  | S7                                              | 73                                                          | S8                          |                                                             |  |
| P4.6/UCB1SIMO/UCB1SDA/ TA1.1/Sx  93 S6 74 S7 USCI_B1: Slave in, master out (SPI mode) USCI_B1: P2C data (P2C mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: P2C clock (P2C mode) Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output LCD segment output (segment number is package specific) USCI_B1: P2C clock (P2C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific) General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific) General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: P2C data (P2C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                          |     | Timer_A TA1 CCR0 capture: CCl0A input, compare: | Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output |                             |                                                             |  |
| P4.6/UCB1SIMO/UCB1SDA/ TA1.1/Sx  93  S6  74  S7  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: I²C data (I²C mode)  Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave out, master in (SPI mode)  USCI_B1: I²C clock (I²C mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output  LCD segment output (segment number is package specific)  General-purpose digital I/O  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P4.6/UCB1SIMO/UCB1SDA/ TA1.1/Sx  93 S6 74 S7 USCl_B1: I²C data (I²C mode) Timer_A TA1 CCR1 capture: CCl1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCl_B1: Slave out, master in (SPI mode) USCl_B1: Slave out, master in (SPI mode) Timer_A TA1 CCR2 capture: CCl2A input, compare: Out2 output LCD segment output (segment number is package specific)  P10.0/SMCLK/Sx  95 S4  P4.0/UCB1SIMO/UCB1SDA/ MCLK/Sx  96 S3 76 S5  USCl_B1: I²C data (I²C mode) Timer_A TA1 CCR2 capture: CCl2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCl_B1: Slave in, master out (SPI mode) USCl_B1: Slave in, master out (SPI mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| TA1.1/Sx  93 S6 74 S7 USCI_B1: PC data (PC mode) Timer_A TA1 CCR1 capture: CCl1A input, compare: Out1 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode)  USCI_B1: PC clock (IPC mode) Timer_A TA1 CCR2 capture: CCl2A input, compare: Out2 output LCD segment output (segment number is package specific)  P10.0/SMCLK/Sx  95 S4  P4.0/UCB1SIMO/UCB1SDA/ MCLK/Sx  96 S3 76 S5 USCI_B1: IPC data (IPC mode)  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: IPC data (IPC mode)  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                          |     |                                                 |                                                             |                             | USCI_B1: Slave in, master out (SPI mode)                    |  |
| LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave out, master in (SPI mode)  USCI_B1: I²C clock (I²C mode)  Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output  LCD segment output (segment number is package specific)  P10.0/SMCLK/Sx  95  S4  General-purpose digital I/O  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: I²C data (I²C mode)  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                          | 93  | S6                                              | 74                                                          | S7                          | USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode)      |  |
| General-purpose digital I/O USCI_B1: Slave out, master in (SPI mode) USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  P10.0/SMCLK/Sx  95 S4 S4 S5 F5 S6 USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |     |                                                 |                                                             |                             | Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output |  |
| P4.7/UCB1SOMI/UCB1SCL/ TA1.2/Sx  94 S5 75 S6 USCI_B1: Slave out, master in (SPI mode) USCI_B1: I²C clock (I²C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: Slave in, master out (SPI mode) USCI_B1: I²C data (I²C mode) MCLK/Sx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P4.7/UCB1SOMI/UCB1SCL/ TA1.2/Sx  94 S5 75 S6 USCI_B1: I²C clock (I²C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  P10.0/SMCLK/Sx  95 S4  General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: I²C data (I²C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| TA1.2/Sx  94 S5 75 S6 USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  P10.0/SMCLK/Sx  95 S4  S6 USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode) Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          |     |                                                 |                                                             |                             | USCI_B1: Slave out, master in (SPI mode)                    |  |
| Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output LCD segment output (segment number is package specific)  General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode)  P4.0/UCB1SIMO/UCB1SDA/ MCLK/Sx  96 S3 76 S5 USCI_B1: I²C data (I²C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T 1 1 0 10               | 94  | S5                                              | 75                                                          | S6                          | USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode)     |  |
| P10.0/SMCLK/Sx  95 S4  General-purpose digital I/O SMCLK output LCD segment output (segment number is package specific)  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ., <u>-</u> , <u>-</u> , |     |                                                 |                                                             |                             | Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output |  |
| P10.0/SMCLK/Sx  95 S4  SMCLK output  LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: I²C data (I²C mode)  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| LCD segment output (segment number is package specific)  General-purpose digital I/O  USCI_B1: Slave in, master out (SPI mode)  USCI_B1: 1 <sup>2</sup> C data (I <sup>2</sup> C mode)  MCLK/Sx  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| P4.0/UCB1SIMO/UCB1SDA/ MCLK/Sx  General-purpose digital I/O USCI_B1: Slave in, master out (SPI mode) USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P10.0/SMCLK/Sx           | 95  | S4                                              |                                                             |                             | SMCLK output                                                |  |
| P4.0/UCB1SIMO/UCB1SDA/<br>MCLK/Sx  96 S3 76 USCI_B1: Slave in, master out (SPI mode) USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |
| P4.0/UCB1SIMO/UCB1SDA/<br>MCLK/Sx  96 S3 76 S5 USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode) MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          |     |                                                 |                                                             |                             | General-purpose digital I/O                                 |  |
| MCLK/Sx 96 S3 76 S5 USCI_BT: FC data (FC mode)  MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                          |     |                                                 |                                                             |                             | USCI_B1: Slave in, master out (SPI mode)                    |  |
| MCLK output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                          | 96  | S3                                              | 76                                                          | S5                          | USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode)      |  |
| LCD segment output (segment number is package specific)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | WOLIVOX                  |     | MCLK output                                     |                                                             | MCLK output                 |                                                             |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                          |     |                                                 |                                                             |                             | LCD segment output (segment number is package specific)     |  |



# Table 4-1. Signal Descriptions - MSP430FR698x and MSP430FR698x1 (continued)

| TERMINAL                          |     |      |     |      |                                                                                     |  |  |  |
|-----------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------|--|--|--|
| PZ                                |     | Z    | PN  |      | DESCRIPTION                                                                         |  |  |  |
| NAME                              | NO. | Seg. | NO. | Seg. |                                                                                     |  |  |  |
|                                   |     |      |     |      | General-purpose digital I/O                                                         |  |  |  |
|                                   |     |      |     |      | USCI_B1: Slave out, master in (SPI mode)                                            |  |  |  |
| P4.1/UCB1SOMI/UCB1SCL/<br>ACLK/Sx | 97  | S2   | 77  | S4   | USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode)                             |  |  |  |
| KOLIVOX                           |     |      |     |      | ACLK output                                                                         |  |  |  |
|                                   |     |      |     |      | LCD segment output (segment number is package specific)                             |  |  |  |
| DVSS3                             | 98  |      | 78  |      | Digital ground supply                                                               |  |  |  |
| DVCC3                             | 99  |      | 79  |      | Digital power supply                                                                |  |  |  |
|                                   |     |      |     |      | General-purpose digital I/O                                                         |  |  |  |
|                                   |     |      |     |      | USCI_A0: Slave in, master out (SPI mode)                                            |  |  |  |
| P4.2/UCA0SIMO/UCA0TXD/<br>UCB1CLK | 100 |      | 80  |      | USCI_A0: Transmit data (UART mode)                                                  |  |  |  |
|                                   |     |      |     |      | USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |  |  |  |



# Table 4-2. Signal Descriptions - MSP430FR598x and MSP430FR598x1

| TERMINAL                       |     |                                                                                          |
|--------------------------------|-----|------------------------------------------------------------------------------------------|
| NAME PM RGC                    |     | DESCRIPTION                                                                              |
|                                | NO. |                                                                                          |
| P4.3/UCA0SOMI/                 |     | General-purpose digital I/O                                                              |
| UCA0RXD/UCB1STE                | 1   | USCI_A0: Slave out, master in (SPI mode), Receive data (UART mode)                       |
|                                |     | USCI_B1: Slave transmit enable (SPI mode)                                                |
|                                |     | General-purpose digital I/O                                                              |
| P1.4/UCB0CLK/ UCA0STE/TA1.0    | 2   | USCI_B0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)      |
|                                | _   | USCI_A0: Slave transmit enable (SPI mode)                                                |
|                                |     | Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output                              |
|                                |     | General-purpose digital I/O                                                              |
| P1.5/UCB0STE/ UCA0CLK/TA0.0    | 3   | USCI_B0: Slave transmit enable (SPI mode)                                                |
| 1 1.5/00B001E/ OCAGOER TAG.0   | 3   | USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)      |
|                                |     | Timer_A TA0 CCR0 capture: CCI0A input, compare: Out0 output                              |
|                                |     | General-purpose digital I/O                                                              |
| D1 6/LICROSIMO/ LICROSDA/TAO 1 | 4   | USCI_B0: Slave in, master out (SPI mode), I <sup>2</sup> C data (I <sup>2</sup> C mode)  |
| P1.6/UCB0SIMO/ UCB0SDA/TA0.1   | 4   | BSL Data (I <sup>2</sup> C BSL)                                                          |
|                                |     | Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output                              |
|                                |     | General-purpose digital I/O                                                              |
| D4 7/1/00000M///100000//T40.0  | 5   | USCI_B0: Slave out, master in (SPI mode), I <sup>2</sup> C clock (I <sup>2</sup> C mode) |
| P1.7/UCB0SOMI/ UCB0SCL/TA0.2   |     | BSL Clock (I <sup>2</sup> C BSL)                                                         |
|                                |     | Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output                              |
| P0 4770 0                      | _   | General-purpose digital I/O                                                              |
| P2.4/TB0.3                     | 6   | Timer_B TB0 CCR3 capture: CCl3A input, compare: Out3 output                              |
| D0 5/TD0 4                     | 7   | General-purpose digital I/O                                                              |
| P2.5/TB0.4                     | 7   | Timer_B TB0 CCR4 capture: CCI4A input, compare: Out4 output                              |
|                                | 8   | General-purpose digital I/O                                                              |
| P2.6/TB0.5/ESIC1OUT            |     | Timer_B TB0 CCR5 capture: CCI5A input, compare: Out5 output                              |
|                                |     | ESI Comparator 1 output                                                                  |
|                                |     | General-purpose digital I/O                                                              |
| P2.7/TB0.6/ESIC2OUT            | 9   | Timer_B TB0 CCR6 capture: CCl6A input, compare: Out6 output                              |
|                                |     | ESI Comparator 2 output                                                                  |
|                                |     | General-purpose digital I/O                                                              |
| P5.0/TA1.1/MCLK                | 10  | Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output                              |
|                                |     | MCLK output                                                                              |
| DE 4/TA4 0                     | 44  | General-purpose digital I/O                                                              |
| P5.1/TA1.2                     | 11  | Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output                              |
|                                |     | General-purpose digital I/O                                                              |
|                                | 12  | Timer_A TA1 CCR0 capture: CCI0B input, compare: Out0 output                              |
| P5.2/TA1.0/TA1CLK/ACLK         |     | Timer_A TA1 clock signal TA0CLK input                                                    |
|                                |     | ACLK output                                                                              |
| DE OUIODAOTE                   | 40  | General-purpose digital I/O                                                              |
| P5.3/UCB1STE                   | 13  | USCI_B1: Slave transmit enable (SPI mode)                                                |



# Table 4-2. Signal Descriptions - MSP430FR598x and MSP430FR598x1 (continued)

| TERMINAL                          |           |                                                                                     |  |
|-----------------------------------|-----------|-------------------------------------------------------------------------------------|--|
| NAME                              | PM<br>RGC | DESCRIPTION                                                                         |  |
|                                   | NO.       |                                                                                     |  |
| P3.0/UCB1CLK                      | 14        | General-purpose digital I/O                                                         |  |
| F3.0/OGBTCLK                      | 14        | USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |  |
|                                   |           | General-purpose digital I/O                                                         |  |
| P3.1/UCB1SIMO/UCB1SDA             | 15        | USCI_B1: Slave in, master out (SPI mode)                                            |  |
|                                   |           | USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode)                              |  |
|                                   |           | General-purpose digital I/O                                                         |  |
| P3.2/UCB1SOMI/UCB1SCL             | 16        | USCI_B1: Slave out, master in (SPI mode)                                            |  |
|                                   |           | USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode)                             |  |
| DVSS1                             | 17        | Digital ground supply                                                               |  |
| DVCC1                             | 18        | Digital power supply                                                                |  |
| TEST/SBWTCK                       | 19        | Test mode pin - select digital I/O on JTAG pins                                     |  |
| TEGNOBIVION                       | 10        | Spy-Bi-Wire input clock                                                             |  |
|                                   |           | Reset input, active low                                                             |  |
| RST/NMI/SBWTDIO                   | 20        | Nonmaskable interrupt input                                                         |  |
|                                   |           | Spy-Bi-Wire data input/output                                                       |  |
|                                   | 21        | General-purpose digital I/O                                                         |  |
|                                   |           | Test data output port                                                               |  |
| PJ.0/TDO/TB0OUTH/<br>SMCLK/SRSCG1 |           | Switch all PWM outputs high impedance input - Timer_B TB0                           |  |
| SWELVERGE !                       |           | SMCLK output                                                                        |  |
|                                   |           | Low-power debug: CPU Status register SCG1                                           |  |
|                                   |           | General-purpose digital I/O                                                         |  |
|                                   | 22        | Test data input or test clock input                                                 |  |
| PJ.1/TDI/TCLK/MCLK/SRSCG0         |           | MCLK output                                                                         |  |
|                                   |           | Low-power debug: CPU Status register SCG0                                           |  |
|                                   |           | General-purpose digital I/O                                                         |  |
|                                   |           | Test mode select                                                                    |  |
| PJ.2/TMS/ACLK/SROSCOFF            | 23        | ACLK output                                                                         |  |
|                                   |           | Low-power debug: CPU Status register OSCOFF                                         |  |
|                                   |           | General-purpose digital I/O                                                         |  |
|                                   |           | Test clock                                                                          |  |
| PJ.3/TCK/COUT/SRCPUOFF            | 24        | Comparator output                                                                   |  |
|                                   |           | Low-power debug: CPU Status register CPUOFF                                         |  |
|                                   |           | General-purpose digital I/O                                                         |  |
| P3.3/TA1.1/TB0CLK                 | 25        | Timer_A TA1 CCR1 capture: CCl1A input, compare: Out1 output                         |  |
| . 616, 13 (11.11)   2 6 2 1 (     |           | Timer_B TB0 clock signal TB0CLK input                                               |  |
|                                   |           | General-purpose digital I/O                                                         |  |
|                                   |           | USCI_A1: Slave in, master out (SPI mode)                                            |  |
| P3.4/UCA1SIMO/UCA1TXD/TB0.0       | 26        | USCI_A1: Transmit data (UART mode)                                                  |  |
|                                   |           | · · · · · · · · · · · · · · · · · · ·                                               |  |
|                                   |           | Timer_B TB0 CCR0 capture: CCl0A input, compare: Out0 output                         |  |



# Table 4-2. Signal Descriptions – MSP430FR598x and MSP430FR598x1 (continued)

| TERMINAL                       |           |                                                                                     |
|--------------------------------|-----------|-------------------------------------------------------------------------------------|
| NAME                           | PM<br>RGC | DESCRIPTION                                                                         |
|                                | NO.       |                                                                                     |
|                                |           | General-purpose digital I/O                                                         |
| P3.5/UCA1SOMI/UCA1RXD/TB0.1    | 27        | USCI_A1: Slave out, master in (SPI mode)                                            |
| 1 3.3/OCATSOMI/OCATIAD/TB0.1   | 21        | USCI_A1: Receive data (UART mode)                                                   |
|                                |           | Timer_B TB0 CCR1 capture: CCl1A input, compare: Out1 output                         |
|                                |           | General-purpose digital I/O                                                         |
| P3.6/UCA1CLK/TB0.2             | 28        | USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |
|                                |           | Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output                         |
|                                |           | General-purpose digital I/O                                                         |
| P3.7/UCA1STE/TB0.3             | 29        | USCI_A1: Slave transmit enable (SPI mode)                                           |
|                                |           | Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output                         |
|                                |           | General-purpose digital I/O                                                         |
| P2.3/UCA0STE/TB0OUTH           | 30        | USCI_A0: Slave transmit enable (SPI mode)                                           |
|                                |           | Switch all PWM outputs high impedance input - Timer_B TB0                           |
|                                | 31        | General-purpose digital I/O                                                         |
| P2.2/UCA0CLK/TB0.4/RTCCLK      |           | USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |
| 1 2.2/OCAGGERV 1 BO.4/RT GGERV |           | Timer_B TB0 CCR4 capture: CCl4B input, compare: Out4 output                         |
|                                |           | RTC clock output for calibration                                                    |
|                                |           | General-purpose digital I/O                                                         |
|                                |           | USCI_A0: Slave out, master in (SPI mode)                                            |
| P2.1/UCA0SOMI/UCA0RXD/TB0.5/   | 32        | USCI_A0: Receive data (UART mode)                                                   |
| DMAE0                          | 32        | BSL receive (UART BSL)                                                              |
|                                |           | Timer_B TB0 CCR5 capture: CCI5B input, compare: Out5 output                         |
|                                |           | DMA external trigger input                                                          |
|                                |           | General-purpose digital I/O                                                         |
|                                |           | USCI_A0: Slave in, master out (SPI mode)                                            |
| P2.0/UCA0SIMO/UCA0TXD/TB0.6/   | 22        | USCI_A0: Transmit data (UART mode)                                                  |
| TB0CLK                         | 33        | BSL transmit (UART BSL)                                                             |
|                                |           | Timer_B TB0 CCR6 capture: CCI6B input, compare: Out6 output                         |
|                                |           | Timer_B TB0 clock signal TB0CLK input                                               |
| DVSS2                          | 34        | Digital ground supply                                                               |
| DVCC2                          | 35        | Digital power supply                                                                |
|                                |           | General-purpose digital I/O                                                         |
|                                | 36        | ESI test signal 4                                                                   |
| P1.3/ESITEST4/TA1.2/A3/C3      |           | Timer_A TA1 CCR2 capture: CCl2A input, compare: Out2 output                         |
|                                |           | Analog input A3                                                                     |
|                                |           | Comparator input C3                                                                 |



# Table 4-2. Signal Descriptions - MSP430FR598x and MSP430FR598x1 (continued)

| TERMINAL                        |            |                                                                   |  |
|---------------------------------|------------|-------------------------------------------------------------------|--|
|                                 | PM         | DESCRIPTION                                                       |  |
| NAME                            | RGC<br>NO. |                                                                   |  |
|                                 |            | General-purpose digital I/O                                       |  |
|                                 |            | Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output       |  |
|                                 |            | Timer_A TA0 clock signal TA0CLK input                             |  |
| P1.2/TA1.1/TA0CLK/COUT/A2/C2    | 37         | Comparator output                                                 |  |
|                                 |            | Analog input A2                                                   |  |
|                                 |            | Comparator input C2                                               |  |
|                                 |            | General-purpose digital I/O                                       |  |
|                                 |            | Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output       |  |
|                                 |            | Timer_A TA1 clock signal TA1CLK input                             |  |
| P1.1/TA0.2/TA1CLK/              | 20         | Comparator output                                                 |  |
| COUT/A1/C1/VREF+/ VeREF+        | 38         | Analog input A1                                                   |  |
|                                 |            | Comparator input C1                                               |  |
|                                 |            | Output of positive reference voltage                              |  |
|                                 |            | Input for an external positive reference voltage to the ADC       |  |
|                                 | 39         | General-purpose digital I/O                                       |  |
|                                 |            | Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output       |  |
|                                 |            | DMA external trigger input                                        |  |
| P1.0/TA0.1/DMAE0/ RTCCLK/A0/C0/ |            | RTC clock output for calibration                                  |  |
| VREF-/VeREF-                    | 00         | Analog input A0                                                   |  |
|                                 |            | Comparator input C0                                               |  |
|                                 |            | Output of negative reference voltage                              |  |
|                                 |            | Input for an external negative reference voltage to the ADC       |  |
|                                 |            | General-purpose digital I/O                                       |  |
| P9.0/ESICH0/ESITEST0/ A8/C8     | 40         | ESI channel 0 sensor excitation output and signal input           |  |
|                                 |            | ESI test signal 0                                                 |  |
|                                 |            | Analog input A8; comparator input C8  General-purpose digital I/O |  |
|                                 |            | ESI channel 1 sensor excitation output and signal input           |  |
| P9.1/ESICH1/ESITEST1/ A9/C9     | 41         | ESI test signal 1                                                 |  |
| 1 3.1/23/31/1/23/123/1/ //3/33  | 71         | Analog input A9                                                   |  |
|                                 |            | Comparator input C9                                               |  |
|                                 |            | General-purpose digital I/O                                       |  |
|                                 |            | ESI channel 2 sensor excitation output and signal input           |  |
| P9.2/ESICH2/ESITEST2/ A10/C10   | 42         | ESI test signal 2                                                 |  |
|                                 |            | Analog input A10                                                  |  |
|                                 |            | Comparator input C10                                              |  |



# Table 4-2. Signal Descriptions – MSP430FR598x and MSP430FR598x1 (continued)

| TERMINAL                      |           |                                                                 |
|-------------------------------|-----------|-----------------------------------------------------------------|
| NAME                          | PM<br>RGC | DESCRIPTION                                                     |
|                               | NO.       |                                                                 |
|                               |           | General-purpose digital I/O                                     |
|                               |           | ESI channel 3 sensor excitation output and signal input         |
| P9.3/ESICH3/ESITEST3/ A11/C11 | 43        | ESI test signal 3                                               |
|                               |           | Analog input A11                                                |
|                               |           | Comparator input C11                                            |
|                               |           | General-purpose digital I/O                                     |
|                               |           | ESI channel 0 signal input to comparator                        |
| P9.4/ESICI0/A12/C12           | 44        | Analog input A12                                                |
|                               |           | Comparator input C12                                            |
|                               |           | General-purpose digital I/O                                     |
|                               |           | ESI channel 1 signal input to comparator                        |
| P9.5/ESICI1/A13/C13           | 45        | Analog input A13                                                |
|                               |           | Comparator input C13                                            |
|                               |           | General-purpose digital I/O                                     |
|                               |           | ESI channel 2 signal input to comparator                        |
| P9.6/ESICI2/A14/C14           | 46        | Analog input A14                                                |
|                               |           | Comparator input C14                                            |
|                               | 47        | General-purpose digital I/O                                     |
|                               |           | ESI channel 3 signal input to comparator                        |
| P9.7/ESICI3/A15/C15           |           | Analog input A15                                                |
|                               |           | Comparator input C15                                            |
| ESIDVCC                       | 48        | ESI Power supply                                                |
| ESIDVSS                       | 49        | ESI Ground supply                                               |
| ESICI                         | 50        | ESI Scan IF input to Comparator                                 |
| ESICOM                        | 51        | ESI Common termination for Scan IF sensors                      |
| AVCC1                         | 52        | Analog power supply                                             |
| AVSS3                         | 53        | Analog ground supply                                            |
| PJ.7/HFXOUT                   | 54        | General-purpose digital I/O                                     |
|                               |           | Output terminal of crystal oscillator XT2                       |
| PJ.6/HFXIN                    | 55        | General-purpose digital I/O                                     |
|                               |           | Input terminal for crystal oscillator XT2                       |
| AVSS1                         | 56        | Analog ground supply                                            |
| PJ.4/LFXIN                    | 57        | General-purpose digital I/O                                     |
|                               |           | Input terminal for crystal oscillator XT1                       |
| PJ.5/LFXOUT                   | 58        | General-purpose digital I/O                                     |
| AVSS2                         | 59        | Output terminal of crystal oscillator XT1  Analog ground supply |
| AV002                         | 39        | General-purpose digital I/O                                     |
|                               |           | USCI_B1: Slave in, master out (SPI mode)                        |
| P4.0/UCB1SIMO/UCB1SDA/MCLK    | 60        | USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode)          |
|                               |           | · · · · · ·                                                     |
|                               |           | MCLK output                                                     |



# Table 4-2. Signal Descriptions - MSP430FR598x and MSP430FR598x1 (continued)

| TERMINAL                    |     |                                                                                            |  |
|-----------------------------|-----|--------------------------------------------------------------------------------------------|--|
| PM<br>NAME RGC              |     | DESCRIPTION                                                                                |  |
|                             | NO. |                                                                                            |  |
|                             |     | General-purpose digital I/O                                                                |  |
| D4.4/LICD4COMULICD4CCL/ACLK | 04  | USCI_B1: Slave out, master in (SPI mode)                                                   |  |
| P4.1/UCB1SOMI/UCB1SCL/ACLK  | 61  | USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode)                                    |  |
|                             |     | ACLK output                                                                                |  |
| DVSS3                       | 62  | Digital ground supply                                                                      |  |
| DVCC3                       | 63  | Digital power supply                                                                       |  |
|                             |     | General-purpose digital I/O                                                                |  |
| P4.2/UCA0SIMO/UCA0TXD/      | 64  | USCI_A0: Slave in, master out (SPI mode)                                                   |  |
| UCB1CLK                     |     | USCI_A0: Transmit data (UART mode)                                                         |  |
|                             |     | USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)        |  |
| Thermal pad                 | Pad | RGC package only. QFN package exposed thermal pad. TI recommends connection $V_{\rm SS}$ . |  |



# 4.3 Pin Multiplexing

Pin multiplexing for these devices is controlled by both register settings and operating modes (for example, if the device is in test mode). For details of the settings for each pin and diagrams of the multiplexed ports, see † 6.11.24.

# 4.4 Connection of Unused Pins

Table 4-3 lists the correct termination of all unused pins.

Table 4-3. Connection of Unused Pins<sup>(1)</sup>

| PIN                                          | POTENTIAL                           | COMMENT                                                                                                                                                                                                               |
|----------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVCC                                         | DV <sub>CC</sub>                    |                                                                                                                                                                                                                       |
| AVSS                                         | $DV_SS$                             |                                                                                                                                                                                                                       |
| Px.0 to Px.7                                 | Open                                | Set to port function, output direction (PxDIR.n = 1)                                                                                                                                                                  |
| R33/LCDCAP                                   | $DV_SS$ or $DV_CC$                  | If the pin is not used, it can be tied to either supply.                                                                                                                                                              |
| ESIDVCC                                      | DV <sub>CC</sub>                    |                                                                                                                                                                                                                       |
| ESIDVSS                                      | $DV_SS$                             |                                                                                                                                                                                                                       |
| ESICOM                                       | Open                                |                                                                                                                                                                                                                       |
| ESICI                                        | Open                                |                                                                                                                                                                                                                       |
| RST/NMI                                      | DV <sub>CC</sub> or V <sub>CC</sub> | 47-kΩ pullup or internal pullup selected with 2.2-nF (10-nF <sup>(2)</sup> ) pulldown                                                                                                                                 |
| PJ.0/TDO<br>PJ.1/TDI<br>PJ.2/TMS<br>PJ.3/TCK | Open                                | The JTAG pins are shared with general-purpose I/O function (PJ.x). If not used as JTAG pins, these pins should be switched to port function, output direction. When used as JTAG pins, these pins should remain open. |
| TEST                                         | Open                                | This pin always has an internal pulldown enabled.                                                                                                                                                                     |

<sup>(1)</sup> Any unused pin with a secondary function that is shared with general-purpose I/O should follow the Px.0 to Px.7 unused pin connection guidelines.

<sup>(2)</sup> The pulldown capacitor should not exceed 2.2 nF when using devices in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers. If JTAG or Spy-Bi-Wire access is not needed, up to a 10-nF pulldown capacitor may be used.



# 5 Specifications

# 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                          | MIN  | MAX                                  | UNIT |
|----------------------------------------------------------|------|--------------------------------------|------|
| Voltage applied at DVCC and AVCC pins to V <sub>SS</sub> | -0.3 | 4.1                                  | V    |
| Voltage difference between DVCC and AVCC pins (2)        |      | ±0.3                                 | V    |
| Voltage applied to any pin (3)                           | -0.3 | V <sub>CC</sub> + 0.3 V<br>(4.1 Max) | V    |
| Diode current at any device pin                          |      | ±2                                   | mA   |
| Storage temperature, T <sub>stg</sub> <sup>(4)</sup>     | -40  | 125                                  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Voltage differences between DVCC and AVCC exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.
- 3) All voltages referenced to V<sub>SS</sub>.
- (4) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

#### 5.2 ESD Ratings

|                    |                           |                                                                                | VALUE | UNIT     |
|--------------------|---------------------------|--------------------------------------------------------------------------------|-------|----------|
| \/                 | V Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1000 | V        |
| V <sub>(ESD)</sub> | Electrostatic discharge   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | <b>v</b> |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

# 5.3 Recommended Operating Conditions

Typical data are based on  $V_{CC}$  = 3.0 V,  $T_A$  = 25°C unless otherwise noted.

|                    |                                                  |                                                       | MIN                | NOM               | MAX               | UNIT   |
|--------------------|--------------------------------------------------|-------------------------------------------------------|--------------------|-------------------|-------------------|--------|
| V <sub>CC</sub>    | Supply voltage range applied at all DVCC, A      | VCC, and ESIDVCC pins <sup>(1)</sup> (2) (3)          | 1.8 <sup>(4)</sup> |                   | 3.6               | V      |
| V <sub>SS</sub>    | Supply voltage applied at all DVSS, AVSS, a      | nd ESIDVSS pins                                       |                    | 0                 |                   | V      |
| T <sub>A</sub>     | Operating free-air temperature                   | -40                                                   |                    | 85                | °C                |        |
| TJ                 | Operating junction temperature                   | -40                                                   |                    | 85                | °C                |        |
| C <sub>DVCC</sub>  | Capacitor value at DVCC and ESIDVCC (5)          | 1_20%                                                 |                    |                   | μF                |        |
|                    | Processor frequency (maximum MCLK                | No FRAM wait states (NWAITSx = 0)                     | 0                  |                   | 8 <sup>(7)</sup>  | NAL 1- |
| †SYSTEM            | Processor frequency (maximum MCLK frequency) (6) | With FRAM wait states (NWAITSx = $1$ ) <sup>(8)</sup> | 0                  |                   | 16 <sup>(9)</sup> | MHz    |
| f <sub>ACLK</sub>  | Maximum ACLK frequency                           |                                                       |                    | 50                | kHz               |        |
| f <sub>SMCLK</sub> | Maximum SMCLK frequency                          |                                                       |                    | 16 <sup>(9)</sup> | MHz               |        |

<sup>(1)</sup> TI recommends powering the DVCC, AVCC, and ESIDVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between DVCC, AVCC, and ESIDVCC must not exceed the limits specified in Absolute Maximum Ratings. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

- (3) Modules may have a different supply voltage range specification. See the specification of each module in this data sheet.
- (4) The minimum supply voltage is defined by the supervisor SVS levels. See 表 5-2 for the exact values.
- (5) Connect a low-ESR capacitor with at least the value specified and a maximum tolerance of 20% as close as possible to the DVCC and ESIDVCC pins.
- 6) Modules may have a different maximum input clock specification. See the specification of each module in this data sheet.
- 7) DCO settings and HF crystals with a typical value less than or equal to the specified MAX value are permitted.
- (8) Wait states only occur on actual FRAM accesses; that is, on FRAM cache misses. RAM and peripheral accesses are always executed without wait states.
- (9) DCO settings and HF crystals with a typical value less than or equal to the specified MAX value are permitted. If a clock sources with a larger typical value is used, the clock must be divided in the clock system.

<sup>(2)</sup> JEDEC document JÉP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

<sup>(2)</sup> See 表 5-1 for additional important information.



#### Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current 5.4

over recommended operating free-air temperature (unless otherwise noted)(1) (2)

|                                                              |                                 |                 | FREQUENCY (f <sub>MCLK</sub> = f <sub>SMCLK</sub> ) |     |                                            |     |                                            |      |                                         |      |                                         |      |      |
|--------------------------------------------------------------|---------------------------------|-----------------|-----------------------------------------------------|-----|--------------------------------------------|-----|--------------------------------------------|------|-----------------------------------------|------|-----------------------------------------|------|------|
| PARAMETER                                                    | EXECUTION MEMORY                | V <sub>cc</sub> | 1 MHz<br>0 WAIT<br>STATES<br>(NWAITSx = 0)          |     | 4 MHz<br>0 WAIT<br>STATES<br>(NWAITSx = 0) |     | 8 MHz<br>0 WAIT<br>STATES<br>(NWAITSx = 0) |      | 12 MHz<br>1 WAIT STATE<br>(NWAITSx = 1) |      | 16 MHz<br>1 WAIT STATE<br>(NWAITSx = 1) |      | UNIT |
|                                                              |                                 |                 | TYP                                                 | MAX | TYP                                        | MAX | TYP                                        | MAX  | TYP                                     | MAX  | TYP                                     | MAX  |      |
| I <sub>AM, FRAM_UNI</sub><br>(Unified memory) <sup>(3)</sup> | FRAM                            | 3.0 V           | 210                                                 |     | 640                                        |     | 1220                                       |      | 1475                                    |      | 1845                                    |      | μΑ   |
| I <sub>AM, FRAM</sub> (0%) <sup>(4)</sup> (5)                | FRAM<br>0% cache hit<br>ratio   | 3.0 V           | 375                                                 |     | 1290                                       |     | 2525                                       |      | 2100                                    |      | 2675                                    |      | μA   |
| I <sub>AM, FRAM</sub> (50%) <sup>(4)</sup> (5)               | FRAM<br>50% cache hit<br>ratio  | 3.0 V           | 240                                                 |     | 745                                        |     | 1440                                       |      | 1575                                    |      | 1990                                    |      | μА   |
| I <sub>AM, FRAM</sub> (66%) <sup>(4)</sup> (5)               | FRAM<br>66% cache hit<br>ratio  | 3.0 V           | 200                                                 |     | 560                                        |     | 1070                                       |      | 1300                                    |      | 1620                                    |      | μА   |
| I <sub>AM, FRAM</sub> (75%) <sup>(4)</sup> (5)               | FRAM<br>75% cache hit<br>ratio  | 3.0 V           | 170                                                 | 255 | 480                                        |     | 890                                        | 1085 | 1155                                    | 1310 | 1420                                    | 1620 | μА   |
| I <sub>AM, FRAM</sub> (100% <sup>(4)</sup> (5)               | FRAM<br>100% cache hit<br>ratio | 3.0 V           | 110                                                 |     | 235                                        |     | 420                                        |      | 640                                     |      | 730                                     |      | μΑ   |
| I <sub>AM, RAM</sub> <sup>(6)</sup> <sup>(5)</sup>           | RAM                             | 3.0 V           | 130                                                 |     | 320                                        |     | 585                                        |      | 890                                     |      | 1070                                    |      | μΑ   |
| I <sub>AM, RAM only</sub> (7) (5)                            | RAM                             | 3.0 V           | 100                                                 | 180 | 290                                        |     | 555                                        |      | 860                                     |      | 1040                                    | 1300 | μA   |

- All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
- Characterized with program executing typical data processing.

 $f_{ACLK} = 32768 \; Hz, \; f_{MCLK} = f_{SMCLK} = f_{DCO} \; at \; specified frequency, except for 12 MHz. For 12 MHz, f_{DCO} = 24 MHz and$  $f_{MCLK} = f_{SMCLK} = f_{DCO} / 2$ .

At MCLK frequencies above 8 MHz, the FRAM requires wait states. When wait states are required, the effective MCLK frequency (f<sub>MCLK.eff</sub>) decreases. The effective MCLK frequency also depends on the cache hit ratio. SMCLK is not affected by the number of wait states or the cache hit ratio.

The following equation can be used to compute f<sub>MCLK.eff</sub>:

 $f_{MCLK,eff} = f_{MCLK}$  / [wait states × (1 – cache hit ratio) + 1] For example, with 1 wait state and 75% cache hit ratio  $f_{MCKL,eff} = f_{MCLK}$  / [1 × (1 – 0.75) + 1] =  $f_{MCLK}$  / 1.25.

- Represents typical program execution. Program and data reside entirely in FRAM. All execution is from FRAM.
- Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 75% ratio implies three of every four accesses is from cache, and the remaining are FRAM accesses.
- See Figure 5-1 for typical curves. Each characteristic equation shown in the graph is computed using the least squares method for best linear fit using the typical data shown in Section 5.4.
- (6) Program and data reside entirely in RAM. All execution is from RAM.
- (7) Program and data reside entirely in RAM. All execution is from RAM. FRAM is off.



# 5.5 Typical Characteristics, Active Mode Supply Currents



I(AM, cache hit ratio): Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 75% ratio implies three of every four accesses is from cache, and the remaining are FRAM accesses.

I(AM, RAMonly): Program and data reside entirely in RAM. All execution is from RAM. FRAM is off.

Figure 5-1. Typical Active Mode Supply Currents, No Wait States

# 5.6 Low-Power Mode (LPM0, LPM1) Supply Currents Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted) (1) (2)

|           |                 | FREQUENCY (f <sub>SMCLK</sub> ) |     |       |     |      |       |     |        |     |        |    |  |
|-----------|-----------------|---------------------------------|-----|-------|-----|------|-------|-----|--------|-----|--------|----|--|
| PARAMETER | V <sub>cc</sub> | 1 MHz                           |     | 4 MHz |     | 8 MF | 8 MHz |     | 12 MHz |     | 16 MHz |    |  |
|           |                 | TYP                             | MAX | TYP   | MAX | TYP  | MAX   | TYP | MAX    | TYP | MAX    |    |  |
|           | 2.2 V           | 75                              |     | 105   |     | 165  |       | 250 |        | 230 |        | μА |  |
| ILPM0     | 3.0 V           | 85                              | 120 | 115   |     | 175  |       | 260 |        | 240 | 275    |    |  |
| 1         | 2.2 V           | 40                              |     | 65    |     | 130  |       | 215 |        | 195 |        |    |  |
| ILPM1     | 3.0 V           | 40                              | 65  | 65    |     | 130  |       | 215 |        | 195 | 220    | μΑ |  |

<sup>(1)</sup> All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

<sup>(2)</sup> Current for watchdog timer clocked by SMCLK included. f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> at specified frequency, except for 12 MHz: here f<sub>DCO</sub> = 24 MHz and f<sub>SMCLK</sub> = f<sub>DCO</sub> / 2.



#### 5.7 Low-Power Mode (LPM2, LPM3, LPM4) Supply Currents (Into V<sub>CC</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                                   |                                                                                        |       | TEMPERATURE (T <sub>A</sub> ) |     |      |     |      |     |      |      |      |  |
|-----------------------------------|----------------------------------------------------------------------------------------|-------|-------------------------------|-----|------|-----|------|-----|------|------|------|--|
|                                   | PARAMETER                                                                              |       | -40°C                         |     | 25°C | ;   | 60°C | ;   | 85°C |      | UNIT |  |
|                                   |                                                                                        |       | TYP                           | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX  |      |  |
|                                   | Low-power mode 2, 12-pF                                                                | 2.2 V | 0.6                           |     | 1.2  |     | 3.1  |     | 8.8  |      | ^    |  |
| I <sub>LPM2,XT12</sub>            | crystal <sup>(2)</sup> (3) (4)                                                         | 3.0 V | 0.6                           |     | 1.2  | 2.2 | 3.1  |     | 8.8  | 20.8 | μΑ   |  |
|                                   | Low-power mode 2, 3.7-pF                                                               | 2.2 V | 0.5                           |     | 1.1  |     | 3.0  |     | 8.7  |      | ^    |  |
| I <sub>LPM2,XT3.7</sub>           | crystal <sup>(2)</sup> (5) (4)                                                         | 3.0 V | 0.5                           |     | 1.1  |     | 3.0  |     | 8.7  |      | μΑ   |  |
|                                   | Low-power mode 2, VLO, includes SVS <sup>(6)</sup>                                     | 2.2 V | 0.3                           |     | 0.9  |     | 2.8  |     | 8.5  |      |      |  |
| I <sub>LPM2,VLO</sub>             |                                                                                        | 3.0 V | 0.3                           |     | 0.9  | 2.0 | 2.8  |     | 8.5  | 20.5 | μΑ   |  |
|                                   | Low-power mode 3, 12-pF crystal, excludes SVS <sup>(2)</sup> (3) (7)                   | 2.2 V | 0.5                           |     | 0.7  |     | 1.2  |     | 2.5  |      | ^    |  |
| I <sub>LPM3,XT12</sub>            |                                                                                        | 3.0 V | 0.5                           |     | 0.7  | 1.0 | 1.2  |     | 2.5  | 6.4  | μА   |  |
|                                   | Low-power mode 3, 3.7-pF                                                               | 2.2 V | 0.4                           |     | 0.6  |     | 1.1  |     | 2.4  |      |      |  |
| I <sub>LPM3,XT3.7</sub>           | crystal, excludes SVS <sup>(2) (5) (8)</sup> (also see Figure 5-2)                     | 3.0 V | 0.4                           |     | 0.6  |     | 1.1  |     | 2.4  |      | μΑ   |  |
|                                   | Low-power mode 3,                                                                      | 2.2 V | 0.3                           |     | 0.4  |     | 0.9  |     | 2.2  |      | ^    |  |
| I <sub>LPM3,VLO</sub>             | VLO, excludes SVS (9)                                                                  | 3.0 V | 0.3                           |     | 0.4  | 0.8 | 0.9  |     | 2.2  | 6.1  | μА   |  |
| Linuxia                           | Low-power mode 3,<br>VLO, excludes SVS, RAM<br>powered-down completely <sup>(10)</sup> | 2.2 V | 0.3                           |     | 0.4  |     | 0.8  |     | 2.1  |      |      |  |
| I <sub>LPM3,VLO</sub> ,<br>RAMoff |                                                                                        | 3.0 V | 0.3                           |     | 0.4  | 0.7 | 0.8  |     | 2.1  | 5.2  | μΑ   |  |

- All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. Not applicable for devices with HF crystal oscillator only.
- Characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF load.
- (4) Low-power mode 2, crystal oscillator test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout and SVS included.
  - CPUOFF = 1, SCG0 = 0 SCG1 = 1, OSCOFF = 0 (LPM2),
- f<sub>XT1</sub> = 32768 Hz, f<sub>ACLK</sub> = f<sub>XT1</sub>, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz

  (5) Characterized with a Seiko SSP-T7-FL (SMD) crystal with a load capacitance of 3.7 pF. The internal and external load capacitance are chosen to closely match the required 3.7-pF load.
- (6) Low-power mode 2, VLO test conditions:
  - Current for watchdog timer clocked by ACLK included. RTC disabled (RTCHOLD = 1). Current for brownout and SVS included. CPUOFF = 1, SCG0 = 0 SCG1 = 1, OSCOFF = 0 (LPM2),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = f_{VLO}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (7) Low-power mode 3, 12-pF crystal excluding SVS test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout included. SVS disabled (SVSHE =
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.
- Low-power mode 3, 3.7-pF crystal excluding SVS test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout included. SVS disabled (SVSHE =
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.
- Low-power mode 3, VLO excluding SVS test conditions:
  - Current for watchdog timer clocked by ACLK included. RTC disabled (RTCHOLD = 1). Current for brownout included. SVS disabled (SVSHE = 0).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 0 \text{ Hz}, \, f_{ACLK} = f_{VLO}, \, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.
- (10) Low-power mode 3, VLO excluding SVS test conditions:
  - Current for watchdog timer clocked by ACLK included. RTC disabled (RTCHOLD = 1). RAM disabled (RCCTL0 = 5A55h). Current for brownout included. SVS disabled (SVSHE = 0).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = f_{VLO}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.

MSP430FR59891 MSP430FR5988 MSP430FR5987 MSP430FR5986



# Low-Power Mode (LPM2, LPM3, LPM4) Supply Currents (Into V<sub>CC</sub>) Excluding External Current *(continued)*

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                          |                                                                                                                |       | TEMPERATURE (T <sub>A</sub> ) |     |       |     |      |     |      |     |      |
|--------------------------|----------------------------------------------------------------------------------------------------------------|-------|-------------------------------|-----|-------|-----|------|-----|------|-----|------|
|                          | PARAMETER                                                                                                      |       | -40°C                         |     | 25°C  | ;   | 60°C |     | 85°C |     | UNIT |
|                          |                                                                                                                |       | TYP                           | MAX | TYP   | MAX | TYP  | MAX | TYP  | MAX |      |
| 1                        | Low-power mode 4, includes                                                                                     | 2.2 V | 0.4                           |     | 0.5   |     | 0.9  |     | 2.3  |     | μА   |
| I <sub>LPM4,SVS</sub>    | SVS <sup>(11)</sup>                                                                                            | 3.0 V | 0.4                           |     | 0.5   | 0.8 | 0.9  |     | 2.3  | 6.2 | μΑ   |
| 1                        | Low-power mode 4, excludes                                                                                     | 2.2 V | 0.2                           |     | 0.3   |     | 0.7  |     | 2.0  |     | μА   |
| I <sub>LPM4</sub>        | SVS <sup>(12)</sup>                                                                                            | 3.0 V | 0.2                           |     | 0.3   | 0.6 | 0.7  |     | 2.0  | 6.0 | μΑ   |
| I <sub>LPM4,RAMoff</sub> | Low-power mode 4, excludes                                                                                     | 2.2 V | 0.2                           |     | 0.3   |     | 0.7  |     | 1.9  |     |      |
|                          | SVS, RAM powered-down completely (13)                                                                          | 3.0 V | 0.2                           |     | 0.3   | 0.6 | 0.7  |     | 1.9  | 5.1 | μΑ   |
| I <sub>IDLE,GroupA</sub> | Additional idle current if one or<br>more modules from Group A<br>(see 表 6-3) are activated in<br>LPM3 or LPM4 | 3.0V  |                               |     | 0.02  |     |      |     | 0.3  | 1.2 | μА   |
| I <sub>IDLE,GroupB</sub> | Additional idle current if one or<br>more modules from Group B<br>(see 表 6-3) are activated in<br>LPM3 or LPM4 | 3.0V  |                               |     | 0.02  |     |      |     | 0.3  | 1.2 | μΑ   |
| I <sub>IDLE,GroupC</sub> | Additional idle current if one or<br>more modules from Group C<br>(see 表 6-3) are activated in<br>LPM3 or LPM4 | 3.0V  |                               |     | 0.02  |     |      |     | 0.38 | 1.5 | μΑ   |
| I <sub>IDLE,GroupD</sub> | Additional idle current if one or<br>more modules from Group D<br>(see 表 6-3) are activated in<br>LPM3 or LPM4 | 3.0V  |                               |     | 0.015 |     |      |     | 0.25 | 1.0 | μА   |

(11) Low-power mode 4 including SVS test conditions:

Current for brownout and SVS included (SVSHE = 1).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.

(12) Low-power mode 4 excluding SVS test conditions:

Current for brownout included. SVS disabled (SVSHE = 0).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.

(13) Low-power mode 4 excluding SVS test conditions:

Current for brownout included. SVS disabled (SVSHE = 0). RAM disabled (RCCTL0 = 5A55h).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.



# 5.8 Low-Power Mode With LCD Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                             | 0 117                                                                                                                                           |                 |                               | ~   |      | •   |      |     |      |     |      |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------|-----|------|-----|------|-----|------|-----|------|
| PARAMETER                                   |                                                                                                                                                 |                 | TEMPERATURE (T <sub>A</sub> ) |     |      |     |      |     |      |     |      |
|                                             |                                                                                                                                                 | V <sub>cc</sub> | -40°C                         |     | 25°C | ;   | 60°C | ;   | 85°C |     | UNIT |
|                                             |                                                                                                                                                 |                 | TYP                           | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX |      |
| I <sub>LPM3,XT12</sub><br>LCD,<br>ext. bias | Low-power mode 3 (LPM3) current,12-pF crystal, LCD 4-mux mode, external biasing, excludes SVS <sup>(1)</sup> (2)                                | 3.0 V           | 0.7                           |     | 0.9  |     | 1.5  |     | 3.1  |     | μA   |
| I <sub>LPM3,XT12</sub><br>LCD,<br>int. bias | Low-power mode 3 (LPM3) current, 12-pF crystal, LCD 4-mux mode, internal biasing, charge pump disabled, excludes SVS <sup>(1)</sup> (3)         | 3.0 V           | 2.0                           |     | 2.2  | 2.9 | 2.8  |     | 4.4  | 9.3 | μА   |
|                                             | Low-power mode 3 (LPM3) current,12-pF crystal, LCD 4-mux mode, internal biasing, charge pump enabled, 1/3 bias, excludes SVS <sup>(1)</sup> (4) | 2.2 V           | 5.0                           |     | 5.2  |     | 5.8  |     | 7.4  |     |      |
| I <sub>LPM3,XT12</sub><br>LCD,CP            |                                                                                                                                                 | 3.0 V           | 4.5                           |     | 4.7  |     | 5.3  |     | 6.9  |     | μА   |

 Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout included. SVS disabled (SVSHE = 0).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),

 $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current - idle current of Group containing LCD module already included. See the idle currents specified for the respective peripheral groups.

- (2) LCDMx = 11 (4-mux mode), LCDREXT = 1, LCDEXTBIAS = 1 (external biasing), LCD2B = 0 (1/3 bias), LCDCPEN = 0 (charge pump disabled), LCDSSEL = 0, LCDPREx = 101, LCDDIVx = 00011 (f<sub>LCD</sub> = 32768 Hz / 32 / 4 = 256 Hz)
  Current through external resistors not included (voltage levels are supplied by test equipment).
  Even segments S0, S2, ... = 0, odd segments S1, S3, ... = 1. No LCD panel load.
- (3) LCDMx = 11 (4-mux mode), LCDREXT = 0, LCDEXTBIAS = 0 (internal biasing), LCD2B = 0 (1/3 bias), LCDCPEN = 0 (charge pump disabled), LCDSSEL = 0, LCDPREx = 101, LCDDIVx = 00011 (f<sub>LCD</sub> = 32768 Hz / 32 / 4 = 256 Hz) Even segments S0, S2, ...=0, odd segments S1, S3, ... = 1. No LCD panel load.
- (4) LCDMx = 11 (4-mux mode), LCDREXT = 0, LCDEXTBIAS = 0 (internal biasing), LCD2B = 0 (1/3 bias), LCDCPEN = 1 (charge pump enabled), VLCDx = 1000 (V<sub>LCD</sub>= 3 V typical), LCDSSEL = 0, LCDPREx = 101, LCDDIVx = 00011 (f<sub>LCD</sub> = 32768 Hz / 32 / 4 = 256 Hz) Even segments S0, S2, ...=0, odd segments S1, S3, ... = 1. No LCD panel load. C<sub>LCDCAP</sub> = 10 μF



#### 5.9 Low-Power Mode LPMx.5 Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

| PARAMETER                |                                                                         | v               | −40°C |     | 25°C |     | 60°C |     | 85°C |     | UNIT |
|--------------------------|-------------------------------------------------------------------------|-----------------|-------|-----|------|-----|------|-----|------|-----|------|
|                          |                                                                         | V <sub>cc</sub> | TYP   | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX | UNIT |
| I <sub>LPM3.5,XT12</sub> | Low-power mode 3.5, 12-pF                                               | 2.2 V           | 0.4   |     | 0.45 |     | 0.55 |     | 0.75 |     | μA   |
|                          | crystal including SVS (2) (3) (4)                                       | 3.0 V           | 0.4   |     | 0.45 | 0.7 | 0.55 |     | 0.75 | 1.6 |      |
|                          | Low-power mode 3.5, 3.7-pF crystal excluding SVS <sup>(2)</sup> (5) (6) | 2.2 V           | 0.3   |     | 0.35 |     | 0.4  |     | 0.65 |     | μА   |
| ILPM3.5,XT3.7            |                                                                         | 3.0 V           | 0.3   |     | 0.35 |     | 0.4  |     | 0.65 |     |      |
|                          | Low-power mode 4.5, including                                           | 2.2 V           | 0.2   |     | 0.2  |     | 0.25 |     | 0.35 |     | ^    |
| I <sub>LPM4.5,SVS</sub>  | SVS <sup>(7)</sup>                                                      | 3.0 V           | 0.2   |     | 0.2  | 0.4 | 0.25 |     | 0.35 | 0.7 | μΑ   |
|                          | Low-power mode 4.5, excluding SVS <sup>(8)</sup>                        | 2.2 V           | 0.02  |     | 0.02 |     | 0.03 |     | 0.14 |     | μА   |
| I <sub>LPM4.5</sub>      |                                                                         | 3.0 V           | 0.02  |     | 0.02 |     | 0.03 |     | 0.13 | 0.5 |      |

- All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. Not applicable for devices with HF crystal oscillator only.
- Characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF load.
- Low-power mode 3.5, 1-pF crystal including SVS test conditions:
  - Current for RTC clocked by XT1 included. Current for brownout and SVS included (SVSHE = 1). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
- $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ Characterized with a Seiko SSP-T7-FL (SMD) crystal with a load capacitance of 3.7 pF. The internal and external load capacitance are chosen to closely match the required 3.7-pF load.
- Low-power mode 3.5, 3.7-pF crystal excluding SVS test conditions:
  - Current for RTC clocked by XT1 included.Current for brownout included. SVS disabled (SVSHE = 0). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
- $f_{XT1}=32768$  Hz,  $f_{ACLK}=f_{XT1}$ ,  $f_{MCLK}=f_{SMCLK}=0$  MHz Low-power mode 4.5 including SVS test conditions:
- - Current for brownout and SVS included (SVSHE = 1). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- Low-power mode 4.5 excluding SVS test conditions:
  - Current for brownout included. SVS disabled (SVSHE = 0). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$



# 5.10 Typical Characteristics, Low-Power Mode Supply Currents



MSP430FR59891 MSP430FR5988 MSP430FR5987 MSP430FR5986



# 5.11 Typical Characteristics, Current Consumption per Module<sup>(1)</sup>

| MODULE  | TEST CONDITIONS                     | REFERENCE CLOCK    | MIN TYP | MAX | UNIT   |
|---------|-------------------------------------|--------------------|---------|-----|--------|
| Timer_A |                                     | Module input clock | 3       |     | μΑ/MHz |
| Timer_B |                                     | Module input clock | 5       |     | μΑ/MHz |
| eUSCI_A | UART mode                           | Module input clock | 5.5     |     | μΑ/MHz |
| eUSCI_A | SPI mode                            | Module input clock | 3.5     |     | μΑ/MHz |
| eUSCI_B | SPI mode                            | Module input clock | 3.5     |     | μA/MHz |
| eUSCI_B | I <sup>2</sup> C mode, 100 kbaud    | Module input clock | 3.5     |     | μΑ/MHz |
| RTC_C   |                                     | 32 kHz             | 100     |     | nA     |
| MPY     | Only from start to end of operation | MCLK               | 25      |     | μΑ/MHz |
| AES     | Only from start to end of operation | MCLK               | 21      |     | μΑ/MHz |
| CRC16   | Only from start to end of operation | MCLK               | 2.5     |     | μΑ/MHz |
| CRC32   | Only from start to end of operation | MCLK               | 2.5     |     | μΑ/MHz |

<sup>(1)</sup> LCD\_C: See Section 5.8. For other module currents not listed here, see the module-specific parameter sections.



### 5.12 Thermal Resistance Characteristics

|                              | THERMAL METRIC <sup>(1)</sup>                         | PACKAGE            | VALUE <sup>(2)</sup> | UNIT |
|------------------------------|-------------------------------------------------------|--------------------|----------------------|------|
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (3) |                    | 49.8                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (4)         |                    | 9.7                  | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (5)              | LOED 400 (DZ)      | 26.0                 | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | LQFP-100 (PZ)      | 25.7                 | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                    | 0.2                  | °C/W |
| $\theta$ JC(BOTTOM)          | Junction-to-case (bottom) thermal resistance (6)      |                    | N/A                  | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (3) |                    | 49.5                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (4)         |                    | 14.7                 | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (5)              | LQFP-80 (PN)       | 24.1                 | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | LQFP-00 (PN)       | 23.8                 | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                    | 0.7                  | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (6)      |                    | N/A                  | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (3) |                    | 55.3                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (4)         |                    | 16.8                 | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (5)              | LOED C4 (DM)       | 26.8                 | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | LQFP-64 (PM)       | 26.5                 | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                    | 0.8                  | °C/W |
| $\theta$ JC(BOTTOM)          | Junction-to-case (bottom) thermal resistance (6)      |                    | N/A                  | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (3) |                    | 29.2                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (4)         |                    | 13.9                 | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (5)              | \(\OEN 64 \(\DCC\) | 8.1                  | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | VQFN-64 (RGC)      | 8.0                  | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                    | 0.2                  | °C/W |
| $\theta$ JC(BOTTOM)          | Junction-to-case (bottom) thermal resistance (6)      |                    | 1.0                  | °C/W |

- (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
- (2) N/A = not applicable
- (3) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (4) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (5) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



### 5.13 Timing and Switching Characteristics

### 5.13.1 Power Supply Sequencing

TI recommends powering the AVCC, DVCC, and ESIDVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC, DVCC, and ESIDVCC must not exceed the limits specified in *Absolute Maximum Ratings*. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

At power up, the device does not start executing code before the supply voltage reached  $V_{SVSH+}$  if the supply rises monotonically to this level.

表 5-1 lists the power ramp requirements.

### 表 5-1. Brownout and Device Reset Power Ramp Requirements

|                        | PARAMETER                       | TEST CONDITIONS                    | MIN  | MAX  | UNIT |
|------------------------|---------------------------------|------------------------------------|------|------|------|
| V <sub>VCC_BOR</sub> - | Brownout nower-down level(1)(2) | $  dDV_{CC}/d_t   < 3 V/s^{(3)}$   | 0.7  | 1.66 | \/   |
|                        |                                 | $  dDV_{CC}/d_t   > 300 V/s^{(3)}$ | 0    |      | V    |
| V <sub>VCC_BOR+</sub>  | Brownout power-up level (2)     | $  dDV_{CC}/d_t   < 3 V/s^{(4)}$   | 0.79 | 1.68 | V    |

- (1) In case of a supply voltage brownout, the device supply voltages must ramp down to the specified brownout power-down level (V<sub>VCC\_BOR.</sub>) before the voltage is ramped up again to ensure a reliable device start-up and performance according to the data sheet including the correct operation of the on-chip SVS module.
- (2) Fast supply voltage changes can trigger a BOR reset even within the recommended supply voltage range. To avoid unwanted BOR resets, the supply voltage must change by less than 0.05 V per microsecond (±0.05 V/µs). Following the data sheet recommendation for capacitor C<sub>DVCC</sub> should limit the slopes accordingly.
- (3) The brownout levels are measured with a slowly changing supply. With faster slopes, the MIN level required to reset the device properly can decrease to 0 V. Use the graph in ₹ 5-6 to estimate the V<sub>VCC\_BOR</sub>- level based on the down slope of the supply voltage. After removing V<sub>CC</sub>, the down slope can be estimated based on the current consumption and the capacitance on DVCC: dV/dt = I/C where dV/dt = slope, I = current, C = capacitance.
- (4) The brownout levels are measured with a slowly changing supply.



图 5-6. Brownout Power-Down Level vs Supply Voltage Down Slope



表 5-2 lists the characteristics of the SVS.

#### 表 5-2. SVS

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                             | TEST CONDITIONS                            | MIN  | TYP  | MAX  | UNIT |
|---------------------------|-------------------------------------------------------|--------------------------------------------|------|------|------|------|
| I <sub>SVSH,LPM</sub>     | SVS <sub>H</sub> current consumption, low-power modes |                                            |      | 170  | 300  | nA   |
| V <sub>SVSH</sub> -       | SVS <sub>H</sub> power-down level <sup>(1)</sup>      |                                            | 1.75 | 1.80 | 1.85 | V    |
| V <sub>SVSH+</sub>        | SVS <sub>H</sub> power-up level <sup>(1)</sup>        |                                            | 1.77 | 1.88 | 1.99 | V    |
| V <sub>SVSH_hys</sub>     | SVS <sub>H</sub> hysteresis                           |                                            | 40   |      | 120  | mV   |
| t <sub>PD,SVSH</sub> , AM | SVS <sub>H</sub> propagation delay, active mode       | $dV_{Vcc}/dt = -10 \text{ mV/}\mu\text{s}$ |      |      | 10   | μs   |

For additional information, see the Dynamic Voltage Scaling Power Solution for MSP430 Devices With Single-Channel LDO Reference

# 5.13.2 Reset Timing

Table 5-11 lists the input requirements for the  $\overline{RST}$  signal.

# 表 5-3. Reset Input

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                           | V <sub>cc</sub> | MIN MAX | UNIT |
|--------------------|-----------------------------------------------------|-----------------|---------|------|
| t <sub>(RST)</sub> | External reset pulse duration on RST <sup>(1)</sup> | 2.2 V, 3.0 V    | 2       | μs   |

(1) Not applicable if RST/NMI pin configured as NMI.



# 5.13.3 Clock Specifications

Table 5-4 lists the characteristics of the LFXT.

# Table 5-4. Low-Frequency Crystal Oscillator, LFXT<sup>(1)</sup>

|                        | PARAMETER                                                        | TEST CONDITIONS                                                                                                                                                                                                                 | V <sub>CC</sub> | MIN  | TYP    | MAX | UNIT   |  |
|------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----|--------|--|
|                        |                                                                  | $\begin{split} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{0\}, \\ &T_{A} = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 3.7 \text{ pF, ESR} \approx 44 \text{ k}\Omega \end{split}$              |                 |      | 180    |     |        |  |
| lvcc.lfxt              | Current concumption                                              | $ \begin{cases} f_{OSC} = 32768 \text{ Hz}, \\ \text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{1\}, \\ T_{A} = 25^{\circ}\text{C}, C_{L,eff} = 6 \text{ pF}, \text{ESR} \approx 40 \text{ k}\Omega \end{cases} $                    | 3.0 V           |      | 185    |     | nA     |  |
|                        | Current consumption                                              | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{2\}, \\ &T_A = 25^{\circ}\text{C}, \text{ $C_{L,eff} = 9$ pF, ESR} \approx 40 \text{ k}\Omega \end{aligned} $                    | 3.0 V           |      | 225    |     | na<br> |  |
|                        |                                                                  | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 12.5 \text{ pF}, \text{ ESR} \approx 40 \text{ k}\Omega \end{aligned} $ |                 |      | 330    |     |        |  |
| f <sub>LFXT</sub>      | LFXT oscillator crystal frequency                                | LFXTBYPASS = 0                                                                                                                                                                                                                  |                 |      | 32768  |     | Hz     |  |
| DC <sub>LFXT</sub>     | LFXT oscillator duty cycle                                       | Measured at ACLK,<br>f <sub>LFXT</sub> = 32768 Hz                                                                                                                                                                               |                 | 30%  |        | 70% |        |  |
| f <sub>LFXT,SW</sub>   | LFXT oscillator logic-level square-wave input frequency          | LFXTBYPASS = 1 (2) (3)                                                                                                                                                                                                          |                 | 10.5 | 32.768 | 50  | kHz    |  |
| DC <sub>LFXT, SW</sub> | LFXT oscillator logic-level square-wave input duty cycle         | LFXTBYPASS = 1                                                                                                                                                                                                                  |                 | 30%  |        | 70% |        |  |
| 04                     | Oscillation allowance for                                        | LFXTBYPASS = 0, LFXTDRIVE = $\{1\}$ ,<br>$f_{LFXT}$ = 32768 Hz, $C_{L,eff}$ = 6 pF                                                                                                                                              |                 |      | 210    |     | ŀΟ     |  |
| OA <sub>LFXT</sub>     | LF crystals <sup>(4)</sup>                                       |                                                                                                                                                                                                                                 |                 |      | 300    |     | kΩ     |  |
| C <sub>LFXIN</sub>     | Integrated load capacitance at LFXIN terminal <sup>(5)</sup> (6) |                                                                                                                                                                                                                                 |                 |      | 2      |     | pF     |  |
| C <sub>LFXOUT</sub>    | Integrated load capacitance at LFXOUT terminal (5) (6)           |                                                                                                                                                                                                                                 |                 |      | 2      |     | pF     |  |

- (1) To improve EMI on the LFXT oscillator, observe the following guidelines.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins LFXIN and LFXOUT.
  - Avoid running PCB traces underneath or adjacent to the LFXIN and LFXOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator LFXIN and LFXOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When LFXTBYPASS is set, LFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>I EXT. SW</sub>.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the LFXTDRIVE settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - For LFXTDRIVE =  $\{0\}$ ,  $C_{L,eff} = 3.7 \text{ pF}$ . For LFXTDRIVE =  $\{1\}$ ,  $C_{L,eff} = 6 \text{ pF}$ For LFXTDRIVE =  $\{2\}$ ,  $6 \text{ pF} \le C_{L,eff} \le 9 \text{ pF}$
  - For LFXTDRIVE = {3}, 9 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  12.5 pF
- (5) This represents all the parasitic capacitance present at the LFXIN and LFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance,  $C_{L,eff}$  can be computed as  $C_{IN} \times C_{OUT}$  /  $(C_{IN} + C_{OUT})$ , where  $C_{IN}$  and  $C_{OUT}$  are the total capacitance at the LFXIN and LFXOUT terminals, respectively.
- Requires external capacitors at both terminals to meet the effective load capacitance specified by crystal manufacturers. Recommended effective load capacitance values supported are 3.7 pF, 6 pF, 9 pF, and 12.5 pF. Maximum shunt capacitance of 1.6 pF. The PCB adds additional capacitance, so it must also be considered in the overall capacitance. Verify that the recommended effective load capacitance of the selected crystal is met.



# Table 5-4. Low-Frequency Crystal Oscillator, LFXT<sup>(1)</sup> (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                          | TEST CONDITIONS                                                                                                                                                                         | V <sub>CC</sub> | MIN | TYP  | MAX  | UNIT |  |
|-------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------|------|--|
| t <sub>START,LFXT</sub> | Start-up time <sup>(7)</sup>       | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{0\}, \\ &T_A = 25^{\circ}\text{C}, \text{C}_{L,eff} = 3.7 \text{ pF} \end{aligned} $     | 3.0 V           |     | 800  |      |      |  |
|                         | Start-up time**/                   | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 12.5 \text{ pF} \end{aligned} $ | 3.0 V           |     | 1000 |      | ms   |  |
| f <sub>Fault,LFXT</sub> | Oscillator fault frequency (8) (9) |                                                                                                                                                                                         |                 | 0   |      | 3500 | Hz   |  |

- Includes start-up counter of 1024 clock cycles.
- Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX specification may set the flag. A static condition or stuck at fault condition sets the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.

Table 5-5 lists the characteristics of the HFXT.

# Table 5-5. High-Frequency Crystal Oscillator, HFXT<sup>(1)</sup>

| PARAMETER               |                                                          | TEST CONDITIONS                                                                                                                                                                                                                    | V <sub>CC</sub> | MIN   | TYP | MAX | TINU |
|-------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-----|------|
|                         |                                                          | $f_{OSC}$ = 4 MHz,<br>HFXTBYPASS = 0, HFXTDRIVE = 0, HFFREQ = 1 <sup>(2)</sup><br>$T_A$ = 25°C, $C_{L,eff}$ = 18 pF, Typical ESR, $C_{shunt}$                                                                                      |                 |       | 75  |     |      |
|                         | HFXT oscillator crystal current HF                       | $\begin{split} &f_{OSC} = 8 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \text{HFFREQ} = 1, \\ &T_{A} = 25^{\circ}\text{C, C}_{L,\text{eff}} = 18 \text{ pF, Typical ESR, C}_{\text{shunt}} \end{split}$          | 3.0 V           |       | 120 |     | ^    |
| IDVCC.HFXT              | mode at typical<br>ESR                                   | $\begin{split} &f_{OSC} = 16 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 2, \text{HFFREQ} = 2, \\ &T_{A} = 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 18 \text{ pF, Typical ESR, C}_{\text{shunt}} \end{split}$ |                 | 3.0 V |     | 190 |      |
|                         |                                                          | $\begin{split} &f_{OSC} = 24 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 3, \text{HFFREQ} = 3, \\ &T_{A} = 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 18 \text{ pF, Typical ESR, C}_{\text{shunt}} \end{split}$ |                 |       | 250 |     |      |
|                         | HFXT oscillator                                          | HFXTBYPASS = 0, HFFREQ = 1 (2)(3)                                                                                                                                                                                                  |                 | 4     |     | 8   |      |
| f <sub>HFXT</sub>       | crystal frequency,                                       | HFXTBYPASS = 0, HFFREQ = 2 <sup>(3)</sup>                                                                                                                                                                                          |                 | 8.01  |     | 16  | MHz  |
|                         | crystal mode                                             | HFXTBYPASS = 0, HFFREQ = 3 <sup>(3)</sup>                                                                                                                                                                                          |                 | 16.01 |     | 24  |      |
| DC <sub>HFXT</sub>      | HFXT oscillator duty cycle                               | Measured at SMCLK, f <sub>HFXT</sub> = 16 MHz                                                                                                                                                                                      |                 | 40%   | 50% | 60% |      |
|                         | HFXT oscillator                                          | HFXTBYPASS = 1, HFFREQ = 0 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 0.9   |     | 4   |      |
|                         | logic-level square-                                      | HFXTBYPASS = 1, HFFREQ = 1 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 4.01  |     | 8   |      |
| f <sub>HFXT,SW</sub>    | wave input frequency, bypass                             | HFXTBYPASS = 1, HFFREQ = 2 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 8.01  |     | 16  | MHz  |
|                         | mode                                                     | HFXTBYPASS = 1, HFFREQ = 3 <sup>(4)(3)</sup>                                                                                                                                                                                       |                 | 16.01 |     | 24  |      |
| DC <sub>HFXT</sub> , SW | HFXT oscillator logic-level square-wave input duty cycle | HFXTBYPASS = 1                                                                                                                                                                                                                     |                 | 40%   |     | 60% |      |

- (1) To improve EMI on the HFXT oscillator, observe the following guidelines.
  - Keep the traces between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins HFXIN and HFXOUT.
  - Avoid running PCB traces underneath or adjacent to the HFXIN and HFXOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator HFXIN and HFXOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
- HFFREQ = {0} is not supported for HFXT crystal mode of operation.
- Maximum frequency of operation of the entire device cannot be exceeded.
- When HFXTBYPASS is set, HFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>HFXT, SW</sub>.



# Table 5-5. High-Frequency Crystal Oscillator, HFXT<sup>(1)</sup> (continued)

| PAI                                                  | RAMETER                                                                                                                                                                                                  | TEST CONDITIONS                                                                                                           | V <sub>CC</sub> | MIN | TYP | MAX  | UNIT |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Obstant (5)                                          |                                                                                                                                                                                                          | $f_{OSC} = 4$ MHz,<br>HFXTBYPASS = 0, HFXTDRIVE = 0, HFFREQ = 1,<br>$T_A = 25^{\circ}\text{C}, C_{L,eff} = 16 \text{ pF}$ | 3.0 V           |     | 1.6 |      | ms   |
| t <sub>START,HFXT</sub> Start-up time <sup>(5)</sup> | $ \begin{aligned} &f_{OSC} = 24 \text{ MHz }, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 3, \text{HFFREQ} = 3, \\ &T_A = 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 16 \text{ pF} \end{aligned} $ | 3.0 V                                                                                                                     |                 | 0.6 |     | 1115 |      |
| C <sub>HFXIN</sub>                                   | Integrated load<br>capacitance at<br>HFXIN terminal (6)<br>(7)                                                                                                                                           |                                                                                                                           |                 |     | 2   |      | pF   |
| C <sub>HFXOUT</sub>                                  | Integrated load<br>capacitance at<br>HFXOUT<br>terminal (6) (7)                                                                                                                                          |                                                                                                                           |                 |     | 2   |      | pF   |
| f <sub>Fault,HFXT</sub>                              | Oscillator fault frequency (8) (9)                                                                                                                                                                       |                                                                                                                           |                 | 0   |     | 800  | kHz  |

<sup>(5)</sup> Includes start-up counter of 1024 clock cycles.

<sup>(6)</sup> This represents all the parasitic capacitance present at the HFXIN and HFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance, C<sub>L,eff</sub> can be computed as C<sub>IN</sub> × C<sub>OUT</sub> / (C<sub>IN</sub> + C<sub>OUT</sub>), where C<sub>IN</sub> and C<sub>OUT</sub> are the total capacitance at the HFXIN and HFXOUT terminals, respectively.

<sup>(7)</sup> Requires external capacitors at both terminals to meet the effective load capacitance specified by crystal manufacturers. Recommended effective load capacitance values supported are 14 pF, 16 pF, and 18 pF. Maximum shunt capacitance of 7 pF. The PCB adds additional capacitance, so it must also be considered in the overall capacitance. Verify that the recommended effective load capacitance of the selected crystal is met.

<sup>(8)</sup> Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX might set the flag. A static condition or stuck at fault condition set the flag.

<sup>(9)</sup> Measured with logic-level input frequency but also applies to operation with crystals.



Table 5-6 lists the characteristics of the DCO.

### Table 5-6. DCO

|                          | PARAMETER                               | TEST CONDITIONS                                                                                                                                                     | V <sub>CC</sub> | MIN TYP | MAX                  | UNIT |
|--------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|----------------------|------|
| f <sub>DCO1</sub>        | DCO frequency range<br>1 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 0,<br>DCORSEL = 1, DCOFSEL = 0                                                                            |                 | 1       | ±3.5%                | MHz  |
| f <sub>DCO2.7</sub>      | DCO frequency range<br>2.7 MHz, trimmed | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 1                                                                                                            |                 | 2.667   | ±3.5%                | MHz  |
| f <sub>DCO3.5</sub>      | DCO frequency range<br>3.5 MHz, trimmed | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 2                                                                                                            |                 | 3.5     | ±3.5%                | MHz  |
| f <sub>DCO4</sub>        | DCO frequency range<br>4 MHz, trimmed   | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 3                                                                                                            |                 | 4       | ±3.5%                | MHz  |
| f <sub>DCO5.3</sub>      | DCO frequency range<br>5.3 MHz, trimmed | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 4,<br>DCORSEL = 1, DCOFSEL = 1                                                                            |                 | 5.333   | ±3.5%                | MHz  |
| f <sub>DCO7</sub>        | DCO frequency range<br>7 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 5,<br>DCORSEL = 1, DCOFSEL = 2                                                                            |                 | 7       | ±3.5%                | MHz  |
| f <sub>DCO8</sub>        | DCO frequency range<br>8 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 6,<br>DCORSEL = 1, DCOFSEL = 3                                                                            |                 | 8       | ±3.5%                | MHz  |
| f <sub>DCO16</sub>       | DCO frequency range<br>16 MHz, trimmed  | Measured at SMCLK, divide by 1, DCORSEL = 1, DCOFSEL = 4                                                                                                            |                 | 16      | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO21</sub>       | DCO frequency range<br>21 MHz, trimmed  | Measured at SMCLK, divide by 2, DCORSEL = 1, DCOFSEL = 5                                                                                                            |                 | 21      | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO24</sub>       | DCO frequency range<br>24 MHz, trimmed  | Measured at SMCLK, divide by 2, DCORSEL = 1, DCOFSEL = 6                                                                                                            |                 | 24      | ±3.5% <sup>(1)</sup> | MHz  |
| $f_{DCO,DC}$             | Duty cycle                              | Measured at SMCLK, divide by 1, no external divide, all DCORSEL/DCOFSEL settings except DCORSEL = 1, DCOFSEL = 5 and DCORSEL = 1, DCOFSEL = 6                       |                 | 48% 50% | 52%                  |      |
| t <sub>DCO,</sub> JITTER | DCO jitter                              | Based on $f_{signal}$ = 10 kHz and DCO used for 12-bit SAR ADC sampling source. This achieves >74 dB SNR due to jitter (that is, it is limited by ADC performance). |                 | 2       | 3                    | ns   |
| df <sub>DCO</sub> /dT    | DCO temperature drift <sup>(2)</sup>    |                                                                                                                                                                     | 3.0 V           | 0.01    |                      | %/°C |

After a wakeup from LPM1, LPM2, LPM3, or LPM4, the DCO frequency  $f_{DCO}$  might exceed the specified frequency range for a few clock cycles by up to 5% before settling into the specified steady-state frequency range. Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) - MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C))$ 



Table 5-7 lists the characteristics of the VLO.

### Table 5-7. Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------|---------------------------------|-----|-----|-----|------|
| $I_{VLO}$                           | Current consumption                |                                 |     | 100 |     | nA   |
| $f_{VLO}$                           | VLO frequency                      | Measured at ACLK                | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_{T}$                    | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> |     | 0.2 |     | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> |     | 0.7 |     | %/V  |
| $f_{VLO,DC}$                        | Duty cycle                         | Measured at ACLK                | 40% | 50% | 60% |      |

Calculated using the box method: (MAX( $-40^{\circ}$ C to  $85^{\circ}$ C) – MIN( $-40^{\circ}$ C to  $85^{\circ}$ C)) / MIN( $-40^{\circ}$ C to  $85^{\circ}$ C) / ( $85^{\circ}$ C – ( $-40^{\circ}$ C)) Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V V – 1.8 V)

Table 5-8 lists the characteristics of the MODOSC.

### Table 5-8. Module Oscillator (MODOSC)

|                                       | PARAMETER                                            | TEST CONDITIONS                | MIN | TYP  | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|--------------------------------|-----|------|-----|------|
| I <sub>MODOSC</sub>                   | Current consumption                                  | Enabled                        |     | 25   |     | μΑ   |
| f <sub>MODOSC</sub>                   | MODOSC frequency                                     |                                | 4.0 | 4.8  | 5.4 | MHz  |
| f <sub>MODOSC</sub> /dT               | MODOSC frequency temperature drift <sup>(1)</sup>    |                                |     | 0.08 |     | %/°C |
| f <sub>MODOSC</sub> /dV <sub>CC</sub> | MODOSC frequency supply voltage drift <sup>(2)</sup> |                                |     | 1.4  |     | %/V  |
| DC <sub>MODOSC</sub>                  | Duty cycle                                           | Measured at SMCLK, divide by 1 | 40% | 50%  | 60% |      |

Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C))

Calculated using the box method: (MAX(1.8 V to 3.6 V) - MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V - 1.8 V)



### 5.13.4 Wake-up Characteristics

Table 5-9 lists the wake-up times.

### Table 5-9. Wake-up Times From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                                                                                                                        | TEST<br>CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX                             | UNIT |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|-----|-----|---------------------------------|------|
| t <sub>WAKE-UP</sub> FRAM   | (Additional) wake-up time to activate the FRAM in AM if previously disabled by the FRAM controller or from an LPM if immediate activation is selected for wakeup |                    |                 |     | 6   | 10                              | μS   |
| twake-up LPM0               | Wake-up time from LPM0 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     |     | 400 +<br>1.5 / f <sub>DCO</sub> | ns   |
| t <sub>WAKE-UP</sub> LPM1   | Wake-up time from LPM1 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 6   |                                 | μS   |
| t <sub>WAKE-UP LPM2</sub>   | Wake-up time from LPM2 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 6   |                                 | μS   |
| t <sub>WAKE-UP LPM3</sub>   | Wake-up time from LPM3 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 7   | 10                              | μS   |
| t <sub>WAKE-UP LPM4</sub>   | Wake-up time from LPM4 to active mode <sup>(1)</sup>                                                                                                             |                    | 2.2 V, 3.0 V    |     | 7   | 10                              | μS   |
| t <sub>WAKE-UP</sub> LPM3.5 | Wake-up time from LPM3.5 to active mode (2)                                                                                                                      |                    | 2.2 V, 3.0 V    |     | 250 | 375                             | μS   |
|                             | Wake-up time from LPM4.5 to active mode <sup>(2)</sup>                                                                                                           | SVSHE = 1          | 2.2 V, 3.0 V    |     | 250 | 375                             | μS   |
| t <sub>WAKE-UP</sub> LPM4.5 | wake-up time from LPM4.5 to active mode —                                                                                                                        | SVSHE = 0          | 2.2 V, 3.0 V    |     | 1   | 1.5                             | ms   |
| t <sub>WAKE-UP-RST</sub>    | Wake-up time from a $\overline{\mbox{RST}}$ pin triggered reset to active $\mbox{mode}^{(2)}$                                                                    |                    | 2.2 V, 3.0 V    |     | 250 | 375                             | μS   |
| t <sub>WAKE-UP-BOR</sub>    | Wake-up time from power-up to active mode (2)                                                                                                                    |                    | 2.2 V, 3.0 V    |     | 1   | 1.5                             | ms   |

<sup>(1)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) to the first externally observable MCLK clock edge. MCLK is sourced by the DCO and the MCLK divider is set to divide-by-1 (DIVMx = 000b, f<sub>MCLK</sub> = f<sub>DCO</sub>). This time includes the activation of the FRAM during wakeup.

Table 5-10 lists the typical charge consumed during wakeup from various low-power modes.

# Table 5-10. Typical Wake-up Charge<sup>(1)</sup>

also see Figure 5-7 and Figure 5-8

|                             | PARAMETER                                                                                                            | TEST CONDITIONS | MIN TYP MAX | UNIT  |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-------|
| Q <sub>WAKE-UP</sub> FRAM   | Charge used for activating the FRAM in AM or during wake-up from LPM0 if previously disabled by the FRAM controller. |                 | 15.1        | nAs   |
| Q <sub>WAKE-UP</sub> LPM0   | Charge used for wake-up from LPM0 to active mode (with FRAM active)                                                  |                 | 4.4         | nAs   |
| Q <sub>WAKE-UP</sub> LPM1   | Charge used for wake-up from LPM1 to active mode (with FRAM active)                                                  |                 | 15.1        | nAs   |
| Q <sub>WAKE-UP</sub> LPM2   | Charge used for wake-up from LPM2 to active mode (with FRAM active)                                                  |                 | 15.3        | nAs   |
| Q <sub>WAKE-UP</sub> LPM3   | Charge used for wake-up from LPM3 to active mode (with FRAM active)                                                  |                 | 16.5        | nAs   |
| Q <sub>WAKE-UP LPM4</sub>   | Charge used for wake-up from LPM4 to active mode (with FRAM active)                                                  |                 | 16.5        | nAs   |
| Q <sub>WAKE-UP LPM3.5</sub> | Charge used for wake-up from LPM3.5 to active mode (2)                                                               |                 | 76          | nAs   |
|                             | Charge wood for wales we from LDNA4 5 to potice mode (2)                                                             | SVSHE = 1       | 77          | - ^ - |
| Q <sub>WAKE-UP</sub> LPM4.5 | Charge used for wake-up from LPM4.5 to active mode (2)                                                               | SVSHE = 0       | 77.5        | nAs   |
| Q <sub>WAKE-UP-RESET</sub>  | Charge used for reset from $\overline{RST}$ or BOR event to active mode (2)                                          |                 | 75          | nAs   |

<sup>(1)</sup> Charge used during the wake-up time from a given low-power mode to active mode. This does not include the energy required in active mode (for example, for an interrupt service routine).

<sup>(2)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) until the first instruction of the user program is executed.

<sup>(2)</sup> Charge required until start of user code. This does not include the energy required to reconfigure the device.



# 5.13.4.1 Typical Characteristics, Average LPM Currents vs Wake-up Frequency



NOTE: The average wake-up current does not include the energy required in active mode; for example, for an interrupt service routine or to reconfigure the device.

Figure 5-7. Average LPM Currents vs Wake-up Frequency at 25°C



NOTE: The average wake-up current does not include the energy required in active mode; for example, for an interrupt service routine or to reconfigure the device.

Figure 5-8. Average LPM Currents vs Wake-up Frequency at 85°C



## 5.13.5 Peripherals

## 5.13.5.1 Digital I/Os

Table 5-11 lists the characteristics of the digital inputs.

### Table 5-11. Digital Inputs

|                        | PARAMETER                                                                             | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------|------|-----|------|------|
| M                      | Decitive gains input threshold voltage                                                |                                                                  | 2.2 V           | 1.2  |     | 1.65 | V    |
| V <sub>IT+</sub>       | Positive-going input threshold voltage                                                |                                                                  | 3.0 V           | 1.65 |     | 2.25 | V    |
| M                      | Negative going input threshold voltage                                                |                                                                  | 2.2 V           | 0.55 |     | 1.00 | V    |
| V <sub>IT</sub>        | Negative-going input threshold voltage                                                |                                                                  | 3.0 V           | 0.75 |     | 1.35 | V    |
| V                      | Input voltage bysteresis (V V V                                                       |                                                                  | 2.2 V           | 0.44 |     | 0.98 | V    |
| V <sub>hys</sub>       | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> )                       |                                                                  | 3.0 V           | 0.60 |     | 1.30 | V    |
| R <sub>Pull</sub>      | Pullup or pulldown resistor                                                           | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$ |                 | 20   | 35  | 50   | kΩ   |
| C <sub>I,dig</sub>     | Input capacitance, digital only port pins                                             | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |      | 3   |      | pF   |
| C <sub>I,ana</sub>     | Input capacitance, port pins with shared analog functions (1)                         | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |      | 5   |      | pF   |
| I <sub>lkg(Px.y)</sub> | High-impedance input leakage current                                                  | See (2) (3)                                                      | 2.2 V,<br>3.0 V | -20  |     | +20  | nA   |
| t <sub>(int)</sub>     | External interrupt timing (external trigger pulse duration to set interrupt flag) (4) | Ports with interrupt capability (see 节 1.4 and Section 4.2)      | 2.2 V,<br>3.0 V | 20   |     |      | ns   |
| t <sub>(RST)</sub>     | External reset pulse duration on RST <sup>(5)</sup>                                   |                                                                  | 2.2 V,<br>3.0 V | 2    |     |      | μs   |

<sup>(1)</sup> If the port pins PJ.4/LFXIN and PJ.5/LFXOUT are used as digital I/Os, they are connected by a 4-pF capacitor and a 35-MΩ resistor in series. At frequencies of approximately 1 kHz and lower, the 4-pF capacitor can add to the pin capacitance of PJ.4/LFXIN or PJ.5/LFXOUT.

<sup>(2)</sup> The input leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pins, unless otherwise noted.

<sup>(3)</sup> The input leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is disabled.

<sup>(4)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse duration t<sub>(int)</sub> is met. It might be set by trigger signals shorter than t<sub>(int)</sub>.

<sup>(5)</sup> Not applicable if RST/NMI pin configured as NMI.



Table 5-12 lists the characteristics of the digital outputs.

### **Table 5-12. Digital Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-9, Figure 5-10, Figure 5-11, and Figure 5-12)

|                       | PARAMETER                                     | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN                    | TYP | MAX                    | UNIT    |
|-----------------------|-----------------------------------------------|------------------------------------------------------------------|-----------------|------------------------|-----|------------------------|---------|
|                       |                                               | $I_{(OHmax)} = -1 \text{ mA}^{(1)}$                              | 2.2 V           | V <sub>CC</sub> – 0.25 |     | $V_{CC}$               |         |
| V <sub>OH</sub>       | High-level output voltage                     | $I_{(OHmax)} = -3 \text{ mA}^{(2)}$                              | 2.2 V           | V <sub>CC</sub> – 0.60 |     | $V_{CC}$               | V       |
| VOH                   | riigirievei output voitage                    | $I_{(OHmax)} = -2 \text{ mA}^{(1)}$                              | 3.0 V           | V <sub>CC</sub> – 0.25 |     | $V_{CC}$               | -       |
|                       |                                               | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$                              | 3.0 V           | V <sub>CC</sub> – 0.60 |     | $V_{CC}$               |         |
| $V_{OL}$              |                                               | $I_{(OLmax)} = 1 \text{ mA}^{(1)}$                               | 2.2 V           | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.25 |         |
|                       | Low-level output voltage                      | $I_{(OLmax)} = 3 \text{ mA}^{(2)}$                               | 2.2 V           | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.60 | V       |
|                       |                                               | $I_{(OLmax)} = 2 \text{ mA}^{(1)}$                               | 3.0 V           | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.25 | V       |
|                       |                                               | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$                               | 3.0 V           | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.60 |         |
| f_                    | Port output frequency (with load) (3)         | $C_L = 20 \text{ pF}, R_L^{(4)(5)}$                              | 2.2 V           | 16                     |     |                        | MHz     |
| f <sub>Px.y</sub>     | For output frequency (with load)              | C <sub>L</sub> = 20 με, κ <sub>L</sub> · · · · ·                 | 3.0 V           | 16                     |     |                        | IVII IZ |
|                       | (3)                                           | ACLK, MCLK, or SMCLK at                                          | 2.2 V           | 16                     |     |                        |         |
| f <sub>Port_CLK</sub> | Clock output frequency <sup>(3)</sup>         | configured output port,<br>C <sub>L</sub> = 20 pF <sup>(5)</sup> | 3.0 V           | 16                     |     |                        | MHz     |
| t                     | Port output rise time, digital only port pins | $C_1 = 20 pF$                                                    | 2.2 V           |                        | 4   | 15                     | ns      |
| t <sub>rise,dig</sub> | For output rise time, digital only port pins  | C <sub>L</sub> = 20 μr                                           | 3.0 V           |                        | 3   | 15                     | 115     |
|                       | Dort output fall time digital only part ping  | C 20 7F                                                          | 2.2 V           |                        | 4   | 15                     | 20      |
| t <sub>fall,dig</sub> | Port output fall time, digital only port pins | $C_L = 20 \text{ pF}$                                            | 3.0 V           |                        | 3   | 15                     | ns      |
|                       | Port output rise time, port pins with shared  | C <sub>L</sub> = 20 pF                                           | 2.2 V           |                        | 6   | 15                     | ns      |
| t <sub>rise,ana</sub> | analog functions                              | C <sub>L</sub> = 20 μΓ                                           | 3.0 V           |                        | 4   | 15                     | 115     |
|                       | Port output fall time, port pins with shared  | C <sub>1</sub> = 20 pF                                           | 2.2 V           |                        | 6   | 15                     | ne      |
| t <sub>fall,ana</sub> | analog functions                              | C <sub>L</sub> = 20 μΓ                                           | 3.0 V           |                        | 4   | 15                     | ns      |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(3)</sup> The port can output frequencies at least up to the specified limit - it might support higher frequencies.

<sup>(4)</sup> A resistive divider with 2 x R1 and R1 = 1.6 kΩ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. C<sub>L</sub> = 20 pF is connected from the output to V<sub>SS</sub>.

<sup>(5)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



# 5.13.5.1.1 Typical Characteristics, Digital Outputs at 3.0 V and 2.2 V



MSP430FR59891 MSP430FR5988 MSP430FR5987 MSP430FR5986



Table 5-13 lists the frequencies of the pin oscillator.

### Table 5-13. Pin-Oscillator Frequency, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-13 and Figure 5-14)

|                    | PARAMETER                | TEST CONDITIONS           | V <sub>CC</sub> | MIN  | TYP | MAX | UNIT |
|--------------------|--------------------------|---------------------------|-----------------|------|-----|-----|------|
| 4-                 | Din agaillator fraguency | $Px.y, C_L = 10 pF^{(1)}$ | 1200            | 1200 |     | kHz |      |
| to <sub>Px.y</sub> | Pin-oscillator frequency | $Px.y, C_L = 20 pF^{(1)}$ | 3.0 V           |      | 650 |     | ΚΠΖ  |

<sup>(1)</sup> C<sub>L</sub> is the external load capacitance connected from the output to V<sub>SS</sub> and includes all parasitic effects such as PCB traces.

# 5.13.5.1.2 Typical Characteristics, Pin-Oscillator Frequency





## 5.13.5.2 Timer\_A and Timer\_B

Table 5-14 lists the characteristics of the Timer\_A.

#### Table 5-14. Timer A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>TA</sub>     | Timer_A input clock frequency | Internal: SMCLK or ACLK,<br>External: TACLK,<br>Duty cycle = 50% ±10% | 2.2 V,<br>3.0 V |     |     | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs, minimum pulse duration required for capture       | 2.2 V,<br>3.0 V | 20  |     |     | ns   |

Table 5-15 lists the characteristics of the Timer\_B.

### Table 5-15. Timer B

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>TB</sub>     | Timer_B input clock frequency | Internal: SMCLK or ACLK,<br>External: TBCLK,<br>Duty cycle = 50% ±10% | 2.2 V,<br>3.0 V |     |     | 16  | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing        | All capture inputs, minimum pulse duration required for capture       | 2.2 V,<br>3.0 V | 20  |     |     | ns   |



#### 5.13.5.3 eUSCI

Table 5-16 lists the supported clock frequencies of the eUSCI in UART mode.

### Table 5-16. eUSCI (UART Mode) Clock Frequency

|                     | PARAMETER                                          | TEST CONDITIONS                                                      | MIN | MAX | UNIT |
|---------------------|----------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency                        | Internal: SMCLK or ACLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% |     | 16  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                      |     | 4   | MHz  |

Table 5-17 lists the characteristics of the eUSCI in UART mode.

# Table 5-17. eUSCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                 | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP MAX | UNIT |
|------------------|-------------------------------------------|-----------------|-----------------|-----|---------|------|
| t <sub>t</sub> I | UART receive deglitch time <sup>(1)</sup> | UCGLITx = 0     | 2.2 V, 3.0 V    | 5   | 30      | ns   |
|                  |                                           | UCGLITx = 1     |                 | 20  | 90      |      |
|                  |                                           | UCGLITx = 2     |                 | 35  | 160     |      |
|                  |                                           | UCGLITx = 3     |                 | 50  | 220     |      |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. Thus the selected deglitch time can limit the maximum useable baud rate. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.

Table 5-18 lists the supported clock frequencies of the eUSCI in SPI master mode.

## Table 5-18. eUSCI (SPI Master Mode) Clock Frequency

|                    | PARAMETER                   | TEST CONDITIONS                                | MIN | MAX | UNIT |
|--------------------|-----------------------------|------------------------------------------------|-----|-----|------|
| f <sub>eUSCI</sub> | eUSCI input clock frequency | Internal: SMCLK or ACLK, Duty cycle = 50% ±10% |     | 16  | MHz  |



Table 5-19 lists the characteristics of the eUSCI in SPI master mode.

#### Table 5-19. eUSCI (SPI Master Mode)

|                       | PARAMETER                                             | TEST CONDITIONS                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT          |
|-----------------------|-------------------------------------------------------|-----------------------------------|-----------------|-----|-----|-----|---------------|
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock                    | UCSTEM = 1,<br>UCMODEx = 01 or 10 |                 | 1   |     |     | UCxCLK cycles |
| t <sub>STE,LAG</sub>  | STE lag time, last clock to STE inactive              | UCSTEM = 1,<br>UCMODEx = 01 or 10 |                 | 1   |     |     | UCxCLK cycles |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SIMO data out          | UCSTEM = 0,<br>UCMODEx = 01 or 10 | 2.2 V, 3.0 V    |     |     | 60  | ns            |
| t <sub>STE,DIS</sub>  | STE disable time, STE inactive to SOMI high impedance | UCSTEM = 0,<br>UCMODEx = 01 or 10 | 2.2 V, 3.0 V    |     |     | 80  | ns            |
|                       | COMI input data actus tima                            |                                   | 2.2 V           | 40  |     |     | ns            |
| t <sub>SU,MI</sub>    | SOMI input data setup time                            |                                   | 3.0 V           | 40  |     |     |               |
|                       | COMI insust data hald time                            |                                   | 2.2 V           | 0   |     |     |               |
| t <sub>HD,MI</sub>    | SOMI input data hold time                             |                                   | 3.0 V           | 0   |     |     | ns            |
|                       | CIMO autout data valid time (2)                       | UCLK edge to SIMO valid,          | 2.2 V           |     |     | 10  |               |
| t <sub>VALID,MO</sub> | SIMO output data valid time <sup>(2)</sup>            | C <sub>L</sub> = 20 pF            | 3.0 V           |     |     | 10  | ns            |
|                       | (3)                                                   |                                   | 2.2 V           |     | 0   | 0   |               |
| t <sub>HD,MO</sub>    | SIMO output data hold time <sup>(3)</sup>             | $C_L = 20 \text{ pF}$             | 3.0 V           |     | 0   |     | ns            |

 <sup>(1)</sup> f<sub>UCxCLK</sub> = 1/2t<sub>LO/HI</sub> with tL<sub>O/HI</sub> = max(t<sub>VALID,MO(eUSCI)</sub> + t<sub>SU,SI(Slave)</sub>, t<sub>SU,MI(eUSCI)</sub> + t<sub>VALID,SO(Slave)</sub>)
 For the slave parameters t<sub>SU,SI(Slave)</sub> and t<sub>VALID,SO(Slave)</sub>, see the SPI parameters of the attached slave.
 (2) Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams in Figure 5-15 and Figure 5-16.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-15 and Figure 5-16.





Figure 5-15. SPI Master Mode, CKPH = 0



Figure 5-16. SPI Master Mode, CKPH = 1



Table 5-20 lists the characteristics of the eUSCI in SPI slave mode.

### Table 5-20. eUSCI (SPI Slave Mode)

|                        | PARAMETER                                    | TEST CONDITIONS          | V <sub>CC</sub> | MIN | MAX | UNIT |
|------------------------|----------------------------------------------|--------------------------|-----------------|-----|-----|------|
|                        | CTE lead time. CTE active to alone           |                          | 2.2 V           | 45  |     |      |
| t <sub>STE,LEAD</sub>  | STE lead time, STE active to clock           |                          | 3.0 V           | 40  |     | ns   |
|                        | CTE log time. Lost clock to CTE inactive     |                          | 2.2 V           | 2   |     |      |
| t <sub>STE,LAG</sub>   | STE lag time, Last clock to STE inactive     |                          | 3.0 V           | 3   |     | ns   |
|                        | STE access time. STE active to SOMI data out |                          | 2.2 V           |     | 45  | no   |
| t <sub>STE,ACC</sub>   | STE access time, STE active to SOMI data out |                          | 3.0 V           |     | 40  | ns   |
|                        | STE disable time, STE inactive to SOMI high  |                          | 2.2 V           |     | 50  | ns   |
| t <sub>STE,DIS</sub>   | impedance                                    |                          | 3.0 V           |     | 45  | 115  |
|                        | CIMO input data actus tima                   |                          | 2.2 V           | 4   |     | no   |
| t <sub>SU,SI</sub>     | SIMO input data setup time                   |                          | 3.0 V           | 4   |     | ns   |
|                        | CIMO input data hald time                    |                          | 2.2 V           | 7   |     |      |
| t <sub>HD,SI</sub>     | SIMO input data hold time                    |                          | 3.0 V           | 7   |     | ns   |
|                        | SOMI output data valid time <sup>(2)</sup>   | UCLK edge to SOMI valid, | 2.2 V           |     | 35  |      |
| t <sub>VALID,</sub> SO | SOMI output data valid time -                | C <sub>L</sub> = 20 pF   | 3.0 V           |     | 35  | ns   |
|                        | SOMI output data hold time (3)               | C <sub>L</sub> = 20 pF   | 2.2 V           | 0   |     | no   |
| t <sub>HD,SO</sub>     | SOMI output data noid lime (-)               |                          | 3.0 V           | 0   |     | ns   |

 <sup>(1)</sup> f<sub>UCxCLK</sub> = 1/2t<sub>LO/HI</sub> with tL<sub>O/HI</sub> ≥ max(t<sub>VALID,MO(Master)</sub> + t<sub>SU,SI(eUSCI)</sub>, t<sub>SU,MI(Master)</sub> + t<sub>VALID,SO(eUSCI)</sub>)
 For the master parameters t<sub>SU,MI(Master)</sub> and t<sub>VALID,MO(Master)</sub>, see the SPI parameters of the attached master.
 (2) Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams

in Figure 5-17 and Figure 5-18.

<sup>(3)</sup> Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-17 and Figure 5-18.





Figure 5-17. SPI Slave Mode, CKPH = 0



Figure 5-18. SPI Slave Mode, CKPH = 1



Table 5-21 lists the characteristics of the eUSCI in I<sup>2</sup>C mode.

# Table 5-21. eUSCI (I<sup>2</sup>C Mode)

|                      | PARAMETER                              | TEST CONDITIONS                                                      | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |  |
|----------------------|----------------------------------------|----------------------------------------------------------------------|-----------------|------|-----|------|------|--|
| f <sub>eUSCI</sub>   | eUSCI input clock frequency            | Internal: SMCLK or ACLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% |                 |      |     | 16   | MHz  |  |
| f <sub>SCL</sub>     | SCL clock frequency                    |                                                                      | 2.2 V, 3.0 V    | 0    |     | 400  | kHz  |  |
|                      | Hold time (repeated) START             | f <sub>SCL</sub> = 100 kHz                                           | 2.2 V, 3.0 V    | 4.0  |     |      |      |  |
| t <sub>HD,STA</sub>  | Hold time (repeated) START             | f <sub>SCL</sub> > 100 kHz                                           | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |  |
|                      | Cotum time for a repeated START        | f <sub>SCL</sub> = 100 kHz                                           | 221/201/        | 4.7  |     |      |      |  |
| t <sub>SU,STA</sub>  | Setup time for a repeated START        | f <sub>SCL</sub> > 100 kHz                                           | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |  |
| t <sub>HD,DAT</sub>  | Data hold time                         |                                                                      | 2.2 V, 3.0 V    | 0    |     |      | ns   |  |
| t <sub>SU,DAT</sub>  | Data setup time                        |                                                                      | 2.2 V, 3.0 V    | 100  |     |      | ns   |  |
|                      | Setup time for STOP                    | f <sub>SCL</sub> = 100 kHz                                           | 2.2 V, 3.0 V    | 4.0  |     |      | μs   |  |
| t <sub>SU,STO</sub>  |                                        | f <sub>SCL</sub> > 100 kHz                                           |                 | 0.6  |     |      |      |  |
|                      | Bus free time between STOP and START   | f <sub>SCL</sub> = 100 kHz                                           |                 | 4.7  |     |      |      |  |
| t <sub>BUF</sub>     | conditions                             | f <sub>SCL</sub> > 100 kHz                                           |                 | 1.3  |     |      | μs   |  |
|                      |                                        | UCGLITx = 0                                                          |                 | 50   |     | 250  |      |  |
|                      | Pulse duration of spikes suppressed by | UCGLITx = 1                                                          | 227/227         | 25   |     | 125  |      |  |
| t <sub>SP</sub>      | input filter                           | UCGLITx = 2                                                          | 2.2 V, 3.0 V    | 12.5 |     | 62.5 | ns   |  |
|                      |                                        | UCGLITx = 3                                                          |                 | 6.3  |     | 31.5 |      |  |
|                      |                                        | UCCLTOx = 1                                                          | 2.2 V, 3.0 V    |      | 27  |      | ms   |  |
| t <sub>TIMEOUT</sub> | Clock low time-out                     | UCCLTOx = 2                                                          |                 |      | 30  |      |      |  |
|                      |                                        | UCCLTOx = 3                                                          | 1               |      | 33  |      |      |  |



Figure 5-19. I<sup>2</sup>C Mode Timing



## 5.13.5.4 LCD Controller

Table 5-22 lists the operating conditions of the LCD\_C.

# Table 5-22. LCD\_C, Recommended Operating Conditions

|                                    |                                                                                                            |                                                                                     | MIN                 | NOM                                                                   | MAX                  | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------|----------------------|------|
| V <sub>CC,LCD_C,CP</sub> en,3.6    | Supply voltage range,<br>charge pump enabled,<br>V <sub>LCD</sub> ≤ 3.6 V                                  | LCDCPEN = 1, 0000b < VLCDx ≤ 1111b (charge pump enabled, V <sub>LCD</sub> ≤ 3.6 V)  | 2.2                 |                                                                       | 3.6                  | V    |
| V <sub>CC,LCD_C,CP</sub> en,3.3    | Supply voltage range,<br>charge pump enabled,<br>V <sub>LCD</sub> ≤ 3.3 V                                  | LCDCPEN = 1, 0000b < VLCDx ≤ 1100b (charge pump enabled, V <sub>LCD</sub> ≤ 3.3 V)  | 2.0                 |                                                                       | 3.6                  | V    |
| VCC,LCD_C,int. bias                | Supply voltage range, internal biasing, charge pump disabled                                               | LCDCPEN = 0, VLCDEXT = 0                                                            | 2.4                 |                                                                       | 3.6                  | V    |
| VCC,LCD_C,ext. bias                | Supply voltage range,<br>external biasing, charge<br>pump disabled                                         | LCDCPEN = 0, VLCDEXT = 0                                                            | 2.4                 |                                                                       | 3.6                  | V    |
| V <sub>CC,LCD_C,VLCDEXT</sub>      | Supply voltage range,<br>external LCD voltage,<br>internal or external<br>biasing, charge pump<br>disabled | LCDCPEN = 0, VLCDEXT = 1                                                            | 2.0                 |                                                                       | 3.6                  | V    |
| V <sub>LCDCAP</sub>                | External LCD voltage at LCDCAP, internal or external biasing, charge pump disabled                         | LCDCPEN = 0, VLCDEXT = 1                                                            | 2.4                 |                                                                       | 3.6                  | V    |
| C <sub>LCDCAP</sub>                | Capacitor value on<br>LCDCAP when charge<br>pump enabled                                                   | LCDCPEN = 1, VLCDx > 0000b (charge pump enabled)                                    | 4.7 <sub>-20%</sub> | 4.7                                                                   | 10 <sub>+20%</sub>   | μF   |
| f <sub>ACLK,in</sub>               | ACLK input frequency range                                                                                 |                                                                                     | 30                  | 32.768                                                                | 40                   | kHz  |
| f <sub>LCD</sub>                   | LCD frequency range                                                                                        | $f_{FRAME} = 1/(2 \times mux) \times f_{LCD}$ with mux = 1 (static) to 8            | 0                   |                                                                       | 1024                 | Hz   |
| f <sub>FRAME,4mux</sub>            | LCD frame frequency range                                                                                  | $f_{FRAME,4mux}(MAX) = 1/(2 \times 4) \times f_{LCD}(MAX)$<br>= 1/(2 × 4) × 1024 Hz |                     |                                                                       | 128                  | Hz   |
| f <sub>FRAME,8mux</sub>            | LCD frame frequency range                                                                                  | $f_{FRAME,8mux}(MAX) = 1/(2 \times 4) \times f_{LCD}(MAX)$<br>= 1/(2 × 8) × 1024 Hz |                     |                                                                       | 64                   | Hz   |
| C <sub>Panel</sub>                 | Panel capacitance                                                                                          | f <sub>LCD</sub> = 1024 Hz, all common lines equally loaded                         |                     |                                                                       | 10000                | pF   |
| V <sub>R33</sub>                   | Analog input voltage at R33                                                                                | LCDCPEN = 0, VLCDEXT = 1                                                            | 2.4                 |                                                                       | V <sub>CC</sub> +0.2 | V    |
| V <sub>R23,1/3bias</sub>           | Analog input voltage at R23                                                                                | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 0                                           | V <sub>R13</sub>    | V <sub>R03</sub> + 2/3<br>× (V <sub>R33</sub> -<br>V <sub>R03</sub> ) | $V_{R33}$            | V    |
| V <sub>R13,1/3bias</sub>           | Analog input voltage at R13 with 1/3 biasing                                                               | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 0                                           | V <sub>R03</sub>    | V <sub>R03</sub> + 1/3<br>× (V <sub>R33</sub> -<br>V <sub>R03</sub> ) | V <sub>R23</sub>     | V    |
| V <sub>R13,1/2bias</sub>           | Analog input voltage at R13 with 1/2 biasing                                                               | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 1                                           | V <sub>R03</sub>    | V <sub>R03</sub> + 1/2<br>× (V <sub>R33</sub> -<br>V <sub>R03</sub> ) | V <sub>R33</sub>     | V    |
| V <sub>R03</sub>                   | Analog input voltage at R03                                                                                | R0EXT = 1                                                                           | V <sub>SS</sub>     |                                                                       |                      | V    |
| V <sub>LCD</sub> -V <sub>R03</sub> | Voltage difference<br>between V <sub>LCD</sub> and R03                                                     | LCDCPEN = 0, R0EXT = 1                                                              | 2.4                 |                                                                       | V <sub>CC</sub> +0.2 | V    |
| V <sub>LCDREF</sub>                | External LCD reference voltage applied at LCDREF                                                           | VLCDREFx = 01                                                                       | 0.8                 | 1.0                                                                   | 1.2                  | V    |



Table 5-23 lists the characteristics of the LCD\_C.

## Table 5-23. LCD\_C Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                            | V <sub>CC</sub> | MIN             | TYP             | MAX  | UNIT |
|-------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------|------|
| $V_{LCD,0}$             |                                                       | VLCDx = 0000, VLCDEXT = 0                                                                  | 2.4 V to 3.6 V  |                 | $V_{CC}$        |      |      |
| $V_{LCD,1}$             |                                                       | LCDCPEN = 1, VLCDx = 0001b                                                                 | 2 V to 3.6 V    | 2.49            | 2.60            | 2.72 |      |
| $V_{LCD,2}$             |                                                       | LCDCPEN = 1, VLCDx = 0010b                                                                 | 2 V to 3.6 V    |                 | 2.66            |      |      |
| $V_{LCD,3}$             |                                                       | LCDCPEN = 1, VLCDx = 0011b                                                                 | 2 V to 3.6 V    |                 | 2.72            |      |      |
| $V_{LCD,4}$             |                                                       | LCDCPEN = 1, VLCDx = 0100b                                                                 | 2 V to 3.6 V    |                 | 2.78            |      |      |
| $V_{LCD,5}$             |                                                       | LCDCPEN = 1, VLCDx = 0101b                                                                 | 2 V to 3.6 V    |                 | 2.84            |      |      |
| $V_{LCD,6}$             |                                                       | LCDCPEN = 1, VLCDx = 0110b                                                                 | 2 V to 3.6 V    |                 | 2.90            |      |      |
| $V_{LCD,7}$             | LCD voltage                                           | LCDCPEN = 1, VLCDx = 0111b                                                                 | 2 V to 3.6 V    |                 | 2.96            |      | V    |
| V <sub>LCD,8</sub>      | - LCD voltage                                         | LCDCPEN = 1, VLCDx = 1000b                                                                 | 2 V to 3.6 V    |                 | 3.02            |      | V    |
| V <sub>LCD,9</sub>      |                                                       | LCDCPEN = 1, VLCDx = 1001b                                                                 | 2 V to 3.6 V    |                 | 3.08            |      |      |
| V <sub>LCD,10</sub>     |                                                       | LCDCPEN = 1, VLCDx = 1010b                                                                 | 2 V to 3.6 V    |                 | 3.14            |      |      |
| V <sub>LCD,11</sub>     |                                                       | LCDCPEN = 1, VLCDx = 1011b                                                                 | 2 V to 3.6 V    |                 | 3.20            |      |      |
| V <sub>LCD,12</sub>     |                                                       | LCDCPEN = 1, VLCDx = 1100b                                                                 | 2 V to 3.6 V    |                 | 3.26            |      |      |
| V <sub>LCD,13</sub>     |                                                       | LCDCPEN = 1, VLCDx = 1101b                                                                 | 2.2 V to 3.6 V  |                 | 3.32            |      |      |
| V <sub>LCD,14</sub>     |                                                       | LCDCPEN = 1, VLCDx = 1110b                                                                 | 2.2 V to 3.6 V  |                 | 3.38            |      |      |
| V <sub>LCD,15</sub>     |                                                       | LCDCPEN = 1, VLCDx = 1111b                                                                 | 2.2 V to 3.6 V  | 3.32            | 3.44            | 3.6  |      |
| V <sub>LCD,7,0.8</sub>  | LCD voltage with external reference of 0.8 V          | VI (TIPPEEV = 016                                                                          |                 | 2.96 ×<br>0.8 V |                 | V    |      |
| V <sub>LCD,7,1.0</sub>  | LCD voltage with external reference of 1.0 V          | LCDCPEN = 1, VLCDx = 0111b,<br>VLCDREFx = 01b,<br>V <sub>LCDREF</sub> = 1.0 V              | 2 V to 3.6 V    |                 | 2.96 ×<br>1.0 V |      | V    |
| V <sub>LCD,7,1.2</sub>  | LCD voltage with external reference of 1.2 V          | LCDCPEN = 1, VLCDx = 0111b,<br>VLCDREFx = 01b,<br>V <sub>LCDREF</sub> = 1.2 V              | 2.2 V to 3.6 V  |                 | 2.96 ×<br>1.2 V |      | V    |
| $\Delta V_{LCD}$        | Voltage difference between consecutive VLCDx settings | $\Delta V_{LCD} = V_{LCD,x} - V_{LCD,x-1}$<br>with x = 0010b to 1111b                      |                 | 40              | 60              | 80   | mV   |
| I <sub>CC,Peak,CP</sub> | Peak supply currents due to charge pump activities    | LCDCPEN = 1, VLCDx = 1111b<br>external, with decoupling capacitor<br>on DVCC supply ≥ 1 µF | 2.2 V           |                 | 600             |      | μΑ   |
| t <sub>LCD,CP,on</sub>  | Time to charge C <sub>LCD</sub> when discharged       | $C_{LCD}$ = 4.7 $\mu$ F, LCDCPEN = 0 $\rightarrow$ 1, VLCDx = 1111b                        | 2.2 V           |                 | 100             | 500  | ms   |
| I <sub>CP,Load</sub>    | Maximum charge pump load current                      | LCDCPEN = 1, VLCDx = 1111b                                                                 | 2.2 V           | 50              |                 |      | μΑ   |
| R <sub>LCD,Seg</sub>    | LCD driver output impedance, segment lines            | LCDCPEN = 0, I <sub>LOAD</sub> = ±10 μA                                                    | 2.2 V           |                 |                 | 10   | kΩ   |
| R <sub>LCD,COM</sub>    | LCD driver output impedance, common lines             | LCDCPEN = 0, I <sub>LOAD</sub> = ±10 μA                                                    | 2.2 V           |                 |                 | 10   | kΩ   |



#### 5.13.5.5 ADC

表 5-24 lists the input requirements of the ADC.

# 表 5-24. 12-Bit ADC, Power Supply and Input Range Conditions

|                                          | PARAMETER                                                     | TEST CONDITIONS                                                            | V <sub>cc</sub> | MIN | NOM | MAX  | UNIT |
|------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| $V_{(Ax)}$                               | Analog input voltage range (1)                                | All ADC12 analog input pins Ax                                             |                 | 0   |     | AVCC | V    |
| I(ADC12 B) Operating supply surrent into |                                                               | f <sub>ADC12CLK</sub> = MODCLK, ADC12ON = 1,                               | 3.0 V           |     | 145 | 199  |      |
| single-ended<br>mode                     | Operating supply current into AVCC and DVCC terminals (2) (3) | ADC12PWRMD = 0, ADC12DIF = 0,<br>REFON = 0, ADC12SHTx = 0,<br>ADC12DIV = 0 | 2.2 V           |     | 140 | 190  | μΑ   |
| I <sub>(ADC12_B)</sub>                   |                                                               | f <sub>ADC12CLK</sub> = MODCLK, ADC12ON = 1,                               | 3.0 V           |     | 175 | 245  |      |
| differential<br>mode                     | Operating supply current into AVCC and DVCC terminals (2) (3) | ADC12PWRMD = 0, ADC12DIF = 1,<br>REFON = 0, ADC12SHTx= 0,<br>ADC12DIV = 0  | 2.2 V           |     | 170 | 230  | μΑ   |
| C <sub>I</sub>                           | Input capacitance                                             | Only one terminal Ax can be selected at one time                           | 2.2 V           |     | 10  | 15   | pF   |
| D                                        | Input MUX ON resistance                                       |                                                                            | >2 V            |     | 0.5 | 4    | kΩ   |
| R <sub>I</sub>                           |                                                               | 0 V ≤ V <sub>(Ax)</sub> ≤ AVCC                                             | <2 V            |     | 1   | 10   | K32  |

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results. The internal reference supply current is not included in current consumption parameter  $I_{(ADC12\_B)}$ . Approximately 60% (typical) of the total current into the AVCC and DVCC terminals is from AVCC.



Table 5-25 lists the timing parameters of the ADC.

### Table 5-25. 12-Bit ADC, Timing Parameters

|                       | PARAMETER                                             | TEST CO                                                                                   | NDITIONS                                                                                                                                                   | MIN     | TYP    | MAX | UNIT |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----|------|
| f <sub>ADC12CLK</sub> | Frequency for specified performance                   | For specified performance of A with ADC12PWRMD = 0. If ADC12PWRMD = 1, the ma shown here. | , .                                                                                                                                                        | 0.45    |        | 5.4 | MHz  |
| f <sub>ADC12CLK</sub> | Frequency for reduced performance                     | Linearity parameters have red                                                             | uced performance                                                                                                                                           |         | 32.768 |     | kHz  |
| f <sub>ADC12OSC</sub> | Internal oscillator <sup>(1)</sup>                    | $ADC12DIV = 0$ , $f_{ADC12CLK} = f_{ADC12CLK}$                                            | DC12OSC from MODCLK                                                                                                                                        | 4       | 4.8    | 5.4 | MHz  |
| <b>t</b>              | Conversion time                                       | REFON = 0, Internal oscillator $f_{ADC12CLK} = f_{ADC12OSC}$ from MC                      |                                                                                                                                                            | 2.6     |        | 3.5 | 116  |
| t <sub>CONVERT</sub>  | Conversion time                                       | External $f_{ADC12CLK}$ from ACLK ADC12SSEL $\neq 0$                                      | ternal f <sub>ADC12CLK</sub> from ACLK, MCLK, or SMCLK,<br>DC12SSEL ≠ 0                                                                                    |         |        |     | μs   |
| t <sub>ADC12ON</sub>  | Turnon settling time of the ADC                       | See (3)                                                                                   |                                                                                                                                                            |         | 100    | ns  |      |
| t <sub>ADC12OFF</sub> | Time ADC must be off before it can be turned on again | t <sub>ADC12OFF</sub> must be met to mak<br>holds.                                        | 100                                                                                                                                                        |         |        | ns  |      |
| <sup>t</sup> Sample   | Sampling time                                         | $R_S = 400 \Omega$ , $R_I = 4 k\Omega$ , $C_I = 15 pF$ , $C_{pext} = 8 pF^{(4)}$          | All pulse sample mode (ADC12SHP = 1) and extended sample mode (ADC12SHP = 0) with buffered reference (ADC12VRSEL = 0x1, 0x3, 0x5, 0x7, 0x9, 0xB, 0xD, 0xF) | 1       |        |     | µs   |
|                       |                                                       |                                                                                           | Extended sample mode (ADC12SHP = 0) with unbuffered reference (ADC12VRSEL= 0x0, 0x2, 0x4, 0x6, 0xC, 0xE)                                                   | See (5) |        |     | μs   |

<sup>(1)</sup> The ADC12OSC is sourced directly from MODOSC inside the UCS.

<sup>(2)</sup>  $14 \times 1 / f_{ADC12CLK}$ . If ADC12WINC = 1, then  $15 \times 1 / f_{ADC12CLK}$ 

<sup>(3)</sup> The condition is that the error in a conversion started after t<sub>ADC12ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

<sup>(4)</sup> Approximately 10 Tau ( $\tau$ ) are needed to get an error of less than ±0.5 LSB:  $t_{sample} = ln(2^{n+2}) \times (R_S + R_I) \times (C_I + C_{pext})$ ,  $R_S < 10 \text{ k}\Omega$ , where n = ADC resolution = 12,  $R_S$ = external source resistance,  $C_{pext}$  = external parasitic capacitance.

<sup>(5)</sup>  $6 \times 1 / f_{ADC12CLK}$ 



Table 5-26 lists the linearity parameters of the ADC when using an external reference.

# Table 5-26. 12-Bit ADC, Linearity Parameters With External Reference<sup>(1)</sup>

|                    | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                                   | MIN   | TYP  | MAX   | UNIT |  |
|--------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|--|
| Resolution         | Number of no missing code output-code bits             |                                                                                                                                                                                                                                   | 12    |      |       | bits |  |
| E <sub>I</sub>     | Integral linearity error (INL) for differential input  | $1.2 \text{ V} \leq \text{V}_{R+} - \text{V}_{R-} \leq \text{AV}_{CC}$                                                                                                                                                            |       |      | ±1.8  | LSB  |  |
| E <sub>I</sub>     | Integral linearity error (INL) for single ended inputs | $1.2 \text{ V} \le \text{V}_{R+} - \text{V}_{R-} \le \text{AV}_{CC}$                                                                                                                                                              |       |      | ±2.2  | LSB  |  |
| E <sub>D</sub>     | Differential linearity error (DNL)                     |                                                                                                                                                                                                                                   | -0.99 |      | +1.0  | LSB  |  |
| E <sub>O</sub>     | Offset error <sup>(2)</sup> (3)                        | ADC12VRSEL = 0x2 or 0x4 without TLV calibration, TLV calibration data can be used to improve the parameter <sup>(4)</sup>                                                                                                         |       | ±0.5 | ±1.5  | mV   |  |
| E <sub>G,ext</sub> | Gain error                                             | With external voltage reference without internal buffer (ADC12VRSEL = 0x2 or 0x4) without TLV calibration, TLV calibration data can be used to improve the parameter $^{(4)}$ , $V_{R+} = 2.5 \text{ V}$ , $V_{R-} = \text{AVSS}$ |       | ±0.8 | ±2.5  | LSB  |  |
|                    |                                                        | With external voltage reference with internal buffer (ADC12VRSEL = 0x3), $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$                                                                                                           |       | ±1   | ±20   |      |  |
| E <sub>T,ext</sub> | Total unadjusted error                                 | With external voltage reference without internal buffer (ADC12VRSEL = 0x2 or 0x4) without TLV calibration, TLV calibration data can be used to improve the parameter $^{(4)}$ , $V_{R+} = 2.5 \text{ V}$ , $V_{R-} = \text{AVSS}$ |       | ±1.4 | ±3.5  | LSB  |  |
|                    |                                                        | With external voltage reference with internal buffer (ADC12VRSEL = 0x3), $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$                                                                                                           |       | ±1.4 | ±21.0 |      |  |

<sup>(1)</sup> See Table 5-28 and Table 5-34 for more information on internal reference performance, and see <u>Designing With the MSP430FR59xx</u> and <u>MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal or external reference.

<sup>(2)</sup> Offset is measured as the input voltage (at which ADC output transitions from 0 to 1) minus 0.5 LSB.

<sup>(3)</sup> Offset increases as  $I_R$  drop increases when  $V_{R-}$  is AVSS.

<sup>(4)</sup> For details, see the device descriptor in the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide.



Table 5-27 lists the dynamic performance characteristics of the ADC with differential inputs and an external reference.

# Table 5-27. 12-Bit ADC, Dynamic Performance for Differential Inputs With External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                               | TEST CONDITIONS                                 | MIN  | TYP  | MAX | UNIT |
|------|-----------------------------------------|-------------------------------------------------|------|------|-----|------|
| SNR  | Signal-to-noise                         | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$  | 68   | 71   |     | dB   |
| ENOB | Effective number of bits <sup>(2)</sup> | V <sub>R+</sub> = 2.5 V, V <sub>R-</sub> = AVSS | 10.7 | 11.2 |     | bits |

- (1) See Table 5-28 and Table 5-34 for more information on internal reference performance, and see Designing With the MSP430FR59xx and MSP430FR58xx ADC for details on optimizing ADC performance for your application with the choice of internal or external reference.
- ENOB = (SINAD 1.76) / 6.02

Table 5-28 lists the dynamic performance characteristics of the ADC with differential inputs and an internal

# Table 5-28. 12-Bit ADC, Dynamic Performance for Differential Inputs With Internal Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                               |   |                         | TEST CON              | IDITIONS | , | MIN  | TYP  | MAX | UNIT |
|------|-----------------------------------------|---|-------------------------|-----------------------|----------|---|------|------|-----|------|
| ENOB | Effective number of bits <sup>(2)</sup> | ٧ | / <sub>R+</sub> = 2.5 V | , V <sub>R</sub> = AV | SS       |   | 10.3 | 10.7 |     | Bits |

- See Table 5-34 for more information on internal reference performance, and see Designing With the MSP430FR59xx and MSP430FR58xx ADC for details on optimizing ADC performance for your application with the choice of internal or external reference.
- ENOB = (SINAD 1.76) / 6.02

Table 5-29 lists the dynamic performance characteristics of the ADC with single-ended inputs and an external reference.

# Table 5-29. 12-Bit ADC, Dynamic Performance for Single-Ended Inputs With External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                                 | MIN  | TYP MAX | UNIT |
|------|------------------------------|-------------------------------------------------|------|---------|------|
| SNR  | Signal-to-noise              | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$  | 64   | 68      | dB   |
| ENOB | Effective number of bits (2) | V <sub>R+</sub> = 2.5 V, V <sub>R-</sub> = AVSS | 10.2 | 10.7    | bits |

- (1) See Table 5-30 and Table 5-34 for more information on internal reference performance, and see Designing With the MSP430FR59xx and MSP430FR58xx ADC for details on optimizing ADC performance for your application with the choice of internal or external reference
- ENOB = (SINAD 1.76) / 6.02

Table 5-30 lists the dynamic performance characteristics of the ADC with single-ended inputs and an internal reference.

# Table 5-30. 12-Bit ADC, Dynamic Performance for Single-Ended Inputs With Internal Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                                | MIN | TYP  | MAX | UNIT |
|------|------------------------------|------------------------------------------------|-----|------|-----|------|
| ENOB | Effective number of bits (2) | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$ | 9.4 | 10.4 |     | bits |

- See Table 5-34 for more information on internal reference performance, and see Designing With the MSP430FR59xx and MSP430FR58xx ADC for details on optimizing ADC performance for your application with the choice of internal or external reference.
- ENOB = (SINAD 1.76) / 6.02

Table 5-31 lists the dynamic performance characteristics of the ADC using a 32.678-kHz clock.

### Table 5-31. 12-Bit ADC, Dynamic Performance With 32.768-kHz Clock

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                                                                                                   | TYP | UNIT |
|------|------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|------|
| ENOB | Effective number of bits (1) | Reduced performance with $f_{ADC12CLK}$ from ACLK LFXT 32.768 kHz, $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$ | 10  | bits |

ENOB = (SINAD - 1.76) / 6.02



Table 5-32 lists the characteristics of the temperature sensor and built-in  $V_{1/2}$  of the ADC.

# Table 5-32. 12-Bit ADC, Temperature Sensor and Built-In V<sub>1/2</sub>

|                             | PARAMETER                                                                               | TEST CONDITIONS                                                    | MIN   | TYP | MAX   | UNIT  |
|-----------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|-----|-------|-------|
| V <sub>SENSOR</sub>         | See <sup>(1)</sup> <sup>(2)</sup> (also see Figure 5-20)                                | ADC12ON = 1, ADC12TCMAP = 1,<br>$T_A = 0$ °C                       |       | 700 |       | mV    |
| TC <sub>SENSOR</sub>        | See (2)                                                                                 | ADC12ON = 1, ADC12TCMAP = 1                                        |       | 2.5 |       | mV/°C |
| t <sub>SENSOR(sample)</sub> | Sample time required if ADCTCMAP = 1 and channel (MAX $-$ 1) is selected <sup>(3)</sup> | ADC12ON = 1, ADC12TCMAP = 1,<br>Error of conversion result ≤ 1 LSB | 30    |     |       | μs    |
| V <sub>1/2</sub>            | AVCC voltage divider for ADC12BATMAP = 1 on MAX input channel                           | ADC12ON = 1, ADC12BATMAP = 1                                       | 47.5% | 50% | 52.5% |       |
| I <sub>V 1/2</sub>          | Current for battery monitor during sample time                                          | ADC12ON = 1, ADC12BATMAP = 1                                       |       | 38  | 63    | μA    |
| t <sub>V 1/2</sub> (sample) | Sample time required if ADC12BATMAP = 1 and channel MAX is selected <sup>(4)</sup>      | ADC12ON = 1, ADC12BATMAP = 1                                       | 1.7   |     |       | μs    |

- (1) The temperature sensor offset can be as much as ±30°C. TI recommends a single-point calibration to minimize the offset error of the built-in temperature sensor.
- (2) The device descriptor structure contains calibration values for 30°C ±3°C and 85°C ±3°C for each available reference voltage level. The sensor voltage can be computed as V<sub>SENSE</sub> = TC<sub>SENSOR</sub> × (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy.
- (3) The typical equivalent impedance of the sensor is 250 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>
- (4) The on-time  $t_{V1/2(on)}$  is included in the sampling time  $t_{V1/2(sample)}$ , no additional on time is needed.



Figure 5-20. Typical Temperature Sensor Voltage



Table 5-33 lists the external reference requirements for the ADC.

# Table 5-33. 12-Bit ADC, External Reference<sup>(1)</sup>

|                                              | PARAMETER                                                                             | TEST CONDITIONS                                                                                                                                                | MIN | TYP MAX          | UNIT |
|----------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|------|
| V <sub>R+</sub>                              | Positive external reference voltage input VeREF+ or VeREF- based on ADC12VRSEL bit    | $V_{R+} > V_{R-}$                                                                                                                                              | 1.2 | AV <sub>CC</sub> | V    |
| $V_{R-}$                                     | Negative external reference voltage input<br>VeREF+ or VeREF- based on ADC12VRSEL bit | $V_{R+} > V_{R-}$                                                                                                                                              | 0   | 1.2              | V    |
| $V_{R+} - V_{R-}$                            | Differential external reference voltage input                                         | $V_{R+} > V_{R-}$                                                                                                                                              | 1.2 | $AV_{CC}$        | V    |
| I <sub>VeREF+</sub> , Static input curren    | Static input ourset circled anded input made                                          | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC},~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 1h,\\ ADC12DIF = 0,~ADC12PWRMD = 0 \end{array}$      |     | ±10              |      |
|                                              | Static input current, singled-ended input mode                                        | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 8h,\\ ADC12DIF = 0,~ADC12PWRMD = 01 \end{array}$    |     | ±2.5             | μA   |
| I <sub>VeREF+</sub> ,<br>I <sub>VeREF-</sub> | Static input current, differential input mode                                         | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC},  V_{eREF-} = 0~V \\ f_{ADC12CLK} = 5~MHz,  ADC12SHTx = 1h, \\ ADC12DIF = 1,  ADC12PWRMD = 0 \end{array}$ |     | ±20              |      |
|                                              |                                                                                       | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 8h,\\ ADC12DIF = 1,~ADC12PWRMD = 1 \end{array}$     |     | μΑ               |      |
| I <sub>VeREF+</sub>                          | Peak input current with single-ended input                                            | $0 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{AVCC}}, \text{ADC12DIF} = 0$                                                                      |     | 1.5              | mA   |
| I <sub>VeREF+</sub>                          | Peak input current with differential input                                            | 0 V ≤ V <sub>eREF+</sub> ≤ V <sub>AVCC</sub> , ADC12DIF = 1                                                                                                    |     | 3                | mA   |
| C <sub>VeREF+/-</sub>                        | Capacitance at VeREF+ or VeREF- terminal                                              | See (2)                                                                                                                                                        | 10  |                  | μF   |

<sup>(1)</sup> The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

<sup>(2)</sup> Connect two decoupling capacitors, 10 µF and 470 nF, to VeREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_B. Also see the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide.



#### 5.13.5.6 Reference

Table 5-34 lists the characteristics of the built-in voltage reference.

### Table 5-34. REF, Built-In Reference

|                           | PARAMETER                                         | TEST CONDITIONS                                                                                                                                               | V <sub>cc</sub> | MIN   | TYP  | MAX   | UNIT  |
|---------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|------|-------|-------|
|                           |                                                   | REFVSEL = {2} for 2.5 V, REFON = 1                                                                                                                            | 2.7 V           |       | 2.5  | ±1.5% |       |
| $V_{REF+}$                | Positive built-in reference voltage output        | REFVSEL = {1} for 2.0 V, REFON = 1                                                                                                                            | 2.2 V           |       | 2.0  | ±1.5% | V     |
|                           | vollage output                                    | REFVSEL = {0} for 1.2 V, REFON = 1                                                                                                                            | 1.8 V           |       | 1.2  | ±1.8% |       |
| Noise                     | RMS noise at VREF <sup>(1)</sup>                  | From 0.1 Hz to 10 Hz, REFVSEL = {0}                                                                                                                           |                 |       | 110  | 600   | μV    |
| V <sub>OS_BUF_INT</sub>   | VREF ADC BUF_INT buffer offset (2)                | $T_A = 25^{\circ}\text{C}$ , ADC ON, REFVSEL = $\{0\}$ , REFON = 1, REFOUT = 0                                                                                |                 | -12   |      | +12   | mV    |
| V <sub>OS_BUF_EXT</sub>   | VREF ADC BUF_EXT buffer offset <sup>(2)</sup>     | T <sub>A</sub> = 25°C, REFVSEL = {0}, REFOUT = 1,<br>REFON = 1 or ADC ON                                                                                      |                 | -12   |      | +12   | mV    |
|                           | AVCC minimum voltage,                             | REFVSEL = {0} for 1.2 V                                                                                                                                       |                 | 1.8   |      |       |       |
| $AV_{CC(min)}$            | Positive built-in reference                       | REFVSEL = {1} for 2.0 V                                                                                                                                       |                 | 2.2   |      |       | V     |
|                           | active                                            | REFVSEL = {2} for 2.5 V                                                                                                                                       |                 | 2.7   |      |       |       |
| I <sub>REF+</sub>         | Operating supply current into AVCC terminal (3)   | REFON = 1                                                                                                                                                     | 3 V             |       | 8    | 15    | μA    |
|                           |                                                   | ADC ON, REFOUT = 0, REFVSEL = {0, 1, 2}, ADC12PWRMD = 0,                                                                                                      |                 |       | 225  | 355   |       |
|                           | Operating supply current into AVCC terminal (3)   | ADC ON, REFOUT = 1, REFVSEL = {0, 1, 2}, ADC12PWRMD = 0                                                                                                       | 3 V             |       | 1030 | 1660  | μА    |
| I <sub>REF+_ADC_BUF</sub> |                                                   | ADC ON, REFOUT = 0, REFVSEL = {0, 1, 2}, ADC12PWRMD = 1                                                                                                       |                 |       | 120  | 185   |       |
|                           |                                                   | ADC ON, REFOUT = 1, REFVSEL = {0, 1, 2}, ADC12PWRMD = 1                                                                                                       |                 |       | 545  | 895   |       |
|                           |                                                   | ADC OFF, REFON = 1, REFOUT = 1,<br>REFVSEL = {0, 1, 2}                                                                                                        |                 |       | 1085 | 1780  |       |
| I <sub>O(VREF+)</sub>     | VREF maximum load current, VREF+ terminal         | REFVSEL = {0, 1, 2}, AVCC = AVCC(min) for each reference level, REFON = REFOUT = 1                                                                            |                 | -1000 |      | +10   | μA    |
| ΔVout/Δlo<br>(VREF+)      | Load-current regulation,<br>VREF+ terminal        | REFVSEL = $\{0, 1, 2\}$ ,<br>$I_{O(VREF+)} = +10 \mu A \text{ or } -1000 \mu A$ ,<br>$AV_{CC} = AV_{CC(min)}$ for each reference level,<br>REFON = REFOUT = 1 |                 |       |      | 2500  | μV/mA |
| C <sub>VREF+/-</sub>      | Capacitance at VREF+ and VREF- terminals          | REFON = REFOUT = 1                                                                                                                                            |                 | 0     |      | 100   | pF    |
| TC <sub>REF+</sub>        | Temperature coefficient of built-in reference     | REFVSEL = $\{0, 1, 2\}$ , REFON = REFOUT = 1,<br>T <sub>A</sub> = $-40$ °C to $85$ °C <sup>(4)</sup>                                                          |                 |       | 18   | 50    | ppm/K |
| PSRR_DC                   | Power supply rejection ratio (DC)                 | $AV_{CC} = AV_{CC(min)}$ to $AV_{CC(max)}$ , $T_A = 25$ °C, REFVSEL = {0, 1, 2}, REFON = REFOUT = 1                                                           |                 |       | 120  | 400   | μV/V  |
| PSRR_AC                   | Power supply rejection ratio (AC)                 | dAV <sub>CC</sub> = 0.1 V at 1 kHz                                                                                                                            |                 |       | 3.0  |       | mV/V  |
| t <sub>SETTLE</sub>       | Settling time of reference voltage <sup>(5)</sup> | $AV_{CC} = AV_{CC \text{ (min)}} \text{ to } AV_{CC \text{(max)}},$<br>$REFVSEL = \{0, 1, 2\}, REFON = 0 \rightarrow 1$                                       |                 |       | 75   | 80    | μs    |

<sup>(1)</sup> Internal reference noise affects ADC performance when ADC uses internal reference. See <u>Designing With the MSP430FR59xx and MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.

<sup>(2)</sup> Buffer offset affects ADC gain error and thus total unadjusted error.

<sup>(3)</sup> The internal reference current is supplied through the AVCC terminal.

<sup>(4)</sup> Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C)/(85°C - (-40°C)).

<sup>(5)</sup> The condition is that the error in a conversion started after  $t_{REFON}$  is less than  $\pm 0.5$  LSB.



### **5.13.5.7** Comparator

Table 5-35 lists the characteristics of the comparator.

### Table 5-35. Comparator\_E

|                          | PARAMETER                                                         | TEST CONDITIONS                                                                                          | V <sub>cc</sub> | MIN                        | TYP                      | MAX                        | UNIT |
|--------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--------------------------|----------------------------|------|
|                          |                                                                   | CEPWRMD = 00, CEON = 1,<br>CERSx = 00 (fast)                                                             |                 |                            | 11                       | 20                         |      |
|                          | Comparator operating supply current into AVCC, excludes           | CEPWRMD = 01, CEON = 1,<br>CERSx = 00 (medium)                                                           | 2.2 V,          |                            | 9                        | 17                         | μA   |
| IAVCC_COMP               | reference resistor ladder                                         | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 30°C                                      | 3.0 V           |                            |                          | 0.5                        | μΛ   |
|                          |                                                                   | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 85°C                                      |                 |                            |                          | 1.3                        |      |
|                          | Quiescent current of resistor ladder into AVCC, including         | CEREFLx = 01, CERSx = 10, REFON = 0,<br>CEON = 0, CEREFACC = 0                                           | 2.2 V,          |                            | 12                       | 15                         | μA   |
| I <sub>AVCC_REF</sub>    | REF module current                                                | CEREFLx = 01, CERSx = 10, REFON = 0,<br>CEON = 0, CEREFACC = 1                                           | 3.0 V           |                            | 5                        | 7                          | μА   |
|                          |                                                                   | CERSx = 11, CEREFLx = 01, CEREFACC = 0                                                                   | 1.8 V           | 1.17                       | 1.2                      | 1.23                       |      |
|                          |                                                                   | CERSx = 11, CEREFLx = 10, CEREFACC = 0                                                                   | 2.2 V           | 1.92                       | 2.0                      | 2.08                       |      |
| .,                       | 5.4                                                               | CERSx = 11, CEREFLx = 11, CEREFACC = 0                                                                   | 2.7 V           | 2.40                       | 2.5                      | 2.60                       | .,   |
| $V_{REF}$                | Reference voltage level                                           | CERSx = 11, CEREFLx = 01, CEREFACC = 1                                                                   | 1.8 V           | 1.10                       | 1.2                      | 1.245                      | V    |
|                          |                                                                   | CERSx = 11, CEREFLx = 10, CEREFACC = 1                                                                   | 2.2 V           | 1.90                       | 2.0                      | 2.08                       |      |
|                          |                                                                   | CERSx = 11, CEREFLx = 11, CEREFACC = 1                                                                   | 2.7 V           | 2.35                       | 2.5                      | 2.60                       |      |
| V <sub>IC</sub>          | Common-mode input range                                           |                                                                                                          |                 | 0                          |                          | V <sub>CC</sub> – 1        | V    |
|                          |                                                                   | CEPWRMD = 00                                                                                             |                 | -32                        |                          | 32                         |      |
| V <sub>OFFSET</sub>      | Input offset voltage                                              | CEPWRMD = 01                                                                                             |                 | -32                        |                          | 32                         | mV   |
|                          |                                                                   | CEPWRMD = 10                                                                                             |                 | -30                        |                          | 30                         |      |
| C <sub>IN</sub>          | Input capacitance                                                 | CEPWRMD = 00 or CEPWRMD = 01                                                                             |                 |                            | 9                        |                            |      |
|                          |                                                                   | CEPWRMD = 10                                                                                             |                 |                            | 9                        |                            | pF   |
| _                        |                                                                   | On (switch closed)                                                                                       |                 |                            | 1                        | 3                          | kΩ   |
| R <sub>SIN</sub>         | Series input resistance                                           | Off (switch open)                                                                                        |                 | 50                         |                          |                            | ΜΩ   |
|                          |                                                                   | CEPWRMD = 00, CEF = 0, Overdrive ≥ 20 mV                                                                 |                 |                            | 260                      | 330                        |      |
| t <sub>PD</sub>          | Propagation delay, response time                                  | CEPWRMD = 01, CEF = 0, Overdrive ≥ 20 mV                                                                 |                 |                            | 350                      | 460                        | ns   |
|                          | ume                                                               | CEPWRMD = 10, CEF = 0, Overdrive ≥ 20 mV                                                                 |                 |                            |                          | 15                         | μs   |
|                          |                                                                   | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 00                                           |                 |                            | 700                      | 1000                       | ns   |
|                          | Propagation delay with filter                                     | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 01                                           |                 |                            | 1.0                      | 1.8                        |      |
| <sup>t</sup> PD,filter   | active                                                            | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 10                                           |                 |                            | 2.0                      | 3.5                        | μs   |
|                          |                                                                   | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 11                                           |                 |                            | 4.0                      | 7.0                        |      |
|                          |                                                                   | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $00$               |                 |                            | 0.9                      | 1.5                        |      |
| t <sub>EN_CMP</sub>      | Comparator enable time                                            | CEON = 0 → 1, VIN+, VIN- from pins,<br>Overdrive ≥ 20 mV, CEPWRMD = 01                                   |                 |                            | 0.9                      | 1.5                        | μs   |
|                          |                                                                   | CEON = 0 → 1, VIN+, VIN- from pins,<br>Overdrive ≥ 20 mV, CEPWRMD = 10                                   |                 |                            | 15                       | 100                        |      |
| t <sub>EN_CMP_VREF</sub> | Comparator and reference ladder and reference voltage enable time | CEON = 0 $\rightarrow$ 1, CEREFLX = 10, CERSx = 10 or 11, CEREF0 = CEREF1 = 0x0F, Overdrive $\geq$ 20 mV |                 |                            | 350                      | 1500                       | μs   |
| V <sub>CE_REF</sub>      | Reference voltage for a given tap                                 | VIN = reference into resistor ladder, n = 0 to 31                                                        |                 | VIN ×<br>(n + 0.5)<br>/ 32 | VIN x<br>(n + 1)<br>/ 32 | VIN x<br>(n + 1.5)<br>/ 32 | ٧    |



#### 5.13.5.8 Scan Interface

Table 5-36 lists the port timing characteristics of the ESI.

# Table 5-36. Extended Scan Interface, Port Drive, Port Timing

over recommended operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                                                | TEST CONDITIONS                                                                        | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| V <sub>OL(ESICHx)</sub>        | Voltage drop due to ON-resistance<br>of excitation transistor (see<br>Figure 5-21)       | I(ESICHx) = 2 mA, ESITEN = 1                                                           | 3 V             |     |     | 0.3 | V    |
| V <sub>OH(ESICHx)</sub>        | Voltage drop due to ON-resistance of damping transistor <sup>(1)</sup> (see Figure 5-21) | $I_{(ESICHx)} = -200 \mu A, ESITEN = 1$                                                | 3 V             |     |     | 0.1 | V    |
| V <sub>OL(ESICOM)</sub>        |                                                                                          | I <sub>(ESICOM)</sub> = 3 mA, ESISH = 1                                                | 2.2 V, 3 V      | 0   |     | 0.1 | V    |
| I <sub>ESICHx(tri-state)</sub> |                                                                                          | V <sub>(ESICHx)</sub> = 0 V to AV <sub>CC</sub> , port function disabled,<br>ESISH = 1 | 3 V             | -50 |     | 50  | nA   |

(1) ESICOM = 1.5 V, supplied externally (see Figure 5-22)



Figure 5-21. P6.x/ESICHx Timing, ESICHx Function Selected



Figure 5-22. Voltage Drop Due to ON-Resistance



Table 5-37 lists the sample timing of the ESI.

# Table 5-37. Extended Scan Interface, Sample Capacitor/Ri Timing (1)

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                 | TEST CONDITIONS                                                                                                      | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| C <sub>SHC(ESICHx)</sub> | Sample capacitance on selected ESICHx pin | ESIEx(tsm) = 1, ESISH = 1                                                                                            | 2.2 V, 3 V      |     | 7   | 9   | pF   |
| Ri <sub>(ESICHx)</sub>   | Serial input resistance at the ESICHx pin | ESIEx(tsm) = 1, ESISH = 1                                                                                            | 2.2 V, 3 V      |     | 1.5 |     | kΩ   |
| t <sub>Hold</sub>        | Maximum hold time (2)                     | ESISHTSM <sup>(3)</sup> = 1, measurement sequence uses at least two ESICHx inputs, $\Delta V_{\text{sample}}$ < 3 mV |                 | 62  |     |     | μs   |

The minimum sampling time (7.6 tau for 1/2 LSB accuracy) with maximum  $C_{SHC(ESICHx)}$  and  $Ri_{(ESICHx)}$  and  $Ri_{(source)}$  is  $t_{sample(min)} \approx 7.6 \times C_{SHC(ESICHx)} \times (Ri_{(ESICHx)} + Ri_{(source)})$  with  $Ri_{(source)}$  estimated at 3 k $\Omega$ ,  $t_{sample(min)} = 319$  ns. The sampled voltage at the sample capacitance varies less than 3 mV ( $\Delta V_{sample}$ ) during the hold time  $t_{Hold}$ . If the voltage is sampled

Table 5-38 lists the characteristics of the ESI  $V_{CC}/2$  generator.

# Table 5-38. Extended Scan Interface, V<sub>CC</sub>/2 Generator

over operating free-air temperature range (unless otherwise noted)

| PAI                          | RAMETER                                                    | TEST CONDITIONS                                                                                                                                       | V <sub>CC</sub> | MIN                           | TYP                  | MAX                         | UNIT |
|------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------|----------------------|-----------------------------|------|
| V <sub>CC</sub>              | ESI V <sub>CC</sub> /2<br>generator supply<br>voltage      | AVCC = DVCC = ESIDVCC (connected together), AVSS = DVSS = ESIDVSS (connected together)                                                                |                 | 2.2                           |                      | 3.6                         | V    |
| I <sub>VMID</sub>            | ESI V <sub>CC</sub> /2<br>generator                        |                                                                                                                                                       | 2.2 V, 3 V      |                               | 370                  | 500                         | nA   |
| ·VIVIID                      | quiescent current                                          | $C_L$ at ESICOM pin = 470 nF ±20%,<br>$f_{refresh(ESICOM)}$ = 32768 Hz,<br>T = -40°C to 85°C                                                          |                 |                               | 370                  | 1600                        |      |
| f <sub>refresh(ESICOM)</sub> | V <sub>CC</sub> /2 refresh<br>frequency                    | Source clock = ACLK                                                                                                                                   | 2.2 V, 3 V      |                               | 32.768               |                             | kHz  |
| V <sub>(ESICOM)</sub>        | Output voltage at pin ESICOM                               | $C_L$ at ESICOM pin = 470 nF ±20%, $I_{Load}$ = 1 $\mu A$                                                                                             |                 | AV <sub>CC</sub> / 2<br>-0.07 | AV <sub>CC</sub> / 2 | AV <sub>CC</sub> / 2 + 0.07 | V    |
| t <sub>on(ESICOM)</sub>      | Time to reach 98% after V <sub>CC</sub> / 2 is switched on | C <sub>L</sub> at ESICOM pin = 470 nF ±20%,<br>f <sub>refresh(ESICOM)</sub> = 32768 Hz                                                                | 2.2 V, 3 V      |                               | 1.7                  | 6                           | ms   |
| $t_{VccSettle}$              | Settling time to<br>±V <sub>CC</sub> / 2560                | ESIEN = 1, ESIVMIDEN <sup>(1)</sup> = 1,<br>ESISH = 0, AV <sub>CC</sub> = AV <sub>CC</sub> -100 mV,<br>$f_{\text{refresh}(\text{ESICOM})}$ = 32768 Hz | 2.2 V, 3 V      |                               | 3                    |                             | ms   |
| (ESICOM)                     | (2 LSB) after AV <sub>CC</sub> voltage change              | $AV_{CC} = AV_{CC} + 100 \text{ mV},$<br>$f_{refresh(ESICOM)} = 32768 \text{ Hz}$                                                                     | 2.2 V, 3 V      |                               | 3                    |                             |      |

<sup>(1)</sup> The control bit ESIVCC2 was renamed to ESIVMIDEN to avoid confusion with supply pin naming.

after t<sub>Hold</sub>, the sampled voltage may be any other value.

The control bit ESIVSS was renamed to ESISHTSM to avoid confusion with supply pin naming.



Table 5-39 lists the characteristics of the ESI DAC.

# Table 5-39. Extended Scan Interface, 12-Bit DAC

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                               | TEST CONDITIONS                                                                                 | V <sub>CC</sub> | MIN | TYP | MAX  | UNIT |
|-------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| V <sub>CC</sub>         | ESI DAC supply voltage                                  | ESIDVCC = AVCC = DVCC<br>(connected together),<br>ESIDVSS = AVSS = DVSS<br>(connected together) |                 | 2.2 |     | 3.6  | V    |
|                         | ESI 12-bit DAC operating supply                         |                                                                                                 | 2.2 V           |     | 10  | 27   |      |
| Icc                     | current into AVCC terminal (1)                          |                                                                                                 | 3 V             |     | 14  | 35   | μΑ   |
|                         | Resolution                                              |                                                                                                 |                 |     | 12  |      | bit  |
| INL                     | Integral nonlinearity                                   | $R_L = 1000 \text{ M}\Omega$ , $C_L = 20 \text{ pF}$<br>With autozeroing                        | 2.2 V, 3 V      | -10 | ±2  | +10  | LSB  |
| DNL                     | Differential nonlinearity                               | $R_L = 1000 \text{ M}\Omega$ , $C_L = 20 \text{ pF}$ , Without autozeroing                      | 2.2 V, 3 V      | -10 |     | +10  | LSB  |
| DINL                    |                                                         | $R_L$ = 1000 M $\Omega$ , $C_L$ = 20 pF, With autozeroing                                       | 2.2 V, 3 V      | -10 |     | +10  | LSB  |
| Eos                     | Offset error                                            | With autozeroing                                                                                | 2.2 V, 3 V      |     | 0   |      | V    |
| E <sub>G</sub>          | Gain error                                              | With autozeroing                                                                                | 2.2 V, 3 V      |     |     | 0.6% |      |
| t <sub>on(ESIDAC)</sub> | On time after AV <sub>CC</sub> of ESIDAC is switched on | V <sub>+ESICA</sub> - V <sub>ESIDAC</sub> = ±6 mV                                               | 2.2 V, 3 V      |     |     | 2    | μs   |
|                         | Castellin on Aires a                                    | ESIDAC code = 0h → A0h                                                                          | 2.2 V, 3 V      |     |     | 2    |      |
| tSettle(ESIDAC)         | Settling time                                           | ESIDAC code = A0h → 0h                                                                          | 2.2 V, 3 V      |     |     | 2    | μs   |

<sup>(1)</sup> This parameter covers one ESI 12-bit DAC, either ESI AFE1 12-bit DAC or ESI AFE2 12-bit DAC.

Table 5-40 lists the characteristics of the ESI comparator.

# Table 5-40. Extended Scan Interface, Comparator

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                                 | TEST CONDITIONS                                                                                                                             | V <sub>CC</sub> | MIN  | TYP | MAX                   | UNIT  |
|----------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|-----------------------|-------|
| V <sub>CC</sub>            | ESI comparator supply voltage                                             | ESIDVCC = AVCC = DVCC<br>(connected together),<br>ESIDVSS = AVSS = DVSS<br>(connected together)                                             |                 | 2.2  |     | 3.6                   | V     |
| I <sub>CC</sub>            | ESI comparator operating supply current into AVCC terminal <sup>(1)</sup> |                                                                                                                                             | 2.2 V, 3 V      |      | 25  | 42                    | μΑ    |
| V <sub>IC</sub>            | Common-mode input voltage range <sup>(2)</sup>                            |                                                                                                                                             | 2.2 V, 3 V      | 0    |     | V <sub>CC</sub><br>-1 | ٧     |
| V <sub>Offset</sub>        | Input offset voltage                                                      | After autozeroing                                                                                                                           | 2.2 V, 3 V      | -1.5 |     | 1.5                   | mV    |
|                            | Temperature coefficient of V <sub>Offset</sub> (3)                        | Without autozeroing                                                                                                                         | 2.2 V, 3 V      |      | 40  |                       |       |
| dV <sub>Offset</sub> /dT   |                                                                           | After autozeroing                                                                                                                           |                 |      | 2   |                       | μV/°C |
| -1) / /-1) /               | V <sub>Offset</sub> supply voltage (V <sub>CC</sub> )                     | Without autozeroing                                                                                                                         |                 |      | 0.3 |                       | \//\/ |
| $dV_{Offset}/dV_{CC}$      | sensitivity (4)                                                           | After autozeroing                                                                                                                           |                 |      | 0.2 |                       | mV/V  |
| V <sub>hys</sub>           | Input voltage hysteresis                                                  | V+ terminal = V- terminal = $0.5 \times V_{CC}$                                                                                             | 2.2 V, 3 V      |      | 0.5 |                       | LSB   |
| t <sub>on(ESICA)</sub>     | On time after ESICA is switched on                                        | $V_{+ESICA} - V_{ESIDAC} = +6 \text{ mV},$<br>$V_{+ESICA} = 0.5 \times \text{AV}_{CC}$                                                      | 2.2 V, 3 V      |      |     | 2.0                   | μs    |
| t <sub>Settle(ESICA)</sub> | Settle time                                                               | $\begin{array}{l} V_{+ESICA} - V_{ESIDAC} = -12 \text{ mV} \rightarrow 6 \text{ mV}, \\ V_{+ESICA} = 0.5 \times \text{AV}_{CC} \end{array}$ | 2.2 V, 3 V      |      |     | 3.0                   | μs    |
| t <sub>autozero</sub>      | Autozeroing time of comparator                                            | V <sub>input</sub> = V <sub>CC</sub> / 2,<br> V <sub>offset</sub>   < 1 mV                                                                  | 2.2 V, 3 V      |      |     | 3.0                   | μs    |

<sup>(1)</sup> This parameter covers one single ESI comparator; either ESI AFE1 comparator or ESI AFE2 comparator.

<sup>(2)</sup> The comparator output is reliable when at least one of the input signals is within the common-mode input voltage range.

<sup>(3)</sup> Calculated using the box method: (MAX(-40°C to 85°C) – MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C – (-40°C))

<sup>(4)</sup> Calculated using the box method: ABS((Voffset\_Vcc\_max - Voffset\_Vcc\_min)/(Vcc\_max - Vcc\_min))



Table 5-41 lists the characteristics of the ESI oscillator and clock.

### Table 5-41. Extended Scan Interface, ESICLK Oscillator and TSM Clock Signals

over operating free-air temperature range (unless otherwise noted)

|                                       | PARAMETER                                         | TEST CONDITIONS                                                                                 | V <sub>CC</sub> | MIN  | TYP    | MAX | UNIT |
|---------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|------|--------|-----|------|
| V <sub>CC</sub>                       | ESI oscillator supply voltage                     | ESIDVCC = AVCC = DVCC<br>(connected together),<br>ESIDVSS = AVSS = DVSS (connected<br>together) |                 | 2.2  |        | 3.6 | V    |
|                                       | ESI oscillator operating supply                   | f <sub>ESIOSC</sub> = 4.8 MHz, ESIDIV1x = 00b,                                                  | 2.2 V           |      | 45     |     |      |
| I <sub>CC</sub>                       | current                                           | ESICLKGON = 1, ESIEN = 1, no TSM sequence running                                               | 3 V             |      | 50     | -   | μΑ   |
| f <sub>ESIOSC_min</sub>               | ESI oscillator at minimum setting                 | $T_A = 30^{\circ}C$ , ESICLKFQ = 000000                                                         |                 |      | 2.3    |     | MHz  |
| f <sub>ESIOSC_max</sub>               | ESI oscillator at maximum setting                 | T <sub>A</sub> = 30°C, ESICLKFQ = 111111                                                        |                 |      | 7.9    |     | MHz  |
| $t_{on(ESIOSC)}$                      | Start-up time including synchronization cycles    | f <sub>ESIOSC</sub> = 4.8 MHz                                                                   | 2.2 V, 3 V      |      | 400    | 700 | ns   |
| f <sub>ESIOSC</sub> /dT               | ESIOSC frequency temperature drift <sup>(1)</sup> | f <sub>ESIOSC</sub> = 4.8 MHz                                                                   | 2.2 V, 3 V      |      | 0.15   |     | %/°C |
| f <sub>ESIOSC</sub> /dV <sub>CC</sub> | ESIOSC frequency supply voltage drift (2)         | f <sub>ESIOSC</sub> = 4.8 MHz                                                                   | 2.2 V, 3 V      |      | 2      |     | %/V  |
| f <sub>ESILFCLK</sub>                 | TSM low-frequency state clock                     |                                                                                                 |                 | ;    | 32.768 | 50  | kHz  |
| f <sub>ESIHFCLK</sub>                 | TSM high-frequency state clock                    |                                                                                                 |                 | 0.25 |        | 8   | MHz  |

Calculated using the box method:  $(MAX(-40 \text{ to } 85^{\circ}C) - MIN(-40 \text{ to } 85^{\circ}C)) / MIN(-40 \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C))$ 

72

Calculated using the box method: (MAX(2.2 V to 3.6 V) - MIN(2.2 V to 3.6 V)) / MIN(2.2 V to 3.6 V) / (3.6 V - 2.2 V)



#### 5.13.5.9 FRAM Controller

Table 5-42 lists the characteristics of the FRAM.

#### Table 5-42, FRAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                  | TEST CONDITIONS       | MIN              | TYP                              | MAX | UNIT   |
|------------------------|----------------------------|-----------------------|------------------|----------------------------------|-----|--------|
|                        | Read and write endurance   |                       | 10 <sup>15</sup> |                                  |     | cycles |
|                        |                            | T <sub>J</sub> = 25°C | 100              |                                  |     |        |
| t <sub>Retention</sub> | Data retention duration    | $T_J = 70$ °C         | 40               |                                  |     | years  |
|                        |                            | T <sub>J</sub> = 85°C | 10               |                                  |     |        |
| I <sub>WRITE</sub>     | Current to write into FRAM |                       |                  | I <sub>READ</sub> <sup>(1)</sup> |     | nA     |
| I <sub>ERASE</sub>     | Erase current              |                       |                  | n/a <sup>(2)</sup>               |     | nA     |
| t <sub>WRITE</sub>     | Write time                 |                       |                  | t <sub>READ</sub> (3)            |     | ns     |
| t <sub>READ</sub>      | Deciding.                  | NWAITSx = 0           |                  | 1 / f <sub>SYSTEM</sub> (4)      |     |        |
|                        | Read time                  | NWAITSx = 1           |                  | 2 / f <sub>SYSTEM</sub> (4)      |     | ns     |

<sup>(1)</sup> Writing to FRAM does not require a setup sequence or additional power when compared to reading from FRAM. The FRAM read current I<sub>READ</sub> is included in the active mode current consumption numbers I<sub>AM,FRAM</sub>.

# 5.13.6 Emulation and Debug

Table 5-43 lists the characteristics of the JTAG and Spy-Bi-Wire interface.

## Table 5-43. JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                 | PARAMETER                                                                                                               | TEST<br>CONDITIONS | MIN  | TYP | MAX | UNIT |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------|------|-----|-----|------|
| $I_{JTAG}$                      | Supply current adder when JTAG active (but not clocked)                                                                 | 2.2 V, 3.0 V       |      | 40  | 100 | μΑ   |
| f <sub>SBW</sub>                | Spy-Bi-Wire input frequency                                                                                             | 2.2 V, 3.0 V       | 0    |     | 10  | MHz  |
| t <sub>SBW,Low</sub>            | Spy-Bi-Wire low clock pulse duration                                                                                    | 2.2 V, 3.0 V       | 0.04 |     | 15  | μS   |
| t <sub>SBW, En</sub>            | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) (1)                                               | 2.2 V, 3.0 V       |      |     | 110 | μS   |
| t <sub>SBW,Rst</sub>            | Spy-Bi-Wire return to normal operation time                                                                             |                    | 15   |     | 100 | μS   |
|                                 | TOK (1994) (1994)                                                                                                       | 2.2 V              | 0    |     | 16  | MHz  |
| f <sub>TCK</sub>                | TCK input frequency, 4-wire JTAG (2)                                                                                    | 3.0 V              | 0    |     | 16  | MHz  |
| R <sub>internal</sub>           | Internal pulldown resistance on TEST                                                                                    | 2.2 V, 3.0 V       | 20   | 35  | 50  | kΩ   |
| f <sub>TCLK</sub>               | TCLK/MCLK frequency during JTAG access, no FRAM access (limited by f <sub>SYSTEM</sub> )                                |                    |      |     | 16  | MHz  |
| t <sub>TCLK,Low/High</sub>      | TCLK low or high clock pulse duration, no FRAM access                                                                   |                    |      |     | 25  | ns   |
| f <sub>TCLK,FRAM</sub>          | TCLK/MCLK frequency during JTAG access, including FRAM access (limited by f <sub>SYSTEM</sub> with no FRAM wait states) |                    |      |     | 4   | MHz  |
| t <sub>TCLK,FRAM,Low/High</sub> | TCLK low or high clock pulse duration, including FRAM accesses                                                          |                    |      |     | 100 | ns   |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire and BSL interfaces must wait for the t<sub>SBW,En</sub> time after the first transition of the TEST/SBWTCK pin (low to high), before the second transition of the pin (high to low) during the entry sequence.

<sup>(2)</sup> FRAM does not require a special erase sequence.

<sup>3)</sup> Writing into FRAM is as fast as reading.

<sup>(4)</sup> The maximum read (and write) speed is specified by f<sub>SYSTEM</sub> using the appropriate wait state settings (NWAITSx).

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



# **Detailed Description**

#### 6.1 Overview

The TI MSP430FR698x and MSP430FR598x families of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals. The architecture, combined with seven low-power modes, is optimized to achieve extended battery life for example in flow metering applications. The devices features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency.

The MSP430FR698x and MSP430FR598x devices are microcontroller configurations with an extended scan interface (ESI) for background water, heat and gas volume metering together with up to five 16-bit timers, a comparator, eUSCIs that support UART, SPI, and I<sup>2</sup>C, a hardware multiplier, an AES accelerator, DMA, an RTC module with alarm capabilities, up to 83 I/O pins, and a high-performance 12bit ADC. The MSP430FR698x devices also include an LCD module with contrast control for displays with up to 320 segments.

#### **CPU** 6.2

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-toregister operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses. Peripherals can be managed with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

www.ti.com.cn

# 6.3 Operating Modes

The MSP430FR698x(1) and MSP430FR598x(1) MCUs have one active mode and seven software selectable low-power modes of operation (see 表 6-1). An interrupt event can wake up the device from a low-power mode (LPM0 to LPM4), service the request, and restore back to the low-power mode on return from the interrupt program. Low-power modes LPM3.5 and LPM4.5 disable the core supply to minimize power consumption.

表 6-1. Operating Modes

| MODE                                       | Α             | М                                       | LPM0                                           | LPM1                                           | LPM2                                 | LPM3                                 | LPM4                                 | LPM3.5              | LPI                  | M4.5                    |
|--------------------------------------------|---------------|-----------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------|----------------------|-------------------------|
|                                            | ACTIVE        | ACTIVE,<br>FRAM OFF                     | CPU OFF (2)                                    | CPU OFF                                        | STANDBY                              | STANDBY                              | OFF                                  | RTC ONLY            | SHUTDOWN<br>WITH SVS | SHUTDOWN<br>WITHOUT SVS |
| Maximum system clock                       | 16 [          | ИНz                                     | 16 MHz                                         | 16 MHz                                         | 50 kHz                               | 50 kHz                               | 0 (3)                                | 50 kHz              | 0                    | (3)                     |
| Typical current consumption, $T_A = 25$ °C | 103 μA/MHz    | 65 μA/MHz                               | 75 µA at 1 MHz                                 | 40 μA at 1 MHz                                 | 0.9 μΑ                               | 0.4 μΑ                               | 0.3 μΑ                               | 0.35 μΑ             | 0.2 μΑ               | 0.02 μΑ                 |
| Typical wake-up time                       | N             | /A                                      | instant.                                       | 6 µs                                           | 6 µs                                 | 7 µs                                 | 7 µs                                 | 250 µs              | 250 µs               | 1000 µs                 |
| Wake-up events                             | N             | /A                                      | all                                            | all                                            | LF<br>I/O<br>Comp                    | LF<br>I/O<br>Comp                    | I/O<br>Comp                          | RTC<br>I/O          | l.                   | /O                      |
| CPU                                        | 0             | n                                       | off                                            | off                                            | off                                  | off                                  | off                                  | reset               | re                   | set                     |
| FRAM                                       | on            | off <sup>(1)</sup>                      | standby (or off (1))                           | off                                            | off                                  | off                                  | off                                  | off                 | (                    | off                     |
| High-frequency peripherals (4)             | avai          | lable                                   | available                                      | available                                      | off                                  | off                                  | off                                  | reset               | re                   | set                     |
| Low-frequency peripherals (4)              | avai          | lable                                   | available                                      | available                                      | available                            | available (5)                        | off                                  | RTC                 | re                   | set                     |
| Unclocked peripherals <sup>(4)</sup>       | avai          | lable                                   | available                                      | available                                      | available                            | available (5)                        | available (5)                        | reset               | re                   | set                     |
| MCLK                                       |               | n<br>Hz <sub>MAX</sub> )                | off                                            | off                                            | off                                  | off                                  | off                                  | off                 |                      | off                     |
| SMCLK                                      | opt<br>(16MF  | . <sup>(6)</sup><br>Hz <sub>MAX</sub> ) | opt. <sup>(6)</sup><br>(16MHz <sub>MAX</sub> ) | opt. <sup>(6)</sup><br>(16MHz <sub>MAX</sub> ) | off                                  | off                                  | off                                  | off                 | (                    | off                     |
| ACLK                                       |               | n<br>Hz <sub>MAX</sub> )                | on<br>(50 kHz <sub>MAX</sub> )                 | on<br>(50 kHz <sub>MAX</sub> )                 | on<br>(50 kHz <sub>MAX</sub> )       | on<br>(50 kHz <sub>MAX</sub> )       | off                                  | off                 | (                    | off                     |
| External clock                             | opti<br>(16MF | onal<br>Hz <sub>MAX</sub> )             | optional<br>(16MHz <sub>MAX</sub> )            | optional<br>(16MHz <sub>MAX</sub> )            | optional<br>(50 kHz <sub>MAX</sub> ) | optional<br>(50 kHz <sub>MAX</sub> ) | optional<br>(50 kHz <sub>MAX</sub> ) | off                 |                      | off                     |
| Full retention                             | ye            | es                                      | yes                                            | yes                                            | yes                                  | yes <sup>(7)</sup>                   | yes <sup>(7)</sup>                   | no                  | r                    | 10                      |
| SVS                                        | alw           | ays                                     | always                                         | always                                         | opt. <sup>(8)</sup>                  | opt. <sup>(8)</sup>                  | opt. <sup>(8)</sup>                  | opt. <sup>(8)</sup> | on <sup>(9)</sup>    | off <sup>(10)</sup>     |
| Brownout                                   | alw           | ays                                     | always                                         | always                                         | always                               | always                               | always                               | always              | alw                  | ays .                   |

FRAM disabled in FRAM controller

<sup>(2)</sup> Disabling the FRAM through the FRAM controller decreases the LPM current consumption, but the wake-up time can increase. If the wake-up is for FRAM access (for example, to fetch an interrupt vector), wake-up time is increased. If the wake-up is for an operation other than FRAM access (for example, DMA transfer to RAM), wake-up time is not increased.

All clocks disabled

<sup>(4)</sup> See 表 6-2 for a detailed description of peripherals in high-frequency, low-frequency, or unclocked state.

<sup>(5)</sup> See † 6.3.1, which describes the use of peripherals in LPM3 and LPM4.

<sup>(6)</sup> Controlled by SMCLKOFF

<sup>(7)</sup> Using the RAM controller, the RAM can be completely powered down to save leakage; however, all data are lost.

<sup>(8)</sup> Activated SVS (SVSHE = 1) results in higher current consumption. SVS is not included in typical current consumption.

<sup>(9)</sup> SVSHE = 1

<sup>(10)</sup> SVSHE = 0



#### 6.3.1 Peripherals in Low-Power Modes

Peripherals can be in different states that impact the achievable power modes of the device. The states depend on the operational modes of the peripherals (see 表 6-2). The states are:

- A peripheral is in a *high-frequency state* if it requires or uses a clock with a "high" frequency of more than 50 kHz.
- A peripheral is in a low-frequency state if it requires or uses a clock with a "low" frequency of 50 kHz or less
- A peripheral is in an *unclocked state* if it does not require or use an internal clock.

If the CPU requests a power mode that does not support the current state of all active peripherals, the device does not enter the requested power mode and instead enters a power mode that still supports the current state of the peripherals, unless an external clock is used. If an external clock is used, the application must ensure that the correct frequency range for the requested power mode is selected.

#### 表 6-2. Peripheral States

| PERIPHERAL                               | IN HIGH-FREQUENCY STATE(1)                            | IN LOW-FREQUENCY STATE <sup>(2)</sup>                 | IN UNCLOCKED STATE <sup>(3)</sup>                                |
|------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------|
| WDT                                      | Clocked by SMCLK                                      | Clocked by ACLK                                       | Not applicable                                                   |
| DMA <sup>(4)</sup>                       | Not applicable                                        | Not applicable                                        | Waiting for a trigger                                            |
| RTC_C                                    | Not applicable                                        | Clocked by LFXT                                       | Not applicable                                                   |
| LCD_C                                    | Not applicable                                        | Clocked by ACLK or VLOCLK                             | Not applicable                                                   |
| Timer_A, TAx                             | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or clocked by external clock ≤50 kHz. | Clocked by external clock ≤50 kHz.                               |
| Timer_B, TBx                             | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or clocked by external clock ≤50 kHz  | Clocked by external clock ≤50 kHz                                |
| eUSCI_Ax in UART mode                    | Clocked by SMCLK                                      | Clocked by ACLK                                       | Waiting for first edge of START bit                              |
| eUSCI_Ax in SPI master mode              | Clocked by SMCLK                                      | Clocked by ACLK                                       | Not applicable                                                   |
| eUSCI_Ax in SPI slave mode               | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                     | Clocked by external clock ≤50 kHz                                |
| eUSCI_Bx in I <sup>2</sup> C master mode | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or clocked by external clock ≤50 kHz  | Not applicable                                                   |
| eUSCI_Bx in I <sup>2</sup> C slave mode  | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                     | Waiting for START condition or clocked by external clock ≤50 kHz |
| eUSCI_Bx in SPI master mode              | Clocked by SMCLK                                      | Clocked by ACLK                                       | Not applicable                                                   |
| eUSCI_Bx in SPI slave mode               | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                     | Clocked by external clock ≤50 kHz                                |
| ESI                                      | Clocked by SMCLK                                      | Clocked by ACLK or ESIOSC                             | Not applicable                                                   |
| ADC12_B                                  | Clocked by SMCLK or by MODOSC                         | Clocked by ACLK                                       | Waiting for a trigger                                            |
| REF_A                                    | Not applicable                                        | Not applicable                                        | Always                                                           |
| COMP_E                                   | Not applicable                                        | Not applicable                                        | Always                                                           |
| CRC <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                        | Not applicable                                                   |
| MPY <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                        | Not applicable                                                   |
| AES <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                        | Not applicable                                                   |

- (1) Peripherals are in a state that requires or uses a clock with a "high" frequency of more than 50 kHz.
- (2) Peripherals are in a state that requires or uses a clock with a "low" frequency of 50 kHz or less.
- (3) Peripherals are in a state that does not require or does not use an internal clock.
- (4) The DMA always transfers data in active mode but can wait for a trigger in any low-power mode. A DMA trigger during a low-power mode will cause a temporary transition into active mode for the time of the transfer.
- (5) Operates only during active mode and will delay the transition into a low-power mode until its operation is completed.



#### 6.3.1.1 Idle Currents of Peripherals in LPM3 and LPM4

Most peripherals can be activated to be operational in LPM3 if clocked by ACLK. Some modules are even operational in LPM4 because they do not require a clock to operate (for example, the comparator). Activating a peripheral in LPM3 or LPM4 increases the current consumption due to its active supply current contribution but also due to an additional idle current. To limit the idle current adder certain peripherals are group together. To achieve optimal current consumption try to use modules within one group and to limit the number of groups with active modules. 表 6-3 lists the group for each peripheral. Modules not listed in this table are either already included in the standard LPM3 current consumption specifications or cannot be used in LPM3 or LPM4.

The idle current adder is very small at room temperature (25°C) but increases at high temperatures (85°C). See the  $I_{IDIF}$  parameters in Section 5.7 for details.

表 6-3. Peripheral Groups

| GROUP A    | GROUP B                       | GROUP C   | GROUP D   |
|------------|-------------------------------|-----------|-----------|
| Timer TA0  | Timer TA1                     | Timer TA2 | Timer TA3 |
| Comparator | Extended Scan Interface (ESI) | Timer B0  | LCD_C     |
| ADC12_B    |                               | eUSCI_A0  | eUSCI_A1  |
| REF_A      |                               | eUSCI_B0  |           |
|            |                               | eUSCI_B1  |           |



#### 6.4 Interrupt Vector Table and Signatures

The interrupt vectors, the power-up start address and signatures are in the address range 0FFFFh to 0FF80h. 

8 6-1 summarizes the content of this address range.



图 6-1. Interrupt Vectors, Signatures, and Passwords

The power-up start address or reset vector is located at 0FFFFh to 0FFFEh. It contains the 16-bit address pointing to the start address of the application program.

The interrupt vectors start at 0FFFDh and extend to lower addresses. Each vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence. 表 6-4 shows the device-specific interrupt vector locations.

The vectors programmed into the address range from 0FFFFh to 0FFE0h are used as the BSL password (if enabled by the corresponding signature).

The signatures are located at 0FF80h and extend to higher addresses. Signatures are evaluated during device start-up. 表 6-5 shows the device-specific signature locations.

A JTAG password can be programmed starting at address 0FF88h and extending to higher addresses. The password can extend into the interrupt vector locations using the interrupt vector addresses as additional bits for the password. The length of the JTAG password depends on the JTAG signature.

See the System Resets, Interrupts, and Operating Modes, System Control Module (SYS) chapter in the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, MSP430FR69xx Family User's Guide for details.



## 表 6-4. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                                                                                                                                                                         | INTERRUPT FLAG                                                                                                                                                                                                                            | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
| System Reset Power up, Brownout, Supply Supervisor External Reset RST Watchdog time-out (watchdog mode) WDT, FRCTL MPU, CS, PMM password violation FRAM uncorrectable bit error detection MPU segment violation FRAM access time error Software POR, BOR | SVSHIFG PMMRSTIFG WDTIFG WDTIFG WDTPW, FRCTLPW, MPUPW, CSPW, PMMPW UBDIFG MPUSEGIIFG, MPUSEG2IFG, MPUSEG3IFG ACCTEIFG PMMPORIFG, PMMBORIFG (SYSRSTIV) (1) (2)                                                                             | Reset               | OFFFEh          | Highest  |
| System NMI Vacant memory access JTAG mailbox FRAM bit error detection MPU segment violation                                                                                                                                                              | VMAIFG JMBINIFG, JMBOUTIFG CBDIFG, UBDIFG MPUSEGIIFG, MPUSEG2IFG, MPUSEG3IFG (SYSSNIV) (1) (3)                                                                                                                                            | (Non)maskable       | 0FFFCh          |          |
| <b>User NMI</b><br>External NMI<br>Oscillator fault                                                                                                                                                                                                      | NMIIFG, OFIFG<br>(SYSUNIV) <sup>(1)</sup> <sup>(3)</sup>                                                                                                                                                                                  | (Non)maskable       | 0FFFAh          |          |
| Comparator_E                                                                                                                                                                                                                                             | Comparator_E interrupt flags<br>(CEIV) (1)                                                                                                                                                                                                | Maskable            | 0FFF8h          |          |
| Timer_B TB0                                                                                                                                                                                                                                              | TB0CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFF6h          |          |
| Timer_B TB0                                                                                                                                                                                                                                              | TB0CCR1.CCIFG to TB0CCR6.CCIFG,<br>TB0CTL.TBIFG<br>(TB0IV) <sup>(1)</sup>                                                                                                                                                                 | Maskable            | 0FFF4h          |          |
| Watchdog timer (interval timer mode)                                                                                                                                                                                                                     | WDTIFG                                                                                                                                                                                                                                    | Maskable            | 0FFF2h          |          |
| Extended Scan IF                                                                                                                                                                                                                                         | ESIIFG0 to ESIIFG8<br>(ESIIV) (1)                                                                                                                                                                                                         | Maskable            | 0FFF0h          |          |
| eUSCI_A0 receive or transmit                                                                                                                                                                                                                             | UCA0IFG: UCRXIFG, UCTXIFG (SPI mode) UCA0IFG:UCSTTIFG, UCTXCPTIFG, UCRXIFG, UCTXIFG (UART mode) (UCA0IV) <sup>(1)</sup>                                                                                                                   | Maskable            | 0FFEEh          |          |
| eUSCI_B0 receive or transmit                                                                                                                                                                                                                             | UCB0IFG: UCRXIFG, UCTXIFG (SPI mode) UCB0IFG: UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG (I <sup>2</sup> C mode) (UCB0IV) <sup>(1)</sup> | Maskable            | 0FFECh          |          |
| ADC12_B                                                                                                                                                                                                                                                  | ADC12IFG0 to ADC12IFG31<br>ADC12LOIFG, ADC12INIFG, ADC12HIIFG,<br>ADC12RDYIFG, ADC12OVIFG, ADC12TOVIFG<br>(ADC12IV) <sup>(1)</sup>                                                                                                        | Maskable            | 0FFEAh          |          |
| Timer_A TA0                                                                                                                                                                                                                                              | TA0CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFE8h          |          |
| Timer_A TA0                                                                                                                                                                                                                                              | TA0CCR1.CCIFG to TA0CCR2.CCIFG,<br>TA0CTL.TAIFG<br>(TA0IV) <sup>(1)</sup>                                                                                                                                                                 | Maskable            | 0FFE6h          |          |
| eUSCI_A1 receive or transmit                                                                                                                                                                                                                             | UCA1IFG:UCRXIFG, UCTXIFG (SPI mode) UCA1IFG:UCSTTIFG, UCTXCPTIFG, UCRXIFG, UCTXIFG (UART mode) (UCA1IV) <sup>(1)</sup>                                                                                                                    | Maskable            | 0FFE4h          |          |

<sup>(1)</sup> Multiple source flags

<sup>2)</sup> A reset is generated if the CPU tries to fetch instructions from within peripheral space

<sup>(3) (</sup>Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.



# 表 6-4. Interrupt Sources, Flags, and Vectors (continued)

| INTERRUPT SOURCE                 | INTERRUPT FLAG                                                                                                                                                                                                                            | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
| eUSCI_B1 receive or transmit)    | UCB1IFG: UCRXIFG, UCTXIFG (SPI mode) UCB1IFG: UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG (I <sup>2</sup> C mode) (UCB1IV) <sup>(1)</sup> | Maskable            | 0FFE2h          |          |
| DMA                              | DMA0CTL.DMAIFG, DMA1CTL.DMAIFG,<br>DMA2CTL.DMAIFG<br>(DMAIV) <sup>(1)</sup>                                                                                                                                                               | Maskable            | 0FFE0h          |          |
| Timer_A TA1                      | TA1CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFDEh          |          |
| Timer_A TA1                      | TA1CCR1.CCIFG to TA1CCR2.CCIFG,<br>TA1CTL.TAIFG<br>(TA1IV) <sup>(1)</sup>                                                                                                                                                                 | Maskable            | 0FFDCh          |          |
| I/O Port P1                      | P1IFG.0 to P1IFG.7<br>(P1IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFDAh          |          |
| Timer_A TA2                      | TA2CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFD8h          |          |
| Timer_A TA2                      | TA2CCR1.CCIFG<br>TA2CTL.TAIFG<br>(TA2IV) <sup>(1)</sup>                                                                                                                                                                                   | Maskable            | 0FFD6h          |          |
| I/O Port P2                      | P2IFG.0 to P2IFG.7<br>(P2IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFD4h          |          |
| Timer_A TA3                      | TA3CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFD2h          |          |
| Timer_A TA3                      | TA3CCR1.CCIFG<br>TA3CTL.TAIFG<br>(TA3IV) <sup>(1)</sup>                                                                                                                                                                                   | Maskable            | 0FFD0h          |          |
| I/O Port P3                      | P3IFG.0 to P3IFG.7<br>(P3IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFCEh          |          |
| I/O Port P4                      | P4IFG.0 to P4IFG.7<br>(P4IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFCCh          |          |
| LCD_C (Reserved on MSP430FR5xxx) | LCD_C interrupt flags (LCDCIV) (1)                                                                                                                                                                                                        | Maskable            | 0FFCAh          |          |
| RTC_C                            | RTCRDYIFG, RTCTEVIFG, RTCAIFG,<br>RT0PSIFG, RT1PSIFG, RTCOFIFG<br>(RTCIV) <sup>(1)</sup>                                                                                                                                                  | Maskable            | 0FFC8h          |          |
| AES                              | AESRDYIFG                                                                                                                                                                                                                                 | Maskable            | 0FFC6h          | Lowest   |
|                                  |                                                                                                                                                                                                                                           |                     |                 |          |

# 表 6-5. Signatures

| SIGNATURE                       | WORD ADDRESS |
|---------------------------------|--------------|
| IP Encapsulation Signature2     | 0FF8Ah       |
| IP Encapsulation Signature1 (1) | 0FF88h       |
| BSL Signature2                  | 0FF86h       |
| BSL Signature1                  | 0FF84h       |
| JTAG Signature2                 | 0FF82h       |
| JTAG Signature1                 | 0FF80h       |

(1) Must not contain 0AAAAh if used as JTAG password and IP encapsulation functionality is not desired.



#### 6.5 Bootloader (BSL)

The BSL enables programming of the FRAM or RAM using a UART serial interface (FRxxxx devices) or an I<sup>2</sup>C interface (FRxxxx1 devices). Access to the device memory through the BSL is protected by an user-defined password. 表 6-6 lists the BSL pin requirements. BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For complete description of the features of the BSL and its implementation, see *MSP430 Programming With the Bootloader (BSL)*.

| DEVICE SIGNAL   | BSL FUNCTION                                       |  |
|-----------------|----------------------------------------------------|--|
| RST/NMI/SBWTDIO | Entry sequence signal                              |  |
| TEST/SBWTCK     | Entry sequence signal                              |  |
| P2.0            | Devices with UART BSL (FRxxxx): Data transmit      |  |
| P2.1            | Devices with UART BSL (FRxxxx): Data receive       |  |
| P1.6            | Devices with I <sup>2</sup> C BSL (FRxxxx1): Data  |  |
| P1.7            | Devices with I <sup>2</sup> C BSL (FRxxxx1): Clock |  |
| VCC             | Power supply                                       |  |
| VSS             | Ground supply                                      |  |

表 6-6. BSL Pin Requirements and Functions

# 6.6 JTAG Operation

#### 6.6.1 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface, which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/Os. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO signal is required to interface with MSP430 development tools and device programmers. 表 6-7 lists the JTAG pin requirements. For details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide. For details on the JTAG implementation in MSP MCUs, see MSP430 Programming With the JTAG Interface.

| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
|-----------------|-----------|-----------------------------|
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

表 6-7. JTAG Pin Requirements and Functions

# 6.6.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430 family supports the 2-wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. 表 6-8 lists the Spy-Bi-Wire interface pin requirements. For details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*. For details on the SBW implementation in MSP MCUs, see *MSP430 Programming With the JTAG Interface*.



# 表 6-8. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                      |
|-----------------|-----------|-------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |
| VCC             |           | Power supply                  |
| VSS             |           | Ground supply                 |

#### 6.7 FRAM

The FRAM can be programmed through the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in system by the CPU. Features of the FRAM include:

- Ultra-low-power ultra-fast-write nonvolatile memory
- Byte and word access capability
- Programmable wait state generation
- Error correction coding (ECC)

注

#### **Wait States**

For MCLK frequencies > 8 MHz, wait states must be configured following the flow described in the "FRAM Controller (FRCTRL)" chapter, section "Wait State Control" of the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, MSP430FR69xx Family User's Guide.

For important software design information regarding FRAM including but not limited to partitioning the memory layout according to application-specific code, constant, and data space requirements, the use of FRAM to optimize application energy consumption, and the use of the memory protection unit (MPU) to maximize application robustness by protecting the program code against unintended write accesses, see MSP430 FRAM Technology – How To and Best Practices.

#### 6.8 RAM

The RAM is made up of one sector. The sector can be completely powered down in LPM3 and LPM4 to save leakage; however, all data is lost during shutdown.

#### 6.9 Tiny RAM

The Tiny RAM can be used to hold data or a very small stack if the complete RAM is powered down in LPM3 and LPM4.

# 6.10 Memory Protection Unit Including IP Encapsulation

The FRAM can be protected from inadvertent CPU execution, read or write access by the MPU. Features of the MPU include:

- IP Encapsulation with programmable boundaries (prevents reads from "outside" like JTAG or non-IP software) in steps of 1KB.
- Main memory partitioning programmable up to three segments in steps of 1KB.
- The access rights of each segment (main and information memory) can be individually selected.
- Access violation flags with interrupt capability for easy servicing of access violations.



#### 6.11 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be managed using all instructions. For complete module descriptions, see the MSP430FR58xx, MSP430FR68xx, MSP430FR69xx Family User's Guide.

## 6.11.1 Digital I/O

Up to eleven 8-bit I/O ports are implemented:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for all pins of ports P1, P2, P3, and P4.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise or word-wise in pairs.
- Capacitive touch functionality is supported on all pins of ports P1 to P10 and PJ.
- No cross-currents during start-up

# 注

#### Configuration of Digital I/Os After BOR Reset

To prevent any cross-currents during start-up of the device all port pins are high-impedance with Schmitt triggers and their module functions disabled. To enable the I/O functionality after a BOR reset the ports must be configured first and then the LOCKLPM5 bit must be cleared. For details, see the *Configuration After Reset* section of the *Digital I/O* chapter in the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, MSP430FR69xx Family User's Guide.

# 6.11.2 Oscillator and Clock System (CS)

The clock system includes support for a 32-kHz watch crystal oscillator XT1 (LF), an internal very-low-power low-frequency oscillator (VLO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator XT2 (HF). The clock system module is designed to meet the requirements of both low system cost and low power consumption. A fail-safe mechanism exists for all crystal sources. The clock system module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32-kHz watch crystal (LFXT1), the internal low-frequency oscillator (VLO), or a digital external low frequency (<50 kHz) clock source.</li>
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced from a high-frequency crystal (HFXT2), the internal digitally controlled oscillator DCO, a 32-kHz watch crystal (LFXT1), the internal low-frequency oscillator (VLO), or a digital external clock source.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to MCLK.

## 6.11.3 Power-Management Module (PMM)

The primary functions of the PMM are:

- Supply regulated voltages to the core logic
- Supervise voltages that are connected to the device (at DVCC pins)
- · Give reset signals to the device during power on and power off



#### 6.11.4 Hardware Multiplier (MPY)

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations.

## 6.11.5 Real-Time Clock (RTC\_C)

The RTC C module contains an integrated real-time clock (RTC) with the following features implemented:

- Calendar mode with leap year correction
- · General-purpose counter mode

The internal calendar compensates months with less than 31 days and includes leap year correction. The RTC\_C also supports flexible alarm functions and offset-calibration hardware. RTC operation is available in LPM3.5 modes to minimize power consumption.

## 6.11.6 Watchdog Timer (WDT\_A)

The primary function of the WDT\_A module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals. 表 6-9 lists the clocks that can be used by the WDT.

注

In watchdog mode, the watchdog timer prevents entry into LPM3.5 or LPM4.5 because this would deactivate the watchdog.

| WDTSSEL | NORMAL OPERATION (WATCHDOG AND INTERVAL TIMER MODE) |
|---------|-----------------------------------------------------|
| 00      | SMCLK                                               |
| 01      | ACLK                                                |
| 10      | VLOCLK                                              |

表 6-9. WDT A Clocks

# 6.11.7 System Module (SYS)

11

The SYS module handles many of the system functions within the device. These system functions include power-on reset and power-up clear handling, NMI source selection and management, reset interrupt vector generators, bootloader entry mechanisms, and configuration management (device descriptors). The SYS module also includes a data exchange mechanism through JTAG called a JTAG mailbox that can be used in the application. 表 6-10 lists the interrupt vector registers of the SYS module.

**LFMODCLK** 



# 表 6-10. System Module Interrupt Vector Registers

| INTERRUPT<br>VECTOR REGISTER | ADDRESS | INTERRUPT EVENT                                           | VALUE       | PRIORITY |
|------------------------------|---------|-----------------------------------------------------------|-------------|----------|
|                              |         | No interrupt pending                                      | 00h         |          |
|                              |         | Brownout (BOR)                                            | 02h         | Highest  |
|                              |         | RSTIFG RST/NMI (BOR)                                      | 04h         |          |
|                              |         | PMMSWBOR software BOR (BOR)                               | 06h         |          |
|                              |         | LPMx.5 wakeup (BOR)                                       | 08h         |          |
|                              |         | Security violation (BOR)                                  | 0Ah         |          |
|                              |         | Reserved                                                  | 0Ch         |          |
|                              |         | SVSHIFG SVSH event (BOR)                                  | 0Eh         |          |
|                              |         | Reserved                                                  | 10h         |          |
|                              |         | Reserved                                                  | 12h         |          |
|                              |         | PMMSWPOR software POR (POR)                               | 14h         |          |
|                              |         | WDTIFG watchdog time-out (PUC)                            | 16h         |          |
| SYSRSTIV,                    |         | WDTPW password violation (PUC)                            | 18h         |          |
| System Reset                 | 019Eh   | FRCTLPW password violation (PUC)                          | 1Ah         |          |
|                              |         | Uncorrectable FRAM bit error detection (PUC)              | 1Ch         |          |
|                              |         | Peripheral area fetch (PUC)                               | 1Eh         |          |
|                              |         | PMMPW PMM password violation (PUC)                        | 20h         |          |
|                              |         | MPUPW MPU password violation (PUC)                        | 22h         |          |
|                              |         | CSPW CS password violation (PUC)                          | 24h         |          |
|                              |         | MPUSEGPIFG encapsulated IP memory segment violation (PUC) | 26h         |          |
|                              |         | MPUSEGIIFG information memory segment violation (PUC)     | 28h         |          |
|                              |         | MPUSEG1IFG segment 1 memory violation (PUC)               | 2Ah         |          |
|                              |         | MPUSEG2IFG segment 2 memory violation (PUC)               | 2Ch         |          |
|                              |         | MPUSEG3IFG segment 3 memory violation (PUC)               | 2Eh         |          |
|                              |         | ACCTEIFG access time error (PUC) <sup>(1)</sup>           | 30h         |          |
|                              |         | Reserved                                                  | 32h to 3Eh  | Lowest   |
|                              |         | No interrupt pending                                      | 00h         |          |
|                              |         | Reserved                                                  | 02h         | Highest  |
|                              |         | Uncorrectable FRAM bit error detection                    | 04h         |          |
|                              |         | Reserved                                                  | 06h         |          |
|                              |         | MPUSEGPIFG encapsulated IP memory segment violation       | 08h         |          |
|                              |         | MPUSEGIIFG information memory segment violation           | 0Ah         |          |
| SYSSNIV,                     |         | MPUSEG1IFG segment 1 memory violation                     | 0Ch         |          |
| System NMI                   | 019Ch   | MPUSEG2IFG segment 2 memory violation                     | 0Eh         |          |
|                              |         | MPUSEG3IFG segment 3 memory violation                     | 10h         |          |
|                              |         | VMAIFG Vacant memory access                               | 12h         |          |
|                              |         | JMBINIFG JTAG mailbox input                               | 14h         |          |
|                              |         | JMBOUTIFG JTAG mailbox output                             | 16h         |          |
|                              |         | Correctable FRAM bit error detection                      | 18h         |          |
|                              |         | Reserved                                                  | 1Ah to 1Eh  | Lowest   |
|                              |         | No interrupt pending                                      | 00h         | 25,11001 |
|                              |         | NMIIFG NMI pin                                            | 02h         | Highest  |
| 0)(0) !! !!! (               |         | OFIFG oscillator fault                                    | 04h         | i ngnoot |
| SYSUNIV,<br>User NMI         | 019Ah   | Reserved                                                  | 04H         |          |
| OSCI INIVII                  |         | Reserved                                                  | 08h         |          |
|                              |         | Reserved                                                  | 0Ah to 1Eh  | Lowest   |
|                              |         | Reserved                                                  | UAIT IO TEN | Lowest   |

<sup>(1)</sup> Indicates incorrect wait state settings.



#### 6.11.8 DMA Controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC10\_B conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral. 表 6-11 lists the triggers that can be used to start DMA operation.

表 6-11. DMA Trigger Assignments<sup>(1)</sup>

| TRIGGER | CHANNEL 0                                        | CHANNEL 1                                        | CHANNEL 2                                        |
|---------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| 0       | DMAREQ                                           | DMAREQ                                           | DMAREQ                                           |
| 1       | TA0CCR0 CCIFG                                    | TA0CCR0 CCIFG                                    | TA0CCR0 CCIFG                                    |
| 2       | TA0CCR2 CCIFG                                    | TA0CCR2 CCIFG                                    | TA0CCR2 CCIFG                                    |
| 3       | TA1CCR0 CCIFG                                    | TA1CCR0 CCIFG                                    | TA1CCR0 CCIFG                                    |
| 4       | TA1CCR2 CCIFG                                    | TA1CCR2 CCIFG                                    | TA1CCR2 CCIFG                                    |
|         | TA2 CCR0 CCIFG                                   | TA2 CCR0 CCIFG                                   | TA2 CCR0 CCIFG                                   |
| 5       |                                                  | TA2 CCR0 CCIFG                                   |                                                  |
| 6       | TA3 CCR0 CCIFG                                   |                                                  | TA3 CCR0 CCIFG                                   |
| 7       | TB0CCR0 CCIFG                                    | TB0CCR0 CCIFG                                    | TB0CCR0 CCIFG                                    |
| 8       | TB0CCR2 CCIFG                                    | TB0CCR2 CCIFG                                    | TB0CCR2 CCIFG                                    |
| 9       | Reserved                                         | Reserved                                         | Reserved                                         |
| 10      | Reserved                                         | Reserved                                         | Reserved                                         |
| 11      | AES Trigger 0                                    | AES Trigger 0                                    | AES Trigger 0                                    |
| 12      | AES Trigger 1                                    | AES Trigger 1                                    | AES Trigger 1                                    |
| 13      | AES Trigger 2                                    | AES Trigger 2                                    | AES Trigger 2                                    |
| 14      | UCA0RXIFG                                        | UCA0RXIFG                                        | UCA0RXIFG                                        |
| 15      | UCA0TXIFG                                        | UCA0TXIFG                                        | UCA0TXIFG                                        |
| 16      | UCA1RXIFG                                        | UCA1RXIFG                                        | UCA1RXIFG                                        |
| 17      | UCA1TXIFG                                        | UCA1TXIFG                                        | UCA1TXIFG                                        |
| 18      | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) |
| 19      | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) |
| 20      | UCB0RXIFG1 (I <sup>2</sup> C)                    | UCB0RXIFG1 (I <sup>2</sup> C)                    | UCB0RXIFG1 (I <sup>2</sup> C)                    |
| 21      | UCB0TXIFG1 (I <sup>2</sup> C)                    | UCB0TXIFG1 (I <sup>2</sup> C)                    | UCB0TXIFG1 (I <sup>2</sup> C)                    |
| 22      | UCB0RXIFG2 (I <sup>2</sup> C)                    | UCB0RXIFG2 (I <sup>2</sup> C)                    | UCB0RXIFG2 (I <sup>2</sup> C)                    |
| 23      | UCB0TXIFG2 (I <sup>2</sup> C)                    | UCB0TXIFG2 (I <sup>2</sup> C)                    | UCB0TXIFG2 (I <sup>2</sup> C)                    |
| 24      | UCB1RXIFG (SPI)<br>UCB1RXIFG0 (I <sup>2</sup> C) | UCB1RXIFG (SPI)<br>UCB1RXIFG0 (I <sup>2</sup> C) | UCB1RXIFG (SPI)<br>UCB1RXIFG0 (I <sup>2</sup> C) |
| 25      | UCB1TXIFG (SPI)<br>UCB1TXIFG0 (I <sup>2</sup> C) | UCB1TXIFG (SPI)<br>UCB1TXIFG0 (I <sup>2</sup> C) | UCB1TXIFG (SPI)<br>UCB1TXIFG0 (I <sup>2</sup> C) |
| 26      | ADC12 end of conversion                          | ADC12 end of conversion                          | ADC12 end of conversion                          |
| 27      | Reserved                                         | Reserved                                         | Reserved                                         |
| 28      | ESI                                              | ESI                                              | ESI                                              |
| 29      | MPY ready                                        | MPY ready                                        | MPY ready                                        |
| 30      | DMA2IFG                                          | DMA0IFG                                          | DMA1IFG                                          |
| 31      | DMAE0                                            | DMAE0                                            | DMAE0                                            |

<sup>(1)</sup> If a reserved trigger source is selected, no trigger is generated.



# 6.11.9 Enhanced Universal Serial Communication Interface (eUSCI)

The eUSCI modules are used for serial data communication. The eUSCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baud-rate detection, and IrDA.

The eUSCI An module provides support for SPI (3 pin or 4 pin), UART, enhanced UART, and IrDA.

The eUSCI\_Bn module provides support for SPI (3 pin or 4 pin) and I<sup>2</sup>C.

Two eUSCI\_A modules and one or two eUSCI\_B module are implemented.

## 6.11.10 Extended Scan Interface (ESI)

The ESI peripheral automatically scans sensors and measures linear or rotational motion with the lowest possible power consumption. The ESI incorporates a  $V_{CC}/2$  generator, a comparator, and a 12-bit DAC and supports up to four sensors.

## 6.11.11 Timer\_A TA0, Timer\_A TA1

TA0 and TA1 are 16-bit timers/counters (Timer\_A type) with three capture/compare registers each. TA0 and TA1 can support multiple capture/compares, PWM outputs, and interval timing (see 表 6-12 and 表 6-13). TA0 and TA1 have extensive interrupt capabilities. Interrupts can be generated from the counter on overflow conditions and from each of the capture/compare registers.

表 6-12. Timer A TAO Signal Connections

| INPUT PORT PIN                  | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT PIN     |
|---------------------------------|------------------------|------------------------|-----------------|----------------------------|-------------------------|---------------------|
| P1.2 or P6.7 or<br>P7.0         | TA0CLK                 | TACLK                  |                 |                            |                         |                     |
|                                 | ACLK (internal)        | ACLK                   | Timer           | N/A                        | N/A                     |                     |
|                                 | SMCLK (internal)       | SMCLK                  | rimer           | Timer N/A                  | IN/A                    |                     |
| P1.2 or P6.7 or<br>P7.0         | TA0CLK                 | INCLK                  |                 |                            |                         |                     |
| P1.5                            | TA0.0                  | CCI0A                  |                 |                            |                         | P1.5                |
| P7.1 or P10.1                   | TA0.0                  | CCI0B                  | CCR0            | TA0                        | TA0.0                   | P7.1                |
|                                 | $DV_SS$                | GND                    | CCR0 TA0        | TAU                        |                         | P10.1               |
|                                 | $DV_CC$                | $V_{CC}$               |                 |                            |                         |                     |
| P1.0 or P1.6 or                 | TA0.1                  | CCI1A                  |                 |                            |                         | P1.0                |
| P7.2 or P7.6                    | 170.1                  | CCITA                  |                 |                            |                         | P1.6                |
|                                 | COUT (internal)        | CCI1B                  | CCR1            | TA1                        | TA0.1                   | P7.2                |
|                                 | COOT (Internal)        | CCITB                  | CCKT            | IAI                        | 140.1                   | P7.6                |
|                                 | $DV_SS$                | GND                    |                 |                            |                         | ADC12 (internal)    |
|                                 | $DV_CC$                | V <sub>CC</sub>        |                 |                            |                         | $ADC12SHSx = \{1\}$ |
| P1.1 or P1.7 or<br>P7.3 or P7.5 | TA0.2                  | CCI2A                  |                 |                            |                         | P1.1                |
|                                 | ACLK (internal)        | CCI2B                  | CCR2            | TA2                        | TA0.2                   | P1.7                |
|                                 | DV <sub>SS</sub>       | GND                    |                 |                            |                         | P7.3                |
|                                 | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         | P7.5                |



# 表 6-13. Timer\_A TA1 Signal Connections

| INPUT PORT PIN                  | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT PIN     |
|---------------------------------|------------------------|------------------------|-----------------|----------------------------|-------------------------|---------------------|
| P1.1 or P4.4 or<br>P5.2         | TA1CLK                 | TACLK                  |                 |                            |                         |                     |
|                                 | ACLK (internal)        | ACLK                   | Timer           | N/A                        | N/A                     |                     |
|                                 | SMCLK (internal)       | SMCLK                  | rimer           | IN/A                       | IN/A                    |                     |
| P1.1 or P4.4 or<br>P5.2         | TA1CLK                 | INCLK                  |                 |                            |                         |                     |
| P1.4 or P4.5                    | TA1.0                  | CCI0A                  |                 |                            |                         | P1.4                |
| P5.2 or P10.2                   | TA1.0                  | CCI0B                  | CCDO            | TA0                        | TA1.0                   | P4.5                |
|                                 | DV <sub>SS</sub>       | GND                    | CCR0            | TAU                        |                         | P5.2                |
|                                 | DV <sub>CC</sub>       | V <sub>cc</sub>        |                 |                            |                         | P10.2               |
| P1.2 or P3.3 or                 | TA1.1                  | CCI1A                  |                 |                            |                         | P1.2                |
| P4.6 or P5.0                    | IAI.I                  | CCHA                   |                 |                            |                         | P4.6                |
|                                 | COLIT (internal)       | CCI1B                  | CCR1            | TA1                        | TA1.1                   | P3.3                |
|                                 | COUT (internal)        | CCHB                   | CCRT            | IAI                        | IAI.I                   | P5.0                |
|                                 | DV <sub>SS</sub>       | GND                    |                 |                            |                         | ADC12 (internal)    |
|                                 | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         | $ADC12SHSx = \{4\}$ |
| P1.3 or P4.7 or<br>P5.1 or P7.7 | TA1.2                  | CCI2A                  |                 |                            |                         | P1.3                |
|                                 | ACLK (internal)        | CCI2B                  | CCR2            | TA2                        | TA1.2                   | P4.7                |
|                                 | DV <sub>SS</sub>       | GND                    |                 |                            |                         | P5.1                |
|                                 | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         | P7.7                |

#### 6.11.12 Timer\_A TA2

TA2 is a 16-bit timer/counter (Timer\_A type) with two capture/compare registers each and with internal connections only. TA2 can support multiple capture/compares, PWM outputs, and interval timing (see 表 6-14). TA2 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

表 6-14. Timer\_A TA2 Signal Connections

| DEVICE INPUT SIGNAL                    | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT SIGNAL                |                 |
|----------------------------------------|-------------------|--------------|-------------------------|-------------------------------------|-----------------|
| COUT (internal)                        | TACLK             |              |                         |                                     |                 |
| ACLK (internal)                        | ACLK              |              |                         |                                     |                 |
| SMCLK (internal)                       | SMCLK             | Timer        | N/A                     |                                     |                 |
| From Capacitive Touch I/O 0 (internal) | INCLK             |              |                         |                                     |                 |
| TA3 CCR0 output<br>(internal)          | CCI0A             |              |                         |                                     | TA3 CCI0A input |
| ACLK (internal)                        | CCI0B             | CCR0         | TA0                     |                                     |                 |
| DV <sub>SS</sub>                       | GND               |              |                         |                                     |                 |
| DV <sub>CC</sub>                       | V <sub>CC</sub>   |              |                         |                                     |                 |
| From Capacitive Touch I/O 0 (internal) | CCI1A             |              |                         | ADC12 (internal)<br>ADC12SHSx = {5} |                 |
| COUT (internal)                        | CCI1B             | CCR1         | TA1                     |                                     |                 |
| DV <sub>SS</sub>                       | GND               |              |                         |                                     |                 |
| DV <sub>CC</sub>                       | V <sub>cc</sub>   |              |                         |                                     |                 |



# 6.11.13 Timer\_A TA3

TA3 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers each and with internal connections only. TA3 can support multiple capture/compares, PWM outputs, and interval timing (see 表 6-15). TA3 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

表 6-15. Timer A TA3 Signal Connections

| DEVICE INPUT SIGNAL                    | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT SIGNAL                |
|----------------------------------------|-------------------|--------------|-------------------------|-------------------------------------|
| COUT (internal)                        | TACLK             |              |                         |                                     |
| ACLK (internal)                        | ACLK              |              |                         |                                     |
| SMCLK (internal)                       | SMCLK             | Timer        | N/A                     |                                     |
| From Capacitive Touch I/O 1 (internal) | INCLK             |              |                         |                                     |
| TA2 CCR0 output (internal)             | CCI0A             |              |                         | TA2 CCI0A input                     |
| ACLK (internal)                        | CCI0B             | CCR0         | TA0                     |                                     |
| DV <sub>SS</sub>                       | GND               |              |                         |                                     |
| DV <sub>CC</sub>                       | V <sub>CC</sub>   |              |                         |                                     |
| From Capacitive Touch I/O 1 (internal) | CCI1A             |              |                         | ADC12 (internal)<br>ADC12SHSx = {6} |
| COUT (internal)                        | CCI1B             | CCR1         | TA1                     |                                     |
| DV <sub>SS</sub>                       | GND               |              |                         |                                     |
| DV <sub>CC</sub>                       | V <sub>CC</sub>   |              |                         |                                     |
| DV <sub>SS</sub>                       | CCI2A             |              |                         |                                     |
| ESIO0 (internal)                       | CCI2B             | CCR2         | TA2                     |                                     |
| DV <sub>SS</sub>                       | GND               | CCR2         | TAZ                     |                                     |
| $DV_CC$                                | V <sub>CC</sub>   |              |                         |                                     |
| DV <sub>SS</sub>                       | CCI3A             |              |                         |                                     |
| ESIO1 (internal)                       | CCI3B             | CCR3         | TA3                     |                                     |
| DV <sub>SS</sub>                       | GND               | CCR3         | IAS                     |                                     |
| DV <sub>CC</sub>                       | V <sub>CC</sub>   |              |                         |                                     |
| DV <sub>SS</sub>                       | CCI4A             |              |                         |                                     |
| ESIO2 (internal)                       | CCI4B             | CCR4         | TA4                     |                                     |
| DV <sub>SS</sub>                       | GND               | CCR4         | 174                     |                                     |
| DV <sub>CC</sub>                       | V <sub>CC</sub>   |              |                         |                                     |



#### 6.11.14 Timer\_B TB0

TB0 is a 16-bit timer/counter (Timer\_B type) with seven capture/compare registers each. TB0 can support multiple capture/compares, PWM outputs, and interval timing (see 表 6-16). TB0 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

表 6-16. Timer B TB0 Signal Connections

| INPUT PORT PIN          | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT PIN                     |
|-------------------------|------------------------|------------------------|-----------------|----------------------------|-------------------------|-------------------------------------|
| P2.0 or P3.3 or<br>P5.7 | TB0CLK                 | TBCLK                  |                 |                            |                         |                                     |
|                         | ACLK (internal)        | ACLK                   | Timer           | N/A                        | N/A                     |                                     |
|                         | SMCLK (internal)       | SMCLK                  | rimer           | IN/A                       | IN/A                    |                                     |
| P2.0 or P3.3 or<br>P5.7 | TB0CLK                 | INCLK                  |                 |                            |                         |                                     |
| P3.4                    | TB0.0                  | CCI0A                  |                 |                            |                         | P3.4                                |
| P6.4                    | TB0.0                  | CCI0B                  |                 |                            |                         | P6.4                                |
|                         | DV <sub>SS</sub>       | GND                    | CCR0            | TB0                        | TB0.0                   | ADC12 (internal)<br>ADC12SHSx = {2} |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |
| P3.5 or P6.5            | TB0.1                  | CCI1A                  |                 |                            |                         | P3.5                                |
|                         | COUT (internal)        | CCI1B                  |                 |                            |                         | P6.5                                |
|                         | DV <sub>SS</sub>       | GND                    | CCR1            | TB1                        | TB0.1                   | ADC12 (internal)<br>ADC12SHSx = {3} |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |
| P3.6 or P6.6            | ACLK (internal) CCI2B  |                        |                 | P3.6                       |                         |                                     |
|                         |                        | TB2                    | TB0.2           | P6.6                       |                         |                                     |
|                         | DV <sub>SS</sub>       | GND                    | CCR2            | 162                        | 150.2                   |                                     |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |
| P2.4                    | TB0.3                  | CCI3A                  |                 |                            |                         | P2.4                                |
| P3.7                    | TB0.3                  | CCI3B                  | CCR3            | TB3                        | TB0.3                   | P3.7                                |
|                         | DV <sub>SS</sub>       | GND                    | CCR3            | 103                        |                         |                                     |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |
| P2.5                    | TB0.4                  | CCI4A                  |                 |                            |                         | P2.5                                |
| P2.2                    | TB0.4                  | CCI4B                  | CCR4            | TB4                        | TB0.4                   | P2.2                                |
|                         | DV <sub>SS</sub>       | GND                    | CCR4            | 1 04                       | 160.4                   |                                     |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |
| P2.6                    | TB0.5                  | CCI5A                  |                 |                            |                         | P2.6                                |
| P2.1                    | TB0.5                  | CCI5B                  | CCR5            | TB5                        | TB0.5                   | P2.1                                |
|                         | DV <sub>SS</sub>       | GND                    | CCKS            | Cal                        | C.Ud I                  |                                     |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |
| P2.7                    | TB0.6                  | CCI6A                  |                 |                            |                         | P2.7                                |
| P2.0                    | TB0.6                  | CCI6B                  | CCB6            | TB6                        | TPO 6                   | P2.0                                |
|                         | DV <sub>SS</sub>       | GND                    | CCR6            | 100                        | TB0.6                   |                                     |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                     |



# 6.11.15 ADC12 B

The ADC12\_B module supports fast 12-bit analog-to-digital conversions with differential and single-ended inputs. The module implements a 12-bit SAR core, sample select control, a reference generator, and a conversion result buffer. A window comparator with lower and upper limits allows CPU-independent result monitoring with three window comparator interrupt flags.

表 6-17 lists the external trigger sources. 表 6-18 lists the available multiplexing between internal and external analog inputs.

|        |         | 5 5                     |
|--------|---------|-------------------------|
| ADC1   | 2SHSx   | CONNECTED TRIGGER       |
| BINARY | DECIMAL | SOURCE                  |
| 000    | 0       | Software (ADC12SC)      |
| 001    | 1       | Timer_A TA0 CCR1 output |
| 010    | 2       | Timer_B TB0 CCR0 output |
| 011    | 3       | Timer_B TB0 CCR1 output |
| 100    | 4       | Timer_A TA1 CCR1 output |
| 101    | 5       | Timer_A TA2 CCR1 output |
| 110    | 6       | Timer_A TA3 CCR1 output |
| 111    | 7       | Reserved (DVSS)         |

表 6-17. ADC12\_B Trigger Signal Connections

表 6-18. ADC12\_B External and Internal Signal Mapping

| CONTROL BIT | EXTERNAL<br>(CONTROL BIT = 0) | INTERNAL<br>(CONTROL BIT = 1) |
|-------------|-------------------------------|-------------------------------|
| ADC12BATMAP | A31                           | Battery Monitor               |
| ADC12TCMAP  | A30                           | Temperature Sensor            |
| ADC12CH0MAP | A29                           | N/A <sup>(1)</sup>            |
| ADC12CH1MAP | A28                           | N/A <sup>(1)</sup>            |
| ADC12CH2MAP | A27                           | N/A <sup>(1)</sup>            |
| ADC12CH3MAP | A26                           | N/A <sup>(1)</sup>            |

<sup>(1)</sup> N/A = No internal signal available on this device.

#### 6.11.16 Comparator E

The primary function of the Comparator\_E module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

#### 6.11.17 CRC16

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 signature is based on the CRC-CCITT standard.

#### 6.11.18 CRC32

The CRC32 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC32 signature is based on the ISO 3309 standard.

#### 6.11.19 AES256 Accelerator

The AES accelerator module performs encryption and decryption of 128-bit data with 128-, 192-, or 256-bit keys according to the Advanced Encryption Standard (AES) (FIPS PUB 197) in hardware.



#### 6.11.20 True Random Seed

The Device Descriptor Information (TLV) section contains a 128-bit true random seed that can be used to implement a deterministic random number generator.

# 6.11.21 Shared Reference (REF\_A)

The reference module (REF\_A) generates all critical reference voltages that can be used by the various analog peripherals in the device.

#### 6.11.22 LCD C

The LCD\_C driver generates the segment and common signals required to drive a liquid crystal display (LCD). The LCD\_C controller has dedicated data memories to hold segment drive information. Common and segment signals are generated as defined by the mode. Static and 2-mux to 8-mux LCDs are supported. The module can provide a LCD voltage independent of the supply voltage with its integrated charge pump. It is possible to control the level of the LCD voltage and thus contrast by software. The module also provides an automatic blinking capability for individual segments in static, 2-mux, 3-mux, and 4-mux modes.

To reduce system noise, the charge pump can be temporarily disabled. 表 6-19 lists the available automatic charge pump disable options.

CONTROL BIT

LCD charge pump disable during ADC12 conversion
0b = LCD charge pump not automatically disabled during conversion
1b = LCD charge pump automatically disabled during conversion

表 6-19. LCD Automatic Charge Pump Disable Bits (LCDCPDISx)

#### 6.11.23 Embedded Emulation

#### 6.11.23.1 Embedded Emulation Module (EEM)

LCDCPDIS1 to

LCDCPDIS7

The EEM supports real-time in-system debugging. The S version of the EEM has the following features:

- · Three hardware triggers or breakpoints on memory access
- · One hardware trigger or breakpoint on CPU register write access

No functionality

- Up to four hardware triggers that can be combined to form complex triggers or breakpoints
- One cycle counter
- · Clock control on module level

# 6.11.23.2 EnergyTrace++™ Technology

These MCUs implement circuitry to support EnergyTrace++ technology. The EnergyTrace++ technology allows you to observe information about the internal states of the microcontroller. These states include the CPU Program Counter (PC), the ON or OFF status of the peripherals and the system clocks (regardless of the clock source), and the low-power mode currently in use. These states can always be read by a debug tool, even when the microcontroller sleeps in LPMx.5 modes.

The activity of the following modules can be observed:

- MPY is calculating.
- WDT is counting.
- · RTC is counting.
- ADC: a sequence, sample, or conversion is active.
- REF: REFBG or REFGEN active and BG in static mode.



- COMP is on.
- AES is encrypting or decrypting.
- eUSCI\_A0 is transferring (receiving or transmitting) data.
- eUSCI\_A1 is transferring (receiving or transmitting) data.
- eUSCI\_B0 is transferring (receiving or transmitting) data.
- eUSCI\_B1 is transferring (receiving or transmitting) data.
- TB0 is counting.
- TA0 is counting.
- TA1 is counting.
- TA2 is counting.
- TA3 is counting.
- LCD: timing generator is active.
- ESI:
  - ESI is active using LF clock source
  - ESI is active using HF clock source

#### 6.11.24 Input/Output Diagrams

#### 6.11.24.1 Digital I/O Functionality – Ports P1 to P10

The port pins provide the following features:

- Interrupt and wakeup from LPMx.5 capability for ports P1, P2, P3, and P4
- Capacitive touch functionality (see 节 6.11.24.2)
- · Up to three digital module input or output functions
- LCD segment functionality (not all pins, package dependent)

☑ 6-2 shows the features and the corresponding control logic (not including the capacitive touch logic). It is applicable for all port pins P1.0 to P10.2 unless a dedicated diagram is available in the following sections. The module functions provided per pin and whether the direction is controlled by the module or by the port direction register for the selected secondary function are described in the pin function tables.



- A. The inputs from several pins toward a module are ORed together.
- B. The direction is controlled either by the connected module or by the corresponding PxDIR.y bit. See the pin function tables.

NOTE: Functional representation only.

图 6-2. General Port Pin Diagram



## 6.11.24.2 Capacitive Touch Functionality Ports P1 to P10 and PJ

图 6-3 shows the Capacitive Touch functionality that all port pins provide. The Capacitive Touch functionality is controlled using the Capacitive Touch I/O control registers CAPTIO0CTL and CAPTIO1CTL as described in the *MSP430FR58xx*, *MSP430FR59xx*, *MSP430FR68xx*, and *MSP430FR69xx* Family User's Guide. The Capacitive Touch functionality is not shown in the other pin diagrams.



citation only.

图 6-3. Capacitive Touch I/O Diagram



## 6.11.24.3 Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger

图 6-4 shows the port diagram. 表 6-20 summarizes the selection of the pin function.



A. The inputs from several pins toward a module are ORed together.

NOTE: Functional representation only.

图 6-4. Port P1 (P1.0 to P1.3) Diagram



#### 表 6-20. Port P1 (P1.0 to P1.3) Pin Functions

| DIN NAME (D4)                  |   |                               | CONTRO     | CONTROL BITS AND SIGNALS (1) |          |  |  |
|--------------------------------|---|-------------------------------|------------|------------------------------|----------|--|--|
| PIN NAME (P1.x)                | x | FUNCTION                      | P1DIR.x    | P1SEL1.x                     | P1SEL0.x |  |  |
|                                |   | P1.0 (I/O)                    | I: 0; O: 1 | 0                            | 0        |  |  |
|                                |   | TA0.CCI1A                     | 0          | 0                            | 4        |  |  |
| P1.0/TA0.1/DMAE0/RTCCLK/A0/C0/ | 0 | TA0.1                         | 1          | 0                            | 1        |  |  |
| VREF-/VeREF-                   | 0 | DMAE0                         | 0          | 4                            | 0        |  |  |
|                                |   | RTCCLK <sup>(2)</sup>         | 1          | 1                            | U        |  |  |
|                                |   | A0, C0, VREF-, VeREF- (3) (4) | Х          | 1                            | 1        |  |  |
|                                |   | P1.1 (I/O)                    | I: 0; O: 1 | 0                            | 0        |  |  |
|                                |   | TA0.CCI2A                     | 0          | 0                            | 4        |  |  |
| P1.1/TA0.2/TA1CLK/COUT/A1/C1/  |   | TA0.2                         | 1          | 0                            | 1        |  |  |
| VREF+/VeREF+                   | 1 | TA1CLK                        | 0          | 4                            | 0        |  |  |
|                                |   | COUT <sup>(5)</sup>           | 1          | 1                            | 0        |  |  |
|                                |   | A1, C1, VREF+, VeREF+ (3) (4) | Х          | 1                            | 1        |  |  |
|                                |   | P1.2 (I/O)                    | I: 0; O: 1 | 0                            | 0        |  |  |
|                                |   | TA1.CCI1A                     | 0          | 0                            | 4        |  |  |
| P1.2/TA1.1/TA0CLK/COUT/A2/C2   | 2 | TA1.1                         | 1          | 0                            | 1        |  |  |
| P1.2/1A1.1/1A0CLR/CO01/A2/C2   | 2 | TAOCLK                        | 0          | 4                            | 0        |  |  |
|                                |   | COUT <sup>(6)</sup>           | 1          | 1                            | U        |  |  |
|                                |   | A2, C2 <sup>(3) (4)</sup>     | Х          | 1                            | 1        |  |  |
|                                |   | P1.3 (I/O)                    | I: 0; O: 1 | 0                            | 0        |  |  |
|                                |   | TA1.CCI2A                     | 0          | 0                            | 4        |  |  |
| D4 0/T44 0/E0/TE0T4/40/00      |   | TA1.2                         | 1          | 0                            | 1        |  |  |
| P1.3/TA1.2/ESITEST4/A3/C3      | 3 | N/A                           | 0          | _                            | 0        |  |  |
|                                |   | ESITEST4                      | 1          | 1                            | 0        |  |  |
|                                |   | A3, C3 <sup>(3) (4)</sup>     | Х          | 1                            | 1        |  |  |

X = Don't care

<sup>(2)</sup> Do not use this pin as RTCCLK output if the DMAE0 functionality is used on any other pin. Select an alternative RTCCLK output pin.

<sup>(3)</sup> Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(4)</sup> Setting the CEPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPD.x bit.

<sup>(5)</sup> Do not use this pin as COUT output if the TA1CLK functionality is used on any other pin. Select an alternative COUT output pin.

<sup>(6)</sup> Do not use this pin as COUT output if the TA0CLK functionality is used on any other pin. Select an alternative COUT output pin.



## 6.11.24.4 Port P1 (P1.4 to P1.7) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-21 summarizes the selection of the pin function.

#### 表 6-21. Port P1 (P1.4 to P1.7) Pin Functions

| DINI NAME (D4 v)                   |   | FUNCTION                | CONTROL BITS AND SIGNALS (1) |          |          |       |
|------------------------------------|---|-------------------------|------------------------------|----------|----------|-------|
| PIN NAME (P1.x)                    | X | FUNCTION                | P1DIR.x                      | P1SEL1.x | P1SEL0.x | LCDSz |
|                                    |   | P1.4 (I/O)              | I: 0; O: 1                   | 0        | 0        | 0     |
|                                    |   | UCB0CLK                 | X <sup>(2)</sup>             | 0        | 1        | 0     |
| P1.4/UCB0CLK/UCA0STE/TA1.0/Sz      | 4 | UCA0STE                 | X <sup>(3)</sup>             | 1        | 0        | 0     |
| P1.4/UCBUCLK/UCAUSTE/TA1.0/SZ      | 4 | TA1.CCI0A               | 0                            | 1        | 1        | 0     |
|                                    |   | TA1.0                   | 1                            | l        | I        | U     |
|                                    |   | Sz <sup>(4)</sup>       | Χ                            | Х        | X        | 1     |
|                                    |   | P1.5 (I/O)              | I: 0; O: 1                   | 0        | 0        | 0     |
|                                    |   | UCB0STE                 | X <sup>(2)</sup>             | 0        | 1        | 0     |
| P1.5/UCB0STE/UCA0CLK/TA0.0/Sz      | 5 | UCA0CLK                 | X <sup>(3)</sup>             | 1        | 0        | 0     |
| P1.5/UCBUSTE/UCAUCLK/TAU.U/S2      | Э | TA0.CCI0A               | 0                            | 1        | 1        | 0     |
|                                    |   | TA0.0                   | 1                            | l        |          | U     |
|                                    |   | Sz <sup>(4)</sup>       | Χ                            | Х        | X        | 1     |
|                                    |   | P1.6 (I/O)              | I: 0; O: 1                   | 0        | 0        | 0     |
|                                    |   | UCB0SIMO/UCB0SDA        | X <sup>(2)</sup>             | 0        | 1        | 0     |
|                                    |   | N/A                     | 0                            | 1        | 0        | 0     |
| P1.6/UCB0SIMO/UCB0SDA/TA0.1/<br>Sz | 6 | Internally tied to DVSS | 1                            | l        |          | U     |
| 02                                 |   | TA0.CCI1A               | 0                            | 4        | 4        | 0     |
|                                    |   | TA0.1                   | 1                            | 1        | 1        | 0     |
|                                    |   | Sz <sup>(4)</sup>       | Χ                            | Х        | Χ        | 1     |
|                                    |   | P1.7 (I/O)              | I: 0; O: 1                   | 0        | 0        | 0     |
|                                    |   | UCB0SOMI/UCB0SCL        | X <sup>(2)</sup>             | 0        | 1        | 0     |
|                                    |   | N/A                     | 0                            | 1        | 0        | 0     |
| P1.7/UCB0SOMI/UCB0SCL/TA0.2/<br>Sz | 7 | Internally tied to DVSS | 1                            | I        | U        | U     |
|                                    |   | TA0.CCI2A               | 0                            | 1        | 1        | 0     |
|                                    |   | TA0.2                   | 1                            | ı        |          | 0     |
|                                    |   | Sz <sup>(4)</sup>       | Χ                            | Х        | X        | 1     |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B0 module.

<sup>(3)</sup> Direction controlled by eUSCI\_A0 module.

<sup>(4)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



# 6.11.24.5 Port P2 (P2.0 to P2.3) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-22 summarizes the selection of the pin function.

## 表 6-22. Port P2 (P2.0 to P2.3) Pin Functions

| DIN NAME (D2 v)                           |   | FUNCTION                |                  | CONTROL BITS AND SIGNALS (1) |          |       |  |
|-------------------------------------------|---|-------------------------|------------------|------------------------------|----------|-------|--|
| PIN NAME (P2.x)                           | X | FUNCTION                | P2DIR.x          | P2SEL1.x                     | P2SEL0.x | LCDSz |  |
|                                           |   | P2.0 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0     |  |
|                                           |   | UCA0SIMO/UCA0TXD        | X <sup>(2)</sup> | 0                            | 1        | 0     |  |
|                                           |   | TB0.CCI6B               | 0                | 4                            | 0        | •     |  |
| P2.0/UCA0SIMO/UCA0TXD/TB0.6/<br>TB0CLK/Sz | 0 | TB0.6                   | 1                | 1                            | 0        | 0     |  |
| 120021402                                 |   | TB0CLK                  | 0                | 1                            | 1        | 0     |  |
|                                           |   | Internally tied to DVSS | 1                | '                            | I        | U     |  |
|                                           |   | Sz <sup>(3)</sup>       | X                | Х                            | X        | 1     |  |
|                                           |   | P2.1 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0     |  |
|                                           |   | UCA0SOMI/UCA0RXD        | X <sup>(2)</sup> | 0                            | 1        | 0     |  |
|                                           |   | TB0.CCI5B               | 0                | - 1                          | 0        | 0     |  |
| P2.1/UCA0SOMI/UCA0RXD/TB0.5/<br>DMAE0/Sz  | 1 | TB0.5                   | 1                | '                            |          | U     |  |
| DIVIN (20/02                              |   | DMA0E                   | 0                |                              | 1        | 0     |  |
|                                           |   | Internally tied to DVSS | 1                | 1                            |          | U     |  |
|                                           |   | Sz <sup>(3)</sup>       | X                | Х                            | Х        | 1     |  |
|                                           |   | P2.2 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0     |  |
|                                           |   | UCA0CLK                 | X <sup>(2)</sup> | 0                            | 1        | 0     |  |
|                                           |   | TB0.CCI4B               | 0                |                              | •        | 0     |  |
| P2.2/UCA0CLK/TB0.4/RTCCLK/Sz              | 2 | TB0.4                   | 1                | 1                            | 0        | 0     |  |
|                                           |   | N/A                     | 0                | 4                            | 4        | 0     |  |
|                                           |   | RTCCLK                  | 1                | 1                            | 1        | 0     |  |
|                                           |   | Sz <sup>(3)</sup>       | Х                | Х                            | Х        | 1     |  |
|                                           |   | P2.3 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0     |  |
|                                           |   | UCA0STE                 | X <sup>(2)</sup> | 0                            | 1        | 0     |  |
|                                           |   | TB0OUTH                 | 0                | 4                            | 0        | 0     |  |
| P2.3/UCA0STE/TB0OUTH/Sz                   | 3 | Internally tied to DVSS | 1                | 1                            | 0        | 0     |  |
|                                           |   | N/A                     | 0                | 1                            | 1        | 0     |  |
|                                           |   | Internally tied to DVSS | 1                | 1                            | 1        | 0     |  |
|                                           |   | Sz <sup>(3)</sup>       | Х                | Х                            | Х        | 1     |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A0 module.

<sup>(3)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



## 6.11.24.6 Port P2 (P2.4 to P2.7) Input/Output With Schmitt Trigger

图 6-5 shows the port diagram. 表 6-23 summarizes the selection of the pin function.



A. The inputs from several pins toward a module are ORed together.

NOTE: Functional representation only.

图 6-5. Port P2 (P2.4 to P2.7) Diagram

100



# 表 6-23. Port P2 (P2.4 to P2.7) Pin Functions

| PIN NAME (P2.x)             |   |                         | СО         | CONTROL BITS AND SIGNALS (1) |          |       |  |
|-----------------------------|---|-------------------------|------------|------------------------------|----------|-------|--|
|                             | X | FUNCTION                | P2DIR.x    | P2SEL1.x                     | P2SEL0.x | LCDSz |  |
|                             |   | P2.4 (I/O)              | I: 0; O: 1 | 0                            | 0        | 0     |  |
|                             |   | TB0.CCI3A               | 0          | •                            | 1        | 0     |  |
|                             |   | TB0.3                   | 1          | 0                            |          |       |  |
| P2.4/TB0.3/COM4/Sz          | 4 | N/A                     | 0          | 1                            | 0        | 0     |  |
|                             |   | Internally tied to DVSS | 1          | l                            |          | 0     |  |
|                             |   | COM4                    | X          | 1                            | 1        | 0     |  |
|                             |   | Sz <sup>(2)</sup>       | X          | Х                            | Х        | 1     |  |
|                             |   | P2.5 (I/O)              | I: 0; O: 1 | 0                            | 0        | 0     |  |
|                             |   | TB0.CCI4A               | 0          | 0                            |          | 0     |  |
|                             |   | TB0.4                   | 1          | 0                            | 1        |       |  |
| P2.5/TB0.4/COM5/Sz          | 5 | N/A                     | 0          | 1                            | 0        | 0     |  |
|                             |   | Internally tied to DVSS | 1          |                              |          | 0     |  |
|                             |   | COM5                    | X          | 1                            | 1        | 0     |  |
|                             |   | Sz <sup>(2)</sup>       | Х          | Х                            | Х        | 1     |  |
|                             |   | P2.6 (I/O)              | I: 0; O: 1 | 0                            | 0        | 0     |  |
|                             |   | TB0.CCI5A               | 0          | 0                            | 1        | 0     |  |
|                             |   | TB0.5                   | 1          |                              |          | 0     |  |
| P2.6/TB0.5/ESIC1OUT/COM6/Sx | 6 | N/A                     | 0          | 4                            | 0        | 0     |  |
|                             |   | ESIC1OUT                | 1          | 1                            | 0        | U     |  |
|                             |   | COM6                    | X          | 1                            | 1        | 0     |  |
|                             |   | Sz <sup>(2)</sup>       | X          | Х                            | Х        | 1     |  |
|                             |   | P2.7 (I/O)              | I: 0; O: 1 | 0                            | 0        | 0     |  |
| P2.7/TB0.6/ESIC2OUT/COM7/Sx |   | TB0.CCI6A               | 0          |                              | 4        | 0     |  |
|                             |   | TB0.6                   | 1          | 0                            | 1        | 0     |  |
|                             | 7 | N/A                     | 0          | 1                            | 0        | 0     |  |
|                             |   | ESIC2OUT                | 1          |                              | U        | U     |  |
|                             |   | COM7                    | X          | 1                            | 1        | 0     |  |
|                             |   | Sz <sup>(2)</sup>       | X          | Х                            | Х        | 1     |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



## 6.11.24.7 Port P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-24 and 表 6-25 summarize the selection of the pin function.

#### 表 6-24. Port P3 (P3.0 to P3.3) Pin Functions

| PIN NAME (P3.x)          |   | FUNCTION                | СО               | NTROL BITS | S <sup>(1)</sup> |                                      |
|--------------------------|---|-------------------------|------------------|------------|------------------|--------------------------------------|
| THE NAME (1 S.A)         | X | FUNCTION                | P3DIR.x          | P3SEL1.x   | P3SEL0.x         | LCDSz                                |
|                          |   | P3.0 (I/O)              | I: 0; O: 1       | 0          | 0                | 0                                    |
|                          |   | UCB1CLK                 | X <sup>(2)</sup> | 0          | 1                | 0                                    |
|                          |   | N/A                     | 0                | 1          | 0                | 0                                    |
| P3.0/UCB1CLK/Sz          | 0 | Internally tied to DVSS | 1                | ı          |                  | 0                                    |
|                          |   | N/A                     | 0                | 1          | 1                | 0                                    |
|                          |   | Internally tied to DVSS | 1                | !          | Į.               | 0                                    |
|                          |   | Sz <sup>(3)</sup>       | X                | Х          | Х                | 1                                    |
|                          |   | P3.1 (I/O)              | I: 0; O: 1       | 0          | 0                | 0                                    |
|                          |   | UCB1SIMO/UCB1SDA        | X <sup>(2)</sup> | 0          | 1                | 0                                    |
|                          |   | N/A                     | 0                | 1          | 0                | 0                                    |
| P3.1/UCB1SIMO/UCB1SDA/Sz | 1 | Internally tied to DVSS | 1                | l          |                  | U                                    |
|                          |   | N/A                     | 0                | 1          | 1                | 0                                    |
|                          |   | Internally tied to DVSS | 1                | l          |                  | U                                    |
|                          |   | Sz <sup>(3)</sup>       | X                | Х          | Х                | 1                                    |
|                          |   | P3.2 (I/O)              | I: 0; O: 1       | 0          | 0                | 0                                    |
|                          |   | UCB1SOMI/UCB1SCL        | X <sup>(2)</sup> | 0          | 1                | 0                                    |
|                          |   | N/A                     | 0                | 4          | 1                | 0                                    |
| P3.2/UCB1SOMI/UCB1SCL/Sz | 2 | Internally tied to DVSS | 1                | 1          | U                | U                                    |
|                          |   |                         | 0                | 1          | 1                | 0                                    |
|                          |   |                         | 1                | l          | I                | U                                    |
|                          |   | Sz <sup>(3)</sup>       | X                | Х          | Х                | 1                                    |
|                          |   | P3.3 (I/O)              | I: 0; O: 1       | 0          | 0                | 0                                    |
|                          |   | N/A                     | 0                | 0          | 4                | 0                                    |
|                          |   | Internally tied to DVSS | 1                | 0          | 1                | U                                    |
| P3.3/TA1.1/TB0CLK/Sz     | 3 | TA1.CCI1A               | 0                |            | 0                |                                      |
| F3.3/TAT.1/TBUCLN/32     | 3 | TA1.1                   | 1                | 1          | U                | 0<br>0<br>0<br>0<br>1<br>0<br>0<br>0 |
|                          |   | TB0CLK                  | 0                | 1          | 1                | 0                                    |
|                          |   | Internally tied to DVSS | 1                | I          | 1                | U                                    |
|                          |   | Sz <sup>(3)</sup>       | X                | Х          | Х                | 1                                    |

X = Don't care

Direction controlled by eUSCI\_B1 module.

The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



# 表 6-25. Port P3 (P3.4 to P3.7) Pin Functions

| DIN NAME (D2 v)                    |   |                         | СО               | CONTROL BITS AND SIGNALS (1) |          |            |  |
|------------------------------------|---|-------------------------|------------------|------------------------------|----------|------------|--|
| PIN NAME (P3.x)                    | X | FUNCTION P3DIR          | P3DIR.x          | P3SEL1.x                     | P3SEL0.x | LCDSz      |  |
|                                    |   | P3.4 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0          |  |
|                                    |   | UCA1SIMO/UCA1TXD        | X <sup>(2)</sup> | 0                            | 1        | 0          |  |
|                                    |   | TB0CCI0A                | 0                | 4                            | 0        | 0          |  |
| P3.4/UCA1SIMO/UCA1TXD/TB0.0/<br>Sz | 4 | TB0.0                   | 1                | 1                            | 0        | Ü          |  |
| 02                                 |   | N/A                     | 0                | 4                            | 4        | LCDSz<br>0 |  |
|                                    |   | Internally tied to DVSS | 1                | 1                            | 1        |            |  |
|                                    |   | Sz <sup>(3)</sup>       | X                | Х                            | Х        | 1          |  |
|                                    |   | P3.5 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0          |  |
|                                    |   | UCA1SOMI/UCA1RXD        | X <sup>(2)</sup> | 0                            | 1        | 0          |  |
|                                    |   | TB0CCI1A                | 0                | 4                            |          | 0          |  |
| P3.5/UCA1SOMI/UCA1RXD/TB0.1/<br>Sz | 5 | TB0.1                   | 1                | 1                            | 0        | Ü          |  |
| 02                                 |   | N/A                     | 0                | 4                            | 4        | 0          |  |
|                                    |   | Internally tied to DVSS | 1                | 1                            | 1        | 0          |  |
|                                    |   | Sz <sup>(3)</sup>       | Х                | Х                            | Х        | 1          |  |
|                                    |   | P3.6 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0          |  |
|                                    |   | UCA1CLK                 | X <sup>(2)</sup> | 0                            | 1        | 0          |  |
|                                    |   | TB0CCI2A                | 0                | 4                            | 0        | 0          |  |
| P3.6/UCA1CLK/TB0.2/Sz              | 6 | TB0.2                   | 1                | 1                            | 0        | U          |  |
|                                    |   | N/A                     | 0                | 4                            | ,        | 0          |  |
|                                    |   | Internally tied to DVSS | 1                | 1                            | 1        | U          |  |
|                                    |   | Sz <sup>(3)</sup>       | Х                | Х                            | Х        | 1          |  |
|                                    |   | P3.7 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0          |  |
|                                    |   | UCA1STE                 | X <sup>(2)</sup> | 0                            | 1        | 0          |  |
|                                    |   | TB0CCI3B                | 0                | 4                            |          | 0          |  |
| P3.7/UCA1STE/TB0.3/Sz              | 7 | TB0.3                   | 1                | 1                            | 0        | U          |  |
|                                    |   | N/A                     | 0                | _                            | 1        | 0          |  |
|                                    |   | Internally tied to DVSS | 1                | 1                            |          | U          |  |
|                                    |   | Sz <sup>(3)</sup>       | X                | Х                            | Х        | 1          |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.

<sup>(3)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



## 6.11.24.8 Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-26 and 表 6-27 summarize the selection of the pin function.

#### 表 6-26. Port P4 (P4.0 to P4.3) Pin Functions

| DIN NAME (D4 v)                                                      |              | FUNCTION                | CO               | NTROL BITS | S <sup>(1)</sup> |       |
|----------------------------------------------------------------------|--------------|-------------------------|------------------|------------|------------------|-------|
| PIN NAME (P4.X)                                                      | X            | FUNCTION                | P4DIR.x          | P4SEL1.x   | P4SEL0.x         | LCDSz |
| P4.0/UCB1SIMO/UCB1SDA/MCLK/<br>Sz  P4.1/UCB1SOMI/UCB1SCL/ACLK/<br>Sz | <del> </del> | P4.0 (I/O)              | I: 0; O: 1       | 0          | 0                | 0     |
|                                                                      |              | N/A                     | 0                | 0          | 1                | 0     |
|                                                                      |              | Internally tied to DVSS | 1                |            |                  | 0     |
|                                                                      | 0            | UCB1SIMO/UCB1SDA        | X <sup>(2)</sup> | 1          | 0                | 0     |
|                                                                      |              | N/A                     | 0                | 4          | 4                | 0     |
|                                                                      |              | MCLK                    | 1                | 1          | 1                | U     |
|                                                                      |              | Sz <sup>(3)</sup>       | X                | X          | X                | 1     |
|                                                                      |              | P4.1 (I/O)              | I: 0; O: 1       | 0          | 0                | 0     |
|                                                                      |              | N/A                     | 0                | 0          | 1                | 0     |
|                                                                      |              | Internally tied to DVSS | 1                |            | l                | U     |
|                                                                      | 1            | UCB1SOMI/UCB1SCL        | X <sup>(2)</sup> | 1          | 0                | 0     |
|                                                                      |              | N/A                     | 0                | 1          | 1                | 0     |
|                                                                      |              | ACLK                    | 1                | ı          |                  | U     |
|                                                                      |              | Sz <sup>(3)</sup>       | X                | Х          | X                | 1     |
|                                                                      |              | P4.2 (I/O)              | I: 0; O: 1       | 0          | 0                | 0     |
|                                                                      |              | UCA0SIMO/UCA0TXD        | X <sup>(4)</sup> | 0          | 1                | 0     |
| P4.2/UCA0SIMO/UCA0TXD/                                               | 2            | UCB1CLK                 | X <sup>(2)</sup> | 1          | 0                | 0     |
| UCB1CLK/Sz                                                           |              | N/A                     | 0                | 1          | 4                | 0     |
|                                                                      |              | Internally tied to DVSS | 1                | ı          | 1                | U     |
|                                                                      |              | Sz <sup>(3)</sup>       | X                | X          | X                | 1     |
|                                                                      |              | P4.3 (I/O)              | I: 0; O: 1       | 0          | 0                | 0     |
|                                                                      |              | UCA0SOMI/UCA0RXD        | X <sup>(4)</sup> | 0          | 1                | 0     |
| P4.3/UCA0SOMI/UCA0RXD/                                               | 3            | UCB1STE                 | X <sup>(2)</sup> | 1          | 0                | 0     |
| UCB1STE/Sz                                                           | 3            | N/A                     | 0                | 1          | 1                | 0     |
|                                                                      |              | Internally tied to DVSS | 1                |            |                  | U     |
|                                                                      |              | Sz <sup>(3)</sup>       | X                | Х          | Х                | 1     |

X = Don't care

104

Direction controlled by eUSCI\_B1 module.

The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures. Direction controlled by eUSCI\_A0 module.



## 表 6-27. Port P4 (P4.4 to P4.7) Pin Functions

| PIN NAME (P4.x)                    |   | FUNCTION P4             | СО               | CONTROL BITS AND SIGNALS (1) |          |       |  |
|------------------------------------|---|-------------------------|------------------|------------------------------|----------|-------|--|
|                                    | X |                         | P4DIR.x          | P4SEL1.x                     | P4SEL0.x | LCDSz |  |
|                                    |   | P4.4 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0     |  |
|                                    |   | N/A                     | 0                |                              | 1        | 0     |  |
|                                    |   | Internally tied to DVSS | 1                | 0                            |          | 0     |  |
| P4.4/UCB1STE/TA1CLK/Sz             | 4 | UCB1STE                 | X <sup>(2)</sup> | 1                            | 0        | 0     |  |
|                                    |   | TA1CLK                  | 0                | 1                            | 1        | 0     |  |
|                                    |   | Internally tied to DVSS | 1                | 1                            | '        | U     |  |
|                                    |   | Sz <sup>(3)</sup>       | X                | X                            | Х        | 1     |  |
|                                    |   | P4.5 (I/O)              | l: 0; O: 1       | 0                            | 0        | 0     |  |
|                                    |   | N/A                     | 0                | 0                            | 1        | 0     |  |
|                                    | 5 | Internally tied to DVSS | 1                |                              |          | U     |  |
| P4.5/UCB1CLK/TA1.0/Sz              |   | UCB1CLK                 | X <sup>(2)</sup> | 1                            | 0        | 0     |  |
|                                    |   | TA1CCI0A                | 0                | 1                            | 1        | 0     |  |
|                                    |   | TA1.0                   | 1                |                              |          | 0     |  |
|                                    |   | Sz <sup>(3)</sup>       | X                | X                            | X        | 1     |  |
|                                    | 6 | P4.6 (I/O)              | l: 0; O: 1       | 0                            | 0        | 0     |  |
|                                    |   | N/A                     | 0                | 0                            | 1        | 0     |  |
| 24.6/1/004004004004004004          |   | Internally tied to DVSS | 1                |                              |          | 0     |  |
| P4.6/UCB1SIMO/UCB1SDA/TA1.1/<br>Sz |   | UCB1SIMO/UCB1SDA        | X <sup>(2)</sup> | 1                            | 0        | 0     |  |
| _                                  |   | TA1CCI1A                | 0                | 1                            | 1        | 0     |  |
|                                    |   | TA1.1                   | 1                |                              |          |       |  |
|                                    |   | Sz <sup>(3)</sup>       | X                | X                            | Х        | 1     |  |
|                                    |   | P4.7 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0     |  |
|                                    |   | N/A                     | 0                | 0                            | 1        | 0     |  |
|                                    |   | Internally tied to DVSS | 1                | U                            | 1        | U     |  |
| P4.7/UCB1SOMI/UCB1SCL/TA1.2/<br>Sz | 7 | UCB1SOMI/UCB1SCL        | X <sup>(2)</sup> | 1                            | 0        | 0     |  |
|                                    |   | TA1CCI2A                | 0                | 1                            | 1        |       |  |
|                                    |   | TA1.2                   | 1                |                              |          | 0     |  |
|                                    |   | Sz <sup>(3)</sup>       | X                | Х                            | Х        | 1     |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B1 module.

<sup>(3)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



## 6.11.24.9 Port P5 (P5.0 to P5.7) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-28 and 表 6-29 summarize the selection of the pin function.

## 表 6-28. Port P5 (P5.0 to P5.3) Pin Functions

| DIM MAME (DE)             |   |                         | СО               | CONTROL BITS AND SIGN |          |       |  |
|---------------------------|---|-------------------------|------------------|-----------------------|----------|-------|--|
| PIN NAME (P5.x)           | Х | FUNCTION                | P5DIR.x          | P5SEL1.x              | P5SEL0.x | LCDSz |  |
|                           |   | P5.0 (I/O)              | I: 0; O: 1       | 0                     | 0        | 0     |  |
|                           |   | TA1CCI1A                | 0                |                       | 4        | ^     |  |
|                           |   | TA1.1                   | 1                | 0                     | P5SEL0.x | Ü     |  |
| DE 0/EAA 4/MCU K/C-       |   | N/A                     | 0                | 4                     | 0        | LCDSz |  |
| P5.0/TA1.1/MCLK/Sz        | 0 | Internally tied to DVSS | 1                | 1                     | U        | U     |  |
|                           |   | N/A                     | 0                | 1                     | 4        | 0     |  |
|                           |   | MCLK                    | 1                |                       | I        | U     |  |
|                           |   | Sz <sup>(2)</sup>       | X                | Х                     | Х        | 1     |  |
|                           |   | P5.1 (I/O)              | I: 0; O: 1       | 0                     | 0        | 0     |  |
|                           |   | TA1CCI2A                | 0                | 0                     | 1        | 0     |  |
|                           |   | TA1.2                   | 1                | U                     |          | U     |  |
| DE 4/TA4 2/S-             | 1 | N/A                     | 0                | 1                     | 0        | 0     |  |
| P5.1/TA1.2/Sz             | 1 | Internally tied to DVSS | 1                | I                     |          | U     |  |
|                           |   | N/A                     | 0                | 1                     | 1        | 0     |  |
|                           |   | N/A                     | 1                |                       |          | U     |  |
|                           |   | Sz <sup>(2)</sup>       | X                | X                     | Х        | 1     |  |
|                           |   | P5.2 (I/O)              | I: 0; O: 1       | 0                     | 0        | 0     |  |
|                           |   | TA1CCI0B                | 0                | 0                     | 1        | 0     |  |
|                           |   | TA1.0                   | 1                |                       |          | U     |  |
| P5.2/TA1.0/TA1CLK/ACLK/Sz | 2 | TA1CLK                  | 0                | 1                     | 0        | 0     |  |
| F5.2/1A1.0/1A1CLN/ACLN/32 |   | Internally tied to DVSS | 1                | I                     | U        | U     |  |
|                           |   | N/A                     | 0                | 1                     | 4        | 0     |  |
|                           |   | ACLK                    | 1                | ı                     | 1        | U     |  |
|                           |   | Sz <sup>(2)</sup>       | X                | Х                     | X        | 1     |  |
|                           |   | P5.3 (I/O)              | I: 0; O: 1       | 0                     | 0        | 0     |  |
|                           |   | N/A                     | 0                | - 0                   | 1        | 0     |  |
| P5.3/UCB1STE/Sz           |   | Internally tied to DVSS | 1                | U                     | 1        | U     |  |
|                           | 3 | UCB1STE                 | X <sup>(3)</sup> | 1                     | 0        | 0     |  |
|                           |   | N/A                     | 0                | 1                     | 1        | 0     |  |
|                           |   | Internally tied to DVSS | 1                |                       |          | U     |  |
|                           |   | Sz <sup>(2)</sup>       | X                | Х                     | Х        | 1     |  |

106

The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.

Direction controlled by eUSCI\_B1 module.



# 表 6-29. Port P5 (P5.4 to P5.7) Pin Functions

| PIN NAME (P5.x)          |   | FUNCTION COPE P5DIR.x   | СО               | CONTROL BITS AND SIGNALS (1) |          |          |  |
|--------------------------|---|-------------------------|------------------|------------------------------|----------|----------|--|
|                          | x |                         | P5DIR.x          | P5SEL1.x                     | P5SEL0.x | LCDSz    |  |
|                          |   | P5.4 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0        |  |
|                          |   | UCA1SIMO/UCA1TXD        | X <sup>(2)</sup> | 0                            | 1        | 0        |  |
|                          |   | N/A                     | 0                | 4                            | 0        | 0        |  |
| P5.4/UCA1SIMO/UCA1TXD/Sz | 4 | Internally tied to DVSS | 1                | 1                            |          |          |  |
|                          |   | N/A                     | 0                | 1                            | 1        | 0        |  |
|                          |   | Internally tied to DVSS | 1                | 1                            |          | <u> </u> |  |
|                          |   | Sz <sup>(3)</sup>       | X                | Х                            | X        | 1        |  |
|                          |   | P5.5 (I/O)              | l: 0; O: 1       | 0                            | 0        | 0        |  |
|                          |   | UCA1SOMI/UCA1RXD        | X <sup>(2)</sup> | 0                            | 1        | 0        |  |
|                          |   | N/A                     | 0                | 1                            | 0        | 0        |  |
| P5.5/UCA1SOMI/UCA1RXD/Sz | 5 | Internally tied to DVSS | 1                |                              |          | 0        |  |
|                          |   | N/A                     | 0                | 1                            | 1        | 0        |  |
|                          |   | Internally tied to DVSS | 1                |                              |          |          |  |
|                          |   | Sz <sup>(3)</sup>       | X                | Х                            | X        | 1        |  |
|                          |   | P5.6 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0        |  |
|                          |   | UCA1CLK                 | X <sup>(2)</sup> | 0                            | 1        | 0        |  |
|                          |   | N/A                     | 0                | 1                            | 0        | 0        |  |
| P5.6/UCA1CLK/Sz          | 6 | Internally tied to DVSS | 1                |                              |          |          |  |
|                          |   | N/A                     | 0                | 1                            | 1        | 0        |  |
|                          |   | Internally tied to DVSS | 1                |                              |          |          |  |
|                          |   | Sz <sup>(3)</sup>       | X                | X                            | X        | 1        |  |
|                          |   | P5.7 (I/O)              | I: 0; O: 1       | 0                            | 0        | 0        |  |
|                          |   | UCA1STE                 | X <sup>(2)</sup> | 0                            | 1        | 0        |  |
|                          |   | N/A                     | 0                | 1                            | 0        | 0        |  |
| P5.7/UCA1STE/TB0CLK/Sz   | 7 | Internally tied to DVSS | 1                | I                            | U        |          |  |
|                          |   | TB0CLK                  | 0                | 1                            | 1        | 0        |  |
|                          |   | Internally tied to DVSS | 1                |                              |          | 0        |  |
|                          |   | Sz <sup>(3)</sup>       | X                | X                            | X        | 1        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.

<sup>(3)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.

## 6.11.24.10 Port P6 (P6.0 to P6.6) Input/Output With Schmitt Trigger

图 6-6 shows the port diagram. 表 6-30 and 表 6-31 summarize the selection of the pin function.



A. The inputs from several pins toward a module are ORed together.

NOTE: Functional representation only.

图 6-6. Port P6 (P6.0 to P6.6) Diagram



# 表 6-30. Port P6 (P6.0 to P6.2) Pin Functions

| DIN NAME (DC)   |   | FUNCTION                | CO         | NTROL BITS | AND SIGNALS | S <sup>(1)</sup> |
|-----------------|---|-------------------------|------------|------------|-------------|------------------|
| PIN NAME (P6.x) | X | P6DIR.x                 |            | P6SEL1.x   | P6SEL0.x    | LCDSz            |
|                 |   | P6.0 (I/O)              | I: 0; O: 1 | 0          | 0           | -                |
|                 |   | N/A                     | 0          | 0          | 1           |                  |
| P6.0/R23        | 0 | Internally tied to DVSS | 1          | U          | l           | _                |
|                 | 0 | N/A                     | 0          | 4          | 0           |                  |
|                 |   | Internally tied to DVSS | 1          |            | U           | _                |
|                 |   | R23 <sup>(2)</sup>      | X          | 1          | 1           | _                |
|                 |   | P6.1 (I/O)              | I: 0; O: 1 | 0          | 0           | _                |
|                 |   | N/A                     | 0          | 0          | 4           |                  |
| DC 4/D42/LCDDEF |   | Internally tied to DVSS | 1          | 0          | '           | _                |
| P6.1/R13/LCDREF | 1 | N/A                     | 0          | 1          | 0           |                  |
|                 |   | Internally tied to DVSS | 1          | 1          |             | _                |
|                 |   | R13/LCDREF (2)          | X          | 1          | 1           | -                |
|                 |   | P6.2 (I/O)              | I: 0; O: 1 | 0          | 0           | _                |
|                 |   | N/A                     | 0          | 0          | 1           |                  |
| D6 2/COLIT/D02  | 2 | COUT                    | 1          | 0          | <b>I</b>    | _                |
| P6.2/COUT/R03   | 2 | N/A                     | 0          | 4          | 0           |                  |
|                 |   | Internally tied to DVSS | 1          | 1          | 0           | _                |
|                 |   | R03 <sup>(2)</sup>      | Х          | 1          | 1           | _                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P6SEL1.x and P6SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 表 6-31. Port P6 (P6.3 to P6.6) Pin Functions

| DIN NAME (DO.)      |   | F11110=1011             | СО         | NTROL BITS | AND SIGNALS | CONTROL BITS AND SIGNALS (1) |  |  |  |  |
|---------------------|---|-------------------------|------------|------------|-------------|------------------------------|--|--|--|--|
| PIN NAME (P6.x)     | X | FUNCTION                | P6DIR.x    | P6SEL1.x   | P6SEL0.x    | LCDSz                        |  |  |  |  |
|                     |   | P6.3 (I/O)              | I: 0; O: 1 | 0          | 0           | _                            |  |  |  |  |
|                     |   | N/A                     | 0          | 0          | 4           |                              |  |  |  |  |
| P6.3/COM0           | 3 | Internally tied to DVSS | 1          | 0          | 1           | _                            |  |  |  |  |
| P6.3/COIVIO         | 3 | N/A                     | 0          | 1          | 0           |                              |  |  |  |  |
|                     |   | Internally tied to DVSS | 1          |            | 0           | _                            |  |  |  |  |
|                     |   | COM0 (2)                | Х          | 1          | 1           | _                            |  |  |  |  |
|                     |   | P6.4 (I/O)              | I: 0; O: 1 | 0          | 0           | _                            |  |  |  |  |
|                     |   | TB0CCI0B                | 0          | 0          | 1           |                              |  |  |  |  |
| P6.4/TB0.0/COM1     | 4 | TB0.0                   | 1          | 0          | I           | _                            |  |  |  |  |
|                     | 4 | N/A                     | 0          | 1          | 0           |                              |  |  |  |  |
|                     |   | Internally tied to DVSS | 1          | '          | U           | _                            |  |  |  |  |
|                     |   | COM1 (2)                | Х          | 1          | 1           | -                            |  |  |  |  |
|                     |   | P6.5 (I/O)              | I: 0; O: 1 | 0          | 0           | -                            |  |  |  |  |
|                     |   | TB0CCI1A                | 0          | 0          | 1           |                              |  |  |  |  |
| P6.5/TB0.1/COM2     | 5 | TB0.1                   | 1          | 0          |             | _                            |  |  |  |  |
| F6.3/1B0.1/COIVI2   | 3 | N/A                     | 0          | 1          | 0           |                              |  |  |  |  |
|                     |   | Internally tied to DVSS | 1          |            | U           | _                            |  |  |  |  |
|                     |   | COM2 <sup>(2)</sup>     | Х          | 1          | 1           | -                            |  |  |  |  |
|                     |   | P6.6 (I/O)              | I: 0; O: 1 | 0          | 0           | -                            |  |  |  |  |
|                     |   | TB0CCI2A                | 0          | 0          | 1           |                              |  |  |  |  |
| P6.6/TB0.2/COM3     | 6 | TB0.2                   | 1          |            | 1           |                              |  |  |  |  |
| P0.0/ I BU.2/CUIVI3 | 6 | N/A                     | 0          | 1          | 0           |                              |  |  |  |  |
|                     |   | Internally tied to DVSS | 1          | 1          | 0           | _                            |  |  |  |  |
|                     |   | COM3 <sup>(2)</sup>     | Х          | 1          | 1           | _                            |  |  |  |  |

X = Don't care

Setting P6SEL1.x and P6SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.11.24.11 Port P6 (P6.7) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-32 summarizes the selection of the pin function.

#### 表 6-32. Port P6 (P6.7) Pin Functions

| DIN NAME (DC v) |   | FUNCTION                | CONTROL BITS AND SIGNALS (1) |          |          |       |  |
|-----------------|---|-------------------------|------------------------------|----------|----------|-------|--|
| PIN NAME (P6.x) | X | FUNCTION                | P6DIR.x                      | P6SEL1.x | P6SEL0.x | LCDSz |  |
|                 |   | P6.7 (I/O)              | I: 0; O: 1                   | 0        | 0        | 0     |  |
|                 |   | TA0CLK                  | 0                            | 0        | 1        | 0     |  |
|                 |   | Internally tied to DVSS | 1                            | 0        |          | 0     |  |
| DC 7/TAOCL K/C- | _ | N/A                     | 0                            | 4        | 0        | 0     |  |
| P6.7/TA0CLK/Sz  | 7 | Internally tied to DVSS | 1                            | 1        | 0        |       |  |
|                 |   | N/A                     | 0                            | 4        | 4        | 0     |  |
|                 |   | Internally tied to DVSS | 1                            |          | <b>I</b> | 0     |  |
|                 |   | Sz <sup>(2)</sup>       | Х                            | Х        | Х        | 1     |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



# 6.11.24.12 Port P7 (P7.0 to P7.7) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-33 and 表 6-34 summarize the selection of the pin function.

#### 表 6-33. Port P7 (P7.0 to P7.3) Pin Functions

|                      |   |                         | СО         | NTROL BITS | AND SIGNALS | S <sup>(1)</sup> |
|----------------------|---|-------------------------|------------|------------|-------------|------------------|
| PIN NAME (P7.x)      | X | FUNCTION                | P7DIR.x    | P7SEL1.x   | P7SEL0.x    | LCDSz            |
|                      |   | P7.0 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                      |   | TA0CLK                  | 0          |            |             | •                |
|                      |   | Internally tied to DVSS | 1          | 0          | 1           | 0                |
| D7 0/TA 0 0 1 1/10 - |   | N/A                     | 0          | 4          |             | 0                |
| P7.0/TA0CLK/Sz       | 0 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                      |   | N/A                     | 0          | 4          | 4           | 0                |
|                      |   | Internally tied to DVSS | 1          | 1          | 1           | 0                |
|                      |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                      |   | P7.1 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
| P7.1/TA0.0/ACLK/Sz   |   | TA0CCI0B                | 0          | 0          | ,           | 0                |
|                      |   | TA0.0                   | 1          | 0          | 1           | 0                |
|                      |   | N/A                     | 0          | 4          |             | 0                |
|                      | 1 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                      |   | N/A                     | 0          | 4          | 1           | 0                |
|                      |   | ACLK                    | 1          | 1          | '           | 0                |
|                      |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                      |   | P7.2 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                      |   | TA0CCI1A                | 0          | 0          | 1           | 0                |
|                      |   | TA0.1                   | 1          | 0          |             | 0                |
| D7 0/TA 0 4/C-       |   | N/A                     | 0          | 4          | 0           | 0                |
| P7.2/TA0.1/Sz        | 2 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                      |   | N/A                     | 0          | 4          |             | 0                |
|                      |   | N/A                     | 1          | 1          | 1           | 0                |
|                      |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                      |   | P7.3 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                      |   | TA0CCI2A                | 0          | 0          | 1           | 0                |
|                      |   | TA0.2                   | 1          |            | 1           | U                |
| D7 2/TAO 2/C~        |   | N/A                     | 0          | 4          | 0           | 0                |
| P7.3/TA0.2/Sz        | 3 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                      |   | N/A                     | 0          | 4          | 1           | 0                |
|                      |   | Internally tied to DVSS | 1          | 1          |             | 0                |
|                      |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



# 表 6-34. Port P7 (P7.4 to P7.7) Pin Functions

| DIM MAME (DZ.)        |   | FUNCTION                | СО         | NTROL BITS | AND SIGNALS | S <sup>(1)</sup> |
|-----------------------|---|-------------------------|------------|------------|-------------|------------------|
| PIN NAME (P7.x)       | X | FUNCTION                | P7DIR.x    | P7SEL1.x   | P7SEL0.x    | LCDSz            |
|                       |   | P7.4 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | N/A                     | 0          | 0          | ,           | 0                |
|                       |   | Internally tied to DVSS | 1          | 0          | 1           | 0                |
| D7 4/0MOLIK/0-        |   | N/A                     | 0          | 4          | 0           | 0                |
| P7.4/SMCLK/Sz         | 4 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                       |   | N/A                     | 0          |            |             |                  |
|                       |   | SMCLK                   | 1          | 1          | 1           | 0                |
|                       |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                       |   | P7.5 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | TA0CCI2A                | 0          |            |             |                  |
|                       |   | TA0.2                   | 1          | 0          | 1           | 0                |
|                       | _ | N/A                     | 0          |            |             |                  |
| P7.5/TA0.2/Sz         | 5 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                       |   | N/A                     | 0          |            |             |                  |
|                       |   | Internally tied to DVSS | 1          | 1          | 1           | 0                |
|                       |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                       |   | P7.6 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | TA0CCI1A                | 0          |            | 1           |                  |
|                       |   | TA0.1                   | 1          | 0          |             | 0                |
| DT 0/T40 4/0          |   | N/A                     | 0          |            | _           |                  |
| P7.6/TA0.1/Sz         | 6 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                       |   | N/A                     | 0          |            |             |                  |
|                       |   | Internally tied to DVSS | 1          | 1          | 1           | 0                |
|                       |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                       |   | P7.7 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | N/A                     | 0          |            |             |                  |
|                       |   | Internally tied to DVSS | 1          | 0          | 1           | 0                |
|                       |   | TA1.CCI2A               | 0          |            |             |                  |
| P7.7/TA1.2/TB0OUTH/Sz | 7 | TA1.2                   | 1          | 1          | 0           | 0                |
|                       |   | TB0OUTH                 | 0          |            | 1           |                  |
|                       |   | Internally tied to DVSS | 1          | 1          |             | 0                |
|                       |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



# 6.11.24.13 Port P8 (P8.0 to P8.3) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-35 summarizes the selection of the pin function.

### 表 6-35. Port P8 (P8.0 to P8.3) Pin Functions

| DIM MANE (DO.)   |   | FUNCTION                | СО         | NTROL BITS | AND SIGNALS | S <sup>(1)</sup> |
|------------------|---|-------------------------|------------|------------|-------------|------------------|
| PIN NAME (P8.x)  | X | FUNCTION                | P8DIR.x    | P8SEL1.x   | P8SEL0.x    | LCDSz            |
|                  |   | P8.0 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                  |   | N/A                     | 0          |            | 4           | 0                |
|                  |   | Internally tied to DVSS | 1          | 0          | 1           | 0                |
| D0 0/DTCCL 1//C- |   | N/A                     | 0          | 4          | 0           | 0                |
| P8.0/RTCCLK/Sz   | 0 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                  |   | N/A                     | 0          | 4          | 4           | 0                |
|                  |   | RTCCLK                  | 1          | 1          | 1           | 0                |
|                  |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                  |   | P8.1 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                  |   | N/A                     | 0          | 0          | 1           | 0                |
|                  |   | Internally tied to DVSS | 1          |            |             |                  |
| D /D             |   | N/A                     | 0          |            |             |                  |
| P8.1/DMAE0/Sz    | 1 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                  |   | DMA0E                   | 0          |            |             | _                |
|                  |   | Internally tied to DVSS | 1          | 1          | 1           | 0                |
|                  |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                  |   | P8.2 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                  |   | N/A                     | 0          |            | 1           | 0                |
|                  |   | Internally tied to DVSS | 1          | 0          |             |                  |
| Do 0/0           |   | N/A                     | 0          |            | _           |                  |
| P8.2/Sz          | 2 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                  |   | N/A                     | 0          |            |             |                  |
|                  |   | Internally tied to DVSS | 1          | 1          | 1           | 0                |
|                  |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |
|                  |   | P8.3 (I/O)              | I: 0; O: 1 | 0          | 0           | 0                |
|                  |   | N/A                     | 0          | _          | _           |                  |
|                  |   | Internally tied to DVSS | 1          | 0          | 1           | 0                |
|                  |   | N/A                     | 0          |            | _           |                  |
| P8.3/MCLK/Sz     | 3 | Internally tied to DVSS | 1          | 1          | 0           | 0                |
|                  |   | N/A                     | 0          |            |             |                  |
|                  |   | MCLK                    | 1          | 1          | 1           | 0                |
|                  |   | Sz <sup>(2)</sup>       | Х          | Х          | Х           | 1                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.



#### 6.11.24.14 Port P8 (P8.4 to P8.7) Input/Output With Schmitt Trigger

图 6-7 shows the port diagram. 表 6-36 summarizes the selection of the pin function.



NOTE: Functional representation only.

图 6-7. Port P8 (P8.4 to P8.7) Diagram



#### 表 6-36. Port P8 (P8.4 to P8.7) Pin Functions

| DIV 14445 (Do. ) |   |                         | CONTRO     | L BITS AND SI | GNALS (1) |  |
|------------------|---|-------------------------|------------|---------------|-----------|--|
| PIN NAME (P8.x)  | X | FUNCTION                | P8DIR.x    | P8SEL1.x      | P8SEL0.x  |  |
|                  |   | P8.4 (I/O)              | I: 0; O: 1 | 0             | 0         |  |
|                  |   | N/A                     | 0          | 0             | 4         |  |
| D0 4/47/07       |   | Internally tied to DVSS | 1          | 0             | 1         |  |
| P8.4/A7/C7       | 4 | N/A                     | 0          | - 1           | 0         |  |
|                  |   | Internally tied to DVSS | 1          | 1             | 0         |  |
|                  |   | A7/C7 (2) (3)           | Х          | 1             | 1         |  |
|                  |   | P8.5 (I/O)              | I: 0; O: 1 | 0             | 0         |  |
| P8.5/A6/C6       |   | N/A                     | 0          | 0             | 4         |  |
|                  | - | Internally tied to DVSS | 1          | 0             | 1         |  |
|                  | 5 | N/A                     | 0          | 4             | 0         |  |
|                  |   | Internally tied to DVSS | 1          | 1             | 0         |  |
|                  |   | A6/C6 (2) (3)           | Х          | 1             | 1         |  |
|                  |   | P8.6 (I/O)              | I: 0; O: 1 | 0             | 0         |  |
|                  |   | N/A                     | 0          | 0             | 1         |  |
| D0 0/A5/05       | 6 | Internally tied to DVSS | 1          | 0             | 1         |  |
| P8.6/A5/C5       | 6 | N/A                     | 0          |               | 0         |  |
|                  |   | Internally tied to DVSS | 1          | 1             | 0         |  |
|                  |   | A5/C5 (2) (3)           | Х          | 1             | 1         |  |
|                  |   | P8.7 (I/O)              | I: 0; O: 1 | 0             | 0         |  |
|                  |   | N/A                     | 0          | 0             | 4         |  |
| D0 7/84/04       | - | Internally tied to DVSS | 1          | 0             | 1         |  |
| P8.7/A4/C4       | 7 | N/A                     | 0          | 4             | 0         |  |
|                  |   | Internally tied to DVSS | 1          | 1             | 0         |  |
|                  |   | A4/C4 (2) (3)           | X          | 1             | 1         |  |

X = Don't care

Setting P8SEL1.x and P8SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Setting the CEPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPD.x bit.



# 6.11.24.15 Port P9 (P9.0 to P9.3) Input/Output With Schmitt Trigger

图 6-8 shows the port diagram. 表 6-37 summarizes the selection of the pin function.



NOTE: Functional representation only.

图 6-8. Port P9 (P9.0 to P9.3) Diagram



# 表 6-37. Port P9 (P9.0 to P9.3) Pin Functions

| DIN NAME (DO)                |   | FUNCTION                  | CONTRO     | CONTROL BITS AND SIGNALS (1) |          |  |  |
|------------------------------|---|---------------------------|------------|------------------------------|----------|--|--|
| PIN NAME (P9.x)              | Х | FUNCTION                  | P9DIR.x    | P9SEL1.x                     | P9SEL0.x |  |  |
|                              |   | P9.0 (I/O)                | I: 0; O: 1 | 0                            | 0        |  |  |
|                              |   | N/A                       | 0          | 0                            | 1        |  |  |
| P9.0/ESICH0/ESITEST0/A8/C8   | 0 | Internally tied to DVSS   | 1          | 0                            | ı        |  |  |
|                              |   | ESITESTO <sup>(2)</sup>   | X          | 1                            | 0        |  |  |
|                              |   | ESICH0/A8/C8 (2)(3)(4)    | Х          | 1                            | 1        |  |  |
| P9.1/ESICH1/ESITEST1/A9/C9   |   | P9.1 (I/O)                | I: 0; O: 1 | 0                            | 0        |  |  |
|                              |   | N/A                       | 0          | 0                            | 4        |  |  |
|                              | 1 | Internally tied to DVSS   | 1          | 0                            | 1        |  |  |
|                              |   | ESITEST1 <sup>(2)</sup>   | Х          | 1                            | 0        |  |  |
|                              |   | ESICH1/A9/C9 (2)(3)(4)    | Х          | 1                            | 1        |  |  |
|                              |   | P9.2 (I/O)                | I: 0; O: 1 | 0                            | 0        |  |  |
|                              |   | N/A                       | 0          | 0                            | 4        |  |  |
| P9.2/ESICH2/ESITEST2/A10/C10 | 2 | Internally tied to DVSS   | 1          | 0                            | 1        |  |  |
|                              |   | ESITEST2 <sup>(2)</sup>   | X          | 1                            | 0        |  |  |
|                              |   | ESICH2/A10/C10 (2)(3)(4)  | Х          | 1                            | 1        |  |  |
|                              |   | P9.3 (I/O)                | I: 0; O: 1 | 0                            | 0        |  |  |
|                              |   | N/A                       | 0          | 0                            |          |  |  |
| P9.3/ESICH3/ESITEST3/A11/C11 | 3 | Internally tied to DVSS   | 1          | 0                            | 1        |  |  |
|                              |   | ESITEST3 <sup>(2)</sup>   | Х          | 1                            | 0        |  |  |
|                              |   | ESICH3/A11/C11 (2) (3)(4) | Х          | 1                            | 1        |  |  |

X = Don't care

Setting P9SEL1.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Setting the CEPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPD.x bit.

Depending on the configuration of the ESI module other ESICHx pins are stimulated as well and thus should have the input Schmitt

triggers disabled (with P9SEL1.x = 1) and cannot be used as digital I/O, ADC or comparator inputs.



# 6.11.24.16 Port P9 (P9.4 to P9.7) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-38 summarizes the selection of the pin function.



NOTE: Functional representation only.

图 6-9. Port P9 (P9.4 to P9.7) Diagram

MSP430FR59891 MSP430FR5988 MSP430FR5987 MSP430FR5986



#### 表 6-38. Port P9 (P9.4 to P9.7) Pin Functions

| DIN MAME (DO)        |   | FUNCTION                  | CONTRO     | L BITS AND SIG | GNALS (1) |
|----------------------|---|---------------------------|------------|----------------|-----------|
| PIN NAME (P9.x)      | X | FUNCTION                  | P9DIR.x    | P9SEL1.x       | P9SEL0.x  |
|                      |   | P9.4 (I/O)                | I: 0; O: 1 | 0              | 0         |
|                      |   | N/A                       | 0          | 0              | 4         |
| DO 4/FCICIO/A40/C40  | , | Internally tied to DVSS   | 1          | 0              | 1         |
| P9.4/ESICI0/A12/C12  | 4 | N/A                       | 0          | 4              | 0         |
|                      |   | Internally tied to DVSS   | 1          | 1              | 0         |
|                      |   | ESICI0/A12/C12 (2) (3)(4) | Х          | 1              | 1         |
|                      |   | P9.5 (I/O)                | I: 0; O: 1 | 0              | 0         |
| P9.5/ESICI1/A13/C13  |   | N/A                       | 0          |                | ,         |
|                      | _ | Internally tied to DVSS   | 1          | 0              | 1         |
|                      | 5 | N/A                       | 0          | _              |           |
|                      |   | Internally tied to DVSS   | 1          | 1              | 0         |
|                      |   | ESICI1/A13/C13 (2) (3)(4) | Х          | 1              | 1         |
|                      |   | P9.6 (I/O)                | I: 0; O: 1 | 0              | 0         |
|                      |   | N/A                       | 0          |                | ,         |
| Do 0/501010/A44/044  |   | Internally tied to DVSS   | 1          | 0              | 1         |
| P9.6/ESICI2/A14/C14  | 6 | N/A                       | 0          | _              |           |
|                      |   | Internally tied to DVSS   | 1          | 1              | 0         |
|                      |   | ESICI2/A14/C14 (2) (3)(4) | Х          | 1              | 1         |
|                      |   | P9.7 (I/O)                | I: 0; O: 1 | 0              | 0         |
|                      |   | N/A                       | 0          | 0              |           |
| D0 7/F0/0/0/4/F/0/4F | _ | Internally tied to DVSS   | 1          | 0              | 1         |
| P9.7/ESICI3/A15/C15  | 7 | N/A                       | 0          | _              |           |
|                      |   | Internally tied to DVSS   | 1          | 1              | 0         |
|                      |   | ESICI3/A15/C15 (2) (3)(4) | Х          | 1              | 1         |

X = Don't care

120

Setting P9SEL1.x and P9SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Setting the CEPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPD.x bit.

Depending on the configuration of the ESI module, other ESICI2/ pins are used, and thus should have the input Schmitt triggers disabled (with P9SEL1.x = 1 and P9SEL0.x = 1) and cannot be used as digital I/O, ADC, or comparator inputs.



### 6.11.24.17 Port P10 (P10.0 to P10.2) Input/Output With Schmitt Trigger

For the pin diagram, see 图 6-2. 表 6-39 summarizes the selection of the pin function.

#### 表 6-39. Port P10 (P10.0 to P10.2) Pin Functions

| DINI MAME (DAGA)      |   | k FUNCTION              | СО         | NTROL BITS | AND SIGNALS | S <sup>(1)</sup> |
|-----------------------|---|-------------------------|------------|------------|-------------|------------------|
| PIN NAME (P10.x)      | X | FUNCTION                | P10DIR.x   | P10SEL1.x  | P10SEL0.x   | LCDSz            |
|                       |   | P10.0 (I/O)             | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | N/A                     | 0          | 0          | 4           | 0                |
|                       |   | Internally tied to DVSS | 1          | 0          | 1           | 0                |
| P10.0/SMCLK/Sz        | 0 | N/A                     | 0          | 1          | 0           | 0                |
| F 10.0/31VICER/32     | 0 | Internally tied to DVSS | 1          | ı          | U           | U                |
|                       |   | N/A                     | 0          | 1          | 1           | 0                |
|                       |   | SMCLK                   | 1          | ı          | I           | U                |
|                       |   | Sz <sup>(2)</sup>       | X          | Х          | Х           | 1                |
|                       |   | P10.1 (I/O)             | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | TA0.CCI0B               | 0          | 0          | 1           | 0                |
|                       |   | TA0.0                   | 1          | U          | Į.          | 0                |
| P10.1/TA0.0/Sz        | 1 | N/A                     | 0          | 1          | 0           | 0                |
| F 10.1/1A0.0/32       | ' | Internally tied to DVSS | 1          | '          | 0           | 0                |
|                       |   | N/A                     | 0          | 1          | 1           | 0                |
|                       |   | Internally tied to DVSS | 1          | 1          |             | 0                |
|                       |   | Sz <sup>(2)</sup>       | X          | Х          | Х           | 1                |
|                       |   | P10.2 (I/O)             | I: 0; O: 1 | 0          | 0           | 0                |
|                       |   | TA1.CCI0B               | 0          | 0          | 1           | 0                |
|                       |   | TA1.0                   | 1          | U          | Į.          | U                |
| P10.2/TA1.0/SMCLK/Sz  | 2 | N/A                     | 0          | 1          | 0           | 0                |
| 1 10.2/1A1.0/SWICEW32 | 2 | Internally tied to DVSS | 1          | I          | U           | U                |
|                       |   | N/A                     | 0          | 1          | 1           | 0                |
|                       |   | SMCLK                   | 1          | I          | I           | <u> </u>         |
|                       |   | Sz <sup>(2)</sup>       | X          | Х          | X           | 1                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The associated LCD segment is package dependent. See the Signal Descriptions tables and Pin Diagrams figures.

#### 6.11.24.18 Port PJ (PJ.4 and PJ.5) Input/Output With Schmitt Trigger

图 6-10 and 图 6-11 show the port diagrams. 表 6-40 summarizes the selection of the pin function.



NOTE: Functional representation only.

图 6-10. Port PJ (PJ.4) Diagram





NOTE: Functional representation only.

图 6-11. Port PJ (PJ.5) Diagram



#### 表 6-40. Port PJ (PJ.4 and PJ.5) Pin Functions

|                 |   |                         |            | COI                | NTROL BITS         | AND SIGNAL | S <sup>(1)</sup> |                  |
|-----------------|---|-------------------------|------------|--------------------|--------------------|------------|------------------|------------------|
| PIN NAME (PJ.x) | x | FUNCTION                | PJDIR.x    | PJSEL1.5           | PJSEL0.5           | PJSEL1.4   | PJSEL0.4         | LFXT<br>BYPASS   |
| PJ.4/LFXIN      |   | PJ.4 (I/O)              | I: 0; O: 1 | Х                  | Χ                  | 0          | 0                | Χ                |
|                 |   | N/A                     | 0          | X                  | X                  | 1          | X                | Х                |
|                 | 4 | Internally tied to DVSS | 1          |                    | ı                  | ٨          | ^                |                  |
|                 |   | LFXIN crystal mode (2)  | Χ          | X                  | Χ                  | 0          | 1                | 0                |
|                 |   | LFXIN bypass mode (2)   | Χ          | X                  | Χ                  | 0          | 1                | 1                |
|                 |   |                         |            | 0                  | 0                  | 0          | 0                | 0                |
|                 |   | PJ.5 (I/O)              | I: 0; O: 1 |                    |                    | 1          | Х                | 0                |
|                 |   |                         |            |                    |                    | Х          | Х                | 1 <sup>(3)</sup> |
|                 |   |                         |            |                    | see <sup>(4)</sup> | 0          | 0                | 0                |
| DIE/IEVOUT      | 5 | N/A                     | 0          | see <sup>(4)</sup> |                    | 1          | Х                |                  |
| PJ.5/LFXOUT     | Э |                         |            |                    |                    | Х          | Х                | 1 <sup>(3)</sup> |
|                 |   |                         |            |                    |                    | 0          | 0                | 0                |
|                 |   | Internally tied to DVSS | 1          | see <sup>(4)</sup> | see <sup>(4)</sup> | 1          | Х                |                  |
|                 |   |                         |            |                    |                    | Х          | Х                | 1 <sup>(3)</sup> |
|                 |   | LFXOUT crystal mode (2) | Х          | Х                  | Х                  | 0          | 1                | 0                |

Setting PJSEL1.4 = 0 and PJSEL0.4 = 1 causes the general-purpose I/O to be disabled. When LFXTBYPASS = 0, PJ.4 and PJ.5 are configured for crystal operation and PJSEL1.5 and PJSEL0.5 are don't care. When LFXTBYPASS = 1, PJ.4 is configured for bypass operation and PJ.5 is configured as general-purpose I/O.

When PJ.4 is configured in bypass mode, PJ.5 is configured as general-purpose I/O.
With PJSEL0.5 = 1 or PJSEL1.5 =1 the general-purpose I/O functionality is disabled. No input function is available. When configured as output, the pin is actively pulled to zero.



# 6.11.24.19 Port PJ (PJ.6 and PJ.7) Input/Output With Schmitt Trigger

图 6-12 and 图 6-13 show the port diagrams. 表 6-41 summarizes the selection of the pin function.



NOTE: Functional representation only.

图 6-12. Port PJ (PJ.6) Diagram



NOTE: Functional representation only.

图 6-13. Port PJ (PJ.7) Diagram



#### 表 6-41. Port PJ (PJ.6 and PJ.7) Pin Functions

|                 |   |                         |            | COI                  | NTROL BITS         | AND SIGNAL | S <sup>(1)</sup> |                  |  |
|-----------------|---|-------------------------|------------|----------------------|--------------------|------------|------------------|------------------|--|
| PIN NAME (PJ.x) | x | FUNCTION                | PJDIR.x    | PJSEL1.7             | PJSEL0.7           | PJSEL1.6   | PJSEL0.6         | HFXT<br>BYPASS   |  |
|                 |   | PJ.6 (I/O)              | I: 0; O: 1 | X                    | Х                  | 0          | 0                | Х                |  |
|                 |   | N/A                     | 0          | Х                    | V                  | 4          | V                | V                |  |
| PJ.6/HFXIN      | 6 | Internally tied to DVSS | 1          | X X                  | 1                  | X          | Х                |                  |  |
|                 |   | HFXIN crystal mode (2)  | Х          | Х                    | Х                  | 0          | 1                | 0                |  |
|                 |   | HFXIN bypass mode (2)   | Х          | Х                    | Х                  | 0          | 1                | 1                |  |
|                 |   |                         |            |                      |                    | 0          | 0                | 0                |  |
|                 |   | PJ.7 (I/O)              | I: 0; O: 1 | 0                    | 0                  | 1          | Х                | 0                |  |
|                 |   |                         |            |                      |                    | Х          | Х                | 1 <sup>(3)</sup> |  |
|                 |   |                         |            | 0 see <sup>(4)</sup> | see <sup>(4)</sup> | 0          | 0                | 0                |  |
| DI 7/LIEVOLIT   | 7 | N/A                     | 0          |                      |                    | 1          | Х                | 0                |  |
| PJ.7/HFXOUT     | ′ |                         |            |                      |                    | Х          | Х                | 1 <sup>(3)</sup> |  |
|                 |   |                         |            |                      |                    | 0          | 0                | 0                |  |
|                 |   | Internally tied to DVSS | 1          | see <sup>(4)</sup>   | see <sup>(4)</sup> | 1          | Х                |                  |  |
|                 |   |                         |            |                      |                    | Х          | Х                | 1 <sup>(3)</sup> |  |
|                 |   | HFXOUT crystal mode (2) | Х          | Х                    | Х                  | 0          | 1                | 0                |  |

Setting PJSEL1.6 = 0 and PJSEL0.6 = 1 causes the general-purpose I/O to be disabled. When HFXTBYPASS = 0, PJ.6 and PJ.7 are configured for crystal operation and PJSEL1.6 and PJSEL0.7 are don't care. When HFXTBYPASS = 1, PJ.6 is configured for bypass operation and PJ.7 is configured as general-purpose I/O.

When PJ.6 is configured in bypass mode, PJ.7 is configured as general-purpose I/O.
With PJSEL0.7 = 1 or PJSEL1.7 =1 the general-purpose I/O functionality is disabled. No input function is available. When configured as output, the pin is actively pulled to zero.



#### 6.11.24.20 Port PJ (PJ.0 to PJ.3) JTAG Pins TDO, TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger

图 6-14 shows the port diagram. 表 6-42 summarizes the selection of the pin function.



NOTE: Functional representation only.

图 6-14. Port PJ (PJ.0 to PJ.3) Diagram



#### 表 6-42. Port PJ (PJ.0 to PJ.3) Pin Functions

| DIN NAME (D I ×)  |               | FUNCTION                       | CONTROL BITS OR SIGNALS (1) |          |          |
|-------------------|---------------|--------------------------------|-----------------------------|----------|----------|
| PIN NAME (PJ.x)   | X             | FUNCTION                       | PJDIR.x                     | PJSEL1.x | PJSEL0.x |
|                   |               | PJ.0 (I/O) <sup>(2)</sup>      | I: 0; O: 1                  | 0        | 0        |
|                   |               | TDO (3)                        | Х                           | Х        | Х        |
|                   |               | TB0OUTH                        | 0                           |          |          |
| PJ.0/TDO/TB0OUTH/ |               | SMCLK <sup>(4)</sup>           | 1                           | 0        | 1        |
| SMCLK/SRSCG1      | 0             | N/A                            | 0                           | _        |          |
|                   |               | CPU Status Register Bit SCG1   | 1                           | 1        | 0        |
|                   |               | N/A                            | 0                           |          | _        |
|                   |               | Internally tied to DVSS        | 1                           | 1        | 1        |
|                   |               | PJ.1 (I/O) <sup>(2)</sup>      | I: 0; O: 1                  | 0        | 0        |
|                   |               | TDI/TCLK (3) (5)               | X                           | Х        | Х        |
|                   |               | N/A                            | 0                           |          | 1        |
| PJ.1/TDI/TCLK/    |               | MCLK                           | 1                           | 0        |          |
| MCLK/SRSCG0       | 1             | N/A                            | 0                           |          | 0        |
|                   |               | CPU Status Register Bit SCG0   | 1                           | 1        |          |
|                   |               | N/A                            | 0                           | 1        | 1        |
|                   |               | Internally tied to DVSS        | 1                           |          |          |
|                   |               | PJ.2 (I/O) (2)                 | I: 0; O: 1                  | 0        | 0        |
|                   |               | TMS (3) (5)                    | Х                           | Х        | Х        |
|                   |               | N/A                            | 0                           | _        | 1        |
| PJ.2/TMS/ACLK/    |               | ACLK                           | 1                           | 0        |          |
| SROSCOFF          | 2             | N/A                            | 0                           |          |          |
|                   |               | CPU Status Register Bit OSCOFF | 1                           | 1        | 0        |
|                   |               | N/A                            | 0                           |          | 1        |
|                   |               | Internally tied to DVSS        | 1                           | 1        |          |
|                   |               | PJ.3 (I/O) <sup>(2)</sup>      | I: 0; O: 1                  | 0        | 0        |
|                   | TCK (3) (5) X | Х                              | Х                           |          |          |
| PJ.3/TCK/COUT/    |               | N/A                            | 0                           | _        | _        |
|                   | ·, CO         | COUT                           | 1                           | 0        | 1        |
| SRCPUOFF          | 3             | N/A                            | 0                           | _        | _        |
|                   |               | CPU Status Register Bit CPUOFF | 1                           | 1        | 0        |
|                   |               | N/A                            | 0                           | +        |          |
|                   |               | Internally tied to DVSS 1      | 1                           |          |          |

X = Don't care

Default condition

The pin direction is controlled by the JTAG module. JTAG mode selection is made through the SYS module or by the Spy-Bi-Wire 4-wire entry sequence. Neither PJSEL1.x and PJSEL0.x nor CEPD.x bits have an effect in these cases.

Do not use this pin as SMCLK output if the TB0OUTH functionality is used on any other pin. Select an alternative SMCLK output pin.

In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are don't care.



# 6.12 Device Descriptors (TLV)

表 6-43 summarizes the Device IDs. 表 6-44 lists the contents of the device descriptor tag-length-value (TLV) structure for each device type.

表 6-43. Device ID

| DEVICE        | DEVI   | CE ID  |
|---------------|--------|--------|
| DEVICE        | 01A05h | 01A04h |
| MSP430FR6989  | 081h   | 0A8h   |
| MSP430FR6988  | 081h   | 0A7h   |
| MSP430FR6987  | 081h   | 0A6h   |
| MSP430FR5989  | 081h   | 0ABh   |
| MSP430FR5988  | 081h   | 0AAh   |
| MSP430FR5987  | 081h   | 0A9h   |
| MSP430FR5986  | 081h   | 0DFh   |
| MSP430FR69891 | 081h   | 0A8h   |
| MSP430FR59891 | 081h   | 0ABh   |

130



# 表 6-44. Device Descriptor Table (1)

| DESCRIPTION |                                                | MSP430FRxx | xx (UART BSL) | MSP430FRxx | (xx1 (I <sup>2</sup> C BSL) |
|-------------|------------------------------------------------|------------|---------------|------------|-----------------------------|
|             |                                                | ADDRESS    | VALUE         | ADDRESS    | VALUE                       |
|             | Info length                                    | 01A00h     | 06h           | 01A00h     | 06h                         |
|             | CRC length                                     | 01A01h     | 06h           | 01A01h     | 06h                         |
|             | ODO stales                                     | 01A02h     | Per unit      | 01A02h     | Per unit                    |
|             | CRC value                                      | 01A03h     | Per unit      | 01A03h     | Per unit                    |
| Info Block  | 5 . 15                                         | 01A04h     | 0 ± 0.40      | 01A04h     | 0 ± 0 10                    |
|             | Device ID                                      | 01A05h     | See 表 6-43.   | 01A05h     | See 表 6-43.                 |
|             | Hardware revision                              | 01A06h     | Per unit      | 01A06h     | Per unit                    |
|             | Firmware revision                              | 01A07h     | Per unit      | 01A07h     | Per unit                    |
|             | Die record tag                                 | 01A08h     | 08h           | 01A08h     | 08h                         |
|             | Die record length                              | 01A09h     | 0Ah           | 01A09h     | 0Ah                         |
|             |                                                | 01A0Ah     | Per unit      | 01A0Ah     | Per unit                    |
|             |                                                | 01A0Bh     | Per unit      | 01A0Bh     | Per unit                    |
|             | Lot/wafer ID                                   | 01A0Ch     | Per unit      | 01A0Ch     | Per unit                    |
| 5. 5 .      |                                                | 01A0Dh     | Per unit      | 01A0Dh     | Per unit                    |
| Die Record  | 5. V                                           | 01A0Eh     | Per unit      | 01A0Eh     | Per unit                    |
|             | Die X position                                 | 01A0Fh     | Per unit      | 01A0Fh     | Per unit                    |
|             | Die Y position                                 | 01A10h     | Per unit      | 01A10h     | Per unit                    |
|             |                                                | 01A11h     | Per unit      | 01A11h     | Per unit                    |
|             | Test results                                   | 01A12h     | Per unit      | 01A12h     | Per unit                    |
|             |                                                | 01A13h     | Per unit      | 01A13h     | Per unit                    |
|             | ADC12B calibration tag                         | 01A14h     | 11h           | 01A14h     | 11h                         |
|             | ADC12B calibration length                      | 01A15h     | 10h           | 01A15h     | 10h                         |
|             |                                                | 01A16h     | Per unit      | 01A16h     | Per unit                    |
|             | ADC gain factor <sup>(2)</sup>                 | 01A17h     | Per unit      | 01A17h     | Per unit                    |
|             | ADO - (( 1(3)                                  | 01A18h     | Per unit      | 01A18h     | Per unit                    |
|             | ADC offset <sup>(3)</sup>                      | 01A19h     | Per unit      | 01A19h     | Per unit                    |
|             | ADC 1.2-V reference                            | 01A1Ah     | Per unit      | 01A1Ah     | Per unit                    |
|             | Temperature sensor 30°C                        | 01A1Bh     | Per unit      | 01A1Bh     | Per unit                    |
| ADC12B      | ADC 1.2-V reference                            | 01A1Ch     | Per unit      | 01A1Ch     | Per unit                    |
| Calibration | Temperature sensor 85°C                        | 01A1Dh     | Per unit      | 01A1Dh     | Per unit                    |
|             | ADC 2.0-V reference                            | 01A1Eh     | Per unit      | 01A1Eh     | Per unit                    |
|             | Temperature sensor 30°C                        | 01A1Fh     | Per unit      | 01A1Fh     | Per unit                    |
|             | ADC 2.0-V reference                            | 01A20h     | Per unit      | 01A20h     | Per unit                    |
|             | Temperature sensor 85°C                        | 01A21h     | Per unit      | 01A21h     | Per unit                    |
|             | ADC 2.5-V reference                            | 01A22h     | Per unit      | 01A22h     | Per unit                    |
|             | Temperature sensor 30°C                        | 01A23h     | Per unit      | 01A23h     | Per unit                    |
|             | ADC 2.5-V reference<br>Temperature sensor 85°C | 01A24h     | Per unit      | 01A24h     | Per unit                    |
|             |                                                | 01A25h     | Per unit      | 01A25h     | Per unit                    |

<sup>(1)</sup> NA = Not applicable, Per unit = Content can differ from device to device

<sup>(2)</sup> ADC gain: The gain correction factor is measured using the internal voltage reference with REFOUT = 0. Other settings (for example, with REFOUT = 1) can result in different correction factors.

<sup>(3)</sup> ADC offset: The offset correction factor is measured using the internal 2.5-V reference.



# 表 6-44. Device Descriptor Table (1) (continued)

| DESCRIPTION       |                                      | MSP430FRxx | xx (UART BSL) | MSP430FRxx | xx1 (I <sup>2</sup> C BSL) |
|-------------------|--------------------------------------|------------|---------------|------------|----------------------------|
|                   |                                      | ADDRESS    | VALUE         | ADDRESS    | VALUE                      |
|                   | REF calibration tag                  | 01A26h     | 12h           | 01A26h     | 12h                        |
|                   | REF calibration length               | 01A27h     | 06h           | 01A27h     | 06h                        |
|                   | DEE 4.0.1/ /                         | 01A28h     | Per unit      | 01A28h     | Per unit                   |
| DEE Oalthaattaa   | REF 1.2-V reference                  | 01A29h     | Per unit      | 01A29h     | Per unit                   |
| REF Calibration   | DEE 0.0.1/ (                         | 01A2Ah     | Per unit      | 01A2Ah     | Per unit                   |
|                   | REF 2.0-V reference                  | 01A2Bh     | Per unit      | 01A2Bh     | Per unit                   |
|                   | DEE 0.5.1/ /                         | 01A2Ch     | Per unit      | 01A2Ch     | Per unit                   |
|                   | REF 2.5-V reference                  | 01A2Dh     | Per unit      | 01A2Dh     | Per unit                   |
|                   | 128-bit random number tag            | 01A2Eh     | 15h           | 01A2Eh     | 15h                        |
|                   | Random number length                 | 01A2Fh     | 10h           | 01A2Fh     | 10h                        |
|                   |                                      | 01A30h     | Per unit      | 01A30h     | Per unit                   |
|                   |                                      | 01A31h     | Per unit      | 01A31h     | Per unit                   |
|                   |                                      | 01A32h     | Per unit      | 01A32h     | Per unit                   |
|                   |                                      | 01A33h     | Per unit      | 01A33h     | Per unit                   |
|                   |                                      | 01A34h     | Per unit      | 01A34h     | Per unit                   |
|                   |                                      | 01A35h     | Per unit      | 01A35h     | Per unit                   |
| Dan dans Niveshau |                                      | 01A36h     | Per unit      | 01A36h     | Per unit                   |
| Random Number     | 128-bit random number <sup>(4)</sup> | 01A37h     | Per unit      | 01A37h     | Per unit                   |
|                   |                                      | 01A38h     | Per unit      | 01A38h     | Per unit                   |
|                   |                                      | 01A39h     | Per unit      | 01A39h     | Per unit                   |
|                   |                                      | 01A3Ah     | Per unit      | 01A3Ah     | Per unit                   |
|                   |                                      | 01A3Bh     | Per unit      | 01A3Bh     | Per unit                   |
|                   |                                      | 01A3Ch     | Per unit      | 01A3Ch     | Per unit                   |
|                   |                                      | 01A3Dh     | Per unit      | 01A3Dh     | Per unit                   |
|                   |                                      | 01A3Eh     | Per unit      | 01A3Eh     | Per unit                   |
|                   |                                      | 01A3Fh     | Per unit      | 01A3Fh     | Per unit                   |
|                   | BSL tag                              | 01A40h     | 1Ch           | 01A40h     | 1Ch                        |
| Cl Configuration  | BSL length                           | 01A41h     | 02h           | 01A41h     | 02h                        |
| SSL Configuration | BSL interface                        | 01A42h     | 00h           | 01A42h     | 01h                        |
|                   | BSL interface configuration          | 01A43h     | 00h           | 01A43h     | 48h                        |
|                   |                                      |            |               |            |                            |

<sup>(4) 128-</sup>bit random number: The random number is generated during production test using the CryptGenRandom() function from Microsoft®.



# 6.13 Memory

表 6-45 summarizes the memory map.

# 表 6-45. Memory Organization<sup>(1)</sup>

|                                                                        |            | MSP430FRxxx9(1)                             | MSP430FRxxx8(1)                            | MSP430FRxxx7(1)                            | MSP430FRxxx6(1)                           |
|------------------------------------------------------------------------|------------|---------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|
| Memory (FRAM) Main: interrupt vectors and signatures Main: code memory | Total Size | 127KB<br>00FFFFh-00FF80h<br>023FFFh-004400h | 95KB<br>00FFFFh-00FF80h<br>01BFFFh-004400h | 63KB<br>00FFFFh-00FF80h<br>013FFFh-004400h | 47KB<br>00FFFFh-00FF80h<br>0FF7Fh-004400h |
| RAM                                                                    | Sect 1     | 2KB<br>0023FFh-001C00h                      | 2KB<br>0023FFh-001C00h                     | 2KB<br>0023FFh-001C00h                     | 2KB<br>0023FFh-001C00h                    |
| Boot memory (ROM)                                                      |            | 256 B<br>001BFFh-001B00h                    | 256 B<br>001BFFh-001B00h                   | 256 B<br>001BFFh-001B00h                   | 256 B<br>001BFFh-001B00h                  |
| Device Descriptor Info (TLV)                                           |            | 256 B<br>001AFFh-001A00h                    | 256 B<br>001AFFh-001A00h                   | 256 B<br>001AFFh-001A00h                   | 256 B<br>001AFFh-001A00h                  |
|                                                                        | Info A     | 128 B<br>0019FFh-001980h                    | 128 B<br>0019FFh–001980h                   | 128 B<br>0019FFh–001980h                   | 128 B<br>0019FFh-001980h                  |
| Information memory                                                     | Info B     | 128 B<br>00197Fh–001900h                    | 128 B<br>00197Fh–001900h                   | 128 B<br>00197Fh–001900h                   | 128 B<br>00197Fh–001900h                  |
| (FRAM)                                                                 | Info C     | 128 B<br>0018FFh–001880h                    | 128 B<br>0018FFh–001880h                   | 128 B<br>0018FFh–001880h                   | 128 B<br>0018FFh–001880h                  |
|                                                                        | Info D     | 128 B<br>00187Fh–001800h                    | 128 B<br>00187Fh–001800h                   | 128 B<br>00187Fh–001800h                   | 128 B<br>00187Fh–001800h                  |
|                                                                        | BSL 3      | 512 B<br>0017FFh–001600h                    | 512 B<br>0017FFh–001600h                   | 512 B<br>0017FFh–001600h                   | 512 B<br>0017FFh–001600h                  |
| Bootloader (BSL)                                                       | BSL 2      | 512 B<br>0015FFh–001400h                    | 512 B<br>0015FFh–001400h                   | 512 B<br>0015FFh–001400h                   | 512 B<br>0015FFh–001400h                  |
| memory (ROM)                                                           | BSL 1      | 512 B<br>0013FFh-001200h                    | 512 B<br>0013FFh-001200h                   | 512 B<br>0013FFh-001200h                   | 512 B<br>0013FFh-001200h                  |
|                                                                        | BSL 0      | 512 B<br>0011FFh–001000h                    | 512 B<br>0011FFh–001000h                   | 512 B<br>0011FFh–001000h                   | 512 B<br>0011FFh-001000h                  |
| Peripherals                                                            | Size       | 4KB<br>000FFFh-000020h                      | 4KB<br>000FFFh-000020h                     | 4KB<br>000FFFh-000020h                     | 4KB<br>000FFFh-000020h                    |
| Tiny RAM                                                               | Size       | 26 B<br>000001Fh-000006h                    | 26 B<br>000001Fh-000006h                   | 26 B<br>000001Fh–000006h                   | 26 B<br>000001Fh–000006h                  |
| Reserved (ROM)                                                         | Size       | 6 B<br>000005h–000000h                      | 6 B<br>000005h–000000h                     | 6 B<br>000005h–000000h                     | 6 B<br>000005h–000000h                    |

<sup>(1)</sup> All address space not listed is considered vacant memory.



# 6.13.1 Peripheral File Map

表 6-46 lists the base address for each available peripheral. 表 6-47 through 表 6-82 list the registers and their offsets for each peripheral.

表 6-46. Peripherals

| MODULE NAME                             | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|-----------------------------------------|--------------|-------------------------|
| Special Functions (see 表 6-47)          | 0100h        | 000h-01Fh               |
| PMM (see 表 6-48)                        | 0120h        | 000h-01Fh               |
| FRAM Control (see 表 6-49)               | 0140h        | 000h-00Fh               |
| CRC16 (see 表 6-50)                      | 0150h        | 000h-007h               |
| RAM Controller (see 表 6-51)             | 0158h        | 000h-001h               |
| Watchdog Timer (see 表 6-52)             | 015Ch        | 000h-001h               |
| CS (see 表 6-53)                         | 0160h        | 000h-00Fh               |
| SYS (see 表 6-54)                        | 0180h        | 000h-01Fh               |
| Shared Reference (see 表 6-55)           | 01B0h        | 000h-001h               |
| Port P1, P2 (see 表 6-56)                | 0200h        | 000h-01Fh               |
| Port P3, P4 (see 表 6-57)                | 0220h        | 000h-01Fh               |
| Port P5, P6 (see 表 6-58)                | 0240h        | 000h-01Fh               |
| Port P7, P8 (see 表 6-59)                | 0260h        | 000h-01Fh               |
| Port P9, P10 (see 表 6-60)               | 0280h        | 000h-01Fh               |
| Port PJ (see 表 6-61)                    | 0320h        | 000h-01Fh               |
| Timer_A TA0 (see 表 6-62)                | 0340h        | 000h-02Fh               |
| Timer_A TA1 (see 表 6-63)                | 0380h        | 000h-02Fh               |
| Timer_B TB0 (see 表 6-64)                | 03C0h        | 000h-02Fh               |
| Timer_A TA2 (see 表 6-65)                | 0400h        | 000h-02Fh               |
| Capacitive Touch I/O 0 (see 表 6-66)     | 0430h        | 000h-00Fh               |
| Timer_A TA3 (see 表 6-67)                | 0440h        | 000h-02Fh               |
| Capacitive Touch I/O 1 (see 表 6-68)     | 0470h        | 000h-00Fh               |
| Real-Time Clock (RTC_C) (see 表 6-69)    | 04A0h        | 000h-01Fh               |
| 32-Bit Hardware Multiplier (see 表 6-70) | 04C0h        | 000h-02Fh               |
| DMA General Control (see 表 6-71)        | 0500h        | 000h-00Fh               |
| DMA Channel 0 (see 表 6-71)              | 0510h        | 000h-00Fh               |
| DMA Channel 1 (see 表 6-71)              | 0520h        | 000h-00Fh               |
| DMA Channel 2 (see 表 6-71)              | 0530h        | 000h-00Fh               |
| MPU (see 表 6-72)                        | 05A0h        | 000h-00Fh               |
| eUSCI_A0 (see 表 6-73)                   | 05C0h        | 000h-01Fh               |
| eUSCI_A1 (see 表 6-74)                   | 05E0h        | 000h-01Fh               |
| eUSCI_B0 (see 表 6-75)                   | 0640h        | 000h-02Fh               |
| eUSCI_B1 (see 表 6-76)                   | 0680h        | 000h-02Fh               |
| ADC12_B (see 表 6-77)                    | 0800h        | 000h-09Fh               |
| Comparator_E (see 表 6-78)               | 08C0h        | 000h-00Fh               |
| CRC32 (see 表 6-79)                      | 0980h        | 000h-02Fh               |
| AES (see 表 6-80)                        | 09C0h        | 000h-00Fh               |
| LCD_C (see 表 6-81)                      | 0A00h        | 000h-05Fh               |
| ESI (see 表 6-82)                        | 0D00h        | 000h-09Fh               |
| ESI RAM (128 bytes)                     | 0E00h        | 00h-07Fh                |



#### 表 6-47. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

# 表 6-48. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| PMM control 0        | PMMCTL0  | 00h    |
| PMM interrupt flags  | PMMIFG   | 0Ah    |
| PM5 control 0        | PM5CTL0  | 10h    |

#### 表 6-49. FRAM Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| FRAM control 0       | FRCTL0   | 00h    |
| General control 0    | GCCTL0   | 04h    |
| General control 1    | GCCTL1   | 06h    |

#### 表 6-50. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

#### 表 6-51. RAM Controller Registers (Base Address: 0158h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| RAM controller control 0 | RCCTL0   | 00h    |

# 表 6-52. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

#### 表 6-53. CS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| CS control 0         | CSCTL0   | 00h    |
| CS control 1         | CSCTL1   | 02h    |
| CS control 2         | CSCTL2   | 04h    |
| CS control 3         | CSCTL3   | 06h    |
| CS control 4         | CSCTL4   | 08h    |
| CS control 5         | CSCTL5   | 0Ah    |
| CS control 6         | CSCTL6   | 0Ch    |

#### 表 6-54. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| System control       | SYSCTL   | 00h    |
| JTAG mailbox control | SYSJMBC  | 06h    |



# 表 6-54. SYS Registers (Base Address: 0180h) (continued)

| REGISTER DESCRIPTION        | REGISTER | OFFSET |
|-----------------------------|----------|--------|
| JTAG mailbox input 0        | SYSJMBI0 | 08h    |
| JTAG mailbox input 1        | SYSJMBI1 | 0Ah    |
| JTAG mailbox output 0       | SYSJMBO0 | 0Ch    |
| JTAG mailbox output 1       | SYSJMBO1 | 0Eh    |
| User NMI vector generator   | SYSUNIV  | 1Ah    |
| System NMI vector generator | SYSSNIV  | 1Ch    |
| Reset vector generator      | SYSRSTIV | 1Eh    |

# 表 6-55. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

# 表 6-56. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P1 input                 | P1IN     | 00h    |
| Port P1 output                | P1OUT    | 02h    |
| Port P1 direction             | P1DIR    | 04h    |
| Port P1 resistor enable       | P1REN    | 06h    |
| Port P1 selection 0           | P1SEL0   | 0Ah    |
| Port P1 selection 1           | P1SEL1   | 0Ch    |
| Port P1 interrupt vector word | P1IV     | 0Eh    |
| Port P1 complement selection  | P1SELC   | 16h    |
| Port P1 interrupt edge select | P1IES    | 18h    |
| Port P1 interrupt enable      | P1IE     | 1Ah    |
| Port P1 interrupt flag        | P1IFG    | 1Ch    |
| Port P2 input                 | P2IN     | 01h    |
| Port P2 output                | P2OUT    | 03h    |
| Port P2 direction             | P2DIR    | 05h    |
| Port P2 resistor enable       | P2REN    | 07h    |
| Port P2 selection 0           | P2SEL0   | 0Bh    |
| Port P2 selection 1           | P2SEL1   | 0Dh    |
| Port P2 complement selection  | P2SELC   | 17h    |
| Port P2 interrupt vector word | P2IV     | 1Eh    |
| Port P2 interrupt edge select | P2IES    | 19h    |
| Port P2 interrupt enable      | P2IE     | 1Bh    |
| Port P2 interrupt flag        | P2IFG    | 1Dh    |

# 表 6-57. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P3 input                 | P3IN     | 00h    |
| Port P3 output                | P3OUT    | 02h    |
| Port P3 direction             | P3DIR    | 04h    |
| Port P3 resistor enable       | P3REN    | 06h    |
| Port P3 selection 0           | P3SEL0   | 0Ah    |
| Port P3 selection 1           | P3SEL1   | 0Ch    |
| Port P3 interrupt vector word | P3IV     | 0Eh    |



# 表 6-57. Port P3, P4 Registers (Base Address: 0220h) (continued)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P3 complement selection  | P3SELC   | 16h    |
| Port P3 interrupt edge select | P3IES    | 18h    |
| Port P3 interrupt enable      | P3IE     | 1Ah    |
| Port P3 interrupt flag        | P3IFG    | 1Ch    |
| Port P4 input                 | P4IN     | 01h    |
| Port P4 output                | P4OUT    | 03h    |
| Port P4 direction             | P4DIR    | 05h    |
| Port P4 resistor enable       | P4REN    | 07h    |
| Port P4 selection 0           | P4SEL0   | 0Bh    |
| Port P4 selection 1           | P4SEL1   | 0Dh    |
| Port P4 complement selection  | P4SELC   | 17h    |
| Port P4 interrupt vector word | P4IV     | 1Eh    |
| Port P4 interrupt edge select | P4IES    | 19h    |
| Port P4 interrupt enable      | P4IE     | 1Bh    |
| Port P4 interrupt flag        | P4IFG    | 1Dh    |

# 表 6-58. Port P5, P6 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port P5 input                | P5IN     | 00h    |
| Port P5 output               | P5OUT    | 02h    |
| Port P5 direction            | P5DIR    | 04h    |
| Port P5 resistor enable      | P5REN    | 06h    |
| Port P5 selection 0          | P5SEL0   | 0Ah    |
| Port P5 selection 1          | P5SEL1   | 0Ch    |
| Reserved                     |          | 0Eh    |
| Port P5 complement selection | P5SELC   | 16h    |
| Reserved                     |          | 18h    |
| Reserved                     |          | 1Ah    |
| Reserved                     |          | 1Ch    |
| Port P6 input                | P6IN     | 01h    |
| Port P6 output               | P6OUT    | 03h    |
| Port P6 direction            | P6DIR    | 05h    |
| Port P6 resistor enable      | P6REN    | 07h    |
| Port P6 selection 0          | P6SEL0   | 0Bh    |
| Port P6 selection 1          | P6SEL1   | 0Dh    |
| Port P6 complement selection | P6SELC   | 17h    |
| Reserved                     |          | 1Eh    |
| Reserved                     |          | 19h    |
| Reserved                     |          | 1Bh    |
| Reserved                     |          | 1Dh    |

# 表 6-59. Port P7, P8 Registers (Base Address: 0260h)

| REGISTER DESCRIPTION    | REGISTER | OFFSET |
|-------------------------|----------|--------|
| Port P7 input           | P7IN     | 00h    |
| Port P7 output          | P7OUT    | 02h    |
| Port P7 direction       | P7DIR    | 04h    |
| Port P7 resistor enable | P7REN    | 06h    |



# 表 6-59. Port P7, P8 Registers (Base Address: 0260h) (continued)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port P7 selection 0          | P7SEL0   | 0Ah    |
| Port P7 selection 1          | P7SEL1   | 0Ch    |
| Reserved                     |          | 0Eh    |
| Port P7 complement selection | P7SELC   | 16h    |
| Reserved                     |          | 18h    |
| Reserved                     |          | 1Ah    |
| Reserved                     |          | 1Ch    |
| Port P8 input                | P8IN     | 01h    |
| Port P8 output               | P8OUT    | 03h    |
| Port P8 direction            | P8DIR    | 05h    |
| Port P8 resistor enable      | P8REN    | 07h    |
| Port P8 selection 0          | P8SEL0   | 0Bh    |
| Port P8 selection 1          | P8SEL1   | 0Dh    |
| Port P8 complement selection | P8SELC   | 17h    |
| Reserved                     |          | 1Eh    |
| Reserved                     |          | 19h    |
| Reserved                     |          | 1Bh    |
| Reserved                     |          | 1Dh    |

#### 表 6-60. Port P9, P10 Registers (Base Address: 0280h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P9 input                 | P9IN     | 00h    |
| Port P9 output                | P9OUT    | 02h    |
| Port P9 direction             | P9DIR    | 04h    |
| Port P9 resistor enable       | P9REN    | 06h    |
| Port P9 selection 0           | P9SEL0   | 0Ah    |
| Port P9 selection 1           | P9SEL1   | 0Ch    |
| Reserved                      |          | 0Eh    |
| Port P9 complement selection  | P9SELC   | 16h    |
| Reserved                      |          | 18h    |
| Reserved                      |          | 1Ah    |
| Reserved                      |          | 1Ch    |
| Port P10 input                | P10IN    | 01h    |
| Port P10 output               | P10OUT   | 03h    |
| Port P10 direction            | P10DIR   | 05h    |
| Port P10 resistor enable      | P10REN   | 07h    |
| Port P10 selection 0          | P10SEL0  | 0Bh    |
| Port P10 selection 1          | P10SEL1  | 0Dh    |
| Port P10 complement selection | P10SELC  | 17h    |
| Reserved                      |          | 1Eh    |
| Reserved                      |          | 19h    |
| Reserved                      |          | 1Bh    |
| Reserved                      |          | 1Dh    |



# 表 6-61. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port PJ input                | PJIN     | 00h    |
| Port PJ output               | PJOUT    | 02h    |
| Port PJ direction            | PJDIR    | 04h    |
| Port PJ resistor enable      | PJREN    | 06h    |
| Port PJ selection 0          | PJSEL0   | 0Ah    |
| Port PJ selection 1          | PJSEL1   | 0Ch    |
| Port PJ complement selection | PJSELC   | 16h    |

# 表 6-62. Timer\_A TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| Capture/compare control 3 | TA0CCTL3 | 08h    |
| Capture/compare control 4 | TA0CCTL4 | 0Ah    |
| TA0 counter               | TA0R     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| Capture/compare 3         | TA0CCR3  | 18h    |
| Capture/compare 4         | TA0CCR4  | 1Ah    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TAOIV    | 2Eh    |

# 表 6-63. Timer\_A TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |
| Capture/compare 0         | TA1CCR0  | 12h    |
| Capture/compare 1         | TA1CCR1  | 14h    |
| Capture/compare 2         | TA1CCR2  | 16h    |
| TA1 expansion 0           | TA1EX0   | 20h    |
| TA1 interrupt vector      | TA1IV    | 2Eh    |

# 表 6-64. Timer\_B TB0 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| Capture/compare control 3 | TB0CCTL3 | 08h    |
| Capture/compare control 4 | TB0CCTL4 | 0Ah    |



# 表 6-64. Timer\_B TB0 Registers (Base Address: 03C0h) (continued)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| Capture/compare control 5 | TB0CCTL5 | 0Ch    |
| Capture/compare control 6 | TB0CCTL6 | 0Eh    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| Capture/compare 3         | TB0CCR3  | 18h    |
| Capture/compare 4         | TB0CCR4  | 1Ah    |
| Capture/compare 5         | TB0CCR5  | 1Ch    |
| Capture/compare 6         | TB0CCR6  | 1Eh    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |

# 表 6-65. Timer\_A TA2 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA2 control               | TA2CTL   | 00h    |
| Capture/compare control 0 | TA2CCTL0 | 02h    |
| Capture/compare control 1 | TA2CCTL1 | 04h    |
| TA2 counter               | TA2R     | 10h    |
| Capture/compare 0         | TA2CCR0  | 12h    |
| Capture/compare 1         | TA2CCR1  | 14h    |
| TA2 expansion 0           | TA2EX0   | 20h    |
| TA2 interrupt vector      | TA2IV    | 2Eh    |

# 表 6-66. Capacitive Touch I/O 0 Registers (Base Address: 0430h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| Capacitive Touch I/O 0 control | CAPTIO0CTL | 0Eh    |

#### 表 6-67. Timer\_A TA3 Registers (Base Address: 0440h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA3 control               | TA3CTL   | 00h    |
| Capture/compare control 0 | TA3CCTL0 | 02h    |
| Capture/compare control 1 | TA3CCTL1 | 04h    |
| Capture/compare control 2 | TA3CCTL2 | 06h    |
| Capture/compare control 3 | TA3CCTL3 | 08h    |
| Capture/compare control 4 | TA3CCTL4 | 0Ah    |
| TA3 counter               | TA3R     | 10h    |
| Capture/compare 0         | TA3CCR0  | 12h    |
| Capture/compare 1         | TA3CCR1  | 14h    |
| Capture/compare 2         | TA3CCR2  | 16h    |
| Capture/compare 3         | TA3CCR3  | 18h    |
| Capture/compare 4         | TA3CCR4  | 1Ah    |
| TA3 expansion 0           | TA3EX0   | 20h    |
| TA3 interrupt vector      | TA3IV    | 2Eh    |



# 表 6-68. Capacitive Touch I/O 1 Registers (Base Address: 0470h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| Capacitive Touch I/O 1 control | CAPTIO1CTL | 0Eh    |

# 表 6-69. RTC\_C Registers (Base Address: 04A0h)

| REGISTER DESCRIPTION         | REGISTER       | OFFSET |
|------------------------------|----------------|--------|
| RTC control 0                | RTCCTL0        | 00h    |
| RTC password                 | RTCPWD         | 01h    |
| RTC control 1                | RTCCTL1        | 02h    |
| RTC control 3                | RTCCTL3        | 03h    |
| RTC offset calibration       | RTCOCAL        | 04h    |
| RTC temperature compensation | RTCTCMP        | 06h    |
| RTC prescaler 0 control      | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control      | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0              | RTCPS0         | 0Ch    |
| RTC prescaler 1              | RTCPS1         | 0Dh    |
| RTC interrupt vector word    | RTCIV          | 0Eh    |
| RTC seconds/counter 1        | RTCSEC/RTCNT1  | 10h    |
| RTC minutes/counter 2        | RTCMIN/RTCNT2  | 11h    |
| RTC hours/counter 3          | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week/counter 4    | RTCDOW/RTCNT4  | 13h    |
| RTC days                     | RTCDAY         | 14h    |
| RTC month                    | RTCMON         | 15h    |
| RTC year                     | RTCYEAR        | 16h    |
| RTC alarm minutes            | RTCAMIN        | 18h    |
| RTC alarm hours              | RTCAHOUR       | 19h    |
| RTC alarm day of week        | RTCADOW        | 1Ah    |
| RTC alarm days               | RTCADAY        | 1Bh    |
| Binary-to-BCD conversion     | BIN2BCD        | 1Ch    |
| BCD-to-Binary conversion     | BCD2BIN        | 1Eh    |

# 表 6-70. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | REGISTER | OFFSET |
|---------------------------------------------------------|----------|--------|
| 16-bit operand 1 – multiply                             | MPY      | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS     | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC      | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS     | 06h    |
| 16-bit operand 2                                        | OP2      | 08h    |
| 16 x 16 result low word                                 | RESLO    | 0Ah    |
| 16 x 16 result high word                                | RESHI    | 0Ch    |
| 16 x 16 sum extension                                   | SUMEXT   | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L   | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H   | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L  | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H  | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L   | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H   | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L  | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H  | 1Eh    |



# 表 6-70. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h) (continued)

| REGISTER DESCRIPTION                      | REGISTER  | OFFSET |
|-------------------------------------------|-----------|--------|
| 32-bit operand 2 – low word               | OP2L      | 20h    |
| 32-bit operand 2 – high word              | OP2H      | 22h    |
| 32 × 32 result 0 – least significant word | RES0      | 24h    |
| 32 x 32 result 1                          | RES1      | 26h    |
| 32 × 32 result 2                          | RES2      | 28h    |
| 32 × 32 result 3 – most significant word  | RES3      | 2Ah    |
| MPY32 control 0                           | MPY32CTL0 | 2Ch    |

# 表 6-71. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |
| DMA module control 0                   | DMACTL0  | 00h    |
| DMA module control 1                   | DMACTL1  | 02h    |
| DMA module control 2                   | DMACTL2  | 04h    |
| DMA module control 3                   | DMACTL3  | 06h    |
| DMA module control 4                   | DMACTL4  | 08h    |
| DMA interrupt vector                   | DMAIV    | 0Eh    |

# 表 6-72. MPU Control Registers (Base Address: 05A0h)

| REGISTER DESCRIPTION                  | REGISTER   | OFFSET |
|---------------------------------------|------------|--------|
| MPU control 0                         | MPUCTL0    | 00h    |
| MPU control 1                         | MPUCTL1    | 02h    |
| MPU segmentation border 2             | MPUSEGB2   | 04h    |
| MPU segmentation border 1             | MPUSEGB1   | 06h    |
| MPU access management                 | MPUSAM     | 08h    |
| MPU IP control 0                      | MPUIPC0    | 0Ah    |
| MPU IP encapsulation segment border 2 | MPUIPSEGB2 | 0Ch    |
| MPU IP encapsulation segment border 1 | MPUIPSEGB1 | 0Eh    |



# 表 6-73. eUSCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA0CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA0CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA0BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA0BR1    | 07h    |
| eUSCI_A modulation control    | UCA0MCTLW  | 08h    |
| eUSCI_A status word           | UCA0STATW  | 0Ah    |
| eUSCI_A receive buffer        | UCA0RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA0TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA0ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA0IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA0IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA0IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA0IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA0IV     | 1Eh    |

# 表 6-74. eUSCI\_A1 Registers (Base Address:05E0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA1CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA1CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA1BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA1BR1    | 07h    |
| eUSCI_A modulation control    | UCA1MCTLW  | 08h    |
| eUSCI_A status word           | UCA1STATW  | 0Ah    |
| eUSCI_A receive buffer        | UCA1RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA1TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA1ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA1IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA1IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA1IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA1IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA1IV     | 1Eh    |

#### 表 6-75. eUSCI\_B0 Registers (Base Address: 0640h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| eUSCI_B control word 0         | UCB0CTLW0  | 00h    |
| eUSCI_B control word 1         | UCB0CTLW1  | 02h    |
| eUSCI_B bit rate 0             | UCB0BR0    | 06h    |
| eUSCI_B bit rate 1             | UCB0BR1    | 07h    |
| eUSCI_B status word            | UCB0STATW  | 08h    |
| eUSCI_B byte counter threshold | UCB0TBCNT  | 0Ah    |
| eUSCI_B receive buffer         | UCB0RXBUF  | 0Ch    |
| eUSCI_B transmit buffer        | UCB0TXBUF  | 0Eh    |
| eUSCI_B I2C own address 0      | UCB0I2COA0 | 14h    |
| eUSCI_B I2C own address 1      | UCB0I2COA1 | 16h    |
| eUSCI_B I2C own address 2      | UCB0I2COA2 | 18h    |
| eUSCI_B I2C own address 3      | UCB0I2COA3 | 1Ah    |
| eUSCI_B received address       | UCB0ADDRX  | 1Ch    |



# 表 6-75. eUSCI\_B0 Registers (Base Address: 0640h) (continued)

| REGISTER DESCRIPTION          | REGISTER    | OFFSET |
|-------------------------------|-------------|--------|
| eUSCI_B address mask          | UCB0ADDMASK | 1Eh    |
| eUSCI_B I2C slave address     | UCB0I2CSA   | 20h    |
| eUSCI_B interrupt enable      | UCB0IE      | 2Ah    |
| eUSCI_B interrupt flags       | UCB0IFG     | 2Ch    |
| eUSCI_B interrupt vector word | UCB0IV      | 2Eh    |

# 表 6-76. eUSCI\_B1 Registers (Base Address: 0680h)

| REGISTER DESCRIPTION           | REGISTER    | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB1CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB1CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB1BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB1BR1     | 07h    |
| eUSCI_B status word            | UCB1STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB1TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB1RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB1TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB1I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB1I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB1I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB1I2COA3  | 1Ah    |
| eUSCI_B received address       | UCB1ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB1ADDMASK | 1Eh    |
| eUSCI_B I2C slave address      | UCB1I2CSA   | 20h    |
| eUSCI_B interrupt enable       | UCB1IE      | 2Ah    |
| eUSCI_B interrupt flags        | UCB1IFG     | 2Ch    |
| eUSCI_B interrupt vector word  | UCB1IV      | 2Eh    |

# 表 6-77. ADC12\_B Registers (Base Address: 0800h)

| REGISTER DESCRIPTION                     | REGISTER   | OFFSET |
|------------------------------------------|------------|--------|
| ADC12_B control 0                        | ADC12CTL0  | 00h    |
| ADC12_B control 1                        | ADC12CTL1  | 02h    |
| ADC12_B control 2                        | ADC12CTL2  | 04h    |
| ADC12_B control 3                        | ADC12CTL3  | 06h    |
| ADC12_B window comparator low threshold  | ADC12LO    | 08h    |
| ADC12_B window comparator high threshold | ADC12HI    | 0Ah    |
| ADC12_B interrupt flag 0                 | ADC12IFGR0 | 0Ch    |
| ADC12_B Interrupt flag 1                 | ADC12IFGR1 | 0Eh    |
| ADC12_B interrupt flag 2                 | ADC12IFGR2 | 10h    |
| ADC12_B interrupt enable 0               | ADC12IER0  | 12h    |
| ADC12_B interrupt enable 1               | ADC12IER1  | 14h    |
| ADC12_B interrupt enable 2               | ADC12IER2  | 16h    |
| ADC12_B interrupt vector                 | ADC12IV    | 18h    |
| ADC12_B memory control 0                 | ADC12MCTL0 | 20h    |
| ADC12_B memory control 1                 | ADC12MCTL1 | 22h    |
| ADC12_B memory control 2                 | ADC12MCTL2 | 24h    |
| ADC12_B memory control 3                 | ADC12MCTL3 | 26h    |
| ADC12_B memory control 4                 | ADC12MCTL4 | 28h    |

144



## 表 6-77. ADC12\_B Registers (Base Address: 0800h) (continued)

| REGISTER DESCRIPTION      | REGISTER    | OFFSET |
|---------------------------|-------------|--------|
| ADC12_B memory control 5  | ADC12MCTL5  | 2Ah    |
| ADC12_B memory control 6  | ADC12MCTL6  | 2Ch    |
| ADC12_B memory control 7  | ADC12MCTL7  | 2Eh    |
| ADC12_B memory control 8  | ADC12MCTL8  | 30h    |
|                           |             |        |
| ADC12_B memory control 9  | ADC12MCTL10 | 32h    |
| ADC12_B memory control 10 | ADC12MCTL10 | 34h    |
| ADC12_B memory control 11 | ADC12MCTL11 | 36h    |
| ADC12_B memory control 12 | ADC12MCTL12 | 38h    |
| ADC12_B memory control 13 | ADC12MCTL13 | 3Ah    |
| ADC12_B memory control 14 | ADC12MCTL14 | 3Ch    |
| ADC12_B memory control 15 | ADC12MCTL15 | 3Eh    |
| ADC12_B memory control 16 | ADC12MCTL16 | 40h    |
| ADC12_B memory control 17 | ADC12MCTL17 | 42h    |
| ADC12_B memory control 18 | ADC12MCTL18 | 44h    |
| ADC12_B memory control 19 | ADC12MCTL19 | 46h    |
| ADC12_B memory control 20 | ADC12MCTL20 | 48h    |
| ADC12_B memory control 21 | ADC12MCTL21 | 4Ah    |
| ADC12_B memory control 22 | ADC12MCTL22 | 4Ch    |
| ADC12_B memory control 23 | ADC12MCTL23 | 4Eh    |
| ADC12_B memory control 24 | ADC12MCTL24 | 50h    |
| ADC12_B memory control 25 | ADC12MCTL25 | 52h    |
| ADC12_B memory control 26 | ADC12MCTL26 | 54h    |
| ADC12_B memory control 27 | ADC12MCTL27 | 56h    |
| ADC12_B memory control 28 | ADC12MCTL28 | 58h    |
| ADC12_B memory control 29 | ADC12MCTL29 | 5Ah    |
| ADC12_B memory control 30 | ADC12MCTL30 | 5Ch    |
| ADC12_B memory control 31 | ADC12MCTL31 | 5Eh    |
| ADC12_B memory 0          | ADC12MEM0   | 60h    |
| ADC12_B memory 1          | ADC12MEM1   | 62h    |
| ADC12_B memory 2          | ADC12MEM2   | 64h    |
| ADC12_B memory 3          | ADC12MEM3   | 66h    |
| ADC12_B memory 4          | ADC12MEM4   | 68h    |
| ADC12_B memory 5          | ADC12MEM5   | 6Ah    |
| ADC12_B memory 6          | ADC12MEM6   | 6Ch    |
| ADC12_B memory 7          | ADC12MEM7   | 6Eh    |
| ADC12_B memory 8          | ADC12MEM8   | 70h    |
| ADC12_B memory 9          | ADC12MEM9   | 72h    |
| ADC12_B memory 10         | ADC12MEM10  | 74h    |
| ADC12_B memory 11         | ADC12MEM11  | 76h    |
| ADC12_B memory 12         | ADC12MEM12  | 78h    |
| ADC12_B memory 13         | ADC12MEM13  | 7Ah    |
| ADC12_B memory 14         | ADC12MEM14  | 7Ch    |
| ADC12_B memory 15         | ADC12MEM15  | 7Eh    |
| ADC12_B memory 16         | ADC12MEM16  | 80h    |
| ADC12_B memory 17         | ADC12MEM17  | 82h    |
| ADC12_B memory 18         | ADC12MEM18  | 84h    |
| ADC12_B memory 19         | ADC12MEM19  | 86h    |



## 表 6-77. ADC12\_B Registers (Base Address: 0800h) (continued)

| REGISTER DESCRIPTION | REGISTER   | OFFSET |
|----------------------|------------|--------|
| ADC12_B memory 20    | ADC12MEM20 | 88h    |
| ADC12_B memory 21    | ADC12MEM21 | 8Ah    |
| ADC12_B memory 22    | ADC12MEM22 | 8Ch    |
| ADC12_B memory 23    | ADC12MEM23 | 8Eh    |
| ADC12_B memory 24    | ADC12MEM24 | 90h    |
| ADC12_B memory 25    | ADC12MEM25 | 92h    |
| ADC12_B memory 26    | ADC12MEM26 | 94h    |
| ADC12_B memory 27    | ADC12MEM27 | 96h    |
| ADC12_B memory 28    | ADC12MEM28 | 98h    |
| ADC12_B memory 29    | ADC12MEM29 | 9Ah    |
| ADC12_B memory 30    | ADC12MEM30 | 9Ch    |
| ADC12_B memory 31    | ADC12MEM31 | 9Eh    |

## 表 6-78. Comparator\_E Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION             | REGISTER | OFFSET |
|----------------------------------|----------|--------|
| Comparator control 0             | CECTL0   | 00h    |
| Comparator control 1             | CECTL1   | 02h    |
| Comparator control 2             | CECTL2   | 04h    |
| Comparator control 3             | CECTL3   | 06h    |
| Comparator interrupt             | CEINT    | 0Ch    |
| Comparator interrupt vector word | CEIV     | 0Eh    |

## 表 6-79. CRC32 Registers (Base Address: 0980h)

| REGISTER DESCRIPTION                   | REGISTER      | OFFSET |
|----------------------------------------|---------------|--------|
| CRC32 data input                       | CRC32DIW0     | 00h    |
| Reserved                               |               | 02h    |
| Reserved                               |               | 04h    |
| CRC32 data input reverse               | CRC32DIRBW0   | 06h    |
| CRC32 initialization and result word 0 | CRC32INIRESW0 | 08h    |
| CRC32 initialization and result word 1 | CRC32INIRESW1 | 0Ah    |
| CRC32 result reverse word 1            | CRC32RESRW1   | 0Ch    |
| CRC32 result reverse word 0            | CRC32RESRW1   | 0Eh    |
| CRC16 data input                       | CRC16DIW0     | 10h    |
| Reserved                               |               | 12h    |
| Reserved                               |               | 14h    |
| CRC16 data input reverse               | CRC16DIRBW0   | 16h    |
| CRC16 initialization and result word 0 | CRC16INIRESW0 | 18h    |
| Reserved                               |               | 1Ah    |
| Reserved                               |               | 1Ch    |
| CRC16 result reverse word 0            | CRC16RESRW1   | 1Eh    |
| Reserved                               |               | 20h    |
| Reserved                               |               | 22h    |
| Reserved                               |               | 24h    |
| Reserved                               |               | 26h    |
| Reserved                               |               | 28h    |
| Reserved                               |               | 2Ah    |
| Reserved                               |               | 2Ch    |

146



## 表 6-79. CRC32 Registers (Base Address: 0980h) (continued)

| REGISTER DESCRIPTION | REGISTER | OFFSET |  |
|----------------------|----------|--------|--|
| Reserved             |          | 2Eh    |  |

## 表 6-80. AES Accelerator Registers (Base Address: 09C0h)

| REGISTER DESCRIPTION                       | REGISTER | OFFSET |
|--------------------------------------------|----------|--------|
| AES accelerator control 0                  | AESACTL0 | 00h    |
| AES accelerator control 1                  | AESACTL1 | 02h    |
| AES accelerator status                     | AESASTAT | 04h    |
| AES accelerator key                        | AESAKEY  | 06h    |
| AES accelerator data in                    | AESADIN  | 008h   |
| AES accelerator data out                   | AESADOUT | 00Ah   |
| AES accelerator XORed data in              | AESAXDIN | 00Ch   |
| AES accelerator XORed data in (no trigger) | AESAXIN  | 00Eh   |

## 表 6-81. LCD\_C Registers (Base Address: 0A00h)

| REGISTER DESCRIPTION        | REGISTER   | OFFSET |
|-----------------------------|------------|--------|
| LCD_C control 0             | LCDCCTL0   | 000h   |
| LCD_C control 1             | LCDCCTL1   | 002h   |
| LCD_C blinking control      | LCDCBLKCTL | 004h   |
| LCD_C memory control        | LCDCMEMCTL | 006h   |
| LCD_C voltage control       | LCDCVCTL   | 008h   |
| LCD_C port control 0        | LCDCPCTL0  | 00Ah   |
| LCD_C port control 1        | LCDCPCTL1  | 00Ch   |
| LCD_C port control 2        | LCDCPCTL2  | 00Eh   |
| LCD_C charge pump control   | LCDCCPCTL  | 012h   |
| LCD_C interrupt vector      | LCDCIV     | 01Eh   |
| Static and 2 to 4 mux modes |            |        |
| LCD_C memory 1              | LCDM1      | 020h   |
| LCD_C memory 2              | LCDM2      | 021h   |
| LCD_C memory 3              | LCDM3      | 022h   |
| LCD_C memory 4              | LCDM4      | 023h   |
| LCD_C memory 5              | LCDM5      | 024h   |
| LCD_C memory 6              | LCDM6      | 025h   |
| LCD_C memory 7              | LCDM7      | 026h   |
| LCD_C memory 8              | LCDM8      | 027h   |
| LCD_C memory 9              | LCDM9      | 028h   |
| LCD_C memory 10             | LCDM10     | 029h   |
| LCD_C memory 11             | LCDM11     | 02Ah   |
| LCD_C memory 12             | LCDM12     | 02Bh   |
| LCD_C memory 13             | LCDM13     | 02Ch   |
| LCD_C memory 14             | LCDM14     | 02Dh   |
| LCD_C memory 15             | LCDM15     | 02Eh   |
| LCD_C memory 16             | LCDM16     | 02Fh   |
| LCD_C memory 17             | LCDM17     | 030h   |
| LCD_C memory 18             | LCDM18     | 031h   |
| LCD_C memory 19             | LCDM19     | 032h   |
| LCD_C memory 20             | LCDM20     | 033h   |
| LCD_C memory 21             | LCDM21     | 034h   |



## 表 6-81. LCD\_C Registers (Base Address: 0A00h) (continued)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| LCD_C memory 22          | LCDM22   | 035h   |
| Reserved                 |          | 036h   |
| Reserved                 |          | 037h   |
| LCD_C blinking memory 1  | LCDBM1   | 040h   |
| LCD_C blinking memory 2  | LCDBM2   | 041h   |
| LCD_C blinking memory 3  | LCDBM3   | 042h   |
| LCD_C blinking memory 4  | LCDBM4   | 043h   |
| LCD_C blinking memory 5  | LCDBM5   | 044h   |
| LCD_C blinking memory 6  | LCDBM6   | 045h   |
| LCD_C blinking memory 7  | LCDBM7   | 046h   |
| LCD_C blinking memory 8  | LCDBM8   | 047h   |
| LCD_C blinking memory 9  | LCDBM9   | 048h   |
| LCD_C blinking memory 10 | LCDBM10  | 049h   |
| LCD_C blinking memory 11 | LCDBM11  | 04Ah   |
| LCD_C blinking memory 12 | LCDBM12  | 04Bh   |
| LCD_C blinking memory 13 | LCDBM13  | 04Ch   |
| LCD_C blinking memory 14 | LCDBM14  | 04Dh   |
| LCD_C blinking memory 15 | LCDBM15  | 04Eh   |
| LCD_C blinking memory 16 | LCDBM16  | 04Fh   |
| LCD_C blinking memory 17 | LCDBM17  | 050h   |
| LCD_C blinking memory 18 | LCDBM18  | 051h   |
| LCD_C blinking memory 19 | LCDBM19  | 052h   |
| LCD_C blinking memory 20 | LCDBM20  | 053h   |
| LCD_C blinking memory 21 | LCDBM21  | 054h   |
| LCD_C blinking memory 22 | LCDBM22  | 055h   |
| Reserved                 | LODDINEL | 056h   |
| Reserved                 |          | 057h   |
| 5 to 8 mux modes         |          |        |
| LCD_C memory 1           | LCDM1    | 020h   |
| LCD_C memory 2           | LCDM2    | 021h   |
| LCD_C memory 3           | LCDM3    | 022h   |
| LCD_C memory 4           | LCDM4    | 023h   |
| LCD_C memory 5           | LCDM5    | 024h   |
| LCD_C memory 6           | LCDM6    | 025h   |
| LCD_C memory 7           | LCDM7    | 026h   |
| LCD_C memory 8           | LCDM8    | 027h   |
| LCD_C memory 9           | LCDM9    | 028h   |
| LCD_C memory 10          | LCDM10   | 029h   |
| LCD_C memory 11          | LCDM11   | 02Ah   |
| LCD_C memory 12          | LCDM12   | 02Bh   |
| LCD_C memory 13          | LCDM13   | 02Ch   |
| LCD_C memory 14          | LCDM14   | 02Dh   |
| LCD_C memory 15          | LCDM15   | 02Eh   |
| LCD_C memory 16          | LCDM16   | 02Fh   |
| LCD_C memory 17          | LCDM17   | 030h   |
| LCD_C memory 18          | LCDM18   | 031h   |
| LCD_C memory 19          | LCDM19   | 032h   |



## 表 6-81. LCD\_C Registers (Base Address: 0A00h) (continued)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| LCD_C memory 20      | LCDM20   | 033h   |
| LCD_C memory 21      | LCDM21   | 034h   |
| LCD_C memory 22      | LCDM22   | 035h   |
| LCD_C memory 23      | LCDM23   | 036h   |
| LCD_C memory 24      | LCDM24   | 037h   |
| LCD_C memory 25      | LCDM25   | 038h   |
| LCD_C memory 26      | LCDM26   | 039h   |
| LCD_C memory 27      | LCDM27   | 03Ah   |
| LCD_C memory 28      | LCDM28   | 03Bh   |
| LCD_C memory 29      | LCDM29   | 03Ch   |
| LCD_C memory 30      | LCDM30   | 03Dh   |
| LCD_C memory 31      | LCDM31   | 03Eh   |
| LCD_C memory 32      | LCDM32   | 03Fh   |
| LCD_C memory 33      | LCDM33   | 040h   |
| LCD_C memory 34      | LCDM34   | 041h   |
| LCD_C memory 35      | LCDM35   | 042h   |
| LCD_C memory 36      | LCDM36   | 043h   |
| LCD_C memory 37      | LCDM37   | 044h   |
| LCD_C memory 38      | LCDM38   | 045h   |
| LCD_C memory 39      | LCDM39   | 046h   |
| LCD_C memory 40      | LCDM40   | 047h   |
| LCD_C memory 41      | LCDM41   | 048h   |
| LCD_C memory 42      | LCDM42   | 049h   |
| LCD_C memory 43      | LCDM43   | 04Ah   |

## 表 6-82. Extended Scan Interface (ESI) Registers (Base Address: 0D00h)

| REGISTER DESCRIPTION   | REGISTER  | OFFSET |
|------------------------|-----------|--------|
| ESI debug 1            | ESIDEBUG1 | 000h   |
| ESI debug 2            | ESIDEBUG2 | 002h   |
| ESI debug 3            | ESIDEBUG3 | 004h   |
| ESI debug 4            | ESIDEBUG4 | 006h   |
| ESI debug 5            | ESIDEBUG5 | 008h   |
| Reserved               |           | 00Ah   |
| Reserved               |           | 00Ch   |
| Reserved               |           | 00Eh   |
| ESI PSM counter 0      | ESICNT0   | 010h   |
| ESI PSM counter 1      | ESICNT1   | 012h   |
| ESI PSM counter 2      | ESICNT2   | 014h   |
| ESI oscillator counter | ESICNT3   | 016h   |
| Reserved               |           | 018h   |
| ESI interrupt vector   | ESIIV     | 01Ah   |
| ESI interrupt 1        | ESIINT1   | 01Ch   |
| ESI interrupt 2        | ESIINT2   | 01Eh   |
| ESI AFE control        | ESIAFE    | 020h   |
| ESI PPU control        | ESIPPU    | 022h   |
| ESI TSM control        | ESITSM    | 024h   |
| ESI PSM control        | ESIPSM    | 026h   |



## 表 6-82. Extended Scan Interface (ESI) Registers (Base Address: 0D00h) (continued)

| REGISTER DESCRIPTION        | REGISTER             | OFFSET       |
|-----------------------------|----------------------|--------------|
| ESI oscillator control      | ESIOSC               | 028h         |
| ESI control                 | ESICTL               | 02Ah         |
| ESI PSM counter threshold 1 | ESITHR1              | 02Ch         |
| ESI PSM counter threshold 2 | ESITHR2              | 02Eh         |
| ESI A/D conversion memory 1 | ESIADMEM1            | 030h         |
| ESI A/D conversion memory 2 | ESIADMEM2            | 032h         |
| ESI A/D conversion memory 3 | ESIADMEM3            | 034h         |
| ESI A/D conversion memory 4 | ESIADMEM4            | 036h         |
| Reserved                    | EGI/ ISINEM I        | 038h         |
| Reserved                    |                      | 03Ah         |
| Reserved                    |                      | 03Ch         |
| Reserved                    |                      | 03Eh         |
| ESI DAC1 0                  | ESIDAC1R0            | 040h         |
| ESI DAC1 1                  | ESIDAC1R1            | 042h         |
| ESI DAC1 2                  | ESIDAC1R2            | 044h         |
| ESI DAC1 2                  | ESIDAC1R3            | 046h         |
| ESI DACT 3                  | ESIDAC1R4            | 048h         |
| ESI DAC1 5                  | ESIDAC1R5            | 04Ah         |
| ESI DAC1 6                  | ESIDAC1R6            | 04Ch         |
| ESI DAC1 7                  | ESIDAC1R7            | 04Eh         |
| ESI DAC2 0                  | ESIDAC2R0            | 050h         |
| ESI DAC2 1                  | ESIDAC2R1            | 052h         |
| ESI DAC2 2                  | ESIDAC2R1            | 054h         |
| ESI DAC2 3                  | ESIDAC2R3            | 056h         |
| ESI DAC2 4                  | ESIDAC2R4            | 058h         |
| ESI DAC2 4                  | ESIDAC2R4            | 05Ah         |
| ESI DAC2 6                  | ESIDAC2R6            | 05Ch         |
| ESI DAC2 7                  | ESIDAC2R7            | 05Eh         |
| ESI TSM 0                   | ESITSM0              | 060h         |
| ESI TSM 1                   | ESITSM1              | 062h         |
| ESI TSM 2                   | ESITSM2              | 064h         |
| ESI TSM 3                   | ESITSM3              | 066h         |
| ESI TSM 4                   | ESITSM4              | 068h         |
|                             |                      |              |
| ESI TSM 5                   | ESITSM5              | 06Ah<br>06Ch |
| ESI TSM 6 ESI TSM 7         | ESITSM6              | 06Eh         |
| ESI TSM 8                   | ESITSM7<br>ESITSM8   | 070h         |
| ESI TSM 9                   | ESITSM9              | 072h         |
| ESI TSM 10                  | ESITSM10             | 074h         |
|                             |                      |              |
| ESI TSM 11                  | ESITSM11             | 076h         |
| ESI TSM 12                  | ESITSM12<br>ESITSM13 | 078h<br>07Ah |
| ESI TSM 13                  | ESITSM14             |              |
| ESI TSM 14                  | ESITSM15             | 07Ch<br>07Eh |
| ESI TSM 15                  |                      |              |
| ESI TSM 16                  | ESITSM16             | 080h         |
| ESI TSM 17                  | ESITSM17             | 082h         |
| ESI TSM 18                  | ESITSM18             | 084h         |

150



#### 表 6-82. Extended Scan Interface (ESI) Registers (Base Address: 0D00h) (continued)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| ESI TSM 19           | ESITSM19 | 086h   |
| ESI TSM 20           | ESITSM20 | 088h   |
| ESI TSM 21           | ESITSM21 | 08Ah   |
| ESI TSM 22           | ESITSM22 | 08Ch   |
| ESI TSM 23           | ESITSM23 | 08Eh   |
| ESI TSM 24           | ESITSM24 | 090h   |
| ESI TSM 25           | ESITSM25 | 092h   |
| ESI TSM 26           | ESITSM26 | 094h   |
| ESI TSM 27           | ESITSM27 | 096h   |
| ESI TSM 28           | ESITSM28 | 098h   |
| ESI TSM 29           | ESITSM29 | 09Ah   |
| ESI TSM 30           | ESITSM30 | 09Ch   |
| ESI TSM 31           | ESITSM31 | 09Eh   |

#### 6.14 Identification

#### 6.14.1 Revision Identification

The device revision information is shown as part of the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to all of the errata sheets for the devices in this data sheet, see 节 8.4.

The hardware revision is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Hardware Revision" entries in  $\ddagger$  6.12.

#### 6.14.2 Device Identification

The device type can be identified from the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to all of the errata sheets for the devices in this data sheet, see  $\frac{1}{5}$  8.4.

A device identification value is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Device ID" entries in  $\ddagger$  6.12.

#### 6.14.3 JTAG Identification

Programming through the JTAG interface, including reading and identifying the JTAG ID, is described in detail in *MSP430 Programming With the JTAG Interface*.



## 7 Applications, Implementation, and Layout

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 7.1 Device Connection and Layout Fundamentals

This section discusses the recommended guidelines when designing with the MSP430. These guidelines are to make sure that the device has proper connections for powering, programming, debugging, and optimum analog performance.

## 7.1.1 Power Supply Decoupling and Bulk Capacitors

TI recommends connecting a combination of a 1-µF plus a 100-nF low-ESR ceramic decoupling capacitor to each AVCC, DVCC, and ESIDVCC pin. Higher-value capacitors may be used but can impact supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters). Additionally, TI recommends separated grounds with a single-point connection for better noise isolation from digital to analog circuits on the board and to achieve high analog accuracy.



图 7-1. Power Supply Decoupling

#### 7.1.2 External Oscillator

Depending on the device variant (see Section 3), the device can support a low-frequency crystal (32 kHz) on the LFXT pins, a high-frequency crystal on the HFXT pins, or both. External bypass capacitors for the crystal oscillator pins are required.

It is also possible to apply digital clock signals to the LFXIN and HFXIN input pins that meet the specifications of the respective oscillator if the appropriate LFXTBYPASS or HFXTBYPASS mode is selected. In this case, the associated LFXOUT and HFXOUT pins can be used for other purposes. If they are left unused, terminate them according to Section 4.4.

图 7-2 shows a typical connection diagram.





图 7-2. Typical Crystal Connection

See MSP430 32-kHz Crystal Oscillators for more information on selecting, testing, and designing a crystal oscillator with the MSP430 devices.

#### 7.1.3 JTAG

With the proper connections, the debugger and a hardware JTAG interface (such as the MSP-FET or MSP-FET430UIF) can be used to program and debug code on the target board. In addition, the connections also support the MSP-GANG production programmers, thus providing an easy way to program prototype boards, if desired. ₹ 7-3 shows the connections between the 14-pin JTAG connector and the target device required to support in-system programming and debugging for 4-wire JTAG communication. ₹ 7-4 shows the connections for 2-wire JTAG mode (Spy-Bi-Wire).

The connections for the MSP-FET and MSP-FET430UIF interface modules and the MSP-GANG are identical. Both can supply VCC to the target board (through pin 2). In addition, the MSP-FET and MSP-FET430UIF interface modules and MSP-GANG have a VCC sense feature that, if used, requires an alternate connection (pin 4 instead of pin 2). The VCC-sense feature senses the local VCC present on the target board (that is, a battery or other local power supply) and adjusts the output signals accordingly. ₹ 7-3 and ₹ 7-4 show a jumper block that supports both scenarios of supplying VCC to the target board. If this flexibility is not required, the desired VCC connections may be hard-wired to eliminate the jumper block. Pins 2 and 4 must not be connected at the same time.

For additional design information regarding the JTAG interface, see the MSP430 Hardware Tools User's Guide.





- A. If a local target power supply is used, make connection J1. If power from the debug or programming adapter is used, make connection J2.
- B. The upper limit for C1 is 2.2 nF when using current TI tools.

图 7-3. Signal Connections for 4-Wire JTAG Communication





- Copyright © 2016, Texas Instruments Incorporated
- A. Make connection J1 if a local target power supply is used, or make connection J2 if the target is powered from the debug or programming adapter.
- B. The device RST/NMI/SBWTDIO pin is used in 2-wire mode for bidirectional communication with the device during JTAG access, and any capacitance that is attached to this signal may affect the ability to establish a connection with the device. The upper limit for C1 is 2.2 nF when using current TI tools.

#### 图 7-4. Signal Connections for 2-Wire JTAG Communication (Spy-Bi-Wire)

#### 7.1.4 Reset

The reset pin can be configured as a reset function (default) or as an NMI function in the Special Function Register (SFR), SFRRPCR.

In reset mode, the RST/NMI pin is active low, and a pulse applied to this pin that meets the reset timing specifications generates a BOR-type device reset.

Setting SYSNMI causes the RST/NMI pin to be configured as an external NMI source. The external NMI is edge sensitive, and its edge is selectable by SYSNMIIES. Setting the NMIIE enables the interrupt of the external NMI. When an external NMI event occurs, the NMIIFG is set.

The  $\overline{\text{RST}}/\text{NMI}$  pin can have either a pullup or pulldown that is enabled or not. SYSRSTUP selects either pullup or pulldown, and SYSRSTRE causes the pullup (default) or pulldown to be enabled (default) or not. If the  $\overline{\text{RST}}/\text{NMI}$  pin is unused, it is required either to select and enable the internal pullup or to connect an external 47-k $\Omega$  pullup resistor to the  $\overline{\text{RST}}/\text{NMI}$  pin with a 2.2-nF pulldown capacitor. The pulldown capacitor should not exceed 2.2 nF when using devices in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers. If JTAG or Spy-Bi-Wire access is not needed, up to a 10-nF pulldown capacitor may be used.

See the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide for more information on the referenced control registers and bits.

#### 7.1.5 Unused Pins

For details on the connection of unused pins, see Section 4.4.



#### 7.1.6 General Layout Recommendations

- Proper grounding and short traces for external crystal to reduce parasitic capacitance. See MSP430 32-kHz Crystal Oscillators for recommended layout guidelines.
- Proper bypass capacitors on DVCC, AVCC, and reference pins if used.
- Avoid routing any high-frequency signal close to an analog signal line. For example, keep digital switching signals such as PWM or JTAG signals away from the oscillator circuit.
- See Circuit Board Layout Techniques for a detailed discussion of PCB layout considerations. This
  document is written primarily about op amps, but the guidelines are generally applicable for all mixedsignal applications.
- Proper ESD level protection should be considered to protect the device from unintended high-voltage electrostatic discharge. See MSP430 System-Level ESD Considerations for guidelines.

#### 7.1.7 Do's and Don'ts

TI recommends powering the AVCC, DVCC, and ESIDVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in the *Absolute Maximum Ratings* section. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

## 7.2 Peripheral- and Interface-Specific Design Information

## 7.2.1 ADC12\_B Peripheral

#### 7.2.1.1 Partial Schematic

▼ 7-5 shows the recommended decoupling circuit when an external voltage reference is used.



图 7-5. ADC12\_B Grounding and Noise Considerations

#### 7.2.1.2 Design Requirements

As with any high-resolution ADC, appropriate PCB layout and grounding techniques should be followed to eliminate ground loops, unwanted parasitic effects, and noise.

Ground loops are formed when return current from the ADC flows through paths that are common with other analog or digital circuitry. If care is not taken, this current can generate small unwanted offset voltages that can add to or subtract from the reference or input voltages of the ADC. The general guidelines in  $\ddagger$  7.1.1 combined with the connections shown in  $\ddagger$  7.2.1.1 prevent this.

In addition to grounding, ripple and noise spikes on the power-supply lines that are caused by digital switching or switching power supplies can corrupt the conversion result. A noise-free design using separate analog and digital ground planes with a single-point connection is recommend to achieve high accuracy.



₹ 7-5 shows the recommended decoupling circuit when an external voltage reference is used. The internal reference module has a maximum drive current as specified in the Reference module's I<sub>O(VREF+)</sub> specification.

The reference voltage must be a stable voltage for accurate measurements. The capacitor values that are selected in the general guidelines filter out the high- and low-frequency ripple before the reference voltage enters the device. In this case, the 10-µF capacitor is used to buffer the reference pin and filter any low-frequency ripple. A 470-nF bypass capacitor is used to filter out any high-frequency noise.

## 7.2.1.3 Detailed Design Procedure

For additional design information, see *Designing With the MSP430FR58xx*, *FR59xx*, *FR68xx*, *and FR69xx ADC*.

## 7.2.1.4 Layout Guidelines

Component that are shown in the partial schematic (see \$\mathbb{R}\$ 7-5) should be placed as close as possible to the respective device pins. Avoid long traces, because they add additional parasitic capacitance, inductance, and resistance on the signal.

Avoid routing analog input signals close to a high-frequency pin (for example, a high-frequency PWM), because the high-frequency switching can be coupled into the analog signal.

If differential mode is used for the ADC12\_B, the analog differential input signals must be routed closely together to minimize the effect of noise on the resulting signal.



#### 7.2.2 LCD C Peripheral

#### 7.2.2.1 Partial Schematic

Required LCD connections greatly vary by the type of display that is used (static or multiplexed), whether external or internal biasing is used, and also whether the on-chip charge pump is employed. For any display used, there is flexibility as to how the segment (Sx) and common (COMx) signals are connected to the MCU, which (assuming that the correct choices are made) can be advantageous for the PCB layout and for the design of the application software.

Because LCD connections are application specific, it is difficult to provide a single one-fits-all schematic. However, for an example of connecting a 4-mux LCD with 40 segment lines that has a total of  $4 \times 40 = 160$  individually addressable LCD segments to an MSP430FR6989, see the *Water Meter Reference Design for Two LC Sensors, Using Extended Scan Interface (ESI)*.

#### 7.2.2.2 Design Requirements

Due to the flexibility of the LCD\_C peripheral module to accommodate various segment-based LCDs, selecting the correct display for the application in combination with determining specific design requirements is often an iterative process. There can be well defined requirements in terms of how many individually addressable LCD segments need to be controlled, what the requirements for LCD contrast are, which device pins are available for LCD use, and which are required by other application functions, and what the power budget is, to name just a few. TI recommends reviewing the LCD\_C peripheral module chapter in the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide during the initial design requirements and decision process. 表 7-1 is a brief overview over different choices that can be made and their effects.

表 7-1. LCD Features and Use Cases

| OPTION OR FEATURE        | IMPACT OR USE CASE                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Multiplexed LCD          | <ul> <li>Enable displays with more segments</li> <li>Use fewer device pins</li> <li>LCD contrast decreases as mux level increases</li> <li>Power consumption increases with mux level</li> <li>Requires multiple intermediate bias voltages</li> </ul>                                                                                                                |
| Static LCD               | <ul> <li>Limited number of segments that can be addressed</li> <li>Use a relatively large number of device pins</li> <li>Use the least amount of power</li> <li>Use only V<sub>CC</sub> and GND to drive LCD signals</li> </ul>                                                                                                                                       |
| Internal bias generation | <ul> <li>Simpler solution – no external circuitry</li> <li>Independent of V<sub>LCD</sub> source</li> <li>Somewhat higher power consumption</li> </ul>                                                                                                                                                                                                                |
| External bias generation | <ul> <li>Requires external resistor ladder divider</li> <li>Resistor size depends on display</li> <li>Ability to adjust drive strength to optimize tradeoff between power consumption and good drive of large segments (high capacitive load)</li> <li>External resistor ladder divider can be stabilized through capacitors to reduce ripple</li> </ul>              |
| Internal charge pump     | <ul> <li>Helps ensure a constant level of contrast despite decaying supply voltage conditions (battery-powered applications)</li> <li>Programmable voltage levels allow software-driven contrast control</li> <li>Requires an external capacitor on the LCDCAP pin</li> <li>Higher current consumption than simply using V<sub>CC</sub> for the LCD driver</li> </ul> |



#### 7.2.2.3 Detailed Design Procedure

A major component in designing the LCD solution is determining the exact connections between the LCD\_C peripheral module and the display itself. Two basic design processes can be employed for this step, although in reality often a balanced co-design approach is recommended:

- PCB layout-driven design
- Software-driven design

In the PCB layout-driven design process, the segment Sx and common COMx signals are connected to respective MSP430 device pins so that the routing of the PCB can be optimized to minimize signal crossings and to keep signals on one side of the PCB only, typically the top layer. For example, using a multiplexed LCD, it is possible to arbitrarily connect the Sx and COMx signals between the LCD and the MSP430 device as long as segment lines are swapped with segment lines and common lines are swapped with common lines. It is also possible to not contiguously connect all segment lines but rather skip LCD\_C module segment connections to optimize layout or to allow access to other functions that may be multiplexed on a particular device port pin. Employing a purely layout-driven design approach, however, can result in the LCD\_C module control bits that are responsible for turning on and off segments to appear scattered throughout the memory map of the LCD controller (LCDMx registers). This approach potentially places a rather large burden on the software design that may also result in increased energy consumption due to the computational overhead required to work with the LCD.

The other extreme is a purely software-driven approach that starts with the idea that control bits for LCD segments that are frequently turned on and off together should be co-located in memory in the same LCDMx register or in adjacent registers. For example, in case of a 4-mux display that contains several 7-segment digits, from a software perspective it can be very desirable to control all 7 segments of each digit though a single byte-wide access to an LCDMx register. And consecutive segments are mapped to consecutive LCDMx registers. This allows use of simple look-up tables or software loops to output numbers on an LCD, reducing computational overhead and optimizing the energy consumption of an application. Establishing of the most convenient memory layout needs to be performed in conjunction with the specific LCD that is being used to understand its design constraints in terms of which segment and which common signals are connected to, for example, a digit.

For design information regarding the LCD controller input voltage selection including internal and external options, contrast control, and bias generation, see the *LCD\_C Controller* chapter in the *MSP430FR58xx*, *MSP430FR68xx*, *and MSP430FR69xx Family User's Guide*.

For additional design information, see Designing With MSP430 and Segment LCDs.

#### 7.2.2.4 Layout Guidelines

LCD segment (Sx) and common (COMx) signal traces are continuously switching while the LCD is enabled and should, therefore, be kept away from sensitive analog signals such as ADC inputs to prevent any noise coupling. TI recommends keeping the LCD signal traces on one side of the PCB grouped together in a bus-like fashion. A ground plane underneath the LCD traces and guard traces employed alongside the LCD traces can provide shielding.

If the internal charge pump of the LCD module is used, the externally provided capacitor on the LCDCAP pin should be located as close as possible to the MCU. The capacitor should be connected to the device using a short and direct trace and also have a solid connection to the ground plane that is supplying the  $V_{SS}$  pins of the MCU.

For an example layout of connecting a 4-mux LCD with 40 segments to an MSP430FR6989 and using the charge pump feature, see the *Water Meter Reference Design for Two LC Sensors, Using Extended Scan Interface (ESI)*.



#### 7.2.3 Extended Scan Interface (ESI) Peripheral

#### 7.2.3.1 Overview

The external connections for using the Extended Scan Interface (ESI) peripheral module depend on the ESI operating mode and the application details. For example, using the ESI in conjunction with analog LC sensors requires different connections than using the ESI with resistive sensors. Also, using optical sensors and encoders that have a digital output require different considerations.

表 7-2 lists reference designs that use the ESI to interface with different types of sensors to perform rotation detection. These reference designs provide the hardware and software design files as well as analysis and user's guides to jumpstart your microcontroller-based projects.

## 表 7-2. Reference Designs for ESI

| DESIGN NAME                                                                            | LINK                 |
|----------------------------------------------------------------------------------------|----------------------|
| Water Meter Reference Design for Two LC Sensors, Using Extended Scan Interface (ESI)   | TIDM-LC-WATERMTR     |
| Water Meter Reference Design for Three LC Sensors, Using Extended Scan Interface (ESI) | TIDM-3LC-METER-CONV  |
| Water Meter Reference Design for GMR Sensors, Using Extended Scan Interface (ESI)      | TIDM-GMR-WATERMTR    |
| Water Meter Reference Design for Optical Sensors, Using Extended Scan Interface (ESI)  | TIDM-OPTICALWATERMTR |

For schematic information related to other types of sensors and application use cases, see the *Overview* of *Extended Scan Interface Applications* section in the *Extended Scan Interface (ESI)* chapter of the *MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide.* 

### 7.2.3.2 Design Requirements

The hardware design requirements are specific to the use case and are most affected by the specification of the interaction of the chosen analog or digital sensors with the analog front ends (AFE1 an AFE2) of the ESI. However, when designing the sensor circuit, the other digital parts of the ESI module, namely the preprocessing unit (PPU), the processing state machine (PSM) with its associated RAM, the timing state machine (TSM), and the Timer\_A output stage must also be considered to ensure that the processing as required by the application can be performed in an autonomous manner inside the ESI. See the *Extended Scan Interface (ESI)* chapter of the *MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide* for additional information regarding the design requirements and constraints of the module.

## 7.2.3.3 Detailed Design Procedure

TI provides a variety of collateral to aid the design and implementation of the ESI into specific applications, most of which are related to metering. The following application notes are available as of this writing. Additional application notes may be available in the device-specific product folder.

LC Sensor Rotation Detection With MSP430 Extended Scan Interface (ESI)

Method to Select the Value of LC Sensor for MSP430 Extended Scan Interface (ESI)

Adjustment of ESIOSC Oscillator Frequency

Migrating From MSP430FW42x Scan Interface to MSP430FR6x8x/FR5x8x Extended Scan Interface

For complete and fully documented reference implementations that use the ESI to interface with different types of sensors to perform rotation detection, see 表 7-2.



#### 7.2.3.4 Layout Guidelines

The proper operation of the ESI and the connected sensor front end relies on a good analog board layout. Specifically in case of using the ESI analog front ends to interface with LC type or resistive sensors as typically employed in metering applications, the designer must make sure that the sensitive analog sensor signals are kept separated and guarded from any noise that might occur in the system including but not limited to the switching of LCD segment and common lines, communication signals, or any other type of digital I/O that is toggling. Failure to follow proper precautions may reduce the sensitivity of the solution or may render the application inoperable.

Customers are encouraged to study and follow one of the available TI Designs (see  $\frac{1}{5}$  7-2) for additional guidance. Also see  $\frac{1}{5}$  7.1.6 for more information that is applicable to this topic.



## 8 器件和文档支持

#### 8.1 入门和后续步骤

有关 MSP430 系列器件以及有助于开发的工具和库的更多信息,请访问入门页面。

## 8.2 器件命名规则

为了标示产品开发周期所处的阶段,TI 为所有 MSP MCU 器件的部件号分配了前缀。每个 MSP MCU 商用系列产品成员都具有以下两个前缀之一: MSP 或 XMS。这些前缀代表了产品开发的发展阶段,即从工程原型 (XMS) 直到完全合格的生产器件 (MSP)。

XMS - 实验器件,不一定代表最终器件的电气规格

MSP - 完全合格的生产器件

XMS 器件在供货时附带如下免责声明:

"开发中的产品用于内部评估用途。"

MSP 器件的特性已经全部明确,并且器件的质量和可靠性已经完全论证。TI 的标准保修证书对该器件适用。

预测显示原型器件 (XMS) 的故障率大于标准生产器件。由于这些器件的预计最终使用故障率尚不确定,德州仪器 (TI) 建议不要将它们用于任何生产系统。请仅使用合格的生产器件。

TI 器件的命名规则还包括一个带有器件系列名称的后缀。此后缀表示温度范围、封装类型和配送形式。图 8-1 提供了解读完整器件名称的图例。



| Processor Family    | MSP = Mixed-Signal Processor<br>XMS = Experimental Silicon |                                                                                            |                                                                 |                                                                       |  |  |  |  |  |  |
|---------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|--|--|
| MCU Platform        | 430 = Tl's 16-bit N                                        | MSP430 Low-Power Microcontroller Platform                                                  |                                                                 |                                                                       |  |  |  |  |  |  |
| Memory Type         | FR = FRAM                                                  |                                                                                            |                                                                 |                                                                       |  |  |  |  |  |  |
| Series              |                                                            | 6 = FRAM 6 Series up to 16 MHz with LCD<br>5 = FRAM 5 Series up to 16 MHz without LCD      |                                                                 |                                                                       |  |  |  |  |  |  |
| Feature Set         | First Digit: AES<br>9 = AES<br>8 = No AES                  | Second Digit: Extended Scan Interface<br>8 = ESI<br>7 = No ESI<br>2 = No ESI, LCD, 64 pins | Third Digit: FRAM (KB)<br>9 = 128<br>8 = 96<br>7 = 64<br>6 = 48 | Optional Fourth Digit: BSL<br>1 = I <sup>2</sup> C<br>No value = UART |  |  |  |  |  |  |
| Temperature Range   | I = -40°C to 85°C                                          |                                                                                            |                                                                 |                                                                       |  |  |  |  |  |  |
| Packaging           | www.ti.com/packa                                           | www.ti.com/packaging                                                                       |                                                                 |                                                                       |  |  |  |  |  |  |
| Distribution Format | T = Small reel<br>R = Large reel<br>No markings = Tu       |                                                                                            |                                                                 |                                                                       |  |  |  |  |  |  |

NOTE: 该图不代表可用 特性 和选项的完整列表, 也不表示 和选项都可用于给定的器件或系列。

图 8-1. 器件命名规则 – 部件号解码器



#### 8.3 工具和软件

表 8-1 列出 了 MSP430FR698x(1) 和 MSP430FR598x(1) 微控制器支持的调试特性。关于可用特性的详细信息,请参见《适用于 MSP430 的 Code Composer Studio 用户指南》。

表 8-1. 硬件 特性

| MSP430 架构 | 四线制<br>JTAG | 2线 JTAG | 断点<br>(N) | 范围断点 | <b>范围断点</b> 时钟控制 |   | 跟踪缓冲器 | LPMX.5 调试支<br>持 | EnergyTrace++ 技术 |
|-----------|-------------|---------|-----------|------|------------------|---|-------|-----------------|------------------|
| MSP430Xv2 | 有           | 有       | 3         | 有    | 是                | 否 | 否     | 有               | 有                |

EnergyTrace™技术可用于 Code Composer Studio 6.0 及更高版本。它需要专用的调试器电路,而新一代 板载 eZ-FET 闪存仿真工具和新一代独立 MSP-FET JTAG 仿真器支持这种电路。有关更多信息,请参阅:

《使用 Code Composer Studio 版本 6 与增强型仿真模块 (EEM) 进行高级调试》

《MSP430™ 高级功耗优化: ULP Advisor™ 和 EnergyTrace™ 技术》

设计套件与评估模块

- MSP430FR6989 LaunchPad™ 开发套件 MSP-EXP430FR6989 LaunchPad 开发套件是适用于 MSP40FR6989 微控制器 (MCU) 的易于使用的评估模块 (EVM)。它包含在超低功耗 MSP430FRx FRAM 微控制器平台上开始开发所需的全部资源,其中包括用于编程、调试和能量测量的板载仿真。
- 适用于 MSP430FRxx FRAM MCU 的 MSP-TS430PZ100D 100 引脚目标开发板 MSP-TS430PZ100D 是一款独立的 100 引脚 ZIF 插座目标板,用于通过 JTAG 接口或 Spy-Bi-Wire (2 线 JTAG)协议对 MSP430 MCU 系统内置器件进行编程和调试。
- 适用于 MSP430FRxx FRAM MCU 的 100 引脚目标开发板和 MSP-FET 编程器包 MSP-FET430U100D 是一款捆绑包,其中采用了具有 MSP-TS430PZ100D(独立的 100 引脚 ZIF 插座目标板)的 MSP-FET 编程器和调试器。该捆绑包可用于通过 JTAG 接口或 Spy-Bi-Wire(2 线 JTAG)协议对 MSP430 MCU 系统内置器件进行编程和调试。

软件

- MSP430Ware 软件 MSP430Ware 软件集合了所有 MSP430 器件的代码示例、数据表以及其他设计资源,打包提供给用户。除了提供已有 MSP430 MCU 设计资源的完整集合外,MSP430Ware 软件还包含名为 MSP 驱动程序库的高级 API。借助该库可以轻松地对 MSP430 硬件进行编程。MSP430Ware 软件以 CCS 组件或独立软件包两种形式提供。
- MSP430FR5x8x、MSP430FR692x、MSP430FR6x7x、MSP430FR6x8x 代码示例 根据不同应用需求配置各集成外设的每个 MSP 器件均具备相应的 C 代码示例。
- 适用于 MSP 超低功耗微控制器的 FRAM 嵌入式软件实用程序 TI FRAM 实用程序软件旨在用作不断扩充的 嵌入式软件实用程序集合,其中的实用程序充分利用了 FRAM 的超低功耗和近乎无限次的写入寿命。这些实用程序适用于 MSP430FRxx FRAM 微控制器并提供示例代码,以帮助开始进行应用程序开发。
- 适用于采用扩展扫描接口 (ESI) 的流量计配置的 FlowESI GUI 遵照简单的图形说明,将最多三个 LC 传感器连接至扩展扫描接口模块。该工具可提供完全实用的 CCS 和 IAR 项目,或可整合到定制项目中的源代码。



- MSP430 Touch Pro GUI MSP430 Touch Pro 工具是基于 PC 的工具,可用于检验电容式触控按钮、滑块 和滚轮设计。此工具可接收并显示 CapTouch 传感器数据,帮助用户快速轻松地评估、诊断和 调整按钮、滑块和滚轮设计。
- MSP430 触控电源设计器 GUI 使用 MSP430 电容式触控电源设计器,可以计算给定的 MSP430 电容式触 控系统的估计平均电流消耗。通过输入系统参数(如工作电压、频率、按钮数量和按钮选通时 间),用户可以在数分钟内估计给定的器件系列的指定电容式触控配置的功耗。
- 适用于 MSP 微控制器的数字信号处理 (DSP) 库 该数字信号处理库是一组经高度优化的函数,可针对 MSP430 和 MSP432 微控制器对定点数字执行许多常见的信号处理操作。该功能集通常 用于 要求完成实时密集处理转换,从而以最低能耗实现高精度的应用。针对定点数学对 MSP 固有 硬件的最佳利用可以极大地提高性能。
- MSP 驱动程序库 MSP 驱动程序库的抽象 API 提供易用的函数调用,无需直接操纵 MSP430 硬件的位与字节。完整的文档通过具有帮助意义的 API 指南交付,其中包括有关每个函数调用和经过验证的 参数的详细信息。开发人员可使用驱动程序库函数以尽可能低的费用编写全部项目。
- MSP EnergyTrace 技术 适用于 MSP430 微控制器的 EnergyTrace 技术是基于电能的代码分析工具,适用 于测量和显示应用的电能系统配置并帮助优化应用以实现超低功耗。
- ULP(超低功耗)Advisor ULP Advisor™软件是一款辅助工具,旨在指导开发人员编写更为高效的代码, 从而充分利用 MSP430 和 MSP432 微控制器 独特 功能。ULP Advisor 的目标人群是微控制器 的资深开发者和开发新手,可以根据详尽的 ULP 检验表检查代码,以便最大限度地减少应用 程序的能耗。在编译时,ULP Advisor 会提供通知和备注以突出显示代码中可以进一步优化的 区域,进而实现更低功耗。
- IEC60730 软件包 IEC60730 MSP430 软件包经过专门开发,用于协助客户达到 IEC 60730-1:2010 (家用 及类似用途的自动化电气控制 - 第 1 部分:一般要求) B 类产品的要求。其中涵盖家用电器、电弧检测器、电源转换器、电动工具、电动自行车及其他诸多产品。IEC60730 MSP430 软件 包可以嵌入在 MSP430 MCU 中 运行的客户应用, 从而帮助客户简化其消费类器件在功能安 全方面遵循 IEC 60730-1:2010 B 类规范的认证工作。
- 适用于 MSP 的定点数学运算库 MSP IQmath 和 Qmath 库是为 C 语言开发者提供的一套经过高度优化的高 精度数学运算函数集合,能够将浮点算法无缝嵌入 MSP430 和 MSP432 器件的定点代码中。 这些例程通常用于计算密集型实时 应用, 而优化的执行速度、高精度以及超低能耗通常是影响这些实时应用的关键因素。与使用浮点数学算法编写的同等代码相比,使用 IQmath 和 Qmath 库可以大幅提高执行速度并显著降低能耗。
- 适用于 MSP430 的浮点数学运算库 30 的浮点数学运算库 TI 在低功耗和低成本微控制器领域锐意创新,为您提供MSPMATHLIB。该标量函数的浮点数学运算库能够利用我们的器件的智能外设,其速度最高 可为标准 MSP430 数学函数的 26 倍。Mathlib 能够轻松集成到您的设计中。该运算库免费使 用并集成在 Code Composer Studio IDE 和 IAR Embedded Workbench IDE 中。

#### 开发工具

适用于 MSP 微控制器的 Code Composer Studio™ 集成开发环境 Code Composer Studio (CCS) 集成开发环境 (IDE) 支持所有 MSP 微控制器器件。CCS 包含一整套用于开发和调试嵌入式 应用的嵌入式软件实用程序。CCS 包含了优化的 C/C++ 编译器、源代码编辑器、项目构建环境、调 试器、描述器以及其他众多 功能。



- 命令行编程器 MSP Flasher 是一款基于 shell 的开源接口,可使用 JTAG 或 Spy-Bi-Wire (SBW) 通信通过 FET 编程器或 eZ430 对 MSP 微控制器进行编程。MSP Flasher 可用于将二进制文件(.txt 或 .hex 文件)直接下载到 MSP 微控制器,而无需使用 IDE。
- MSP MCU 编程器和调试器 MSP-FET 是一款强大的仿真开发工具(通常称为调试探针),可帮助用户在 MSP 低功耗微控制器 (MCU) 中快速开发应用。创建 MCU 软件通常需要将生成的二进制程序 下载到 MSP 器件中,从而进行验证和调试。
- MSP-GANG 生产编程器 MSP Gang 编程器是一款 MSP430 或 MSP432 器件编程器,可同时对多达八个 完全相同的 MSP430 或 MSP432 闪存或 FRAM 器件进行编程。MSP Gang 编程器可使用标准的 RS-232 或 USB 连接与主机 PC 相连并提供灵活的编程选项,允许用户完全自定义流程。

#### 8.4 文档支持

以下文档介绍 MSP430FR698x(1) 和 MSP430FR598x(1) MCU。www.ti.com.cn 网站上提供了这些文档的副本。

#### 接收文档更新通知

要接收文档更新通知(包括芯片勘误表),请转至 ti.com.cn 上您的器件对应的产品文件夹(关于产品文件夹的链接,请参见节 8.5)。请单击右上角的"通知我"按钮。点击注册后,即可收到产品信息更改每周摘要(如有)。有关更改的详细信息,请查阅已修订文档的修订历史记录。

#### 勘误

《MSP430FR6989 器件勘误表》 介绍功能规格的己知例外情况。

《MSP430FR69891 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR6988 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR6987 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR5989 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR59891 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR5988 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR5987 器件勘误表》 介绍功能规格的已知例外情况。

《MSP430FR5986 器件勘误表》 介绍功能规格的已知例外情况。

## 用户指南

- 《MSP430FR58xx、MSP430FR59xx 和 MSP430FR6xx 系列用户指南》 该器件系列提供的所有模块和外设的详细 说明 。
- 《MSP430 FRAM 器件引导加载程序 (BSL) 用户指南》 MSP430 MCU 上的引导加载程序 (BSL) 允许用户 在原型设计、投产和维护等各阶段与 MSP430 MCU 中的嵌入式存储器进行通信。可编程存储器 (FRAM 存储器) 和数据存储器 (RAM) 均可按要求予以修改。
- 《通过 JTAG 接口对 MSP430 进行编程》 此文档介绍了使用 JTAG 通信端口擦除、编程和验证基于 MSP430 闪存和 FRAM 的微控制器系列的存储器模块所需的功能。此外,该文档还介绍了如 何编程所有 MSP430 器件上均具备的 JTAG 访问安全保险丝。此文档介绍了使用标准四线制 JTAG 接口和两线制 JTAG 接口(也称为 Spy-Bi-Wire (SBW))的器件访问。
- 《MSP430 硬件工具用户指南》 此手册介绍了 TI MSP-FET430 闪存仿真工具 (FET) 的硬件。FET 是针对 MSP430 超低功耗微控制器的程序开发工具。文中对提供的接口类型,即并行端口接口和 USB 接口进行了说明。



#### 应用报告

- MSP430 FRAM 技术 操作方法和最佳实践 FRAM 采用非易失性存储器技术,行为与 SRAM 类似,支持 大量新 应用的同时,还改变了固件的设计方式。该应用程序报告从嵌入式软件开发方面概述了 FRAM 技术在 MSP430 中的使用方法和最佳实践。其中介绍了如何按照应用程序特定的代码、常量、数据空间要求实施存储器布局以及如何使用 FRAM 优化应用程序的能耗。
- 《MSP430 32kHz 晶体振荡器》 选择合适的晶体、正确的负载电路和适当的电路板布局是实现稳定的晶体振荡器的关键。该应用报告总结了晶体振荡器的功能,介绍了用于选择合适的晶体以实现 MSP430 超低功耗运行的参数。此外,还给出了正确电路板布局的提示和示例。此外,为了确保振荡器在大规模生产后能够稳定运行,还可能需要进行一些振荡器测试,该文档中提供了有关这些测试的详细信息。
- 《MSP430 系统级 ESD 注意事项》 随着硅晶技术向更低电压方向发展以及设计具有成本效益的超低功耗组件的需求的出现,系统级 ESD 要求变得越来越苛刻。该应用报告介绍了三个不同的 ESD 主题,旨在帮助电路板设计人员和 OEM 理解并设计出稳健耐用的系统级设计。

#### 8.5 相关链接

表 8-2 列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。

器件 产品文件夹 立即订购 技术文档 工具与软件 支持和社区 MSP430FR6989 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR69891 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR6988 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR6987 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR5989 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR59891 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR5988 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR5987 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处 MSP430FR5986 请单击此处 请单击此处 请单击此处 请单击此处 请单击此处

表 8-2. 相关链接



## 8.6 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点,请参见 TI 的《使用条款》。

#### TI E2E™ 社区

TI 的工程师交流 (E2E) 社区. 此社区的创建目的是为了促进工程师之间协作。在 e2e.ti.com 中,您可以提问、共享知识、拓展思路,在同领域工程师的帮助下解决问题。

#### TI嵌入式处理器维基网页

德州仪器 (TI) 嵌入式处理器维基网页。此网站的建立是为了帮助开发人员熟悉德州仪器 (TI) 的嵌入式处理器,并且也为了促进与这些器件相关的硬件和软件的总体知识的创新和增长。

#### 8.7 商标

EnergyTrace++, MSP430, EnergyTrace, LaunchPad, MSP430Ware, ULP Advisor, 适用于 MSP 微控制器的 Code Composer Studio, E2E are trademarks of Texas Instruments.

Microsoft is a registered trademark of Microsoft Corporation.

All other trademarks are the property of their respective owners.

#### 8.8 静电放电警告



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 8.9 出口管制提示

接收方同意:如果美国或其他适用法律限制或禁止将通过非披露义务的披露方获得的任何产品或技术数据 (其中包括软件)(见美国、欧盟和其他出口管理条例之定义)、或者其他适用国家条例限制的任何受管制 产品或此项技术的任何直接产品出口或再出口至任何目的地,那么在没有事先获得美国商务部和其他相关政 府机构授权的情况下,接收方不得在知情的情况下,以直接或间接的方式将其出口。

#### 8.10 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

## MSP430FR6989, MSP430FR69891, MSP430FR6988, MSP430FR6987 MSP430FR5989, MSP430FR59891, MSP430FR5988, MSP430FR5987, MSP430FR5986

ZHCSCU7D - JUNE 2014-REVISED AUGUST 2018



www.ti.com.cn

## 9 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司





29-Dec-2018

## **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp                 | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|-------------------------------|--------------|----------------------|---------|
| MSP430FR5986IPM    | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5986               | Samples |
| MSP430FR5986IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5986               | Samples |
| MSP430FR5987IPM    | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5987               | Samples |
| MSP430FR5987IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5987               | Samples |
| MSP430FR5987IRGCR  | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5987               | Samples |
| MSP430FR5987IRGCT  | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5987               | Samples |
| MSP430FR5988IPM    | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5988               | Samples |
| MSP430FR5988IRGCT  | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5988               | Samples |
| MSP430FR59891IPM   | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR59891              | Sample  |
| MSP430FR59891IRGCT | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR59891              | Sample  |
| MSP430FR5989IPM    | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5989               | Samples |
| MSP430FR5989IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5989               | Samples |
| MSP430FR5989IRGCR  | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR5989               | Sample  |
| MSP430FR5989IRGCT  | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR -40 to 85 |              | FR5989               | Sample  |
| MSP430FR6987IPN    | ACTIVE | LQFP         | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR -40 to 85 |              | FR6987               | Sample  |
| MSP430FR6987IPNR   | ACTIVE | LQFP         | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR -40 to 85 |              | FR6987               | Sample  |
| MSP430FR6987IPZ    | ACTIVE | LQFP         | PZ                 | 100  | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR           | -40 to 85    | FR6987               | Samples |



## PACKAGE OPTION ADDENDUM

29-Dec-2018

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430FR6988IPN   | ACTIVE | LQFP         | PN      | 80   | 119     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6988         | Samples |
| MSP430FR6988IPNR  | ACTIVE | LQFP         | PN      | 80   | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6988         | Samples |
| MSP430FR6988IPZ   | ACTIVE | LQFP         | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6988         | Samples |
| MSP430FR69891IPN  | ACTIVE | LQFP         | PN      | 80   | 119     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR69891        | Samples |
| MSP430FR69891IPZ  | ACTIVE | LQFP         | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR69891        | Samples |
| MSP430FR69891IPZR | ACTIVE | LQFP         | PZ      | 100  | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR69891        | Samples |
| MSP430FR6989IPN   | ACTIVE | LQFP         | PN      | 80   | 119     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6989         | Samples |
| MSP430FR6989IPNR  | ACTIVE | LQFP         | PN      | 80   | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6989         | Samples |
| MSP430FR6989IPZ   | ACTIVE | LQFP         | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6989         | Samples |
| MSP430FR6989IPZR  | ACTIVE | LQFP         | PZ      | 100  | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR6989         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

29-Dec-2018

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Dec-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |                 |                    |     |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| MSP430FR5986IPMR           | LQFP            | PM                 | 64  | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5987IPMR           | LQFP            | PM                 | 64  | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5987IRGCR          | VQFN            | RGC                | 64  | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5987IRGCT          | VQFN            | RGC                | 64  | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR59891IRGCT         | VQFN            | RGC                | 64  | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5989IPMR           | LQFP            | PM                 | 64  | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5989IRGCT          | VQFN            | RGC                | 64  | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR6987IPNR           | LQFP            | PN                 | 80  | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FR6988IPNR           | LQFP            | PN                 | 80  | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FR69891IPZR          | LQFP            | PZ                 | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FR6989IPNR           | LQFP            | PN                 | 80  | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FR6989IPZR           | LQFP            | PZ                 | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 2.1        | 20.0       | 24.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 29-Dec-2018



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| MSP430FR5986IPMR               | LQFP         | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5987IPMR               | LQFP         | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5987IRGCR              | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5987IRGCT              | VQFN         | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR59891IRGCT             | VQFN         | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR5989IPMR               | LQFP         | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR5989IRGCT              | VQFN         | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR6987IPNR               | LQFP         | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR6988IPNR               | LQFP         | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR69891IPZR              | LQFP         | PZ              | 100  | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR6989IPNR               | LQFP         | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FR6989IPZR               | LQFP         | PZ              | 100  | 1000 | 350.0       | 350.0      | 43.0        |

## PZ (S-PQFP-G100)

## PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

# PZ (S-PQFP-G100)

## PLASTIC QUAD FLAT PACK



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



9 x 9, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224597/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## PM (S-PQFP-G64)

## PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.

# PM (S-PQFP-G64)

## PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## PN (S-PQFP-G80)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn/上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司