# **Overview**

## Purpose of a Linear Dropout Regulator (LDO)

To provide a steady, isolated voltage supply under all conditions, regardless of fluctuations in supply and load.

## Specifications and targets for the proposed LDO

Device specifications, desirable characteristics, and important parameters to be optimised for good linearity and transient response:

1. Specifications

| 1. | Input | Vo | ltage |
|----|-------|----|-------|
|    | 0 0   |    |       |

$$V_I = 1.8 - 2V$$

2. Output Voltage

$$V_0 = 1, 1.2, 1.4, 1.6$$

3. Output Current

$$I_0 > 5mA$$

- 4. Global design constraints outlined in the manual
- 2. Efficiency

| 1  |   |  | Dr | 0 | )<br>DC | ΣÚ | it | V(  | ٥l | ta | ge |
|----|---|--|----|---|---------|----|----|-----|----|----|----|
| ٠. | • |  |    | ~ | $\sim$  |    |    | ٠., | ٠. | -  | 0~ |

$$V_{DO} = V_O - V_I$$

2. Quiescent Current

$$I_Q = I_O - I_I < 200 \mu A$$

3. Efficiency

$$\eta = (V_0 I_0) / \{V_I (I_I + I_Q)\}$$

3. Noise Rejection and Isolation: Power Supply Rejection

$$PSRR_{DB} = 20 \log \frac{\Delta V_O}{\Delta V_I} \begin{cases} < -55dB @ 10kHz \\ < -25dB @ 25kHz \end{cases}$$

4. Transient Response and Linearity

| 1. | Line regulation        | $\Delta V_O/\Delta V_I < 1mV/V$       |
|----|------------------------|---------------------------------------|
|    | Load regulation        |                                       |
| 3. | Temperature regulation | $\Delta V_O/\Delta T < 1mV/^{\circ}C$ |

4. Recovery/ Settling Time

$$t_{s,90\%} < 1 \mu s$$

5. Overshoot/Undershoot

$$V_{max} - V_o < 25 mV$$
,  $V_o - V_{min} < 25 mV$ 

### Literature Review: Previously published LDOs

To facilitate a comparison of regulators with different specifications, a <u>figure of merit (FoM)</u> has been used below. The smaller the FoM, the better the regulator.

$$FoM = t_r \frac{I_Q}{I_{O,Max}}$$

|                          | LDO with                         | <b>C</b> i4           | III-k DCDD              | Low                  |             |
|--------------------------|----------------------------------|-----------------------|-------------------------|----------------------|-------------|
|                          | <u>Ultra-Fast</u><br><u>Load</u> | Capacitor<br>Free LDO | High PSRR<br>LDO for RF | Quiescent<br>Current | Cascoded    |
|                          | Regulation                       | with DFC              | SoC                     | LDO                  | OTA LDO     |
|                          | -16dB @                          | < -30                 | <-65                    |                      | -34.31      |
| PSRR (dB)                | High Freq                        | @1MHz                 | @20kHz                  |                      | @10kHz      |
| I <sub>O,Max</sub> (mA)  | 100                              | 100                   | 150                     | 50                   | 450         |
| No-load I <sub>Q</sub>   |                                  |                       |                         |                      |             |
| (µA)                     | 6000                             | 38                    | 160                     | 23                   | 50          |
| Worst Load               |                                  |                       |                         |                      |             |
| Regulation               |                                  |                       |                         |                      |             |
| (mV/mA)                  | 0.65                             | 0.007                 | 17.4                    | 0.380                | 0.012       |
| Line                     |                                  |                       |                         |                      |             |
| regulation               |                                  |                       |                         |                      |             |
| (mV/V)                   |                                  | <3.75 @1.5V           | 1.5 @2.8V               | 1.05 @3.8V           | 3.2 @4.5V   |
| Response                 |                                  |                       | 0.54                    | <u> </u>             |             |
| time t <sub>s</sub> (µs) | 0.00054                          | 2                     | 2.5*                    | 5                    | 6           |
| Area (mm²)               | 0.008                            | 0.0003                | 0.166                   | 0.0014               |             |
| FoM (ns)                 | 0.03                             | 0.76                  | 2.67                    | 2.30                 | 0.67        |
|                          | Fast load                        |                       |                         | Good                 |             |
|                          | regulation.                      | Good                  | Excellent               | quiescent            |             |
|                          | Poor                             | quiescent             | PSRR. Poor              | performance          | Good PSRR.  |
|                          | quiescent                        | performance           | load                    | . Poor load          | Poor load   |
| Summary                  | performance                      | and PSRR.             | regulation.             | regulation.          | regulation. |

<sup>\*</sup>Extrapolated from measured load slew rate

# **Initial Design Considerations**

#### Feedback Loop Compensation Techniques

Compensation must be considered to stabilise response due to high impedance poles at the input of the EA differential pair and PE output.

- 1)  $R_{ESR}$ : Introduces zero to compensate high output impedance pole.
- 2) Miller Compensation between  $V_G$  and  $V_O$ : Pushes apart dominant of the 2 nodes and increases phase margin. However, a large capacitor is needed, and at high frequencies, it couples the output with  $V_I(V_{DD})$  and reduces the PSRR. The reduced slew rate is also reduced which slows load regulation
- 3) <u>Cascode Feedback Compensation</u>: By adding a current buffer to the miller capacitor, this eliminates the feedforward path. The compensation capacitance to be reduced, which increases the maximum slew rate and the bandwidth.
- 4) <u>DFC Compensation</u>: Similarly, a smaller compensation capacitance and PE is required, which increases slew rate. However it only controls the imaginary part of the pole to prevent overdamping, which has little impact on settling time.

#### Pass Element (PE) Pros and Cons

| PE                             | Pros                                                                                                | Cons                                                                                                                    |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Common-<br>Drain (CD)<br>NMOS  | Low output impedance at high current and high frequency                                             | A charge-pump is required to charge $V_G$ beyond $V_I$ , to operate it in saturation.                                   |  |
| Common-<br>source (CS)<br>PMOS | Given $V_G < V_I$ , device is in saturation, so gain is higher and voltage drop is lower.           | Low-frequency, dominant poles associated with the gate and output of the PE, which requires compensation for stability. |  |
| Native<br>NMOS                 | Weaker p-doped bulk means<br>threshold voltage is zero, which<br>avoids the need for a charge-pump. | Small transconductance, so a larger area required to achieve same conductivity.                                         |  |

### Error Amplifier (EA)/ OTA Considerations

- Input: for  $V_0$  to track  $V_{ref}$ , wide bandwidth is not necessary, but high gain improves rejection of noise from  $V_{Set}$
- 2) Output: requires a wide bandwidth for fast load regulation. High output swing is also desired for PE to operate in saturation.

#### EA + Pass Element Combinations

| EA   | PE   | Gate of PE coupled to V <sub>I</sub> ?  | $\Delta v_O/\Delta v_I$ | PSRR |
|------|------|-----------------------------------------|-------------------------|------|
| NMOS | PMOS | Yes. Gate behaves as resistive divider. | $R_L/(r_{ds}+R_L)$      | High |
| NMOS | NMOS | No. Gate behaves as common gate stage.  | $g_m(r_{ds}  R_L)$      | Low  |
| PMOS | PMOS | No. Gate behaves as cascode.            | $1/(g_m v_{ds})$        | Low  |
| PMOS | NMOS | Yes. Gate behaves as source follower.   | ≈ 1                     | High |



# **Design Details**

#### OTA and feedback loop design

- 1) Differential pair and CS Amplifier
  - 1) Biased with PTAT: to source or sink current
  - 2) Option: Cascode to increase transconductance and bandwidth, at the cost of increased quiescent current, and reduced input and output swing (which will not affect performance as feedback ratio is fixed during operation)
- 2) Cascode (Ahuja) Compensation:
  - 1) Acts as a current buffer to the miller capacitor and eliminates the feedforward path.
  - 2) Reduces capacitance to be reduced, which increases the maximum slew rate and the bandwidth.
  - 3) Bandwidth determined by dominate outputpole  $GBW = \frac{g_m}{c_C}$

#### Pass Element (PE): Common Source PMOS

Despite the dominant pole associated with the large output impedance of a CS PMOS, this avoids a charge pump and its quiescent current.

# Digital power-down and programmable $V_o$

- 1) Digitally controlled PTAT/ Current Sinks: This halts the quiescent current in the event of a power-down signal.
- 2) NMOS for feedback resistors to program  $V_0$



<u>Cascode compensation</u> <u>Illustration</u>



<u>Implementation of 2-stage op-amp with cascode compensation</u>



# References

- 1. A. Garimella and P. M. Furth, "Frequency compensation techniques for op-amps and LDOs: A tutorial overview," 2011 IEEE 54th International Midwest Symposium on Circuits and Systems (MWSCAS), 2011.
- 2. A. K. N. Leung, P. K. T. Mok, Wing Hung Ki and J. K. O. Sin, "Damping-factor-control frequency compensation technique for low-voltage low-power large capacitive load applications," 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278), 1999, pp. 158-159, doi: 10.1109/ISSCC.1999.759173.
- 3. CICC 2015 EdSession by Pavan Hanumolu on Low Dropout Regulators. 2017.
- 4. G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," in IEEE Journal of Solid-State Circuits, vol. 33, no. 1, pp. 36-44, Jan. 1998, doi: 10.1109/4.654935.
- 5. H. Aminzadeh, R. Lotfi, and S. Rahimian, "Design guidelines for two-stage cascode-compensated operational amplifiers," 2006 13th IEEE International Conference on Electronics, Circuits and Systems, 2006.
- 6. H. Martínez-García, "Cascoded OTA based low dropout (LDO) voltage regulator," Proceedings of the 2014 IEEE Emerging Technology and Factory Automation (ETFA), 2014, pp. 1-5, doi: 10.1109/ETFA.2014.7005343.
- 7. J. Jia, Analysis on LDO Design. https://picture.iczhiku.com/resource/eetop/sykGpdAOZEqAYnVx.pdf
- 8. K. N. Leung and P. K. T. Mok, "A capacitor-free CMOS low-dropout regulator with damping-factor-control frequency compensation," in IEEE Journal of Solid-State Circuits, vol. 38, no. 10, pp. 1691-1702, Oct. 2003, doi: 10.1109/JSSC.2003.817256.
- 9. K. Wong and D. Evans, "A 150mA Low Noise, High PSRR Low-Dropout Linear Regulator in 0.13µm Technology for RF SoC Applications," 2006 Proceedings of the 32nd European Solid-State Circuits Conference, 2006, pp. 532-535, doi: 10.1109/ESSCIR.2006.307507.
- 10. M. H. Kamel, Z. K. Mahmoud, S. W. Elshaeer, R. Mohamed, A. Hassan and A. I. A. Galal, "Comparative Design of NMOS and PMOS Capacitor-less Low Dropout Voltage Regulators (LDOs) Suited for SoC Applications," 2019 36th National Radio Science Conference (NRSC), 2019, pp. 305-314, doi: 10.1109/NRSC.2019.8734659.
- 11. P. Hazucha, T. Karnik, B. Bloechel, C. Parsons, D. Finan and S. Borkar, "An area-efficient, integrated, linear regulator with ultra-fast load regulation," 2004 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.04CH37525), 2004, pp. 218-221, doi: 10.1109/VLSIC.2004.1346565.
- 12. R. J. Baker, CMOS circuit design, layout, and simulation. Hoboken, NJ: IEEE Press, 2019.