## VE311 Electronic Circuit Homework 4

Due: July 4th

Note:

- 1) Please use A4 size paper or page.
- 2) Please clearly state out your final result for each question.
- 3) Please attach the screenshot of Pspice simulation result if necessary.

# Question 1. MOSFET DC Biasing

Use the drain current equations below. Don't consider channel-length modulation and body effect. Assuming  $\mu_n = 350 \times 10^{-4} m^2 / V/s$ ,  $\mu_p = 350 \times 10^{-4} m^2 / V/s$ ,  $V_{TH} = 0.7V$  (NMOS),  $V_{TH} = -0.8V$  (PMOS),  $W_{drawn}/L_{drawn} = 20 \mu m/2 \mu m$ ,  $t_{ox} = 9 \times 10^{-9} m$ ,  $L_D = 0.08 \mu m$ , sketch  $I_X$  of  $M_1$  as a function of  $V_X$  increasing from 0V to  $V_{DD} = 5V$ .

(1) 
$$I_D = \mu_n C_{ox} \frac{W}{L_{eff}} \left[ (V_{GS} - V_{TH}) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$
(NMOS in triode region)

(2) 
$$I_D = \mu_n C_{ox} \frac{W}{L_{eff}} (V_{GS} - V_{TH})^2$$
 (NMOS in saturation region)

(3) 
$$I_D = \mu_p C_{ox} \frac{W}{L_{eff}} \left[ \left( V_{SG} - |V_{TH}| \right) V_{SD} - \frac{1}{2} V_{SD}^2 \right]$$
(PMOS in triode region)

(4) 
$$I_D = \mu_p C_{ox} \frac{W}{L_{eff}} (V_{SG} - |V_{TH}|)^2 \text{ (PMOS in saturation region)}$$



Already know: 
$$\mu_{n} = 350 \times 10^{16} \, \text{m}^{3}/\text{v/s}$$
.  $\mu_{p} = 350 \times 10^{16} \, \text{m}^{3}/\text{v/s}$ .  $V_{TH} = 0.7 \text{V} (N/100\text{S})$ 
 $V_{TH} = -0.8 \text{V} (PM05)$ .  $\frac{W_{17000}}{L_{47000}} = \frac{20 \, \mu_{0}}{20^{10}}$ .  $t_{0x} = 9 \times 10^{10} \, \text{m}$ .  $L_{0} = 0.08 \, \mu_{0}$ ,  $V_{00} = 5 \, \text{V}$ 

$$\Rightarrow Loff = Ld_{17000} - 2L_{D} = 2 - 2 \times 0.08 = 1.84 \, \mu_{0} \, \text{m} \Rightarrow \frac{W}{L_{4} \, \text{H}} = \frac{20}{1.94} = \frac{250}{2.3}$$
 $\xi_{0x} = 3.7 \, \xi_{0x} = 3.65 \times 10^{-11} \, \text{F/m} \Rightarrow C_{0x} = \frac{1}{1.28} \, \text{m} \Rightarrow \frac{W}{L_{4} \, \text{H}} = 0.7 \, \text{V} \cdot \text{Vos} = \text{Vos} - \text{Vs} = 0.7 \, \text{V} \cdot \text{Vos} = \text{Vos} - \text{Vs} = 0.7 \, \text{V} \cdot \text{Vos} = \text{Vos} - \text{Vs} = 0.7 \, \text{V} \cdot \text{Vos} = \text{Vos} - \text{Vs} = 0.7 \, \text{V} \cdot \text{Vos} = \text{Vos} - \text{Vs} = 0.7 \, \text{V} \cdot \text{Vos} = \text{Vos} - \text{Vs} = 0.7 \, \text{V} \cdot \text{Vos} = 0.7 \, \text{Vos}$ 

From the graph. We know it's a N/MOS. 
$$\Rightarrow$$
  $V_{rm} = 0.7 \lor V_{rm} = 0.7 \lor V_{rm}$ 

# Question 2. Combination of MOSFET

For the circuit below, find the labeled node voltages. The NMOS transistor has  $V_{TH} = 0.9V$ ,  $k_n = \mu_n C_{ox}(W/L) = 1.5 mA/V^2$ .

$$V_{651} = 2.5 - V_1$$
,  $V_{051} = 5 - V_1$ 

$$V_{\alpha \leq \lambda} = -V_{\lambda}$$
,  $V_{\alpha \leq \lambda} = V_1 - V_{\lambda}$ 

 $V_{651} = 2.5 - V_1, V_{051} = 5 - V_1 + 5V$   $\Rightarrow V_{651} - V_{71-1} = 1.6 - V_1 < V_{051}$   $\Rightarrow M_1 \text{ in Saturation (Vi ≤ 1.6V)}$ 

$$V_{GS2} = -V_2, V_{DS2} = V_1 - V_2$$

$$\Rightarrow V_{GS2} - V_{TH} = -V_2 - 0.9$$

$$Assume \quad M_2 \quad \text{also in saturation region}$$

$$V_{GS2} > 0.9 \quad V \Rightarrow V_2 \leq -0.9 \quad V$$

$$\Rightarrow I_1 = I_2 \Leftrightarrow \frac{1}{2} \mu_N C_{OX} \frac{W}{L_{eff}} \left(V_{GS1} - V_{TH}\right)^2$$

$$= \frac{1}{2} \mu_N C_{OX} \frac{W}{L_{eff}} \left(V_{GS2} - V_{TH}\right)^2$$

$$-2.5V$$

Meanwhile .  $V_2 = -2.5 + 10^3 I_2 \Rightarrow I_2 = \frac{1}{2} \mu_N (o_x \frac{W}{L_{eff}} (-V_2 - V_{TH})^2 = \frac{1}{2} \times 1.5 \times 10^{-3} (2.5 - 10^3 I_2 - 0)^2$ 

$$\Rightarrow \begin{cases} V_1 = 0.66 \text{ V} \\ V_2 = -1.84 \text{ V} \end{cases} \Rightarrow V_{GS2} - V_{TH} = 0.94 \text{V} < V_{DS2} = 2.5 \text{V} \Rightarrow \text{assumption is correct}$$

# Question 3. Small Signal of of MOSFET

The circuit shown below is a MOSFET cascode amplifier. Draw the small signal model and derive  $R_{out}$  for the amplifier. Assume transistors  $M_1$  and  $M_2$  are in saturation and include  $r_O$  in your calculation.



# Question 4. Common-Source with Resistive Load

Assume  $\lambda = 0$  and  $\gamma = 0$ . For  $V_{DD} = 5V$ ,  $V_{in} = 0.9 \text{ V} + \text{small signal}$ ,  $R_D = 15k\Omega$  and  $L_{drawn} = 2\mu m$ , find out the value  $W_{drawn}$  to obtain a voltage gain  $|A_v| > 10$  and  $V_{OUT}$  (the DC biasing voltage at the output) close to 2.5 V as much as possible.

$$|A_V| = 9^m R_P = k_n' \frac{W}{Leff} (V_{GS} - V_{TH}) R_D > 10$$

$$\Rightarrow k_n' \frac{W}{Leff} > \frac{1}{300}$$

$$V_{out} \approx 2.5 V \Rightarrow I_D = \frac{V_{DD} - V_{quit}}{R_D} = \frac{1}{bood} A$$

$$\Rightarrow V_{DS} = 2.5 V > V_{GS} - V_{TH} = 0.2 V \Rightarrow Saturation$$

$$\Rightarrow I_D = \frac{1}{2} k_n' \frac{W}{Leff} (V_{GS} - V_{TH})^2 = \frac{1}{bood} A \quad V_{in} \Rightarrow k_n' \frac{W}{Leff} = \frac{1}{bood} \times 2 \times \frac{1}{0.2^2} > \frac{1}{300} \quad Valid$$

$$\Rightarrow W = \frac{1}{120} \cdot \frac{L_{eff}}{k_n'} = \frac{1}{120} \cdot \frac{1}{\mu_0 Lox} = 114.2 \text{ mm} = \frac{1}{120} \cdot \frac{1}{\mu_0 Lox} = 114.2 \text{ mm}$$

| NMOS Model |              |                |                 |
|------------|--------------|----------------|-----------------|
| LEVEL=1    | VTO=0.7      | GAMMA=0.45     | PHI=0.9         |
| NSUB=9e+14 | LD = 0.08e-6 | UO = 350       | LAMBDA=0.1      |
| TOX=9e-9   | PB = 0.9     | CJ = 0.56e-3   | CJSW = 0.35e-11 |
| MJ = 0.45  | MJSW=0.2     | CGDO=0.4e-9    | JS=1.0e-8       |
| PMOS Model |              |                |                 |
| LEVEL=1    | VTO=-0.8     | GAMMA=0.4      | PHI=0.8         |
| NSUB=5e+14 | LD = 0.09e-6 | UO = 100       | LAMBDA=0.2      |
| TOX=9e-9   | PB = 0.9     | CJ = 0.94e - 3 | CJSW = 0.32e-11 |
| MJ = 0.5   | MJSW=0.3     | CGDO=0.3e-9    | JS = 0.5e-8     |

VTO : threshold voltage with zero  $V_{SB}$  (unit : V )

GAMMA : body effect coefficient (unit :  $V^{1/2}$ )

 $PHI: 2\Phi_F (unit : V)$ 

TOX : gate oxide thickness ( unit : m ) NSUB : substrate doping ( unit :  $cm^{-3}$  ) LD : source/drain side diffusion ( unit : m ) UO : channel mobility ( unit :  $cm^2/V/s$  )

LAMBDA: channel-length modulation coefficient (unit:  $V^{-1}$ )

CJ: source/drain bottom-plate junction capacitance per unit area ( unit :  $F/m^2$  ) CJSW: source/drain sidewall junction capacitance per unit length ( unit : F/m )

PB: source / drain junction built-in potential (unit: V)

MJ: exponent in CJ equation (unitless)

MJSW: exponent in CJSW equation (unitless)

CGDO: gate-drain overlap capacitance per unit width (unit : F/m)

CGSO : gate-source overlap capacitance per unit width (unit : F/m)

JS : source/drain leakage current per unit area ( unit  $A/m^2$  )

Vacuum permittivity  $(\epsilon_o) = 8.85 \times 10^{-12} (F/m)$ 

Silicon oxide dielectric constant  $(\epsilon_r) = 3.9$