# ALU and Pipe-lined CPU Verilog Realization 1.ALU

This project report illustrates how ALU and the five-stage pipe-lined CPU are realized and imitated using the Verilog language. In the first task, we built an Arithmetic Logic Unit (ALU) supporting the following operations:

```
add, addi, addu, addiu
sub, subu
and, andi, nor, or, ori, xor, xori
beq, bne, slt, slti, sltiu, sltu
lw, sw
sll, sllv, srl, srlv, sra, srav
```

In this ALU unit, we have two registers, register A with address 00000, and register B with address 00001. Each operation is characterized by its opcode (instruction[31:26]) and (or) function code (instruction[5:0]), and the field rd, rt, rs will store the address of reg A and reg B, respectively. All other fields like sa, immediate, etc. will store their binary representations. Unused fields will be filled with 0.

Therefore, there are 3 inputs (a 32-bit instruction, a 32-bit reg A, a 32-bit reg B), and 2 outputs (a 32-bit register "result" storing the outcome of this ALU operation, and a 3-bit "flags"). The first bit of flags (flags[0]) is the overflow flag, which is 1 if overflow happens in when current operation is add, addi, sub, and 0 otherwise. The second bit of flags (flags[1]) is the negative flag, which is 1 if the condition is true in slt, slti, sltiu, and sltu, and 0 otherwise. The third bit of flags (flags[2]) is the zero flag, which is 1 if the equality sign in beq and bne holds, and 0 otherwise. We denote the ALU realization process in the below chart:



Chart 1. ALU implementation flow chart

We thus define the alu module in file alu.v. The module first extracts the instruction's opcode and funcode to determine which operation it is. It then executes that based on rd, rt, rs, sa, etc., fields, and put the outcome in "result". Meanwhile, it determines whether overflow, negative sign, and zero sign happen and sets the corresponding bit of "flags" to 1 if so.

Figure 1. module alu implementation

We also provide the testbench module called test\_alu in file test\_alu.v to test each of our implemented operations. All operations are tested in the single test\_alu.v file, with each operation being tested after one another after 10 time unites time break. Specifically, we compare the correct outputs with the program outputs result and flags, and output "000failed" if they differ. If all operations are implemented correctly, we should only see "test done!" in the terminal. The testbench is run using *make test* in the terminal under the path "src/alu". Testbench codes are:

Figure 2. testbench module test alu implementation

Our first task in modelling the ALU ends here.

## 2. Five-stage Pipe-lined CPU

## 2.1 Modelling the five-stage pipe-lined CPU(test cases outcomes are talked in 2.2)

In the second task, we imitate a five-stage pipe-lined CPU's working process. We realize it using four sub-modules and one top-module. The four sub-modules are IF(instruction fetch, corresponding to the first CPU cycle), REG(register read and write, corresponding to the second and last CPU cycle), ALU(corresponding to the third CPU cycle), and MeM (memory read and write, corresponding to the fourth CPU cycle). The top-module PipelinedCPU is used to instantiate all the four sub-modules using the input CLK(represent clock) from the testbench test\_cpu and the sub-module themselves' inputs and outputs.

In the following parts, we will provide illustration to the realization of each sub-module, the top-module, and the testbench, one by one. In the first sub-module IF, we fulfill the first CPU cycle, where CPU fetches one 32-bit instruction at the newly given PC address at each rising edge of the clock from the file CPU\_instruction.bin.

```
module IF(input CLOCK,jump2,branch2,input[31:0]im,output
integer fd,c1,c2;
integer pc=0;
always @(posedge CLOCK)begin
fd = $fopen("CPU_instruction.bin", "rb");
if(branch2==1'b1)begin
pc=(pc/33+im-1)*33;
end
if(jump2==1'b1)begin
```

Figure 3. Sub-module IF implementation

In the second sub-module REG, at each falling edge of the clock, CPU decodes the 32-bit instruction coming from the module IF into its opcode, function code, sa, signed-extended immediate, zero-extended immediate, target, rd, rt, rs, etc., and output them to the third sub-module ALU. This fulfills the second CPU cycle.

In the same module, at each rising edge of the clock, data coming from the third or fourth sub-module is written back to a specific register if needed. This fulfills the fifth CPU cycle.

```
module REG(input CLOCK,memread,memwrite,jump,branch,R,I,input[31:0]instru
reg[31:0] register[31:0];
integer j,al,a2;
initial begin
for (j=0;j<32;j=j+1)begin
register[j]=0;
end
end
```

Figure 4. Sub-module REG implementation

In the third sub-module ALU, at each rising edge of the clock, we execute the corresponding operation recognized by the opcode and function code inputted from the second sub-module. Specifically, we consider arithmetic instructions add, addu, addi, addiu, sub, subu, logical instructions and, andi, nor, or, ori, xor, xori, shifting instructions sll, sllv, srl, srlv, sra, srav, branch/jump instructions beq, bne, slt, j, jr, jal, and data transfer instructions lw, sw. Corresponding processed outcomes are outputted in registers res (for arithmetic, logical, and shifting instructions), offset, jump, branch (for jump/branch instructions), loc1, loc2, memread, memwrite (for data transfer instructions). This fulfills the third CPU cycle.

```
module ALU(input CLOCK,memread2,input[5:0]opcode,funcode,input[31:0]rd,rt,rs,
always @(posedge CLOCK) begin
memread=1'b0;
memwrite=1'b0;//reset
jump=1'b0;
branch=1'b0;
offset=32'h00000000:
```

Figure 5. Sub-module ALU implementation

In the fourth sub-module MeM, at each falling edge of the clock, data from ALU is stored to the corresponding location in the memory data.bin (sw instruction) or CPU fetches a piece of data from the indicated location in the memory data.bin (lw instruction). This fulfills the fourth CPU cycle.

```
module MeM(input CLOCK,memread,memwrite,termi,input[31:0]loc
integer i,j,b1;
reg[31:0] memory[511:0];
initial begin

for(j=0;j<$12;j=j+1)begin

memory[j]=0;
end

always @(negedge CLOCK) begin
if(memread==1'b1)begin//lw
rtloc3=rtloc2;
memread2=memread;
data=memory[loc1]:</pre>
```

Figure 6. Sub-module MeM implementation

In the top-module PipelinedCPU, we instantiate all four sub-modules using the input clock from the testbench and the inputs and outputs generated by those sub-modules themselves as discussed above. This top-module thus serves as the five-stage CPU as a whole.

```
module PipelinedCPU(input CLK);

wire[31:0] INSTRUCTION,DATA,RD,RT,RS,IM,ZEROIM,TAR,RES,LOC1,LOC2,LOC
wire[5:0] OPCD,FUCD;

wire MEMR,MEMW,JP,BCH,TERMI,JP2,BCH2,R,I,MEMR2;

IF u_IF(

.CLOCK(CLK),
.im(IM),
.jump2(JP2),
.branch2(BCH2),
.instruction(INSTRUCTION),
.curpc(PC));

REG u_REG(
.CLOCK(CLK),
.memread(MEMR),
```

Figure 7. Top-module PipelinedCPU implementation

One last remaining component is the testbench module test\_cpu implemented in the file test cpu.v, which generates the clock signal, CLK, used in our top-module PipelinedCPU.

CLK changes to 1 and 0 periodically, creating rising edge and falling edge alternatively, so that our pipeline can work correspondingly.

Figure 8. Testbench module test cpu implementation

# 2.2 Test cases results and data hazard handling methods

Our implemented CPU has passed all test cases, including the test case without any hazards (test case 1,5,6) and test cases with data hazards (test case 2,3,4,7,8). To run the program, we first need to paste the machine codes needed to be executed in CPU\_instruction.bin, open the terminal under the path "src/cpu", and type "make test" in the terminal to run the program. The program output is stored in data.bin, which serves as the outputted CPU memory and can be compared with the correct ones (DATA\_RAMx.txt, x=1,2,...,8).

Since we adopt the rising edge and falling edge of clocks for consecutive stages, we will have two stalls between each pipeline (as drawn below). Test case 1 is to test normal functions without any harzards, test case 4 is automatically correct due to the rising edge and falling edge design for Regr and Regw, test case 5 and 6 are to test normal branch and jump instructions without any hazards. We therefore illustrate the hazard handling methods for the remaining test cases (2,3,7,8):

#### Test case 2 (MEM to EX and WB to EX data hazards):

```
sub $v0, $a0, $a1 # 4 in $v0 //Line 8
sub $v1, $a1, $a0 # -4 in $v1 //Line 9
sub $a2, $v1, $v0 # -8 in $a2 (if the forward succeeds, $a2 should be 8)//Line 10 hazard
```



solution

## Test case 3 (lw stall hazard):

Line 8: lw \$a0, 4(\$zero) # \$a0 should be 114
Line 9: sub \$a1, \$v1, \$a0 # The hazard of lw stall happens hazard



# Test case 7 (jr data hazards):

Line 17: addi \$v0, \$zero, 84 Line 18: jr \$v0 # The first jr jr hazard 1

Line 25: lw \$k0, 0(\$zero) # \$k0 is 116 Line 26: jr \$k0 # The second jr ir hazard 2



## Test case 8 (branch data hazards):

Line 14: slt \$a1, \$v0, \$v1

Line 15: bne \$a1, \$a0, -5 hazard 1

Line 18: lw \$t1, 8(\$zero)

Line 19: beq \$t1, \$t2, 2 hazard 2



solution

solution