# Performance and Scalability of Preconditioned Conjugate Gradient Methods on Parallel Computers

Anshul Gupta, Vipin Kumar, Senior Member, IEEE, and Ahmed Sameh, Senior Member, IEEE

Abstract—This paper analyzes the performance and scalability of an iteration of the preconditioned conjugate gradient algorithm on parallel architectures with a variety of interconnection networks, such as the mesh, the hypercube, and that of the CM-5<sup>TM 1</sup> parallel computer. It is shown that for block-tridiagonal matrices resulting from two-dimensional finite difference grids, the communication overhead due to vector inner products dominates the communication overheads of the remainder of the computation on a large number of processors. However, with a suitable mapping, the parallel formulation of a PCG iteration is highly scalable for such matrices on a machine like the CM-5 whose fast control network practically eliminates the overheads due to inner product computation. The use of the truncated Incomplete Cholesky (IC) preconditioner can lead to further improvement in scalability on the CM-5 by a constant factor. As a result, a parallel formulation of the PCG algorithm with IC preconditioner may execute faster than that with a simple diagonal preconditioner even if the latter runs faster in a serial implementation. For the matrices resulting from three-dimensional finite difference grids, the scalability is quite good on a hypercube or the CM-5, but not as good on a 2-D mesh architecture. In the case of unstructured sparse matrices with a constant number of nonzero elements in each row, the parallel formulation of the PCG iteration is unscalable on any message passing parallel architecture, unless some ordering is applied on the sparse matrix. The parallel system can be made scalable either if, after reordering, the nonzero elements of the  $N \times N$  matrix can be confined in a band whose width is  $O(N^y)$ for any y < 1, or if the number of nonzero elements per row increases as  $N^x$  for any x>0. Scalability increases as the number of nonzero elements per row is increased and/or the width of the band containing these elements is reduced. For unstructured sparse matrices, the scalability is asymptotically the same for all architectures. Many of these analytical results are experimentally verified on the CM-5 parallel computer.

# 1. Introduction

OLVING large sparse systems of linear equations is an integral part of mathematical and scientific computing and finds application in a variety of fields such as fluid dynamics, structural analysis, circuit theory, power system analysis, surveying, and atmospheric modeling. With the availability of large-scale parallel computers, iterative methods such as the conjugate gradient method for solving such systems are

Manuscript received February 23, 1993; revised June 1, 1994. This work was supported by IST/SDIO through the Army Research Office under Grant 28408-MA-SDI to the University of Minnesota, and by the University of Minnesota Army High Performance Computing Research Center under Contract DAAL03-89-C-0038.

The authors are with the Department of Computer Science, University of Minnesota, Minneapolis, MN 55455 USA.

IEEE Log Number 9409876.

<sup>1</sup>CM-5 is a trademark of the Thinking Machines Corporation.

becoming increasingly appealing, as they can be parallelized with much greater ease than direct methods. As a result there has been a great deal of interest in implementing the Conjugate Gradient algorithm on parallel computers [1], [2], [12], [14], [16], [21], [25], [29], [30]. In this paper, we study performance and scalability of parallel formulations of an iteration of the preconditioned conjugate gradient (PCG) algorithm [6] for solving large sparse linear systems of equations of the form  $\mathbf{A}\mathbf{x} = \mathbf{b}$ , where  $\mathbf{A}$  is a symmetric positive definite matrix. Although, we specifically deal with the preconditioned CG algorithm only, the analysis of the diagonal preconditioner case applies to the nonpreconditioned method also. In fact the results of this paper can be adapted to a number of iterative methods that use matrix-vector multiplication and vector inner product calculation as the basic operations in each iteration.

The scalability of a parallel algorithm on a parallel architecture is a measure of its capability to effectively utilize an increasing number of processors. It is important to analyze the scalability of a parallel system because one can often reach very misleading conclusions regarding the performance of a large parallel system by simply extrapolating the performance of a similar smaller system. Many different measures have been developed to study the scalability of parallel algorithms and architectures [3], [7], [10], [15], [19], [22], [28], [32], [33]. In this paper, we use the isoefficiency metric [18], [7], [19] to study the scalability of an iteration of the PCG algorithm on some important architectures. The isoefficiency function of a combination of a parallel algorithm and a parallel architecture relates the problem size to the number of processors necessary for an increase in speedup in proportion to the number of processors. Isoefficiency analysis has been found to be very useful in characterizing the scalability of a variety of parallel algorithms [9], [8], [13], [17], [23], [27], [26], [31]. An important feature of isoefficiency analysis is that it succinctly captures the effects of characteristics of the parallel algorithm as well as the parallel architecture on which it is implemented, in a single expression.

The scalability and the overall performance of an iteration of the PCG schemes on a parallel computer depends on—1) hardware parameters such as the interconnection network and communication and computation speeds, 2) the characteristics of the matrix A such as its degree of sparsity and the arrangement of the nonzero elements within it, and 3) the use and the choice of preconditioners. This paper analyzes the impact of all three types of factors on the scalability of a PCG iteration on parallel architectures with parallel interconnection networks such as mesh, hypercube and that of

TMC's CM-5. Two different kinds of matrices are considered. First we analyze the scalability of a PCG iteration on blocktridiagonal matrices resulting from the discretization of a twodimensional self-adjoint elliptic partial differential equation via finite differences using natural ordering of grid points. Two commonly used schemes for mapping the data onto the processors are compared, and one is shown to be strictly better than the other. We also consider the use of two different types of preconditioners—a diagonal preconditioner, and one resulting from the truncated Incomplete Cholesky factorization of the matrix of coefficients. The truncated version of Incomplete Cholesky factorization replaces triangular solvers by matrix-vector products, which is henceforth referred to as IC factorization. The results are then extended to the matrices resulting from three dimensional finite difference grids. The second type of matrices that are studied are unstructured sparse symmetric positive definite matrices. The analytical results are verified through extensive experiments on the CM-5 parallel computer. This analysis helps in answering a number of questions, such as the following.

Given a problem and a parallel machine, what kind of efficiencies are expected?

How should the problem size be increased with the number of processors to maintain a certain efficiency?

Which feature of the hardware should be improved for maximum returns in terms of performance per unit cost?

How does the mapping of the matrix of coefficients onto the processors affect the performance and scalability of a PCG iteration?

How does the truncated Incomplete Cholesky (IC) preconditioner compare with a simple diagonal preconditioner in terms of performance on a parallel computer?

What kind of improvement in scalability can be achieved by reordering the sparse matrix?

Which parts of the algorithm dominate in terms of communication overheads and hence determine the overall parallel speedup and efficiency?

The organization of this paper is as follows. Section II defines the terms frequently used in the paper. Section III describes the data communication model for the parallel architectures considered for analysis in this paper. Section IV gives an overview of the isoefficiency metric of scalability. The serial PCG algorithm is described in Section V. The scalability analysis of a PCG iteration on different parallel architectures is presented in Sections VI and VII for block-tridiagonal matrices and in Section VIII for unstructured sparse matrices. The experimental results are presented in Section IX, and Section X contains concluding remarks.

# II. TERMINOLOGY

In this section, we introduce the terminology that shall be followed in the rest of the paper.

- 1) Parallel System: The combination of a parallel algorithm and the parallel architecture on which it is implemented.
- 2) Number of Processors, p: The number of homogeneous processing units in the parallel computer that cooperate to solve a problem.

- 3) Problem Size, W: The time taken by an optimal (or the best known) sequential algorithm to solve the given problem on a single processor. For example, for multiplying an  $N \times N$  matrix with an  $N \times 1$  vector,  $W = O(N^2)$ .
- 4) Parallel Execution Time,  $T_P$ : The time taken by p processors to solve a problem. For a given parallel system,  $T_P$  is a function of the problem size and the number of processors.
  - 5) Parallel Speedup, S: The ratio of W to  $T_P$ .
- 6) Total Parallel Overhead,  $T_o$ : The sum total of all overheads incurred by all the processors during the parallel execution of the algorithm. It includes communication costs, nonessential work and idle time due to synchronization and serial components of the algorithm. For a given parallel system,  $T_o$  is usually a function of the problem size and the number of processors and is often written as  $T_o(W, p)$ . Thus  $T_o(W, p) = pT_P W$ .

7) Efficiency, E: The ratio of S to p. Hence,  $E=W/pT_P=1/(1+\frac{T_0}{W})$ .

# III. PARALLEL ARCHITECTURES AND MESSAGE PASSING COSTS

In this paper we consider parallel architectures with the following interconnection networks: mesh, hypercube, and that of the CM-5 parallel computer. We assume that in all these architectures, **cut-through** routing is used for message passing. The time required for the complete transfer of a message of size q between two processors that are d connections away; (i.e., there are d-1 processors in between) is given by  $t_s+t_h(d-1)+t_wq$ , where  $t_s$  is the *message startup time*,  $t_h$  (called *per-hop time*) is the time delay for a message fragment to travel from one node to an immediate neighbor, and  $t_w$  (called *per-word time*) is equal to  $\frac{1}{B}$  where B is the bandwidth of the communication channel between the processors in words/second.

The analytical results presented in the paper are verified through experiments on the CM-5 parallel computer. On CM-5, the fat-tree [20] like communication network provides (almost) simultaneous paths for communication between all pairs of processors. The length of these paths may vary from 2 to  $2 \log p$ , if the distance between two switches or a processor and a switch is considered to be one unit [20]. Hence, the cost of passing a message of size q between any pair of processors on the CM-5 is approximately  $t_s + t_w q + t_h \times O(\log p)$ . An additional feature of this machine is that it has a fast control network which can perform certain global operations like scan and reduce in a small constant time. This feature of the CM-5 makes the overheads of certain operations, like computing the inner product of two vectors, almost negligible compared to the communication overheads involved in the rest of the parallel operations in the CG algorithm.

On most practical parallel computers with cut-through routing, the value of  $t_h$  is fairly small. In this paper, we will omit the  $t_h$  term from any expression in which the coefficient of  $t_h$  is dominated by coefficients of  $t_m$  or  $t_s$ .

# IV. THE ISOEFFICIENCY METRIC OF SCALABILITY

It is well known that given a parallel architecture and a problem instance of a fixed size, the speedup of a parallel algorithm does not continue to increase with increasing number of processors but tends to saturate or peak at a certain value. For a fixed problem size, the speedup saturates either because the overheads grow with increasing number of processors or because the number of processors eventually exceeds the degree of concurrency inherent in the algorithm. For a variety of parallel systems, given any number of processors p, speedup arbitrarily close to p can be obtained by simply executing the parallel algorithm on big enough problem instances (e.g., [18], [7], [11], [32]). The ease with which a parallel algorithm can achieve speedups proportional to p on a parallel architecture can serve as a measure of the scalability of the parallel system.

The isoefficiency function [18], [7] is one such metric of scalability which is a measure of an algorithm's capability to effectively utilize an increasing number of processors on a parallel architecture. The isoefficiency function of a combination of a parallel algorithm and a parallel architecture relates the problem size to the number of processors necessary to maintain a fixed efficiency or to deliver speedups increasing proportionally with increasing number of processors. The efficiency of a parallel system is given by  $E = \frac{W}{W + T_o(W, p)}$ . If a parallel system is used to solve a problem instance of a fixed size W, then the efficiency decreases as p increases. The reason is that the total overhead  $T_o(W, p)$  increases with p. For many parallel systems, for a fixed p, if the problem size W is increased, then the efficiency increases because for a given p,  $T_o(W, p)$  grows slower than O(W). For these parallel systems, the efficiency can be maintained at a desired value (between 0 and 1) for increasing p, provided W is also increased. We call such systems scalable parallel systems. Note that for a given parallel algorithm, for different parallel architectures, W may have to increase at different rates with respect to p in order to maintain a fixed efficiency. For example, in some cases, W might need to grow exponentially with respect to pto keep the efficiency from dropping as p is increased. Such a parallel system is poorly scalable because it would be difficult to obtain good speedups for a large number of processors, unless the size of the problem being solved is enormously large. On the other hand, if W needs to grow only linearly with respect to p, then the parallel system is highly scalable and can easily deliver speedups increasing linearly with respect to the number of processors for reasonably increasing problem sizes. The isoefficiency functions of several common parallel systems are polynomial functions of p, i.e., they are  $O(p^x)$ , where  $x \ge 1$ . A small power of p in the isoefficiency function indicates a high scalability.

If a parallel system incurs a total overhead of  $T_o(W,p)$ , where p is the number of processors in the parallel ensemble and W is the problem size, then the efficiency of the system is given by  $E=\frac{1}{1+\frac{T_o(W,p)}{U(P)}}$ . In order to maintain a fixed efficiency, W should be proportional to  $T_o(W,p)$  or the following relation must be satisfied

$$W = eT_o(W, p) \tag{1}$$

where  $e=\frac{E}{1-E}$  is a constant depending on the efficiency to be maintained. Equation (1) is the central relation that is used to

determine the isoefficiency function of a parallel system. This is accomplished by abstracting W as a function of p through algebraic manipulations on (1). If the problem size needs to grow as fast as  $f_E(p)$  to maintain an efficiency E, then  $f_E(p)$  is defined as the isoefficiency function of the parallel system for efficiency E.

An important feature of isoefficiency analysis is that in a single expression, it succinctly captures the effects of characteristics of the parallel algorithm as well as those of the parallel architecture on which it is implemented. By performing isoefficiency analysis, one can test the performance of a parallel program on a few processors, and then predict its performance on a larger number of processors. The utility of the isoefficiency analysis is not limited to predicting the impact on performance of an increasing number of processors. It can also be used to study the behavior of a parallel system with respect to changes in other hardware related parameters such as the speed of the processors and the data communication channels.

#### V. THE SERIAL PCG ALGORITHM

Fig. 1 illustrates the PCG algorithm [6] for solving a linear system of equations  $\mathbf{A}\mathbf{x} = \mathbf{b}$ , where  $\mathbf{A}$  is a sparse symmetric positive definite matrix. The PCG algorithm performs a few basic operations in each iteration. These are matrix-vector multiplication, vector inner product calculation, scalar-vector multiplication, vector addition and solution of a linear system  $\mathbf{M}\mathbf{z} = \mathbf{r}$ . Here  $\mathbf{M}$  is the preconditioner matrix, usually derived from  $\mathbf{A}$  using certain techniques. In this paper, we will consider two kinds of preconditioner matrices  $\mathbf{M}$ —(i) when  $\mathbf{M}$  is chosen to be a diagonal matrix, usually derived from the principal diagonal of  $\mathbf{A}$ , and (ii) when  $\mathbf{M}$  is obtained through a truncated Incomplete Cholesky (IC) factorization [14], [29] of  $\mathbf{A}$ . In the following subsections, we determine the serial execution time for each iteration of the PCG algorithm with both preconditioners.

# A. Diagonal Preconditioner

During a PCG iteration for solving a system of N equations, the serial complexity of computing the vector inner product, scalar-vector multiplication and vector addition is O(N). If  $\mathbf{M}$  is a diagonal matrix, the complexity of solving  $\mathbf{M}\mathbf{z} = \mathbf{r}$  is also O(N). If there are m nonzero elements in each row of the sparse matrix  $\mathbf{A}$ , then the matrix-vector multiplication of a CG iteration can be performed in O(mN) time by using a suitable scheme for storing  $\mathbf{A}$ . Thus, with the diagonal preconditioner, each CG iteration involves a few steps of O(N) complexity and one step of O(mN) complexity. As a result, the serial execution time for one iteration of the PCG algorithm with a diagonal preconditioner can be expressed as follows

$$W = c_1 N + c_2 m N. (2)$$

Here  $c_1$  and  $c_2$  are constants depending upon the floating point speed of the computer and m is the number nonzero elements in each row of the sparse matrix.

```
1.
                   begin
                           i := 0; \mathbf{x}_0 := 0; \mathbf{r}_0 := \mathbf{b}; \rho_0 := ||\mathbf{r}_0||_2^2;
2
                           while (\sqrt{\rho_i} > \epsilon ||\mathbf{r}_0||_2) and (i < i_{max}) do
3.
4.
                                   Solve \mathbf{M} \ \mathbf{z}_i = \mathbf{r}_i;
5.
                                   \gamma_i := \mathbf{r}_i^T \mathbf{z}_i;
6.
                                   i := i + 1;
7.
                                   if (i = 1) p_1 := z_0
8.
                                   else begin
9.
                                           \beta_i := \gamma_{i-1}/\gamma_{i-2};
10.
                                           \mathbf{p}_{i} := \mathbf{z}_{i-1} + \beta_{i} \mathbf{p}_{i-1};
11.
                                   end:
12.
13.
                                   \mathbf{w}_i := \mathbf{A} \ \mathbf{p}_i;
                                   \alpha_i := \gamma_{i-1}/\mathbf{p}_i^T \ \mathbf{w}_i;
14.
15
                                   \mathbf{x}_i := \mathbf{x}_{i-1} + \alpha_i \mathbf{p}_i;
16.
                                   \mathbf{r}_i := \mathbf{r}_{i-1} - \alpha_i \mathbf{w}_i;
17.

\rho_i := ||\mathbf{r}_i||_2^2;

18.
                           end; { while }
 19.
                           \mathbf{x} := \mathbf{x}:
20.
                    end.
```

Fig. 1. The preconditioned conjugate gradient algorithm.

#### B. The IC Preconditioner

In this section, we only consider the case when  $\mathbf{A}$  is a block-tridiagonal matrix of dimension N resulting from the discretization of a two-dimensional self-adjoint elliptic partial differential equation via finite differences using natural ordering of grid points. Besides the principal diagonal, the matrix  $\mathbf{A}$  has two diagonals on each side of the principal diagonal at distances of 1 and  $\sqrt{N}$  from it. Clearly, all the vector operations can be performed in O(N) time. The matrix-vector multiplication operation takes time proportional to 5N. When  $\mathbf{M}$  is an IC preconditioner, the structure of  $\mathbf{M}$  is identical to that of  $\mathbf{A}$ .

A method for solving Mz = r, originally proposed for vector machines [29], is briefly described below. A detailed description of the same can be found in [18]. As shown in Section VI, this method is perfectly parallelizable on CM-5 and other architectures ranging from mesh to hypercube. In fact, this method leads to a parallel formulation of the PCG algorithm that is somewhat more scalable and efficient (in terms of processor utilization) than a formulation using a simple diagonal preconditioner.

The matrix  $\mathbf{M}$  can be written as  $\mathbf{M} = (\mathbf{I} - \mathbf{L})\mathbf{D}(\mathbf{I} - \mathbf{L}^T)$ , where  $\mathbf{D}$  is a diagonal matrix and  $\mathbf{L}$  is a strictly lower triangular matrix with two diagonals corresponding to the two lower diagonals of  $\mathbf{M}$ . Thus, the system  $\mathbf{Mz} = \mathbf{r}$  may be solved by the following steps:

solve 
$$(I - L)u = r$$
  
solve  $Dv = u$   
solve  $(I - L^T)z = v$ .

Since **L** is strictly lower triangular (i.e.,  $\mathbf{L}^N = 0$ ), **u** and **z** may be written as  $\mathbf{u} = \sum_{i=0}^{N-1} \mathbf{L}^i \mathbf{r}$  and  $\mathbf{z} = \sum_{i=0}^{N-1} (\mathbf{L}^i)^T \mathbf{v}$ . These series may be truncated to (k+1) terms where  $k \ll 0$ 

N because  $\mathbf{M}$  is diagonally dominant [14], [29]. In our formulation, we form the following matrix:  $\tilde{\mathbf{L}} = (\mathbf{I} + \mathbf{L} + \mathbf{L}^2 + \cdots + \mathbf{L}^k)$  explicitly. Thus, solving  $\mathbf{Mz} = \mathbf{r}$  is equivalent to

1) 
$$\mathbf{u} \approx \tilde{\mathbf{L}}\mathbf{r}$$
  
2)  $\mathbf{v} \approx \mathbf{D}^{-1}\mathbf{u}$   
3)  $\mathbf{z} \approx \tilde{\mathbf{L}}^T\mathbf{v}$ .

The number of diagonals in the matrix  $\tilde{\mathbf{L}}$  is equal to  $\frac{(k+1)(k+2)}{2}$ . These diagonals are distributed in k+1 clusters at distances of  $\sqrt{N}$  from each other. The first cluster, which includes the principal diagonal, has k+1 diagonals, and then the number of diagonals in each cluster decreases by one. The last cluster has only one diagonal which is at a distance of  $k\sqrt{N}$  from the principal diagonal. Thus solving the system  $\mathbf{Mz} = \mathbf{r}$ , in case of the IC preconditioner, is equivalent to performing one vector division (step 2)) and two matrix-vector multiplications (steps 1) and 3)), where each matrix has  $\frac{(k+1)(k+2)}{2}$  diagonals. Hence the complexity of solving  $\mathbf{Mz} = \mathbf{r}$  for this case is proportional to (k+1)(k+2)N and the serial execution time of one complete iteration is given by the following equation

$$W = (c_1 + (5 + (k+1)(k+2))c_2) \times N.$$

Here  $c_1$  and  $c_2$  are constants depending upon the floating point speed of the computer. The above equation can be written compactly as follows by putting  $\eta(k) = c_1 + c_2(5 + (k+1)(k+2))$ .

$$W = \eta(k)N. \tag{3}$$

#### VI. SCALABILITY ANALYSIS: BLOCK-TRIDIAGONAL MATRICES

In this section we consider the parallel formulation of the PCG algorithm with block-tridiagonal matrix of coefficients resulting from a square two dimensional finite difference grid with natural ordering of grid points. Each point on the grid contributes one equation to the system  $\mathbf{A}\mathbf{x} = \mathbf{b}$ ; i.e., one row of matrix  $\mathbf{A}$  and one element of the vector  $\mathbf{b}$ .

# A. The Parallel Formulation

The points on the finite difference grid can be partitioned among the processors of a mesh connected parallel computer as shown in Fig. 2. Since a mesh can be mapped onto a hypercube or a fully connected network, a mapping similar to the one shown in Fig. 2 will work for these architectures as well. Let the p processors be numbered from  $P_{(0,0)}$  to  $P_{(\sqrt{p}-1,\sqrt{p}-1)}$ . If the N points of the grid are indexed from [0,0] to  $[\sqrt{N}-1,\sqrt{N}-1]$ , then processor  $P_{(i,j)}$  stores a square subsection of the grid with row indices varying from  $[i\sqrt{N/p}]$  to  $[(i+1)\sqrt{N/p}-1]$  and column indices varying from  $[j\sqrt{N/p}]$  to  $[(j+1)\sqrt{N/p}-1]$ . If the grid points are ordered naturally, point (q,r) is responsible for row number  $[q\sqrt{N}+r]$  of matrix  $\mathbf{A}$  and the element with index  $[q\sqrt{N}+r]$  of the vector  $\mathbf{b}$ . Hence, once the grid points are assigned to



Fig. 2. Partitioning a finite difference grid on a processor mesh.

the processors, it is easy to determine the rows of matrix A and the elements of vector b that belong to each processor.

In the PCG algorithm, the scalar-vector multiplication and vector addition operations do not involve any communication overhead, as all the required data is locally available on each processor and the results are stored locally as well. If the diagonal preconditioner is used, then even solving the system  $\mathbf{M}\mathbf{z} = \mathbf{r}$  does not require any data communication because the resultant vector  $\mathbf{z}$  can be obtained by simply dividing each element of  $\mathbf{r}$  by the corresponding diagonal element of  $\mathbf{M}$ , both of which are locally available on each processor. Thus, the operations that involve any communication overheads are computation of inner products, matrix-vector multiplication, and, in case of the IC preconditioner, solving the system  $\mathbf{M}\mathbf{z} = \mathbf{r}$ .

In the computation of the inner product of two vectors, the corresponding elements of each vector are multiplied locally and these products are summed up. The value of the inner product is the sum of these partial sums located at each processor. The data communication required to perform this step involves adding all the partial sums and distributing the resulting value to each processor.

In order to perform parallel matrix-vector multiplication involving the block-tridiagonal matrix, each processor has to acquire the vector elements corresponding to the column numbers of all the matrix elements it stores. It can be seen from Fig. 2 that each processor needs to exchange information corresponding to its  $\sqrt{\frac{N}{p}}$  boundary points with each of its four neighboring processors. After this communication step, each processor gets all the elements of the vector it needs to multiply with all the matrix elements it stores. Now the multiplications are performed and the resultant products are summed and stored locally on each processor.

A method for solving  $\mathbf{Mz} = \mathbf{r}$  for the IC preconditioner  $\mathbf{M}$  has been described in Section V-B. This computation involves multiplication of a vector with a lower triangular matrix  $\tilde{\mathbf{L}}$  and an upper triangular matrix  $\tilde{\mathbf{L}}^T$ , where each triangular matrix has  $\frac{(k+1)(k+2)}{2}$  diagonals arranged in the fashion described in Section V-B. If the scheme of partitioning  $\mathbf{A}$  among the processors (every processor stores  $\sqrt{\frac{N}{p}}$  clusters of  $\sqrt{\frac{N}{p}}$  matrix rows each) is extended to  $\tilde{\mathbf{L}}$  and  $\tilde{\mathbf{L}}^T$ , then it can be shown that

for  $\sqrt{\frac{N}{p}} > k$  the data communication for performing these matrix-vector multiplications requires each processor in the mesh to send  $k\sqrt{\frac{N}{p}}$  vector elements to its immediate north, east, south, and west neighbors.

#### B. Communication Overheads

In this section we determine the overall overhead due to parallel processing in a PCG iteration. As discussed in the previous subsection, the operations that incur communication overheads are computation of inner products, matrix-vector multiplication and solving the system  $\mathbf{Mz} = \mathbf{r}$ . Let these three components of  $T_o$  be  $T_o^{\mathrm{Inner-Prod}}$ ,  $T_o^{\mathrm{Matrix-Vector}}$ , and  $T_o^{\mathrm{PC-solve}}$ , respectively. In order to compute each component of  $T_o$ , first we compute the time spent by each processor in performing data communication for the operation in question. The product of this time with p gives the total time spent by all the processors in performing this operation and  $T_o$  is the sum of each of these individual components.

1) Overhead in Computing the Inner Products: The summation of p partial sums (one located at each processor) can be performed through recursive doubling in  $(t_s + t_w) \log p$ time on a hypercube, and in  $(t_s + t_w) \log p + t_h \sqrt{p}$  time on a two dimensional mesh. It takes the same amount of time to broadcast the final result to each processor. On a machine like the CM-5, such operations (known as reduction operations) are performed by the control network in a small constant time which can be ignored in comparison with the overhead incurred in other parts of the algorithm, such as, matrix-vector multiplication. The following equations give the expressions for the total overhead for each iteration over all the processors for computing the three inner products (lines 6, 14, and 17 in Fig. 1) on different architectures. In these equations  $t_w$  is ignored in comparison with  $t_s$  as the latter is much larger in most practical machines.

$$\begin{split} T_o^{\text{Inner-Prod}} &\approx 6(t_s \log p + t_h \sqrt{p}) \times p & \text{(2-D mesh)} & \text{(4)} \\ T_o^{\text{Inner-Prod}} &\approx 6t_s \log p \times p & \text{(Hypercube)} & \text{(5)} \\ T_o^{\text{Inner-Prod}} &\approx 0 & \text{(CM-5)}. & \text{(6)} \end{split}$$

2) Overhead Due to Matrix-Vector Multiplication: During matrix-vector multiplication, each processor needs to exchange vector elements corresponding to its boundary grid points with each of its four neighboring processors. This can be done in  $4t_s + 4t_w \sqrt{\frac{N}{p}}$  time on a mesh, hypercube or a virtually fully connected network like that of the CM-5. The total overhead for this step is given by the following equation

$$T_o^{\text{Matrix-Vector}} = 4\left(t_s + t_w\sqrt{\frac{N}{p}}\right) \times p.$$
 (7)

3) Overhead in Solving  $\mathbf{Mz} = \mathbf{r}$ : If a simple diagonal preconditioner is used, then this step does not require any communication. For the case of the IC preconditioner, as discussed in Section VI-A, the communication pattern for this step is identical to that for matrix-vector multiplication, except that  $k\sqrt{\frac{N}{p}}$  vector elements are now exchanged at each processor

boundary. The required expression for the overall overhead for this step is as follows

$$T_o^{\text{PC-solve}} = 0$$
 (diagonal preconditioner) (8)

$$T_o^{\text{PC-solve}} = 4\left(t_s + t_w k \sqrt{\frac{N}{p}}\right) \times p$$
 (IC preconditioner).

4) Total Overhead: Now, having computed each of its components, we can write the expressions for the overall  $T_o$  using Eqs. (4) to (9). The following equations give the required approximate expressions (after dropping the insignificant terms, if any) for  $T_o$ .

#### • The CM-5

$$T_o = 4(t_s p + t_w \sqrt{pN}) \quad \text{(diagonal preconditioner)} \quad (10)$$
 
$$T_o = 4(2t_s p + t_w (k+1) \sqrt{pN}) \quad \text{(IC preconditioner)}. \quad (11)$$

# Hypercube

$$T_o = 6t_s p \log p + 4t_w \sqrt{pN} \quad \text{(diagonal preconditioner)}$$
 
$$T_o = 6t_s p \log p + 4(k+1)t_w \sqrt{pN} \quad \text{(IC preconditioner)}.$$
 
$$(13)$$

#### Mesh

$$T_{o} = 6t_{s}p\log p + 4t_{w}\sqrt{pN} + 6t_{h}p\sqrt{p}$$
(diagonal preconditioner) (14)
$$T_{o} = 6t_{s}p\log p + 4(k+1)t_{w}\sqrt{pN} + 6t_{h}p\sqrt{p}$$
(IC preconditioner). (15)

# C. Isoefficiency Analysis

Since we perform the scalability analysis with respect to one PCG iteration, the problem size W will be considered to be O(N) and we will study the rate at which N needs to grow with p for a fixed efficiency as a measure of scalability. If  $T_o(W, P)$  is the total overhead, the efficiency E is given by  $\frac{W}{W+T_{\sigma}(W,p)}$ . Clearly, for a given N, if p increases, then E will decrease because  $T_o(W, p)$  increases with p. On the other hand, if N increases, then E increases because the rate of increase of  $T_o$  is slower than that of W for a scalable algorithm. The isoefficiency function for a certain efficiency E can be obtained by equating W with  $\frac{E}{1-E}T_o$  (1) and then solving this equation to determine N as a function of p. In our parallel formulation, To has a number of different terms due to  $t_s$ ,  $t_w$ ,  $t_h$ , etc. When there are multiple terms of different orders of magnitude with respect to p and N in W or  $T_o$ , it is often impossible to obtain the isoefficiency function as a closed form function of p. For a parallel algorithmarchitecture combination, as p and W increase, efficiency is guaranteed not to drop if none of the terms of  $T_o$  grows faster than W. Therefore, if  $T_o$  has multiple terms, we balance Wagainst each individual term of  $T_o$  to compute the respective isoefficiency function. The component of  $T_o$  that requires the problem size to grow at the fastest rate with respect to p

determines the overall asymptotic isoefficiency function of the entire computation.

1) Diagonal Preconditioner: Since the number of elements per row (m) in the matrix of coefficients is five, from (2), we obtain the following expression for W

$$W = N(c_1 + 5c_2). (16)$$

Now we will use (10), (12), (14), and (16) to compute the isoefficiency functions for the case of diagonal preconditioner on different architectures.

# • The CM-5

According to (1), in order to determine the isoefficiency term due to  $t_s$ . W has to be proportional to  $4et_sp$  [see (10)] where  $e=\frac{E}{1-E}$  and E is the desired efficiency that has to be maintained. Therefore,

$$N(c_1 + 5c_2) \propto 4et_s p$$

$$\Rightarrow N \propto p \frac{4et_s}{c_1 + 5c_2}.$$
(17)

The term due to  $t_w$  in  $T_o$  is  $4t_w\sqrt{pN}$  [see (10)] and the associated isoefficiency condition is determined as follows:

$$N(c_1 + 5c_2) \propto 4et_w \sqrt{pN}$$

$$\Rightarrow \sqrt{N} \propto \sqrt{p} \frac{4et_w}{c_1 + 5c_2}$$

$$\Rightarrow N \propto p \left(\frac{4et_w}{c_1 + 5c_2}\right)^2.$$
(18)

According to both (17) and (18), the overall isoefficiency function for the PCG algorithm with a simple diagonal preconditioner is O(p), i.e., it is a highly scalable parallel system which requires only a linear growth of problem size with respect to p to maintain a certain efficiency.

#### Hypercube

Since the terms due to  $t_w$  are identical in the overhead functions for both the hypercube and the CM-5 architectures, the isoefficiency condition resulting from  $t_w$  is still determined by (18). The term associated with  $t_s$  yields the following isoefficiency function

$$\Rightarrow N \propto \frac{6et_s}{c_1 + 5c_2} p \log p. \tag{19}$$

Since (19) suggests a higher growth rate for the problem size with respect to p to maintain a fixed E, it determines the overall isoefficiency function which is  $O(p \log p)$ . Also,  $t_s$  has a higher impact on the efficiency on a hypercube than on the CM-5.

# • Mesh

The isoefficiency term due to  $t_s$  will be the same as in (19) because the terms due to  $t_s$  in the overhead functions for the hypercube and the mesh are identical. Similarly, the isoefficiency term due to  $t_w$  will be the same as in (18). Balancing W against the term due to  $t_h$  in (14), we get

$$N(c_1 + 5c_2) \propto 6et_h p \sqrt{p}$$

$$\Rightarrow N \propto \frac{6et_h}{c_1 + 5c_2} p^{1.5}$$
(20)

Now N has to grow as O(p) to balance the overheads due to  $t_w$  (18), as  $O(p \log p)$  to balance the overhead due to  $t_s$  (19), and as  $O(p^{1.5})$  to balance the overhead due to  $t_h$  (20). Clearly, (20) determines the asymptotic isoefficiency function for the mesh.

2) IC Preconditioner: The following overall isoefficiency functions can be derived for the case of the IC preconditioner using the analysis similar to that in Section VI–C1), taking the expression for W from (3) and expressions for  $T_o$  from (11), (13), and (15) for various architectures

$$N \propto p \left(\frac{4et_w(k+1)}{\eta(k)}\right)^2 \quad \text{(CM-5)}$$

$$N \propto \frac{6et_s}{\eta(k)} p \log p$$
 (hypercube) (22)

$$N \propto \frac{6et_h}{\eta(k)} p\sqrt{p}$$
 (mesh). (23)

The isoefficiency functions given by the above equations are asymptotically the same as those for the diagonal preconditioner (17) to (20), but with different constants. The impact of these constants on the overall efficiency and scalability of the PCG iteration is discussed in Section VI-D.

#### D. Discussion

A number of interesting inferences can be drawn from the scalability analysis performed in Section VI-C. For a typical MIMD mesh or hypercube with  $t_s \gg t_w$ , matrix-vector multiplication and solution of Mz = r with the preconditioner M incur relatively small communication overheads compared to the computation of inner-product of vectors. For these architectures, the inner-products calculation contributes the overhead term that determines the overall isoefficiency function and the total communication cost is dominated by the message startup time  $t_s$ . In contrast, on the CM-5, the communication overhead in the inner product calculation is minimal due to the control network. As a result, the CM-5 is ideally scalable for an iteration of this algorithm; i.e. speedups proportional to the number of processors can be obtained by simply increasing N linearly with p. Equivalently, bigger instances of problems can be solved in a fixed given time by using linearly increasing number of processors. In the absence of the control network, even on the CM-5 the overhead due to message startup time in the inner product computation would have dominated and the isoefficiency function of the PCG algorithm would have been greater than O(p). Thus, for this application, the control network is highly useful.

There are certain iterative schemes, like the Jacobi method [6], that require inner product calculation only for the purpose of performing a convergence check. In such schemes, the parallel formulation can be made almost linearly scalable even on mesh and hypercube architectures by performing the convergence check once in a few iterations. For instance, the isoefficiency function for the Jacobi method on a hypercube is  $O(p \log p)$ . If the convergence check is performed once every  $\log p$  iterations, the amortized overhead due to inner product calculation will be O(p) in each iteration, instead of  $O(p \log p)$  and the isoefficiency function of the modified scheme will be



Fig. 3. Isoefficiency curves for E=0.5 with a fixed processor speed and different values of channel bandwidth.

O(p). Similarly, performing the convergence check once in every  $\sqrt{p}$  iterations on a mesh architecture will result in linear scalability.

Equations (17) and (18) suggest that the PCG algorithm is highly scalable on a CM-5 type architecture and a linear increase in problem size with respect to the number of processors is sufficient to maintain a fixed efficiency. However, we would like to point out as to how hardware related parameters other than the number of processors affect the isoefficiency function. According to (18), N needs to grow in proportion to the square of the ratio of  $t_w$  to the unit computation time on a processor. According to (17), N needs to grow in proportion to the ratio of  $t_s$  to the unit computation time. Thus isoefficiency is also a function of the ratio of communication and computation speeds. Fig. 3 shows theoretical isoefficiency curves for different values of  $t_w$  for a hypothetical machine with fixed processor speed ( $(c_1 + 5c_2)$  =  $2 \mu s^{1}$ ) and message startup time ( $t_{s} = 20 \mu s$ ). Fig. 4 shows isoefficiency curves for different values of  $t_s$  for the same processor speed with  $t_w = 4 \mu s$ . These curves show that the isoefficiency function is much more sensitive to changes in  $t_w$  than  $t_s$ . Note that  $t_s$  and  $t_w$  are normalized with respect to CPU speed. Hence, effectively  $t_w$  could go up if either the CPU speed increases or inter-processor communication bandwidth decreases. Fig. 3 suggests that it is very important to have a balance between the speed of the processors and the bandwidth of the communication channels, otherwise good efficiencies will be hard to obtain, i.e., very large problems will be required.

Apart from the computation and communication related constants, isoefficiency is also a function of the efficiency that is desired to be maintained. N needs to grow in proportion to  $(\frac{E}{1-E})^2$  in order to balance the useful computation W with the overhead due to  $t_w$  (18) and in proportion to  $\frac{E}{1-E}$  to balance the overhead due to  $t_s$  (17). Fig. 5 graphically illustrate the impact of desired efficiency on the scalability of a PCG iteration. The figure shows that as higher and higher efficiencies are desired, it becomes increasingly difficult to obtain them. An improvement in the efficiency from 0.3 to 0.5 takes little effort, but it takes substantially larger problem

<sup>&</sup>lt;sup>1</sup>This corresponds to a throughput of roughly 10 MFLOPS. On a fully configured CM-5 with vector units, a throughput of this order can be achieved very easily.



Fig. 4. Isoefficiency curves for E=0.5 with a fixed processor speed and different values of message startup time.



Fig. 5. Isoefficiency curves for different efficiencies with  $t_s=20$  and  $t_w=4$ .

sizes for a similar increase in efficiency from 0.7 to 0.9. The constant  $(\frac{et_w}{c_1+5c_2})^2$  in (18) indicates that a better balance between communication channel bandwidth and the processor speed will reduce the impact of increasing the efficiency on the rate of growth of problem size and higher efficiencies will be obtained more readily.

The isoefficiency functions for the case of the IC preconditioner for different architectures given by (21) to (22) are of the same order of magnitude as those for the case of the diagonal preconditioner given by (17) to (20). However, the constants associated with the isoefficiency functions for the IC preconditioner are smaller due to the presence of  $\eta(k)$  in the denominator which is  $c_1 + 5c_2 + (k+1)(k+2)c_2$ . As a result, the rate at which the problem size should increase to maintain a particular efficiency will be asymptotically the same for both preconditioners, but for the IC preconditioner the same efficiency can be realized for a smaller problem size than in the case of the diagonal preconditioner. Also, for given pand N, the parallel implementation with the IC preconditioner will yield a higher efficiency and speedup than one with the diagonal preconditioner. Thus, if enough processors are used, a parallel implementation with the IC preconditioner may execute faster than one with a simple diagonal preconditioner even if the latter was faster in a serial implementation. The reason is that the number of iterations required to obtain a residual whose norm satisfies a given constraint does not increase with the number of processors used. However, the efficiency of execution of each iteration will drop more rapidly in case of the diagonal preconditioner that in case of the IC preconditioner as the number of processors are increased.

It can be shown that the scope of the results of this section is not limited to the type of block-tridiagonal matrices described in Section V-B only. The results hold for all symmetric block-tridiagonal matrices where the distance of the two outer diagonals from the principal diagonal is  $N^r(0 < r < 1)$ . Such a matrix will result from a rectangular  $N^r \times N^{1-r}$ finite difference grid with natural ordering of grid points. Similar scalability results can also be derived for matrices resulting from three dimensional finite difference grids. These matrices have seven diagonals and the scalability of the parallel formulations of an iteration of the PCG algorithm on a hypercube or the CM-5 is the same as in case of blocktridiagonal matrices. However, for the mesh architecture, the results will be different. On a two dimensional mesh of processors, the isoefficiency due to matrix-vector multiplication will be  $O(p^{3/2})$  for the matrices resulting from 3-D finite difference grids. Thus, unlike the block-tridiagonal case, here the overheads due to both matrix vector multiplication and inner-product computation are equally dominant on a mesh.

# VII. AN ALTERNATE MAPPING FOR THE BLOCK-TRIDIAGONAL CASE AND ITS IMPACT ON SCALABILITY

A scheme for mapping the matrix of coefficients and the vectors onto the processors has been presented in Section VI-A. In this section, we describe a different mapping and analyze its scalability. Given the matrix of coefficients **A** and the vector **b**, this mapping is fairly straightforward and has often been used in parallel implementations of the PCG algorithm due to its simplicity [16], [2], [21], [14]. Here we will compare this mapping with the one discussed in Section VI-A in the context of a CM-5 type architecture.

According to this scheme, the matrix A and the vector b are partitioned among p processors as shown in Fig. 6. The rows and the columns of the matrix and the elements of the vector are numbered from 0 to N-1. The diagonal storage scheme is the natural choice for storing the sparse matrix in this case. There are N elements in the principal diagonal and they are indexed from [0] to [N-1]. The two diagonals in the upper triangular part have N-1 and  $N-\sqrt{N}$  elements indexed from [0] to [N-2] and from [0] to  $[N-\sqrt{N}-1]$ respectively. The two diagonals in the lower triangular part of A have the same lengths as their upper triangular counterparts. These are indexed from [1] to [N-1] and from  $[\sqrt{N}]$  to [N-1]respectively. Processor  $P_i$  stores  $\frac{N}{p}i$  to  $\frac{N}{p}(i+1)-1$  rows of matrix **A** and elements with indices from  $\left[\frac{N}{p}i\right]$  to  $\left[\frac{N}{p}(i+1)-1\right]$ of vector b. The preconditioner and all the other vectors used in the computation are partitioned similarly.

#### A. Communication Overheads

As for the previous mapping, the communication overheads in the inner-product computation on the CM-5 are insignificant. The only significant overheads are incurred in matrix-vector multiplication and solving the system  $\mathbf{M}\mathbf{z}=\mathbf{r}$  in case of the IC preconditioner.



Fig. 6. A simple mapping scheme for the block-tridiagonal matrix.

The structure of matrix  $\bf A$  is such that while multiplying it with a vector, the ith element of the vector has to be multiplied with elements of the diagonals of the matrix with indices  $[i], [i+1], [i+\sqrt{N}], [i-1]$  and  $[i-\sqrt{N}]$ . Thus each element of the vector is required at locations which are at a distance of 1 or  $\sqrt{N}$  on either side. The data communication required for the multiplication of the two inner diagonals with appropriate elements of the vector can be accomplished by each pair of neighboring processors exchanging the vector elements located at the partition boundaries. This can be accomplished in  $2(t_s+t_w)$  time. The amount of data communication required for the multiplication of the two outer diagonals with appropriate elements of the vector depends upon the number of elements of the vector stored in each processor.

1) Diagonal Preconditioner: If the number of elements per processor  $(\frac{N}{p})$  is greater than or equal to  $\sqrt{N}$ , (i.e.,  $p \le \sqrt{N}$ ), then the required communication can be accomplished by each pair of neighboring processors exchanging  $\sqrt{N}$  vector elements at the partition boundaries in time  $2(t_s + t_w\sqrt{N})$ . Thus the total time spent in communication by each processor is equal to  $2(t_s + t_w\sqrt{N}) + 2(t_s + t_w) \approx 2(2t_s + t_w\sqrt{N})$ . The following equation gives the expression for  $T_o^{\text{Matrix-Vector}}$  in this case.

$$T_o^{\text{Matrix-Vector}} = 2(2t_s + t_w \sqrt{N}) \times p \quad (p \le \sqrt{N}).$$
 (24)

If the number of elements per processor is less than  $\sqrt{N}$  (i.e.,  $p > \sqrt{N}$ ), then each processor has to exchange all its  $\frac{N}{p}$  elements with processors located at a distance of  $\frac{p}{\sqrt{N}}$  from it on either side, i.e., processor  $P_i$  has to communicate with processors  $P_{i+\frac{p}{\sqrt{N}}}$  and  $P_{i-\frac{p}{\sqrt{N}}}$ , as long as  $0 \le i \pm \frac{p}{\sqrt{N}} < p$ . Under the assumption that communication between any two processors on the CM-5 has the same cost, the total communication time per processor will be  $2(t_s + t_w) + 2(t_s + t_w \frac{N}{p}) \approx 2(2t_s + t_w \frac{N}{p})$ . The following equation, therefore, gives the expression for the total overhead due to matrix-vector multiplication

$$T_o^{\text{Matrix-Vector}} = 2\left(2t_s + t_w \frac{N}{p}\right) \times p \quad (p > \sqrt{N}).$$
 (25)

2) IC Preconditioner: Recall from Section VI-A, solving  $\mathbf{Mz} = \mathbf{r}$  for the case of IC preconditioner can be viewed as two matrix-vector multiplication operations. Each of these matrices have  $\frac{(k+1)(k+2)}{2}$  diagonals distributed in k+1 clusters with a distance of  $\sqrt{N}$  between the starting point of each cluster. The first cluster has k+1 diagonals, and then the number of

diagonals in each cluster decreases by one. It can be shown that the following equations<sup>2</sup> give the total overheads involved in this operation on the CM-5.

$$T_o^{\text{PC-solve}} = 2(2t_s + t_w k \sqrt{N}) \times p \quad \left(p \le \frac{\sqrt{N}}{k}\right)$$
 (26)

$$T_o^{\text{PC-solve}} = 2\left(2t_s + t_w \frac{N}{p}\right)k \times p \quad (p > \sqrt{N}).$$
 (27)

#### B. Isoefficiency Analysis

1) Diagonal Preconditioner: An analysis similar to that in Section VI-C yields the following isoefficiency term due to  $t_s$  [from (16) and (25)]

$$N \propto p \frac{4et_s}{c_1 + 5c_2} \tag{28}$$

When  $p>\sqrt{N}$ , the term due to  $t_w$  in  $T_o$  is  $2t_wN$  [see (10)] which is balanced with  $N(c_1+5c_2)$  for any number of processors as both the terms are O(N). However, when  $p\leq \sqrt{N},\ t_w$  does give rise to an isoefficiency term that is determined as follows:

$$N(c_1 + 5c_2) \propto 2et_w p \sqrt{N}$$

$$\Rightarrow \sqrt{N} \propto p \frac{2et_w}{c_1 + 5c_2}$$

$$\Rightarrow N \propto p^2 \left(\frac{2et_w}{c_1 + 5c_2}\right)^2.$$
(29)

Thus, when  $p > \sqrt{N}$ , (28) gives the overall isoefficiency function for the CG algorithm with a diagonal preconditioner on the CM-5. However, if  $p \le \sqrt{N}$ , (29) determines the overall isoefficiency function as it indicates a faster growth of N with respect to p.

Equation (28) indicates that on the CM-5, N has to increase only linearly with p to maintain a fixed efficiency. This suggests that the parallel system is highly scalable. For a given N and  $p > \sqrt{N}$ , the efficiency obtained will be equal to  $\frac{1}{1+\frac{2t_sp}{(c_1+5c_2)N}+\frac{t_w}{c_1+5c_2}}$ . Note that there is an upper-bound on the achievable efficiency which can not exceed  $\frac{1}{1+\frac{t_w}{2}}$ . Thus only efficiencies lower than this upper limit can be maintained by increasing N in proportion to p. If the computation speed of the processors of the parallel computer is much higher compared to the communication bandwidth of the interconnection network (i.e.,  $t_w$  is much higher compared to  $(c_1 + 5c_2)$ ), this upper threshold on the achievable efficiency could be quite low. Efficiencies higher than this threshold can be attained only if  $p \leq \sqrt{N}$ , in which case, as indicated by (29), N has to increase in proportion to  $p^2$  in order to maintain a fixed efficiency with increasing p. In contrast, in case of the mapping of Section VI-A, there is no upper-bound on the achievable efficiency and the isoefficiency function is always linear for a CM-5 type parallel machine.

 $<sup>^2</sup>$  For the sake of simplicity, we are skipping the expressions for the cases when  $\frac{\sqrt{N}}{k} .$ 



Fig. 7. Partition of a banded sparse matrix and a vector among the processors

2) IC Preconditioner: For this case, W is given by (3). This equation is similar to (16) except that the constant is different. From the expressions for  $T_o$  for this case, it can be seen that even the terms in  $T_o$  for the IC preconditioner differ, if at all, from those in the  $T_o$  for the diagonal preconditioner by a constant factor of (k+1). Therefore, the isoefficiency functions for the IC preconditioner will be similar to those for the diagonal preconditioner, but the constants associated with the terms will be different and will depend on chosen value of k.

The upper bound on the achievable efficiency on a fully connected network when  $p>\sqrt{N}$  is now  $\frac{1}{1+\frac{t_w}{(k+1)t_w}}$  instead of  $\frac{1}{1+\frac{t_w}{c_1+5c_2}}$ , as in the case of the diagonal preconditioner. The typical values of k vary from 2 to 4. It is observed that for typical values of  $c_1$  and  $c_2$  for a machine like the CM-5,  $\frac{1}{c_1+5c_2}<\frac{k+1}{n(k)}$  for k=2 and k=3, and  $\frac{1}{c_1+5c_2}\approx\frac{k+1}{n(k)}$  for k=4. As a result, it is possible to obtain higher efficiencies using a diagonal preconditioner than the IC preconditioner, and in case of the IC preconditioner, efficiencies decrease as k increases. This trend is totally opposite to that for the data mapping scheme of Section VI-A in which the IC preconditioner yields better efficiencies than the diagonal preconditioner and the efficiencies increase with k.

# VIII. SCALABILITY ANALYSIS: UNSTRUCTURED SPARSE MATRICES

In this section, we consider a more general form of sparse matrices. Often, such systems are encountered where the nonzero elements of matrix  $\bf A$  occur only within a band around the principal diagonal. Even if the nonzero elements are scattered throughout the matrix, it is often possible to restrict them to a band through certain reordering techniques [4], [5]. Such a system is shown in Fig. 7 in which the nonzero elements of the sparse matrix are randomly distributed within a band along the principal diagonal. Let the width of the band of the  $N\times N$  matrix be given by b, and  $b=\beta N^y$ , and  $0\leq y\leq 1$ . Suitable values of the constants  $\beta$  and y can be selected to represent the kind of systems being solved. If  $\beta=1$  and y=1, we have the case of a totally unstructured sparse matrix.

The matrix A is stored in the *Ellpack-Itpack* format [24]. In this storage scheme, the nonzero elements of the matrix are stored in an  $N \times m$  array while another  $N \times m$  integer

array stores the column numbers of the matrix elements. It can be shown that *coordinate* and the *compressed sparse column* storage formats incur much higher communication overheads, thereby leading to unscalable parallel formulations. Two other storage schemes, namely *jagged diagonals* [24] and *compressed sparse rows* involve communication overheads similar to the *Ellpack-Itpack* scheme, but the latter is the easiest to work with when the number of nonzero elements is almost the same in each row of the sparse matrix. The matrix **A** and the vector b are partitioned among *p* processors as shown in Fig. 7. The rows and the columns of the matrix and the elements of the vector are numbered from 0 to N-1. Processor  $P_i$  stores  $\frac{N}{p}i$  to  $\frac{N}{p}(i+1)-1$  rows of matrix **A** and elements with indices from  $\frac{N}{p}i$  to  $\frac{N}{p}(i+1)-1$  of vector b. The preconditioner and all the other vectors used in the computation are partitioned similarly.

We will study the application of only the diagonal preconditioner in this case; hence, the serial execution time is given by (2). Often the number of nonzero elements per row of the matrix  $\bf A$  is not constant but increase with N. Let  $m=\alpha N^x$ , where the constants  $\alpha$  and x  $(0 \le x \le 1)$  can be chosen to describe the kind of systems being solved. A more general expression for W, therefore, would be as follows:

$$W = c_1 N + c_2 \alpha N^{1+x}. (30)$$

#### A. Communication Overheads

For the diagonal preconditioner,  $T_o^{\mathrm{PC\text{-}solve}}=0$  as discussed in Section VI. It can be shown that  $T_o^{\mathrm{Matrix\text{-}Vector}}$  dominates  $T_o^{\mathrm{Inner\text{-}Prod}}$  for most practical cases. Therefore,  $T_o^{\mathrm{Matrix\text{-}Vector}}$  can be considered to represent the overall overhead  $T_o$  for the case of unstructured sparse matrices.

If the distribution of nonzero elements in the matrix is unstructured, each row of the matrix could contain elements belonging to any column. Thus, for matrix-vector multiplication, any processor could need a vector element that belongs to any other processor. As a result, each processor has to send its portion of the vector of size  $\frac{N}{p}$  to every other processor. If the bandwidth of the matrix  $\mathbf{A}$  is b, then the ith row of the matrix can contain elements belonging to columns  $i-\frac{b}{2}$ to  $i + \frac{b}{2}$ . Since a processor contains  $\frac{N}{p}$  rows of the matrix and  $\frac{N}{p}$  elements of each vector, it will need the elements of the vector that are distributed among the processors that lie within a distance of  $\frac{bp}{2N}$  on its either side; i.e., processor  $P_i$ needs to communicate with all the processors  $P_j$  such that  $i - \frac{bp}{2N} \le j < i$  and  $i < j \le i + \frac{bp}{2N}$ . Thus the total number of communication steps in which each processor can acquire all the data it needs to perform matrix-vector multiplication will be  $\frac{bp}{N}$ . As a result, the following expression gives the value of  $\hat{T}_o$  for  $b = \beta N^y$ .

$$T_o = (t_s \beta p N^{y-1} + t_w \beta N^y) \times p. \tag{31}$$

It should be noted that this overhead is the same for all architectures under consideration in this paper from a linear array to a fully connected network.

| TABLE I                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------|
| SCALABILITY OF A PCG ITERATION WITH UNSTRUCTURED SPARSE MATRICES OF COEFFICIENTS. THE AVERAGE NUMBER OF ENTRIES IN EACH ROW OF  |
| the $N	imes N$ Matrix is $lpha N^x$ and These Entries are Located within a Band of Width $eta N^y$ Along the Principal Diagonal |

|    | Parameter values                | Isoefficiency function                                                                                                               | Interpretation          |
|----|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
|    |                                 |                                                                                                                                      | in terms of scalability |
| 1. | x=0,y=1                         | Does not exist                                                                                                                       | Unscalable              |
| 2. | $x=0,y=\tfrac{1}{2}$            | $N \propto p^2 (rac{eeta t_w}{c_1 + c_2 lpha})^2$                                                                                   | $O(p^2)$ scalability    |
|    |                                 |                                                                                                                                      | (moderately scalable)   |
| 3. | x = 1, y = 1                    | $N \propto p^{\frac{et_w\beta+\sqrt{e^2t_w^2\beta^2+4c_2\alpha\betaet_s}}{2c_2\alpha}}$                                              | Linearly scalable with  |
|    |                                 |                                                                                                                                      | a high constant         |
| 4. | x=0, y=0                        | $N \propto p \frac{et_{w}\beta}{2(c_{1}+c_{2}\alpha)} \left(1 + \sqrt{1 + \frac{4t_{s}(c_{1}+c_{2}\alpha)}{et_{w}^{2}\beta}}\right)$ | Linear scalability      |
|    |                                 |                                                                                                                                      | (highly scalable)       |
| 5. | $x=\tfrac{1}{2},y=\tfrac{1}{2}$ | $N \propto p rac{e t_w eta}{2 c_2 lpha} \left( 1 + \sqrt{1 + rac{4 t_a c_2 lpha}{e t_w^2 eta}}  ight)$                             | Linear scalability      |
|    |                                 |                                                                                                                                      | (highly scalable)       |

# B. Isoefficiency Analysis

The size W of the problem at hand is given by (30), which may be greater than O(N) for x>0. Strictly speaking, the isoefficiency function is defined as the rate at which the problem size needs to grow as a function of p to maintain a fixed efficiency. However, to simplify the interpretation of the results, in this section we will measure the scalability in terms of the rate at which N (the size of the linear system of equations to be solved) needs to grow with p rather than rate at which the quantity  $c_1N+c_2\alpha N^{1+x}$  should grow with respect to p.

According to (1), the following condition must be satisfied in order to maintain a fixed efficiency E

$$c_{1}N + c_{2}\alpha N^{1+x} = \frac{E}{1 - E} (t_{s}\beta p^{2}N^{y-1} + t_{2}\beta pN^{y})$$

$$\Rightarrow c_{2}\alpha N^{x+y} + c_{1}N^{y} - \frac{E}{1 - E} t_{w}\beta pN^{2y-1}$$

$$- \frac{E}{1 - E} t_{s}\beta p^{2}N^{2y-2} = 0$$

$$\Rightarrow N = f_{E}(p, x, y, \alpha, \beta, t_{w}, t_{s}, c_{1}, c_{2}).$$
(32)

From (32), it is not possible to compute the isoefficiency function  $f_E$  in a closed form for general x and y. However, (32) can be solved for N for specific values of x and y. We, therefore, compute the isoefficiency functions for a few interesting cases that result from assigning some typical values to the parameters x and y. Table I gives a summary of the scalability analysis for these cases. In order to maintain the efficiency at some fixed value E, the size N of the system has to grow according to the expression in the third column of the Table I where  $e = \frac{E}{1-E}$ .

The above analysis shows that a PCG iteration is unscalable for a totally unstructured sparse matrix of coefficients with a constant number of nonzero elements in each row. However, it can be rendered scalable by either increasing the number of nonzero elements per row as a function of the matrix size, or by restricting the nonzero elements into a band of width less than O(N) for an  $N \times N$  matrix using some reordering scheme. Various techniques for reordering sparse systems to yield banded or partially banded sparse matrices are available [4], [5]. These techniques may vary in their complexity and effectiveness. By using (32) the benefit of a certain degree of reordering can be quantitatively determined in terms of improvement in scalability.

In this section we have presented the results for the diagonal preconditioner only. However, the use of the IC preconditioner does not have a significant impact on the overall scalability of the algorithm. If a method similar to the one discussed in Section VI-A is used, solving the system  $\mathbf{Mz} = \mathbf{r}$  for the preconditioner  $\mathbf{M}$  will be equivalent to two matrix-vector multiplications, where the band of the matrix is k times wider than that of matrix  $\mathbf{A}$  if k powers of  $\mathbf{L}$  and  $\tilde{\mathbf{L}}^T$  are computed (see Section VI-A). Thus, the expressions for both W and  $T_o$  will be very similar to those in case of the diagonal preconditioner, except that the constants will be different.

# IX. EXPERIMENTAL RESULTS AND THEIR INTERPRETATIONS

The analytical results derived in the earlier sections of the paper were verified through experimental data obtained by implementing the PCG algorithm on the CM-5. Both blocktridiagonal and unstructured sparse symmetric positive definite matrices were generated randomly and used as test cases. The degree of diagonal dominance of the matrices was controlled such that the algorithm performed enough number of iterations to ensure the accuracy of our timing results. Often, slight variation in the number of iterations was observed as different number of processors were used. In the parallel formulation of the PCG algorithm, both matrix-vector multiplication and the inner product computation involve communication of certain terms among the processors which are added up to yield a certain quantity. For different values of p, the order in which these terms are added could be different. As a result, due to limited precision of the data, the resultant sum may have a slightly different value for different values of p. Therefore, the



Fig. 8. Speedup curves for block-tridiagonal matrices with diagonal preconditioner.

criterion for convergence might not be satisfied after exactly the same number of iterations for all p. In our experiments, we normalized the parallel execution time with respect to the number of iterations in the serial case in order to compute the speedups and efficiencies accurately. Sparse linear systems with matrix dimension varying from 400 to over 64 000 were solved using up to 512 processors. For block-tridiagonal matrices, we implemented the PCG algorithms using both the diagonal and the IC preconditioners. For unstructured sparse matrices, only the diagonal preconditioner was used. The configuration of the CM-5 used in our experiments had only a SPARC processor on each node which delivered approximately 1 MFLOPS (double-precision) in our implementation. The message startup time for the program was observed to be about 150 µs and the per-word transfer time for 8 byte words was observed to be about 3  $\mu$ s.<sup>3</sup>

Fig. 8 shows experimental speedup curves for solving problems of different sizes using the diagonal preconditioner on block-tridiagonal matrices. As expected, for a given number of processors, the speedup increases with increasing problem size. Also, for a given problem size, the speedup does not continue to increase with the number of processors, but tends to saturate.

Recall that the use of the IC preconditioner involves substantially more computation per iteration of the PCG algorithm over a simple diagonal preconditioner, but it also reduces the number of iterations significantly. As the approximation of the inverse of the preconditioner matrix is made more accurate (i.e., k is increased, as discussed in Section V-B), the computation per iteration continues to increase, while the number of iterations decreases. The overall performance is governed by the amount of increase in the computation per iteration and the reduction in the number of iterations. As discussed in Section VI-C2), for the same number of processors, an implementation with the IC preconditioner will obtain a higher efficiency<sup>4</sup> (and hence speedup) than one



Fig. 9. Efficiency curves for the diagonal and the IC preconditioner with a  $1600 \times 1600$  matrix of coefficients.

with the diagonal preconditioner. Even in case of the IC preconditioner, speedups will be higher for higher values of k. Fig. 9 shows the efficiency curves for the diagonal preconditioner and the IC preconditioner for k = 2,3 and 4 for a given problem size. From this figure it is clear that one of the IC preconditioning schemes may yield a better overall execution time in a parallel implementation due to a better speedup than the diagonal preconditioning scheme, even if the latter is faster in a serial implementation. For instance, assume that on a serial machine the PCG algorithm runs 1.2 times faster with a diagonal preconditioner than with the IC preconditioner for a certain system of equations. As shown in Fig. 9, with 256 processors on the CM-5, the IC preconcditioner implementation with k = 3 executes with an efficiency of about 0.4 for an 80 × 80 finite difference grid, while the diagonal preconditioner implementation attains an efficiency of only about 0.26 on the same system. Therefore, unlike on a serial computer, on a 256 processor CM-5 the IC preconditioner implementation for this system with k=3will be faster by a factor of  $\frac{0.4}{0.26} \times \frac{1.0}{1.2} \approx 1.3$  than a diagonal preconditioner implementation.

In Fig. 10, experimental isoefficiency curves are plotted for the two preconditioners by experimentally determining the efficiencies for different values of N and p and then selecting and plotting the (N, P) pairs with nearly the same efficiencies. As predicted by (17), (18), and (21), the N versus p curves for a fixed efficiency are straight lines. These equations, as well as Fig. 10, suggest that this is a highly scalable parallel system and requires only a linear growth of problem size with respect to p to maintain a certain efficiency. This figure also shows that the IC preconditioner needs a smaller problem size than the diagonal preconditioner to achieve the same efficiency. For the same problem size, the IC preconditioner can use more processors at the same efficiency, thereby delivering higher speedups than the diagonal preconditioner.

A comparison of the overhead functions for the data partitioning schemes described in Sections VI and VII clearly shows that the overhead due to  $t_w$  is higher in the latter scheme. This extra overhead translates into reduced efficiencies which can be seen from Fig. 11. This figure shows the efficiency obtained experimentally on the CM-5 as a function of problem size for the two mapping schemes for 256 processors. As expected, the block mapping described in Section VI

<sup>&</sup>lt;sup>3</sup>These values do not necessarily reflect the communication speed of the hardware but the overheads observed for our implementation. For instance copying the data in and out of the buffers in the program contributes to the perword overhead. Moreover, the machine used in the experiments was still in beta testing phase, hence the performance obtained in our experiments may not be indicative of the achievable performance of the machine.

<sup>&</sup>lt;sup>4</sup>The efficiency of a parallel formulation is computed with respect to an identical algorithm running on a single processor.



Fig. 10. Isoefficiency curves for the two preconditioning schemes.



Fig. 11. Efficiency curves for the two partitioning schemes on the CM-5 with 256 processors.

performs better than the simple rowwise partitioning described in Section VII.

The difference between the efficiencies obtained for the two schemes will become even more apparent if the algorithm is executed on a machine with the same bandwidth of communication channels but much faster CPU's. We simulated the effect of 10 times faster CPU's by artificially lowering the communication channel bandwidth by a factor of 10 (this was done by sending 10 times bigger messages) and dividing the total execution time by 10. Fig. 12 shows the experimental efficiency curves for the two schemes for this simulated machine. It can be seen from this figure that the rowwise partitioning of Section VII is affected much more seriously than block partitioning described in Section VI. Also, as discussed in Section VII-B1), the efficiency in case of the rowwise scheme suffers from a saturation and increasing the problem size beyond a point does not seem to improve the achieved efficiency.

Fig. 13 shows plots of efficiency versus problem size for three different values of p for a totally unstructured sparse matrix with a fixed number of nonzero elements in each row. As discussed in Section VIII-B, this kind of a matrix leads to an unscalable parallel formulation of the CG algorithm. This fact is clearly reflected in Fig. 13. Not only does the efficiency drop rapidly as the number of processors are increased, but also an increase in problem size does not suffice to counter this drop in efficiency. For instance, using 40 processors, it does not seem possible to attain the efficiency of 16 processors, no matter how big a problem is being solved.



Fig. 12. Efficiency curves for the two mapping schemes on a ten times faster CM-5 with 256 processors.



Fig. 13. Efficiency plots for unstructured sparse matrices with fixed number of nonzero elements per row.

Figs. 14 and 15 show how the parallel CG algorithm for unstructured sparse matrices can be made scalable by either confining the nonzero elements within a band of width  $\langle O(N) \rangle$ , or by increasing the number of nonzero elements in each row as a function of N. Fig. 14 shows the experimental isoefficiency curves for a banded unstructured sparse matrix with a bandwidth of  $2\sqrt{N}$  and 6 nonzero elements per row. The curves were drawn by picking up (N, p) pairs that yielded nearly the same efficiency on the CM-5 implementation, and then plotting N with respect to  $p^2$ . As shown in Table I, the isoefficiency function is  $O(p^2)$  and a linear relation between N and  $p^2$  in Fig. 14 confirms this. Fig. 15 shows the isoefficiency curve for E=0.25 for a totally unstructured  $N\times N$  sparse matrix with 0.0015N nonzero elements in each row. As shown in Table I, the isoefficiency function is linear in this case. although the constant associated with it is quite large because of the terms  $2c_2\alpha$  in the denominator,  $\alpha$  being 0.0015.

#### X. SUMMARY OF RESULTS AND CONCLUDING REMARKS

In this paper we have studied the performance and scalability of an iteration of the preconditioned conjugate gradient algorithm on a variety of parallel architectures.

It is shown that block-tridiagonal matrices resulting from the discretization of a two-dimensional self-adjoint elliptic partial differential equation via finite differences lead to highly scalable parallel formulations of the CG method on a parallel machine like the CM-5 with an appropriate mapping of data onto the processors. On this architecture, speedups



Fig. 14. Isoefficiency curves for banded unstructured sparse matrices with fixed number of nonzero elements per row.



Fig. 15. An isoefficiency curve for unstructured sparse matrices with the number of nonzero elements per row increasing with thematrix size.

proportional to the number of processors can be achieved by increasing the problem size almost linearly with the number of processors. The reason is that on the CM-5, the control network practically eliminates the communication overhead in computing inner-products of vectors, whereas on more conventional parallel machines with significant message startup times, it turns out to be the costliest operation in terms of overheads and affects the overall scalability. The isoefficiency function for a PCG iteration with a block-tridiagonal matrix is O(p) on the CM-5,  $O(p \log p)$  on a hypercube, and  $O(p\sqrt{p})$  on a mesh. In terms of scalability, if the number of processors is increased from 100 to 1000, the problem size will have to increased 32 times on a mesh, 15 times on a hypercube, and only 10 times on the CM-5 to obtain ten times higher speedups. Also, the effect of message startup time  $t_s$  on the speedup is much more significant on a typical hypercube or a mesh than on the CM-5. However, for some iterative algorithms like the Jacobi method, linear scalability can be obtained even on these architectures by performing the convergence check at a suitably reduced frequency.

The current processors used on the CM-5 are SPARC processors that deliver about 1 MFLOPS (double-precision) each in our implementation. These processors are soon expected to be augmented with vector units that may increase the net performance by a factor of 10 to 30. This will reduce the ratio of communication speed to computation speed by a factor a 10 to 30. The message startup time using the current unoptimized

communication routines is about 150  $\mu$ s. A 5 to 10 times reduction in  $t_s$  in the near future is quite conceivable due to software improvement. After these improvements, the CM-5 will be a massively parallel machine with hardware parameters close to those of the hypothetical machine described in Section VI–D. For these values of the machine parameters, a high interprocessor communication bandwidth will be crucial for obtaining good efficiencies. The reason is that although the isoefficiency function of an iteration of the PCG algorithm is linear with respect to p, it is also proportional to the square of  $\frac{E}{1-E}t_w$ . Moreover, at such high processor speeds, the simple mapping scheme described in Section VII will be highly impractical.

We have shown that in case of the block-tridiagonal matrices, the truncated Incomplete Cholesky preconditioner can achieve higher efficiencies than a simple diagonal preconditioner if the data mapping scheme of Section VI–A is used. The use of the IC preconditioner usually significantly cuts down the number of iterations required for convergence. However, it involves solving a linear system of equations of the form  $\mathbf{Mz} = \mathbf{r}$  in each iteration. This is a computationally costly operation and may offset the advantage gained by fewer iterations. Even if this is the case for the serial algorithm, in a parallel implementation the IC preconditioner may outperform the diagonal preconditioner as the number of processors are increased. This is because a parallel implementation with IC preconditioner executes at a higher efficiency than one with a diagonal preconditioner.

If the matrix of coefficients of the linear system of equations to be solved is an unstructured sparse matrix with a constant number of nonzero elements in each row, a parallel formulation of the PCG method will be unscalable on any practical massage passing architecture unless some ordering is applied to the sparse matrix. The efficiency of parallel PCG with an unordered sparse matrix will always drop as the number of processors is increased and no increase in the problem size is sufficient to counter this drop in efficiency. The system can be rendered scalable if either the nonzero elements of the  $N \times N$  matrix of coefficients can be confined in a band whose width is less than O(N), or the number of nonzero elements per row increases with N, where N is the number of simultaneous equations to be solved. The scalability increases as the number of nonzero elements per row in the matrix of coefficients is increased and/or the width of the band containing these elements is reduced.<sup>5</sup> Both the number of nonzero elements per row and the width of the band containing these elements depend on the characteristics of the system of equations to be solved. In particular, the nonzero elements can be organized within a band by using some reordering techniques [4], [5]. Such restructuring techniques can improve the efficiency (for a given number of processors, problem size, machine architecture, etc.) as well as the asymptotic scalability of the PCG algorithm.

<sup>&</sup>lt;sup>5</sup>Unstructured sparse matrices arise in several applications. More details on scalable parallel formulations of sparse matrix-vector multiplication (and hence, iterative methods such as PCG) involving unstructured matrices arising in finite element problems are discussed in [18].

#### REFERENCES

- [1] E. Anderson, "Parallel implementation of preconditioned conjugate gradient methods for solving sparse systems of linear equations," Cent. for Supercomput. Res. and Development, Univ. Illinois, Urbana, IL, Tech. Rep. 805, 1988.
- [2] C. Aykanat, F. Ozguner, F. Ercal, and P. Sadayappan, "Iterative algorithms for solution of large sparse systems of linear equations on hypercubes," *IEEE Trans. Comput.*, vol. 37, pp. 1554–1567, Dec. 1988. [3] D. L. Eager, J. Zahorjan, and E. D. Lazowska, "Speedup versus
- efficiency in parallel systems," IEEE Trans. Comput., vol. 38, pp. 408-423, Mar. 1989.
- A. George and J. W.-H. Liu, Computer Solution of Large Sparse Positive Difinite Systems. Englewood Cliffs, NJ: Prentice-Hall, 1981.
- [5] N. E. Gibbs, W. G. Poole, and P. K. Stockmeyer, "A comparison of several bandwidth and profile reduction algorithms," ACM Trans. Math. Software, vol. 2, pp. 322–330, 1976.
  [6] G. H. Golub and C. Van Loan, Matrix Computations: Second Edition.
- Baltimore, MD: The Johns Hopkins University Press, 1989.
- [7] A. Grama, A. Gupta, and V. Kumar, "Isoefficiency: Measuring the scalability of parallel algorithms and architectures," IEEE Parallel and Distrib. Technol., vol. 1, pp. 12-21, Aug. 1993. Also available in Dep. of Comput. Sci., Tech. Rep. TR 93-24, Univ. Minnesota, Minneapolis,
- [8] A. Gupta and V. Kumar, "A scalable parallel algorithm for sparse matrix factorization," Dep. Comput. Sci., Univ. Minnesota, Minneapolis, MN, Tech. Rep. 94-19, 1994. A short version appeared in Supercomputing
- "The scalability of FFT on parallel computers," IEEE Trans. Parallel and Distrib. Syst., vol. 4, pp. 922-932, Aug. 1993. A detailed version available in the Dep. Comput. Sci., Tech. Rep. TR 90-53, Univ. Minnesota, Minneapolis, MN.
- [10] J. L. Gustafson, "Reevaluating Amdahl's law," Commun. ACM, vol. 31, no. 5, pp. 532-533, 1988.
- [11] J. L. Gustafson, G. R. Montry, and R. E. Benner, "Development of parallel methods for a 1024-processor hypercube," SIAM J. Scientif. and Statist. Comput., vol. 9, no. 4, pp. 609–638, 1988.
  [12] S. W. Hammond and R. Schreiber, "Efficient ICCG on a shared-memory
- multiprocessor," Int. J. High Speed Comput., vol. 4, no. 1, pp. 1-22,
- K. Hwang, Advanced Computer Architecture: Parallelism, Scalability,
- Programmability. New York: McGraw-Hill, 1993.
  [14] C. Kamath and A. H. Sameh, "The preconditioned conjugate gradient algorithm on a multiprocessor," in Advances in Computer Methods for Partial Differential Equations, R. Vichnevetsky and R. S. Stepleman, New York; IMACS, 1984.
- [15] A. H. Karp and H. P. Flatt, "Measuring parallel processor performance,"
- Commun. ACM, vol. 33, no. 5, pp. 539-543, 1990. S. K. Kim and A. T. Chronopoulos, "A class of Lanczos-like algorithms implemented on parallel computers," Parallel Comput., vol. 17, pp. 763-777, 1991
- [17] K. Kimura and I. Nobuyuki, "Probabilistic analysis of the efficiency of the dynamic load distribution," in Proc. Sixth Distrib. Memory Comput.
- [18] V. Kumar, A. Grama, A. Gupta, and G. Karypis, Introduction to Parallel Computing: Design and Analysis of Algorithms. Redwood City, CA: Benjamin-Cummings, 1994.
- V. Kumar and A. Gupta, "Analyzing scalability of parallel algorithms and architectures," Dep. Comput. Sci., Univ. Minnesota, Minneapolis, MN, Tech. Rep. TR 91-18, 1991; to appear in J. Parallel and Distrib. Comput., 1994. A shorter version appears in Proc. 1991 Int. Conf. Supercomput., 1991, pp. 396-405.
- [20] C. E. Leiserson, "Fat-trees: Universal networks for hardware efficient supercomputing," in Proc. 1985 Int. Conf. Parallel Processing, 1985,
- [21] R. Melhem, "Toward efficient implementation of preconditioned conjugate gradient methods on vector supercomputers," Int. J. Supercomput.
- Appli., vol. 1, no. 1, pp. 70–97, 1987.

  [22] D. Nussbaum and A. Agarwal, "Scalability of parallel machines," Commun. ACM, vol. 34, pp. 57–61, 1991.

  [23] S. Ranka and S. Shani, Hypercube Algorithms for Image Processing and
- Pattern Recognition. New York: Springer-Verlag, 1990.
- [24] Y. Saad, "SPARSKIT: A basic tool kit for sparse matrix computations," Res. Inst. Advanced Comput. Sci., NASA Ames Res. Cen., Moffet Field, CA, Tech. Rep. 90-20, 1990.
- Y. Saad and M. H. Schultz, "Parallel implementations of preconditioned conjugate gradient methods," Yale Univ., Dep. of Comput. Sci., New Haven, CT, Tech. Rep. YALEU/DCS/RR-425, 1985.

- [26] V. Singh, V. Kumar, G. Agha, and C. Tomlinson, "Scalability of parallel sorting on mesh multicomputers," Int. J. Parallel Programming, vol. 20,
- Z. Tang and G.-J. Li, "Optimal granularity of grid iteration problems," in Proc. 1990 Int. Conf. Parallel Processing, 1990, pp. III1-II18.
  [28] F. A. Van-Catledge, "Toward a general model for evaluating the relative
- performance of computer systems," Int. J. Supercomput. Appli., vol. 3, no. 2, pp. 100-108, 1989.
- [29] H. A. van der Vorst, "A vectorizable variant of some ICCG methods," SIAM J. Scientif. and Statist. Comput., vol. III, no. 3, pp. 350-356, 1982.
- Large tridiagonal and block tridiagonal linear systems on vector
- and parallel computers," *Parallel Comput.*, vol. 5, pp. 45-54, 1987.

  [31] J. Woo and S. Sahni, "Computing biconnected components on a hypercube," J. Supercomput., June 1991. Also available from the Dep. Comput. Sci., Univ. Minnesota, Minneapolis, MN, Tech. Rep. TR 89-7
- P. H. Worley, "The effect of time constraints on scaled speedup," SIAM J. Scientif. and Statist. Comput., vol. 11, no. 5, pp. 838-858, 1990.
- [33] J. R. Zorbas, D. J. Reble, and R. E. VanKooten, "Measuring the scalability of parallel computer systems," in Supercomput.'89 Proc., 1989, pp. 832-841.



Anshul Gupta received the B.Tech. degree in computer science and engineering from the Indian Institute of Technology, New Delhi, in 1988.

He is working towards the Ph.D. degree in computer science at the University of Minnesota, Minneapolis. His main research interests include parallel algorithms, parallel architectures, scalability and performance evaluation of parallel and distributed systems, and parallel sparse matrix computations. He has coauthored several journal articles and conference papers on these topics and a book entitled

Introduction to Parallel Computing: Design and Analysis of Algorithms (Redwood, CA: Benjamin-Cummings).



Vipin Kumar (S'78-M'82-SM'92) received the Ph.D. degree in computer science from the University of Maryland, College Park, in 1982.

He is currently an Associate Professor in the Department of Computer Science at the University of Minnesota. His research interests include parallel processing and artificial intelligence. He has published over 50 research articles on the above topics. He is a coauthor of the book Introduction to Parallel Computing: Design and Analysis of Algorithms (Redwood, CA: Benjamin-Cummings), and coeditor

of the books Search in Artificial Intelligence (New York: Springer-Verlag), and Parallel Algorithms for Machine Intelligence and Vision (New York: Springer-Verlag).



Ahmed Sameh (M'84-SM'90) received the B.Sc. degree from the University of Alexandria, Egypt, in 1961, the M.S. degree from the Georgia Institute of Technology in 1964, and the Ph.D. degree from the University of Illinois at Urbana-Champaign in 1968, all in civil engineering.

He is a Professor at the University of Minnesota, where he leads the Department of Computer Science. He also holds the William Norris Chair in Large-Scale Computing. Except for 1991-1992 academic year, he was a faculty member of the

Department of Computer Science at the University of Illinois at Urbana-Champaign, from 1968-1993. His current research interests include numerical linear algebra, design of parallel numerical algorithms, and design and performance analysis of application-specific parallel libraries.

Dr. Sameh is a fellow of the American Association for the Advancement of Science, and a member of the ACM and the IEEE Computer Society.