Power control (PWR) RM0456

The table below shows the power modes overview.

Table 99. Low-power mode summary

| Mode name                                | Entry                                                                        | Wake-up<br>source <sup>(1)</sup>                                                                                    | Wake-up<br>system clock                                                                                                          | Effect on clocks                                                                                                                                                   | Voltage regulators                         |
|------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Sleep<br>(Sleep-now or<br>Sleep-on-exit) | WFI or Return<br>from ISR                                                    | Any interrupt<br>except OTG_FS,<br>USB, and UCPD<br>in range 4<br>– OTG_HS in<br>range 3 and 4                      | Same as before<br>entering Sleep mode                                                                                            | CPU clock OFF<br>No effect on other<br>clocks or analog clock<br>sources                                                                                           | Range<br>1, 2, 3, 4                        |
|                                          | WFE                                                                          | Wake-up event                                                                                                       |                                                                                                                                  |                                                                                                                                                                    |                                            |
| Stop 0                                   | LPMS = 000 +<br>SLEEPDEEP bit +<br>WFI or Return<br>from ISR or WFE          | Any EXTI line (configured in the EXTI registers) Specific peripherals events/interrupts (2)                         | HSI16 when STOPWUCK = 1 in RCC_CFGR1 MSIS with the frequency before entering the Stop mode, limited to 24 MHz, when STOPWUCK = 0 | All clocks OFF except<br>LSI and LSE  MSIK, MSIS, or<br>HSI16 can be enabled temporarily when requested by an autonomous peripheral, or forced to be kept enabled. | Range<br>1, 2, 3, 4                        |
| Stop 1                                   | LPMS = 001 +<br>SLEEPDEEP bit +<br>WFI or Return<br>from ISR or WFE          |                                                                                                                     |                                                                                                                                  |                                                                                                                                                                    |                                            |
| Stop 2                                   | LPMS = 010 +<br>SLEEPDEEP bit +<br>WFI or Return<br>from ISR or WFE          |                                                                                                                     |                                                                                                                                  |                                                                                                                                                                    | Low-power<br>regulator<br>(SMPS or<br>LDO) |
| Stop 3                                   | LPMS = 011 +<br>SLEEPDEEP bit +<br>WFI or Return<br>from ISR or WFE          | WKUP pin edge,<br>RTC/TAMP<br>events/interrupts<br><sup>(2)</sup> , external<br>reset in NRST<br>pin,<br>IWDG reset |                                                                                                                                  | All clocks OFF except<br>LSI and LSE                                                                                                                               |                                            |
| Standby with<br>SRAM2_<br>8 Kbytes       | LPMS = 10x+ RRS1 = 1 + SLEEPDEEP bit + WFI or Return from ISR or WFE         |                                                                                                                     | MSIS from 1 MHz up<br>to 4 MHz                                                                                                   |                                                                                                                                                                    |                                            |
| Standby with<br>SRAM2_Full               | LPMS = 10x+ RRS1 = RRS2 = 1+ SLEEPDEEP bit + WFI or Return from ISR or WFE   |                                                                                                                     |                                                                                                                                  |                                                                                                                                                                    |                                            |
| Standby                                  | LPMS = 10x + RRS1 = RRS2 = 0 + SLEEPDEEP bit + WFI or Return from ISR or WFE |                                                                                                                     |                                                                                                                                  |                                                                                                                                                                    | OFF                                        |
| Shutdown                                 | LPMS = 11x +<br>SLEEPDEEP bit +<br>WFI or Return<br>from ISR or WFE          | WKUP pin edge,<br>RTC/TAMP<br>events/interrupts<br>(2), external<br>reset in NRST<br>pin                            | MSIS 4 MHz                                                                                                                       | All clocks off except<br>LSE                                                                                                                                       | OFF                                        |

414/3637 RM0456 Rev 5