

# MAY THE TRUST BE WITH YOU:

EMPOWERING TRUSTZONE-M
WITH MULTIPLE TRUSTED ENVIRONMENTS

## **ABOUT US**



## DANIEL OLIVEIRA ( @danielicoliv)

- PhD Student at University of Minho, Portugal
- Active member of FSRGv3
- Worked in a number of research projects from the automotive industry (Bosch) to embedded security (Hex Five Security, Inc)



## SANDRO PINTO ( @sandro2pinto)

- Research Scientist & Professor at University of Minho, Portugal
- Active and leading member of ESRGv3
- Working as an External Collaborator in Hex Five Security, Inc.

## BACKGROUND

- R&D with Arm TrustZone technology since 2013
- We have published 15+ papers/articles about TrustZone
- Highlights:

### SoK: Understanding the Prevailing Security Vulnerabilities in TrustZone-assisted TEE Systems

| David Cerdeira               | Nuno Santos                           | Pedro Fonseca                  | Sandro Pinto              |
|------------------------------|---------------------------------------|--------------------------------|---------------------------|
| Centro Algoritmi             | INESC-ID / Instituto Superior Técnico | Department of Computer Science | Centro Algoritmi          |
| Universidade do Minho        | Universidade de Lisboa                | Purdue University              | Universidade do Minho     |
| david.cerdeira@dei.uminho.pt | nuno.santos@inesc-id.pt               | pfonseca@purdue.edu            | sandro.pinto@dei.uminho.p |

Abstract—Hundreds of millions of mobile devices worldwide nakes it legitimate to raise reasonable concerns about the security

#### I. INTRODUCTION

Trusted Execution Environments (TEE) are a key security Arm TrustZone [1] has become the de facto hardware technology to implement TEEs in mobile environments and has been Second, exploiting vulnerable TAs is facilitated by the employed in industrial control systems [2], servers [3], and numerous architectural deficiencies of TrustZone-assisted TEE low-end devices [4]. In the future, where trillions of TrustZone-enabled IoT devices are expected worldwide [5], TEEs can commonly found in modern OSes, e.g., ASLR or page guards.

become widely adopted for securing mobile devices against an attacker can easily control Android [15].

In this paper, we perform a systematic study of publicly dis Admirar—Himsteries of minious of motion devices workers were
in this paper, we perform a systemic situaty or punctify all the processing of the processing of the processing system (OS) components (e.g., Android system); TES are often assumed to be highly secure; both sights secure; both sights secure; both sights secure; both sights secure by security reports affecting such system; this are in the sight secure by security reports affecting such system; this information tends to the sight secure by the sight secure and the certain cases, unweified, which makes particular the significant to th prevailing vulnerabilities and overall security properties of thes putatorms. Unfortunately, times attacks have been possible per, we aim to understand which types of vulnerabilistics and invertable states and limitations affect existing Transferon-assisted TEVE systems, but has prevailing vulnerabilistics and overall security properties of these wain to understand which types of vulnerabilistics and invariance was affect existing Transferon-assisted TEVE systems, that and affect existing Transferon-assisted TEVE systems, the analysis and early 5 years, from 2013 until mid-2018, focusing an early 5 years, from 2013 until mid-2018, focusing can be be provided from the research community to severe over deleted to the product of the product can be between from the research community to evercome

New York of the Community of the Co vulnerabilities, and about potential solutions to mitigate then

One first observation is that TEE systems have a lone history of critical implementation bugs. Numerous bugs have been (and continue to be) found inside TEE applications - named Trusted Applications (TAs) - and inside the trusted kernel responsible for managing the TEE runtime. Many bugs involve mechanism to protect the integrity and confidentiality of classic input validation errors, such as buffer overflows. As applications. By leveraging dedicated hardware, TEEs enable shown by multiple attacks, these bugs can be leveraged to the execution of security-sensitive applications inside protected hijack Android's Linux kernel or to entirely compromise the domains isolated from the platform's operating system (OS). TEE kernel of devices featuring TEEs by Qualcomm [14, 15]. Trustonic [16, 17], or Huawei [18]

provide secure environments for data processing at the edge. are almost absent or ill-implemented in most analyzed systems TrustZone-assisted TEEs are generally assumed to be more TEE systems also tend to expose a large attack surface secure than modern OSes due to the hardware-based separation including dangerous TEE kernel system calls that can be enforced by TrustZone technology and their smaller Trusted invoked by TAs. For example, on Qualcomm's TEE, any TA Computing Base (TCB), which is several orders of magnitude can map in memory regions of the host OS. As a result, by smaller than standard OSes'. For this reason, TEEs have hijacking a vulnerable TA, e.g., leveraging a buffer overflow

malware [6-10]. For instance, Android platforms incorporate TrustZone-assisted TEEs to secure application-specific TrustZone systems at the architectural and microarchitectural operations involving, e.g., user authentication [11], online levels, which can compromise the security of the TEE. Some banking [12], or DRM [13]. Unfortunately, some of these vulnerabilities are caused by unexpected behavior of trustee systems have been exploited over the past years, which casts doubt on the real security guarantees that existing commercial (e.g., in caches) [19–23]. Others are caused by components that can be leveraged to exfiltrate sensitive data from TEE-restricted

IEEE Symposium on Security and Privacy

### Demystifying Arm TrustZone: A Comprehensive Survey

SANDRO PINTO, Centro Algoritmi, Universidade do Minho NUNO SANTOS, INESC-ID, Instituto Superior Técnico, Universidade de Lisboa

The world is undergoing an unprecedented technological transformation, evolving into a state where ubic uitous Internet-enabled "things" will be able to generate and share large amounts of security- and privacy sensitive data. To cope with the security threats that are thus foreseeable, system designers can find in Arm TrustZone hardware technology a most valuable resource. TrustZone is a System-on-Chip and CPU system wide security solution, available on today's Arm application processors and present in the new generation Arm microcontrollers, which are expected to dominate the market of smart "things." Although this technology has remained relatively underground since its inception in 2004, over the past years, numerous initiative have significantly advanced the state of the art involving Arm TrustZone. Motivated by this revival of inter est, this paper presents an in-depth study of TrustZone technology. We provide a comprehensive survey of relevant work from academia and industry, presenting existing systems into two main areas, namely, Trusted Execution Environments and hardware-assisted virtualization. Furthermore, we analyze the most relevan weaknesses of existing systems and propose new research directions within the realm of tiniest devices and the Internet of Things, which we believe to have potential to yield high-impact contributions in the future.

CCS Concepts: • Computer systems organization → Embedded and cyber-physical systems; • Secu rity and privacy -> Systems security; Security in hardware; Software and application security;

Additional Key Words and Phrases: TrustZone, security, virtualization, TEE, survey, Arm

#### ACM Reference format:

Sandro Pinto and Nuno Santos. 2019. Demystifying Arm TrustZone: A Comprehensive Survey. ACM Comput Surv. 51, 6, Article 130 (January 2019), 36 pages. https://doi.org/10.1145/3291047

### 1 INTRODUCTION

Arm TrustZone consists of hardware security extensions introduced into Arm application processors (Cortex-A) in 2004 [1, 63]. More recently, TrustZone has been adapted to cover the new generation of Arm microcontrollers (Cortex-M) [65, 113]. TrustZone follows a System-on-Chip (SoC) and CPU system-wide approach to security. This technology is centered around the concept of protection domains named secure world and normal world. The software executed by the

This work has been partially supported by COMPETE: POCI-01-0145-FEDER-007043, by COMPETE 2020/Portugal 2020/União Europeia within the project Mobile Security Ticketing (No. 11388), which is presented by Link Consult ing Tecnologias de Informação SA, and by FCT-Fundação para a Ciência e Tecnologia-within the Project Scope. UID/CEC/00319/2013, UID/CEC/50021/2013, SFRH/BSAB/135236/2017, PTDC/EEI-SCR/1741/2014 (Abyss). Authors' addresses: S. Pinto, Centro Algoritmi, Universidade do Minho, Campus de Azurém, Guimaraes, 4800-058, Portugal email: sandro.pinto@dei.uminho.pt: N. Santos. Rua Alves Redol, Lisboa. 1000-029 Lisboa. Portugal: email: nuno.santoss

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fe provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from pe

0360-0300/2019/01-ART130 \$15.00

ACM **Computing Surveys** 2019

**BLACKHAT20** 

**AGENDA** 

1 Introduction
Current state of IoT security, motivation, and goals

Arm TrustZone-M "101"
TrustZone technology in a nutshell

TrustZone Pitfalls
What we have learned so far: the limitations of the dual-world model

04 uTango
Empowering TrustZone-M with multiple trusted environments

The Numbers
Tests, experiments, and results (Arm Musca-B1)

"Live" Demo
Demo of uTango multi-world loT stack

Conclusion
Takeway points

## Introduction

03 Ian 2019

IDC Forecasts Worldwide Spending on the Internet of Things to Reach \$745 Billion in 2019, Led by the Manufacturing, Consumer, Transportation, and Utilities Sectors



Gartner Says 5.8 Billion Enterprise and Automotive IoT Endpoints Will Be in Use in 2020

arm

A trillion devices | A trillion dollars

One trillion new IoT devices will be produced by 2035

# THE INTERNET OF THINGS







Warning: All projections for the Internet of Things are subject to change











"We are witnessing cyberattacks on critical infrastructure, health services systems captured and held to ransom and home electronics devices used as internet gateways by hackers."

## **IOT SECURITY PROBLEM**

## **IoT-based devices requirements**

- Connectivity (e.g WiFi, Bluetooh, ZigBee)
- Upgradability (e.g. firmware, features, security)
- Sensitive information (e.g. keys, certificates)



## IoT systems are vertical silos!

All code blocks are **combined** into a single memory image. Therefore, if **one block** is **compromised**, the attacker can **most certainly** exploit any other component – there's **no separation** on this traditional model (e.g., FreeRTOS TCP/IP vulnerabilities) .

## Isolate! TrustZone to the rescue

TrustZone addresses this problem by leveraging a system-wide architecture which is **split into two worlds**: a **secure** and a **non-secure** world. A trust barrier isolates the sensitive code from the rich and untrustworthy software.



**But, is TrustZone enough?** 

## **KEY MOTIVATION POINTS**

01

### **EXPLORE TRUSTZONE-M**

TrustZone-M is a fairly **new** technology, with a **very few** number of products/works and very **little research**.

Which are the **key architectural differences** between the **two siblings**?

02

### TRUSTZONE CLASSIC MODEL IS FALLING SHORT

We observed how the **dual-world model** is becoming **impractical** and **limited** to address the continuous growth of the attack surface in small IoT devices.

Which are the main pitfalls of TrustZone? And how can we mitigate them?

03

### **EMPOWER TZ WITH MULTIPLE TRUSTED WORLDS**

Apply a new **zero-trust model** to all pieces of code and isolate them in completely **isolated domains** (i.e. 'containers'), by following a complete **horizontal multi-domain** security schema.

How to leverage the **TrustZone-M hardware features** to implement a **multi-world** approach?

## TRUSTZONE VS TRUSTZONE-M



## TrustZone (for Cortex-A)

- Introduced in 2004
- Execution state is determined by the NS bit
- Monitor mode / SMC instruction
- Memory and devices: TZASC and TZPC
- Interrupts: GIC IRQs vs FIQs



## TrustZone-M (for Cortex-M)

- Introduced in 2018
- Execution state is memory mapped based
- No Monitor mode / SG instruction
- Memory and devices: SAU and IDAU
- Interrupts: NVIC secure and non-secure IRQs



# EXECUTION STATE IS MEMORY MAP BASED



On Cortex-M MCUs, SoC resources (FLASH, RAM, peripherals) are mapped to a **memory address** 

- The 4GB memory space is **partitioned** into:
  - Secure (software can access secure or non-secure resources)
  - Non-Secure (software can only access non-secure resources)
  - Non-Secure Callable (memory area only used for state transition)
- The processor state is dependent on the memory space definition: when the processor is running code in a Secure region it is in secure state, otherwise it is in Non-Secure state





Cortex-M MCUs have two operation modes: **Handler** (for exception handling) and **Thread** (for normal application code – priv/unpriv)

• TrustZone-M **replicates** operation modes for the **secure** and **non-secure** states - the security states are **orthogonal** to the existing processor modes





- Secure software can call non-secure software using the BLXNS <Ri> inst.
  - Return address is pushed onto the secure stack
  - Link Register is set to a special value called FNC\_RETURN
  - Performing a branch to this LR automatically triggers the unstacking of the true return address from the secure stack and a return transition to the S world





- Non-Secure software cannot directly call the secure software
  - A SecureFault (or a HardFault) exception will be triggered
  - Prevents direct calls into protected code





- Non-Secure software can only call secure software through specific entry points located in a Non-Secure Callable (NSC) memory region
  - The first instruction in the API must be an SG (secure gateway)
  - The SG instruction must be in an NSC region
  - The last instruction must be a **branch** to the **secure** function
  - After completion, the **secure** function returns to the **non-secure** state by using a **BXNS** instruction



# MEMORY & DEVICES PARTITIONING



## Memory and devices partitioning is defined by address

- The security state of a memory region is selected by a combination of the IDAU and SAU attribution units
  - The result is the logical OR operation between the security configuration of both memory controllers



# MEMORY & DEVICES PARTITIONING



### IDAU

- Provides static address partitioning
- Non-Programmable
- Customized by the silicon vendor to define a fixed memory map
- Supports up to 256 regions



# MEMORY & DEVICES PARTITIONING



### SAU

- Provides dynamic address partitioning
- Programmable in secure state
- Always available on all chips with TrustZone support (even if the number of regions is configured to zero)
- The number of regions is defined by the chip designer (typically 8 regions)



# MEMORY & DEVICES PARTITIONING





The result is the **logical OR operation** between the **security configuration** of SAU and IDAU

| SAU        | IDAU       | Security State |
|------------|------------|----------------|
| Non-Secure | Non-Secure | Non-Secure     |
| Secure     | Non-Secure | Secure         |
| Non-Secure | Secure     | Secure         |
| Secure     | Secure     | Secure         |
| NSC        | Secure     | Secure         |
| NSC        | Non-Secure | NSC            |



# MEMORY & DEVICES PARTITIONING



The Security state is extended to other SoC resources through "gate-keepers" (bus filters)

- SAU and IDAU will affect the output from the CPU to the bus, whereas bus filters affect the accesses from other bus masters to the resources
- e.g. Arm's SSE-200 subsystem specification provides two components that configure system-wide access rights to memory and peripherals:
  - MPC: Memory Protection Controller
  - PPC: Peripheral Protection Controller

1 2 3 4



## INTERRUPT HANDLING

Interrupt management is similar to ARMv7-M, where a subset of the core registers is pushed automatically into the stack

- Supports two separated exception vector tables (Secure and Non-Secure)
- Each interrupt can be assigned to the secure or non-secure state through a new NVIC register (ITNS – Interrupt Target Non-Secure)
- S or NS interrupts can share the same priority levels, or secure interrupts can have higher priority i.e. DoS (bit PRIS on AIRCR register)

## TrustZone Pitfalls



ility in Qualcomm's Secur ockers to steal sensitive u

By Catalin Cimpanu

## WHAT HAVE WE LEARNED SO FAR

### SoK: Understanding the Prevailing Security Vulnerabilities in TrustZone-assisted TEE Systems

David Cerdeira Centro Algoritmi Universidade do Minho vid.cerdeira@dei.uminho.nt

Nuno Santos Universidade de Lisboa

Pedro Fonseca INESC-ID / Instituto Superior Técnico Department of Computer Science Purdue University pfonseca@purdue.edu nuno santos@inesc-id.pt

Sandro Pinto Centro Algoritmi Universidade do Minho sandro pinto@dei.uminho.pt

Abstract-Hundreds of millions of mobile devices worldwide TrustZone for the protection of security-critical applications (e.g., DRM) and operating system (OS) components (e.g., Android keystore). TEEs are often assumed to be highly secure; however, he presence of security flaws in TEE systems. In this paper, we im to understand which types of vulnerabilities and limitations affect existing TrustZone-assisted TEE systems, what are the TrustZone-assisted TEE systems (targeting Cortex-A processors) veloped by Qualcomm, Trustonic, Huawei, Nyidia, and Linaro. By studying publicly documented exploits and vulnerabilities as well as by reverse engineering the TEE firmware, we identified makes it legitimate to raise reasonable concerns about the security commercial TEE implementations.

### Index Terms-TEE, TrustZone, Security Vulnerabilities, Arm I. INTRODUCTION

Arm TrustZone [1] has become the de facto hardware technol- Trustonic [16, 17], or Huawei [18]. ogy to implement TEEs in mobile environments and has been

become widely adopted for securing mobile devices against an attacker can easily control Android [15]. alware [6-10]. For instance, Android platforms incorpo-TEEs can effectively provide.

In this paper, we perform a systematic study of publicly disely on Trusted Execution Environments (TEEs) built with Arm closed vulnerabilities in commercial TrustZone-assisted TEEs for Arm Cortex-A devices. Despite the existence of multiple security reports affecting such systems, this information tends wer the past years, TEEs have been successfully attacked to be scattered and, in certain cases, unverified, which makes multiple times, with highly damaging impact across various it difficult to obtain a comprehensive understanding of the platforms. Unfortunately, these attacks have been possible by prevailing vulnerabilities and overall security properties of these systems. To fill this gap, we analyzed 207 TEE bug reports spanning a nearly 5 years, from 2013 until mid-2018, focusing ain challenges to build them correctly, and what contributions on widely deployed TEE systems developed for Arm-based can be borrowed from the research community to overcome devices by five major vendors: Qualcomm, Trustonic, Huawei, em. To this end, we present a security analysis of popular Nvidia, and Linaro. We examined and categorized numerous vulnerabilities, in particular, some of those that have been leveraged to carry out successful attacks. From our analysis, along with the manual inspection of TEE firmware, we have everal critical vulnerabilities across existing systems which gained multiple insights about the extent and causes of existing vulnerabilities, and about potential solutions to mitigate them.

One first observation is that TEE systems have a long history of critical implementation bugs. Numerous bugs have been (and continue to be) found inside TEE applications - named Trusted Applications (TAs) - and inside the trusted kernel Trusted Execution Environments (TEE) are a key security responsible for managing the TEE runtime. Many bugs involve nechanism to protect the integrity and confidentiality of classic input validation errors, such as buffer overflows. As applications. By leveraging dedicated hardware, TEEs enable shown by multiple attacks, these bugs can be leveraged to e execution of security-sensitive applications inside protected hijack Android's Linux kernel or to entirely compromise the mains isolated from the platform's operating system (OS). TEE kernel of devices featuring TEEs by Qualcomm [14, 15],

Second, exploiting vulnerable TAs is facilitated by the ployed in industrial control systems [2], servers [3], and numerous architectural deficiencies of TrustZone-assisted TEE ow-end devices [4]. In the future, where trillions of TrustZone-systems. For instance, the memory protection mechanisms nabled IoT devices are expected worldwide [5], TEEs can commonly found in modern OSes, e.g., ASLR or page guards, rovide secure environments for data processing at the edge. are almost absent or ill-implemented in most analyzed systems TrustZone-assisted TEEs are generally assumed to be more TEE systems also tend to expose a large attack surface, cure than modern OSes due to the hardware-based separation including dangerous TEE kernel system calls that can be inforced by TrustZone technology and their smaller Trusted invoked by TAs. For example, on Qualcomm's TEE, any TA omputing Base (TCB), which is several orders of magnitude can map in memory regions of the host OS. As a result, by maller than standard OSes'. For this reason, TEEs have hijacking a vulnerable TA, e.g., leveraging a buffer overflow,

rate TrustZone-assisted TEEs to secure application-specific TrustZone systems at the architectural and microarchitectural perations involving, e.g., user authentication [11], online levels, which can compromise the security of the TEE. Some sanking [12], or DRM [13]. Unfortunately, some of these vulnerabilities are caused by unexpected behavior of trusted stems have been exploited over the past years, which casts hardware components due to microarchitectural side-channels doubt on the real security guarantees that existing commercial (e.g., in caches) [19-23]. Others are caused by components that can be leveraged to exfiltrate sensitive data from TEE-restricted

### **Main Contributions:**

| Extensive :                                                                              | System                                                            | Critical               | Severe                 | Medium                      | Low                        | Total                         |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------|------------------------|-----------------------------|----------------------------|-------------------------------|
| <ul><li>More than</li><li>Reverse e</li><li>All major 1</li><li>Classification</li></ul> | Qualcomm TEE Trustonic TEE Huawei TEE Nvidia TEE Linaro TEE Other | 52<br>1<br>-<br>-<br>- | 19<br>-<br>2<br>5<br>- | 12<br>0<br>-<br>1<br>2<br>7 | 9<br>4<br>1<br>4<br>1<br>3 | 92<br>5<br>3<br>10<br>3<br>11 |
| <ul><li>Architectular</li><li>Implement</li><li>Hardware</li></ul>                       | TEE Total FreeRTOS VxWorks Linux                                  | 53<br>-<br>2<br>242    | 27<br>-<br>2<br>254    | 5<br>5<br>393               | 22<br>8<br>1<br>758        | 124<br>13<br>10<br>1647       |

# Architetural Issues (TEE attack surface)

1

# Wide interfaces in TEE componentes

2

Excessively large TEE TCBs



These wide interfaces are presented in **TAs**, the **Trusted-OS**, and even on **device drivers** 

- The Widevine TA (DRM tool) implements 70 different commands (many of them manipulate complex media data structures)
- The **Qualcomm's TEE** kernel provides to TAs 69 syscalls (e.g. mapping normal world memory)
- The **Trustonic TEE** shares the fingerprint device driver with almost all TAs, which might compromise user authentication

# Wide interfaces in TEE components promote designs more prone to vulnerabilities\*

# Architetural Issues (TEE attack surface)

1

Wide interfaces in TEE componentes

2

Excessively large TEE TCBs



| System                            | Core (bin / src) | TAs    |
|-----------------------------------|------------------|--------|
| Qualcomm TEE<br>(Google Pixel XL) | 1.61MB / –       | 2.71MB |
| Trustonic TEE<br>(Samsung S7)     | 350KB / -        | 5,02MB |
| Huawei TEE<br>(Huawei P8 Lite)    | 744KB /-         | 479KB  |
| Nvidia TEE<br>(Nvidia Tegra)      | 97KB / 123Kloc   | 80KB   |
| Linaro TEE<br>(Hikey960)          | 365KB /210Kloc   | -      |
| Linux (4.14.rc7)                  | 19MB / 15Mloc    | -      |
| seL4 (kernel)                     | 166.5KB / 19Kloc | -      |
|                                   |                  |        |

We have measured **binary sizes** and the number of **lines of code** of **5** commercial **TEEs** 

- TEEs are fairly bigger than similar software systems, such as the seL4 (security-driven microkernel)
- TAs can even increase the TCB with megabytes of code that need also to be trusted alongside the TEE

TEEs are too big and too complex to be secure!

## ... AND WHAT ABOUT TRUSTZONE-M?

## Example 1 Trusted Firmware-M



Open governance project, that "provides a reference implementation of secure world software for (...) Army8-M."

## Example 2 Trustonic Kinibi-M



Commercial "secure TEE operating system", where "the platform is adapted from Trustonic's existing Kinibi technology that already secures more than 1.7 billion smartphones and tablets."

## Other Examples Across Arm Documentation



[1] Arm, "TrustZone technology for the ARMv8-M architecture", 2017.

We by no means intend to diminish the value of these solutions...

... but with what we have seen so far, it is very likely that the same problems will happen again in the near future.

# is there a better solution?



expands the **LIMITED** 

TrustZone-M dual-world model

applies a ZERO-TRUST

model to all pieces of code

implements a MULTI-WORLD

security schema with equally-secure worlds

## ARCHITECTURE & TOP-10 HIGH-LEVEL DETAILS



You can view **uTango** as a **TEE** µkernel that provides the mechanisms that allow the consolidation of multiple, equally secure, trusted environments on a TrustZone-M-enabled platform

- **1 uTango** sits on the **Secure** side and, therefore, is the **first** software component to run, working as the secure bootloader of the system.
- Worlds are guaranteed to run in a round-robin fashion, supported by the uTango scheduler
- The extended multiple **trusted environments** (or worlds) run in the **Non-Secure** side, and are preserved in the secure side when suspended
- **SAU** is **reconfigured** at each scheduling point, to guarantee the **isolation** of each world and its resources (running or suspended)
- Interrupts security assignment and state (enable/disable) is reconfigured at each scheduling point, depending on the world resumed or suspended

ESRG<sub>v3</sub>

**BLACKHAT20** 

## ARCHITECTURE & TOP-10 HIGH-LEVEL DETAILS



You can view **uTango** as a **TEE** µkernel that provides the mechanisms that allow the consolidation of multiple, equally secure, trusted environments on a TrustZone-M-enabled platform

- The execution state of each world is saved or restore during the context switching into/from a control block structure
- 7 uTango scheduler is supported by the architectural system timer (SysTick), which is banked between states
- 8 MPC and PPC bus filter controllers are configured in **boot time** to match the worlds memory space.
- **9** uTango is **statically** configured (specify which resources will be used by each world, memory area, interrupts assigned, vector table)
- uTango is supporting Arm Musca-B1 and other commercial platforms are in the roadmap.

## UTANGO: A "TOY" USE-CASE

## WORLD #1

Bare-metal application featuring a serial terminal

### **Memory Regions:**

Code: FLASH

Data: Internal SRAM1

Devices: UARTO

### WORLD #2

Bare-metal application blinking a LED at each timer tick interrupt (1ms)

### **Memory Regions:**

Code: FLASH

Data: Internal SRAM2

Devices: PWM0, TIMER0



### **UTANGO**

### **Configurations:**

N worlds: 2

Tick: 10 ms

### **Memory Regions:**

Code: Internal SRAM0 (TCM)

Data: Internal SRAM0 (TCM)

## **BOOT SEQUENCE**

## **CPU CONFIGURATION**

Enable all fault handlers

(UsageFault, MemFault,

Disable system reset from

**Prioritize** secure exceptions

Disable CPU deep sleep on

BusFault, SecureFault)

non-secure state

## Set SysTick reload value

- Enable interrupt (secure)
- Set clock source

## SYSTEM TIMER INIT

## **WORLDs CONTROL BLOCK** INIT

## **MEMORY & DEVICES PARTITION**

(=10 ms)

- Set each world control block:
  - **CPU** registers
  - SCB register (e.g. VTOR)
  - Memory regions (SAU configuration)
  - Interrupts
- Set exception stack frame
- Set 1<sup>st</sup> world to run regs (VTOR, MSP, NVIC)

- Configure SAU for 1st world to run
- **Enable SAU**
- Configure bus filters (MPC and PPC)

non-secure side



## **BOOT SEQUENCE**

## **UTANGO START**

- Enable System Timer
- by means of a BLXNS instruction (non-secure function call, that switches from secure to non-secure state)





#### MEMORY & DEVICES PARTITION











#### **MEMORY & DEVICES PARTITION**



uTango sets up the memory space and creates isolation boundaries between worlds.

The SAU is enabled

- The non-secure execution context for the 1<sup>st</sup> world to run is prepared
- Remaining worlds are suspended in the secure side until a next context switching

Bus filters are also configured to match the memory and devices partition settings

- The assumption is that other bus master besides the CPU (e.g. DMA, crypto engines) are sandboxed into the secure side
- This prevents the reconfiguration of each bus filter during the context switching and the inherent performance penalties

# what happens during a SCHEDULING point?





#### **SCHEDULER**





#### **SCHEDULER**



# and what happens if an interrupt of a SUSPENDED WORLD takes place?



#### INTERRUPT HANDLING

#### For now...

when an **interrupt** of a **suspended world** takes place, the interrupt will only be **served** when the **world is resumed** on a next scheduling point



W#1: RTOS
no priority
W#2: TCP/IP
no priority
uTango
tick: 4t

- Impracticable, but "workable" at least to materialize uTango proof of concept
- In rough terms, the worst time in which an interruption may take to be served is given by the following equation:

(worlds - 1) \* tick



#### INTERRUPT HANDLING



W#1: RTOS
priority 1
W#2: TCP/IP
priority 2
uTango
tick: 4t

#### Currently, we are working ...

to allow an interrupt from a **suspended world** to be able to **preempt** uTango and **force** a new **context switch** to **resume** that world



- The preemption behavior will be **priority-driven**.
- A world with higher criticality can preempted a lower criticality world, but the opposite is not possible!

### The Numbers

#### EXPERIMENTAL SETUP

#### Hardware

- Arm Musca-B1 board (SSE-200)
- CPU0 @40MHz 2KB ICache
- CPU1 @40(-160)MHz 2KB\_ICache

#### System Configs

- uTango v0.2
  - W1: LED Blinking
  - W2: Zephyr (control. a servo motor)
  - W3: Serial Terminal
  - W4: TCP/IP Stack



#### **Software**

- Compiler:
  - GNU Arm Embedded Toolchain (9-2020q2-update)
  - Optimization: -00
- Measuring Unit:
  - Data Watchpoint and Trace (DWT) unit

#### **Metrics**

- Performance Overhead
  - Time that uTango kernel spends while switching between worlds
- Trusted Computing Base (TCB)
  - Memory footprint (size)
  - Code Complexity (lines of code)

#### **UTANGO CONFIGURATION**



#### MEMORY FOOTPRINT

| text | data | bss  | total      |
|------|------|------|------------|
| 4618 | 244  | 1056 | 5918 bytes |

| file extension | total code |  |  |
|----------------|------------|--|--|
| .h             | 1248       |  |  |
| .c             | 574        |  |  |
| .S             | 181        |  |  |
| .S             | 142        |  |  |

uTango relies on the principle of minimal implementation, striving to reduce the amount of code that executes at the highest privilege level, which is reflected in a TCB size of around 6 KB with less than 900 lines of code.

#### PERFORMANCE OVERHEAD

| Context Switch Time     |          |          |          |  |  |
|-------------------------|----------|----------|----------|--|--|
| uTango<br>Configuration | 2 Worlds | 3 Worlds | 4 Worlds |  |  |
| Clock Cycles            | 110      | 110      | 110      |  |  |

We consider **performance overhead** as the **amount of time** that uTango kernel spends while switching between worlds, i.e. the **context/world switch time**.

The assessed results show that for all uTango configurations, the time taken during the context switch is precisely 110 clock cycles.



- SysTick configured to 10ms
- 1000 samples/bar
- uTango running on a TCM
- Measure context switching from world1 to world2 for each uTango configuration

#### PERFORMANCE OVERHEAD

| CPU Freq (MHz)   | Context Switch Time (ns) |       |       |         |
|------------------|--------------------------|-------|-------|---------|
| 40               | 2750                     | 2750  | 2750  |         |
| 160              | 688                      | 688   | 688   |         |
|                  |                          |       |       |         |
| uTango Tick (ms) | Perfor                   |       |       |         |
| 1                | 0.07                     | 0.07  | 0.07  |         |
| 5                | 0.01                     | 0.01  | 0.01  | 160 MHz |
| 10               | 0.007                    | 0.007 | 0.007 |         |

For all system configurations (i.e. 2, 3, 4 worlds), the performance **degradation** (CPU frequency at 160 MHz and uTango running in a TCM memory) is **null** or **very small** (< ~0.1%).

## Conclusion

#### **TAKEAWAYS**

1

We demonstrate why the **traditional dual-world** security model provided by TrustZone is becoming **impractical** and **inherently insecure** as the number and complexity of software integrated on embedded devices is increasing at a rapid pace.

2

We presented a **disruptive** approach that **solely** relies on the hooks of the elephant in the room: **Arm TrustZone-M**. We demonstrate how to take advantage of the same TrustZone hardware security primitives to **extend** the **dual-world model** to a **multi-world approach**.

3

We evaluate our system in a **real-world platform** and targeting a **real use-case scenario** to demonstrate that **security** doesn't always need to come at a **significant cost** (uTango achieve values of **performance overhead < 1%**).

We have presented the 1<sup>st</sup> Multi-World TEE for modern TrustZone-M devices which are expected to be deployed on billions of tomorrow's Arm MCUs.

#### ONGOING WORK

1

Wrapping up the first release version of uTango as soon as we finish the new interrupt handling mechanism.

github.com/danielRep/utango

2

Support for other commercial platforms is on the way (e.g. Nuvoton M2351, NXP LPC55S69).

3

Next major steps will focus on **multi-core support** and a **schedulability analysis** of uTango to improve **predictability** and extend the target to **mixed-criticality systems**.

### THANK YOU!

Daniel Oliveira (UMinho) | Sandro Pinto (UMinho)

#### daniel.oliveira@dei.uminho.pt

LinkedIn - https://www.linkedin.com/in/danieljcoliv/

ResearchGate - https://www.researchgate.net/profile/Daniel\_Oliveira12

Github - https://github.com/danielRep/

#### sandro.pinto@dei.uminho.pt

LinkedIn - https://www.linkedin.com/in/sandro-pinto-phd-40535455/
ResearchGate - https://www.researchgate.net/profile/Sandro\_Pinto2
Github - https://github.com/sandro2pinto/

# Q&A