# **MIPS Reference Cheat Sheet**

## **INSTSTRUCTION SET (SUBSET)**

| l |                                            |              |                     |                                                                           |
|---|--------------------------------------------|--------------|---------------------|---------------------------------------------------------------------------|
| l | Name (format, op, funct)                   | Synta        |                     | Operation                                                                 |
| l | add (R,0,32)                               |              | rd,rs,rt            | reg(rd) := reg(rs) + reg(rt);                                             |
| l | add immediate (I,8,na)                     |              | rt,rs,imm           | reg(rt) := reg(rs) + signext(imm);                                        |
| l | add immediate unsigned (I,9,na)            |              |                     | reg(rt) := reg(rs) + signext(imm);                                        |
| l | add unsigned (R,0,33)                      |              | rd,rs,rt            | reg(rd) := reg(rs) + reg(rt);                                             |
| l | and (R,0,36)                               | and          | rd,rs,rt            | reg(rd) := reg(rs) & reg(rt);                                             |
| l | and immediate (I,12,na)                    | andi         | rt,rs,imm           | reg(rt) := reg(rs) & zeroext(imm);                                        |
| l | branch on equal (I,4,na)                   | beq          | ${\tt rs,rt,label}$ | if reg(rs) == reg(rt) then PC = BTA else NOP;                             |
| l | branch on not equal (1,5,na)               | bne          | rs,rt,label         | if reg(rs) != reg(rt) then PC = BTA else NOP;                             |
| l | jump and link register (R,0,9)             | jalr         | rs                  | \$ra := PC + 4; PC := reg(rs);                                            |
| l | jump register (R,0,8)                      | jr           | rs                  | PC := reg(rs);                                                            |
| l | jump (J,2,na)                              | j            | label               | PC := JTA;                                                                |
| l | jump and link (J,3,na)                     | jal          | label               | \$ra := PC + 4; PC := JTA;                                                |
| l | load byte (I,32,na)                        | 1b           | rt,imm(rs)          | reg(rt) := signext(mem[reg(rs) + signext(imm)] <sub>7:0</sub> );          |
| l | load byte unsigned (1,36,na)               | lbu          | rt,imm(rs)          | <pre>reg(rt) := zeroext(mem[reg(rs) + signext(imm)]<sub>7:0</sub>);</pre> |
| l | load upper immediate (I,14,na)             | lui          | rt,imm              | reg(rt) := concat(imm, 16 bits of 0);                                     |
| l | load word (I,35,na)                        | lw           | rt,imm(rs)          | reg(rt) := mem[reg(rs) + signext(imm)];                                   |
| l | multiply, 32-bit result (R,28,2)           | mul          | rd,rs,rt            | reg(rd) := reg(rs) * reg(rt);                                             |
| l | nor (R,0,39)                               | nor          | rd,rs,rt            | reg(rd) := not(reg(rs)   reg(rt));                                        |
| l | or (R,0,37)                                | or           | rd,rs,rt            | reg(rd) := reg(rs)   reg(rt);                                             |
| l | or immediate (I,13,na)                     | ori          | rt,rs,imm           | reg(rt) := reg(rs)   zeroext(imm);                                        |
| l | set less than (R,0,42)                     | slt          | rd,rs,rt            | reg(rd) := if reg(rs) < reg(rt) then 1 else 0;                            |
| l | set less than unsigned (R,0,43)            | sltu         | rd,rs,rt            | reg(rd) := if reg(rs) < reg(rt) then 1 else 0;                            |
| l | set less than immediate (I,10,na)          | slti         | rt,rs,imm           | reg(rt) := if reg(rs) < signext(imm) then 1 else 0;                       |
|   | set less than immediate unsigned (I,11,na) | sltiu        | rt,rs,imm           | reg(rt) := if reg(rs) < signext(imm) then 1 else 0;                       |
| l | shift left logical (R,0,0)                 | sll          | rd,rt,shamt         | reg(rd) := reg(rt) << shamt;                                              |
| l | shift left logical variable (R,0,4)        | sllv         | rd,rt,rs            | reg(rd) := reg(rt) << reg(rs4:0);                                         |
| l | shift right arithmetic (R,0,3)             | sra          | rd,rt,shamt         | reg(rd) := reg(rt) >>> shamt;                                             |
| l | shift right logical (R,0,2)                | srl          | rd,rt,shamt         | reg(rd) := reg(rt) >> shamt;                                              |
| l | shift right logical variable (R,0,6)       | ${\tt srlv}$ | rd,rt,rs            | $reg(rd) := reg(rt) >> reg(rs_{4:0});$                                    |
| l | store byte (I,40,na)                       | sb           | rt,imm(rs)          | $mem[reg(rs) + signext(imm)]_{7:0} := reg(rt)_{7:0}$                      |
| l | store word (I,43,na)                       | sw           | rt,imm(rs)          | mem[reg(rs) + signext(imm)] := reg(rt);                                   |
| l | subtract (R,0,34)                          | sub          | rd,rs,rt            | reg(rd) := reg(rs) - reg(rt);                                             |
| ١ | subtract unsigned (R,0,35)                 | subu         | rd,rs,rt            | reg(rd) := reg(rs) - reg(rt);                                             |
| ١ | xor (R,0,38)                               | xor          | rd,rs,rt            | reg(rd) := reg(rs) ^ reg(rt);                                             |
| ١ | xor immediate (I,14,na)                    | xori         | rt,rs,imm           | reg(rt) := rerg(rs) ^ zeroext(imm);                                       |
| 1 |                                            |              |                     |                                                                           |

#### **Definitions**

- Jump to target address: JTA = concat((PC + 4)<sub>31:28</sub>, address(label), 00<sub>2</sub>)
  Branch target address: BTA = PC + 4 + imm \* 4

#### Clarifications

- All numbers are given in decimal form (base 10).
- Function signext(x) returns a 32-bit sign extended value of x in two's complement form.
- Function zeroext(x) returns a 32-bit value, where zero are added to the most significant side of x.
- Function concat(x, y, ..., z) concatenates the bits of expressions x, y, ..., z.
- Subscripts, for instance  $X_{8:2}$ , means that bits with index 8 to 2 are spliced out of the integer X.
- Function address(x) means the address of label x.
- NOP and na means "no operation" and "not applicable", respectively.
- shamt is an abbreviation for "shift amount", i.e. how much bit shifting that should be done.

# **INSTRUCTION FORMAT**





#### I-Type



### J-Type

| 31 26  | 25 0    |
|--------|---------|
| ор     | address |
| 6 bits | 26 bits |

### **REGISTERS**

| Name   | Number | Description      |
|--------|--------|------------------|
| \$zero | 0      | constant value 0 |
| \$at   | 1      | assembler temp   |
| \$v0   | 2      | function return  |
| \$v1   | 3      | function return  |
| \$a0   | 4      | argument         |
| \$a1   | 5      | argument         |
| \$a2   | 6      | argument         |
| \$a3   | 7      | argument         |
| \$t0   | 8      | temporary value  |
| \$t1   | 9      | temporary value  |
| \$t2   | 10     | temporary value  |
| \$t3   | 11     | temporary value  |
| \$t4   | 12     | temporary value  |
| \$t5   | 13     | temporary value  |
| \$t6   | 14     | temporary value  |
| \$t7   | 15     | temporary value  |
| \$s0   | 16     | saved temporary  |
| \$s1   | 17     | saved temporary  |
| \$s2   | 18     | saved temporary  |
| \$s3   | 19     | saved temporary  |
| \$s4   | 20     | saved temporary  |
| \$s5   | 21     | saved temporary  |
| \$s6   | 22     | saved temporary  |
| \$s7   | 23     | saved temporary  |
| \$t8   | 24     | temporary value  |
| \$t9   | 25     | temporary value  |
| \$k0   | 26     | reserved for OS  |
| \$k1   | 27     | reserved for OS  |
| \$gp   | 28     | global pointer   |
| \$sp   | 29     | stack pointer    |
| \$fp   | 30     | frame pointer    |
| \$ra   | 31     | return address   |
|        |        |                  |
|        |        |                  |

# **MIPS Reference Cheat** Sheet

By David Broman KTH Royal Institute of Technology

If you find any errors or have any feedback on this document, please send me an email: dbro@kth.se

Version 1.0, December 19, 2014