## **Chapter 4 Power Management Unit (PMU)**

#### 4.1 Overview

In order to meet high performance and low power requirements, a power management unit is designed for saving power when RK3288 in low power mode. The RK3288 PMU is dedicated for managing the power of the whole chip.

#### 4.1.1 Features

- Support 4 voltage domains including VD\_CORE, VD\_LOGIC, VD\_GPU and VD\_PMU
- Support 15 separate power domains in the whole chip, which can be power up/down by software based on different application scenes
- In low power mode, the pmu could power up/down pd\_A17\_0, pd\_scu, vd\_core, and pd\_bus by hardware
- Support CORTEX-A17 core source clock gating in low power mode
- Support global interrupt disable in low power mode
- Support PLLs power down/up in low power mode
- Support VD\_CORE/VD\_LOGIC power down/up in low power mode
- Support pd alive clock switch to 32KHz in low power mode
- Support pd\_pmu clock switch to 32KHz request in low power mode
- Support OSC enable/disable request in low power mode
- Support to clamp all VD LOGIC output before power off it in low power mode
- Support wakeup reset control in power off mode
- Support DDR self-refresh in low power mode
- Support DDR IO retention in low power mode
- Support DDR IO power off in low power mode
- Support DDR controller clock auto gating in low power mode
- Support to send idle requests to all NIU in the SoC (details will be described later)
- A group of configurable counter in PMU for HW control (such as PLL, PMIC, DDRIO and so on)
- Support varies configurable wakeup source for low power mode



# 4.2 Block Diagram

# 4.2.1 power domain partition



Note:

VD\_\* : voltage domain PD\_\* : power domain

Fig. 4-1 Power Domain Partition

The above diagram describes the power domain and voltage domain partition, and the following table lists all the power domains.

Table 4-1 RK3288 Power Domain and Voltage Domain Summary

| Valtage  | Down     | Destriction                                                                                                                                                                           |
|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Voltage  | Power    | Description                                                                                                                                                                           |
| Domain   | Domain   |                                                                                                                                                                                       |
|          | PD_A17_0 | A17 primary core logic,L1C and noen                                                                                                                                                   |
|          | PD_A17_1 | A17 slave core 1 logic, L1C and noen                                                                                                                                                  |
| VD_CORE  | PD_A17_2 | A17 slave core 2 logic, L1C and noen                                                                                                                                                  |
| (PD_CORE | PD_A17_3 | A17 slave core 3 logic, L1C and noen                                                                                                                                                  |
| system)  | PD_SCU   | SCU RAM, SCU, GIC, Periphral, L2 controller                                                                                                                                           |
| *        | PD_DEBUG | A17 Debug                                                                                                                                                                             |
|          | PD_MEM   | L2 Cache                                                                                                                                                                              |
| VD LOCIC | PD_BUS   | Soc architecture subsystem, include soc architecture (NOC), eFuse, TZPC, ROM, DMAC_BUS, Crypto, Host, Timer(6ch), PWM(0~3), UART_DBG, I2C, DDR_PCTL, I2S, Spdif, Internal Memory(96K) |
| VD_LOGIC | PD_PERI  | Peripheral subsystem , include DMAC_PERI,<br>GMAC, NANDCO/1, HSIC/USB Host0/USB Host1/<br>USB OTG, SDMMC/SDIO0/SDIO1/eMMC, HSADC,<br>PS2C, TSADC, UART, I2C, SPI, GPS, TSP            |
|          | PD_VIO   | Video input/output system, include VOPBIG,                                                                                                                                            |

|        |          | VOPLIT, ISP, IEP, RGA, MIPI-CSI, MIPI-DSI, LVDS, HDMI, eDP |
|--------|----------|------------------------------------------------------------|
|        | PD_ALIVE | CRU, GRF, GPIO 1~8, TIMER, WDT                             |
|        | PD_HEVC  | HEVC                                                       |
|        | PD_VIDEO | Video Encode&Decode , include VEPU, VDPU                   |
| VD_GPU | PD_GPU   | GPU                                                        |
| VD_PMU | PD_PMU   | PMU, SRAM(4K), Secure GRF, GPIO0                           |

Notes: "Always on" means that their power supply can be switched off only by external PMIC module. Only one "always on" power domain is in a voltage domain.

### 4.2.2 PMU block diagram

The following figure is the PMU block diagram. The PMU includes the 3 following sections:

- APB interface and register, which can accept the system configuration
- Low Power State Control, which generate low power control signals.
- Power Switch Control, which control all power domain switch



Fig. 4-2 PMU Bock Diagram

# 4.3 Power Switch Timing Requirement

The following table describe the switch time for power down and power up progress of each power domain. This table gives the time range, and each power domain switch time will be more than the min time and less than the max time.

|              | ), 0.010 | 1 = 1 0.01 0.1.1.1.1.1.g          |                                 |
|--------------|----------|-----------------------------------|---------------------------------|
| Power domain | type     | Power down<br>Switch Timing① (ns) | Power up<br>Switch Timing① (ns) |
| PD_A17_0     | min      | 170.3                             | 132.4                           |
| PD_A17_0     | max      | 306.7                             | 237.5                           |
| DD 417.1     | min      | 170.3                             | 132.4                           |
| PD_A17_1     | max      | 306.7                             | 237.5                           |
| DD 417.2     | min      | 181.5                             | 140.7                           |
| PD_A17_2     | max      | 326.2                             | 251.9                           |
| DD 417.2     | min      | 181.5                             | 140.7                           |
| PD_A17_3     | max      | 326.2                             | 251.9                           |
| בי הבייני    | min      | 169.4                             | 131.7                           |
| PD_DEBUG     | max      | 77.3                              | 60                              |
| חם חווכ      | min      | 169.4                             | 131.7                           |
| PD_BUS       | max      | 313.6                             | 247                             |
| DD DEDI      | min      | 103.7                             | 80.5                            |
| PD_PERI      | max      | 199.0                             | 156.1                           |

Table 4-2 Power Switch Timing

| DD VIO   | min | 280.6 | 217.5 |
|----------|-----|-------|-------|
| PD_VIO   | max | 518.5 | 407.8 |
| PD_VIDEO | min | 315.4 | 244.2 |
| PD_VIDEO | max | 586.2 | 460.4 |
| PD_GPU   | min | 470.2 | 364   |
| PD_GP0   | max | 871.4 | 684.1 |
|          | min | 33.4  | 25.9  |
| PD_HEVC  | max | 62.4  | 49    |
|          | max | 65.6  | 51.5  |

Notes: the power switch timing is just the chip power electrical parameter, this is not the parameter for the software to determine the power domain status. The software need to check each power domain status register to determine the power status.

# 4.4 Function Description

#### 4.4.1 Normal Mode

First of all, we define two modes of power for chip, normal mode and low power mode.

In normal mode, the PMU can power off/on all power domain (except pd\_A17\_0 and pd\_bus) by setting PMU\_PWRDN\_CON register. At same, pmu can send idle request for every power domain by setting PMU\_IDLE\_REQ register.

Don't set pd\_A17\_0 and pd\_bus power off or send idle\_req\_core and idle\_req\_bus in normal mode. This will cause the system to not work properly.

Basically, there are 2 configurations that software can do in normal mode to save power.

- Configure DDR to self-refresh, DDR IO retention and DDR IO power off
- Power down power domains

The first one will save power consumption of using DDR controller and DDR IO. For avoiding confliction, the software must make sure the execution code of this step is not in DDR.

The second one will save power of the power domain which software is shutting down.

#### 4.4.2 Low Power Mode

PMU can work in the Low Power Mode by setting bit[0] of PMU\_PWRMODE\_CON register. After setting the register, PMU would enter the Low Power mode. In the low power mode, pmu will auto power on/off the specified power domain, send idle req to specified power domain, shut down/up pll and so on. All of above are configurable by setting corresponding registers.

Table 4-3 Low Power State

| Num | Hardware Flow    | Description of Flow                                      | Corresponding Register        |  |  |
|-----|------------------|----------------------------------------------------------|-------------------------------|--|--|
| 0   | NORMAL           | in normal                                                |                               |  |  |
| 1   | L2FLUSH_REQ      | send L2 cache flush request                              | bit[3] of PMU_PWRMODE_CON     |  |  |
| 2   | STANDBYL2        | wait L2 cache standy                                     |                               |  |  |
| 3   | A17_CLK_DIS      | close A17 clock                                          | bit[1] of PMU_PWRMODE_CON     |  |  |
| 4   | TRANS_NO_FIN     | wait the corresponding noc interface end the transaction | PMU_PMRMODE_CON1              |  |  |
| 5   | SREF_ENTER       | enter DDR self-refresh                                   | bit[16:15] of PMU_PWRMODE_CON |  |  |
| 6   | DDR_IO_RET       | ddr io retention                                         | bit[18:17] of PMU_PWRMODE_CON |  |  |
| 7   | DDR_IO_PWROFF    | ddr io power off                                         | bit[20:19] of PMU_PWRMODE_CON |  |  |
| 8   | BUS_PWRDN        | pd_bus power down                                        | bit[4] of PMU_PWRMODE_CON     |  |  |
| 9   | A17_0_PWRDN      | pd_a17_0 power down                                      | bit[5] of PMU_PWRMODE_CON     |  |  |
| 10  | L2MEM_PWRDN      | pd_l2mem power down (vd_core power down)                 | bit[6] of PMU_PWRMODE_CON     |  |  |
| 11  | ALIVE_PMU_LF     | pd_alive& pd_pmu switch to 32KHz clock                   | bit[11:10] of PMU_PWRMODE_CON |  |  |
| 12  | PLL_PWRDN        | pll power down                                           | bit[7] of PMU_PWRMODE_CON     |  |  |
| 13  | INPUT_CLAMP      | isolation cell input clamp                               | bit[13] of PMU_PWRMODE_CON    |  |  |
| 14  | POWEROFF         | chip power off                                           | bit[8] of PMU_PWRMODE_CON     |  |  |
| 15  | 24M_OSC_DIS      | close 24MHz OSC                                          | bit[12] of PMU_PWRMODE_CON    |  |  |
| 16  | WAIT_WAKEUP      | wait wakeup source PMU_WAKEUP_CFG0/1                     |                               |  |  |
| 17  | WAKEUP_RESET     | send reset after wakeup                                  |                               |  |  |
| 18  | EXT_PWRUP        | pmic power up whole chip                                 |                               |  |  |
| 19  | RELEASE_CLAMP    | release isolation cell clamp                             |                               |  |  |
| 20  | 24M_OSC_EN       | open 24MHz OSC                                           |                               |  |  |
| 21  | ALIVE_PMU_HF     | switch pd_alive and pd_pmu back to 24MHz                 |                               |  |  |
| 22  | WAKEUP_RESET_CLR | release wakeup reset                                     | A                             |  |  |
| 23  | PLL_PWRUP        | Pll power up                                             |                               |  |  |
| 24  | BUS_PWRUP        | PD_BUS power up                                          |                               |  |  |
| 25  | DDR_IO_PWRUP     | ddr io power up                                          |                               |  |  |
| 26  | SREF_EXIT        | exit ddr self-refresh                                    |                               |  |  |
| 27  | L2MEM_PWRUP      | pd_l2mem power up                                        |                               |  |  |
| 28  | A17_0_PWRUP      | pd_a17_0 power up                                        |                               |  |  |
| 29  | TRANS_RESTORE    | restore the transaction                                  |                               |  |  |
| 30  | A17_CLK_EN       | enable a17 clock                                         |                               |  |  |

#### The Low Power mode have three steps:

- Enter Low Power mode, there are some sub-steps in the enter step, every sub-step can be enable/disable by setting the corresponding register.
- Wait wakeup, you can select the wakeup source by setting PMU\_WAKEUP\_CFG0/1 register
- Exit Low Power mode, the sub-step are executed depend on whether they were executed in enter low power step.

### 4.4.3 Wakeup source of AP

The wakeup source is a group of signals which can trigger PMU from power mode to normal mode, such as SDMMC detect, core interrupt, GPIO0, and gpio interrupt.

Table 4-4 Wakeup Source

|   | Num        | Wakeup Source    | Description                       |
|---|------------|------------------|-----------------------------------|
|   | 1          | software control | software control (in normal mode) |
|   | 2          | arm interrupt    | a17 interrupt                     |
| X | 3          | pmu_gpio         | gpio0, in pd_pmu                  |
|   | 4          | sdmmc0           | detect_n of sdmmc0                |
|   | 5 gpio int |                  | gpio interrupt outside of pd_pmu  |

If software expect PMU be woken up from power mode by a wake up source, it should be enabled by write 1 to the corresponding bit of PMU\_WAKEUP\_CFG0/1 register before entering into power mode.

Technically, wakeup source can be used in every power mode if only the path from wakeup source to PMU is not shut down.

# 4.5 Register Description

# **4.5.1** Register Summary

| Name                       | Offset | Size | Reset<br>Value | Description                                                |
|----------------------------|--------|------|----------------|------------------------------------------------------------|
| DMIL WAKELID CECO          | 0x0000 | ١٨/  | 0x00000000     | PMU wake-up source                                         |
| PMU_WAKEUP_CFG0            | UXUUUU | VV   | 0x00000000     | configuration register0                                    |
| DMIL WAVELID CEC1          | 0x0004 | \A/  | 0,0000000      | PMU wake-up source                                         |
| PMU_WAKEUP_CFG1            | 00004  | VV   | 0x00000000     | configuration register1                                    |
| PMU_PWRDN_CON              | 0x0008 | W    | 0x00000000     | System power gating                                        |
|                            | onocc  |      |                | configuration register                                     |
| PMU_PWRDN_ST               | 0x000c | W    | 0×00000000     | System power gating status register                        |
| PMU_IDLE_REQ               | 0x0010 | W    | 0x00000000     | PMU Noc idle req control                                   |
| PMU_IDLE_ST                | 0x0014 | W    | 0x00000000     | PMU Noc idle status                                        |
| PMU_PWRMODE_CO             | 0x0018 | W    | 0×00000000     | PMU configuration register in power mode flow              |
| PMU_PWR_STATE              | 0x001c | W    | 0x00000000     | PMU Low power mode state                                   |
| PMU_OSC_CNT                | 0x0020 | W    | 0x00005dc0     | 24MHz OSC stabilization counter threshold                  |
| PMU_PLL_CNT                | 0x0024 | W    | 0×10004000     | PLL lock counter threshold                                 |
| PMU_STABL_CNT              | 0x0028 |      | 0x00005dc0     | External PMU stabilization counter threshold               |
| PMU_DDR0IO_PWRO<br>N_CNT   | 0x002c | w    | 0x00005dc0     | DDR0 IO power on counter threshold                         |
| PMU_DDR1IO_PWRO<br>N_CNT   | 0x0030 | w    | 0x00005dc0     | DDR1 IO power on counter threshold                         |
| PMU_CORE_PWRDW<br>N_CNT    | 0x0034 | w    | 0x00005dc0     | CORE domain power down waiting counter in sleep mode       |
| PMU_CORE_PWRUP_<br>CNT     | 0x0038 | W    | 0x00005dc0     | CORE domain power up waiting counter in sleep mode         |
| PMU_GPU_PWRDWN<br>_CNT     | 0x003c | W    | 0x00005dc0     | GPU domain power down waiting counter in sleep mode        |
| PMU_GPU_PWRUP_C<br>NT      | 0x0040 | W    | 0x00005dc0     | GPU domain power up waiting counter in sleep mode          |
| PMU_WAKEUP_RST_<br>CLR_CNT | 0x0044 | W    | 0x00005dc0     | Wakeup reset deassert state wait counter in power off mode |
| PMU_SFT_CON                | 0x0048 | W    | 0x00000000     | PMU Software control in normal mode                        |
| PMU_DDR_SREF_ST            | 0x004c | W    | 0x0000000      | PMU DDR self refresh status                                |
| PMU_INT_CON                | 0x0050 | W    | 0x00000000     | PMU interrupt configuration register                       |
| PMU_INT_ST                 | 0x0054 | W    | 0x0000000      | PMU interrupt status register                              |

| Name                  | Offset | Size | Reset<br>Value | Description                                 |
|-----------------------|--------|------|----------------|---------------------------------------------|
| PMU_BOOT_ADDR_S<br>EL | 0x0058 | W    | 0x00005dc0     | boot_addr_sel in power mode                 |
| PMU_GRF_CON           | 0x005c | W    | 0x0000008      | grf control register                        |
| PMU_GPIO_SR           | 0x0060 | W    | 0x00020000     | GPIO slew rate control                      |
| PMU_GPIO0_A_PULL      | 0x0064 | W    | 0x0000555a     | GPIO0A input to PU/PD programmation section |
| PMU_GPIO0_B_PULL      | 0x0068 | W    | 0x00005555     | GPIO0B input to PU/PD programmation section |
| PMU_GPIO0_C_PULL      | 0x006c | W    | 0x00000015     | GPIOOC input to PU/PD programmation section |
| PMU_GPIO0_A_DRV       | 0x0070 | W    | 0x0000555a     | GPIO0A Drive strength slector               |
| PMU_GPIO0_B_DRV       | 0x0074 | W    | 0x00005555     | GPIO0B Drive strength slector               |
| PMU_GPIO0_C_DRV       | 0x0078 | W    | 0x00000015     | GPIOOC Drive strength slector               |
| PMU_GPIO_OP           | 0x007c | W    | 0x0000000      | GPIO0 output value                          |
| PMU_GPIO0_SEL18       | 0x0080 | W    | 0x0000006      | gpio0 1.8v/3.3v sel                         |
| PMU_GPIO0_A_IOMU<br>X | 0x0084 | W    | 0x0000000      | GPIO0A iomux sel                            |
| PMU_GPIO0_B_IOMU<br>X | 0x0088 | w    | 0x00000000     | GPIO0B iomux sel                            |
| PMU_GPIO0_C_IOM<br>UX | 0x008c | W    | 0x00000000     | GPIOOC iomux sel                            |
| PMU_PWRMODE_CO        | 0x0090 | W    | 0x00000000     | PMU power mode controll1                    |
| PMU_SYS_REG0          | 0x0094 | W    | 0×00000000     | PMU system register0                        |
| PMU_SYS_REG1          | 0x0098 | W    | 0x00000000     | PMU system register1                        |
| PMU_SYS_REG2          | 0x009c | W    | 0×00000000     | PMU system register2                        |
| PMU_SYS_REG3          | 0x00a0 | W    | 0x0000000      | PMU system register3                        |

# 4.5.2 Detail Register Description

# PMU\_WAKEUP\_CFG0

Address: Operational Base + offset (0x0000) PMU wake-up source configuration register0

| Bit   | Attr    | Reset Value               | Description               |
|-------|---------|---------------------------|---------------------------|
| 31:19 | RO      | 0x0                       | reserved                  |
|       |         |                           | gpio0c_2_wakeup_en        |
| 10    | DW      | 0x0                       | GPIO0c bit2 wakeup enable |
| 10    | 18   RW |                           | 1'b0: disable             |
|       |         | 1'b1: enable              |                           |
|       |         |                           | gpio0c_1_wakeup_en        |
| 17 RW | 0×0     | GPIO0c bit1 wakeup enable |                           |
|       |         | 1'b0: disable             |                           |
|       |         |                           | 1'b1: enable              |

| Bit      | Attr | Reset Value  | Description                             |
|----------|------|--------------|-----------------------------------------|
|          |      |              | gpio0c_0_wakeup_en                      |
| 1.0      | DW   |              | GPIO0c bit0 wakeup enable               |
| 16       | RW   | 0×0          | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0b_7_wakeup_en                      |
| 15       | RW   | 0×0          | GPIO0b bit7 wakeup enable               |
| 13       | KVV  | UXU          | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0b_6_wakeup_en                      |
| 14       | RW   | 0×0          | GPIO0b bit6 wakeup enable               |
| 17       | IXVV | 0.00         | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0b_5_wakeup_en                      |
| 13       | RW   | 0x0          | GPIO0b bit5 wakeup enable               |
|          | IXVV | 0.00         | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0b_4_wakeup_en                      |
| 12       | RW   | 0×0          | GPIO0 bit12 wakeup enable               |
|          |      | OXO .        | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      | 0x0          | gpio0b_3_wakeup_en                      |
| 11       | RW   |              | GPIO0b bit3 wakeup enable               |
|          |      |              | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0b_2_wakeup_en                      |
| 10       | RW   | 0x0          | GPIO0b bit2 wakeup enable               |
|          |      |              | 1'b0: disable                           |
|          |      | C Y          | 1'b1: enable                            |
|          | A    | 1 U'.        | gpio0b_1_wakeup_en                      |
| 9        | RW   | 0x0          | GPIO0b bit1 wakeup enable               |
|          |      | Y            | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0b_0_wakeup_en                      |
| 8        | RW   | 0x0          | GPIO0b bit0 wakeup enable               |
| <b>Y</b> |      | ·            | 1'b0: disable                           |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0a_7_wakeup_en                      |
| 7        | RW   | 0x0          | GPIO0a bit7 wakeup enable 1'b0: disable |
|          |      |              |                                         |
|          |      |              | 1'b1: enable                            |
|          |      |              | gpio0a_6_wakeup_en                      |
| 6        | RW   | 0x0          | GPIO0a bit6 wakeup enable               |
|          |      |              | 1'b0: disable                           |
|          |      | 1'b1: enable |                                         |

| Bit | Attr | Reset Value | Description               |
|-----|------|-------------|---------------------------|
|     |      | 0×0         | gpio0a_5_wakeup_en        |
| 5   | RW   |             | GPIO0a bit5 wakeup enable |
| 3   | KVV  | UXU         | 1'b0: disable             |
|     |      |             | 1'b1: enable              |
|     |      |             | gpio0a_4_wakeup_en        |
| 4   | RW   | 0x0         | GPIO0a bit4 wakeup enable |
| 7   | KVV  | 0.00        | 1'b0: disable             |
|     |      |             | 1'b1: enable              |
|     |      | W 0×0       | gpio0a_3_wakeup_en        |
| 3   | RW   |             | GPIO0a bit3 wakeup enable |
|     |      |             | 1'b0: disable             |
|     |      |             | 1'b1: enable              |
|     |      | W 0x0       | gpio0a_2_wakeup_en        |
| 2   | RW   |             | GPIO0a bit2 wakeup enable |
| _   |      |             | 1'b0: disable             |
|     |      |             | 1'b1: enable              |
|     |      |             | gpio0a_1_wakeup_en        |
| 1   | D/W  | RW 0x0      | GPIO0a bit1 wakeup enable |
| _   | IXVV |             | 1'b0: disable             |
|     |      |             | 1'b1: enable              |
|     | RW   |             | gpio0a_0_wakeup_en        |
| 0   |      | W 0x0       | GPIO0a bit0 wakeup enable |
|     |      |             | 1'b0: disable             |
|     |      |             | 1'b1: enable              |

### PMU\_WAKEUP\_CFG1

Address: Operational Base + offset (0x0004) PMU wake-up source configuration register1

| Bit  | Attr    | Reset Value | Description                  |
|------|---------|-------------|------------------------------|
| 31:4 | RO 🗼    | 0x0         | reserved                     |
|      |         |             | gpioint_wakeup_en            |
| 3    | RW      | 0×0         | GPIO Interrupt wake enable   |
| 3    | KW      | UXU         | 1'b0: disable                |
|      |         |             | 1'b1: enable                 |
|      | ~       |             | sdmmc0_wakeup_en             |
| 2    | RW      | 0x0         | SDMMC0 wake-up enable        |
| 2    | KVV     |             | 1'b0: disable                |
|      |         |             | 1'b1: enable                 |
|      |         | / 0x0       | pmu_gpio_wakeup_type         |
| 1    | RW      |             | GPIO in pmu wakeup type      |
| •    | INVV    | OXO         | 1'b0: posedge                |
|      |         |             | 1'b1: negedge                |
|      |         |             | armint_wakeup_en             |
| 0    | RW      |             | ARM interrupt wake-up enable |
|      | I N V V |             | 1'b0: disable                |
|      |         |             | 1'b1: enable                 |

## PMU\_PWRDN\_CON

Address: Operational Base + offset (0x0008) System power gating configuration register

| Bit   | Attr  | Reset Value | Description                          |
|-------|-------|-------------|--------------------------------------|
| 31:15 | RO    | 0x0         | reserved                             |
|       |       |             | PD_HEVC_DWN_EN                       |
| 4.4   | DW    | 0.40        | Power domain HEVC power down enable  |
| 14    | RW    | 0x0         | 1'b0: power on                       |
|       |       |             | 1'b1: power off                      |
|       |       |             | CHIP_PWROFF_EN                       |
| 12    | DW    | 0.40        | software conifg power off chip logic |
| 13    | RW    | 0x0         | 1'b1: power off                      |
|       |       |             | 1'b0: not power off                  |
|       |       |             | CORE_PWROFF_EN                       |
| 12    | DW    | 0.40        | software conifg power off pd_core    |
| 12    | RW    | 0x0         | 1'b1: power off                      |
|       |       |             | 1'b0: not power off                  |
|       |       |             | PD_SCU_DWN_EN                        |
| 1.1   | DW    | 0.40        | Power domain SCU power down enable   |
| 11    | RW    | 0×0         | 1'b0: power on                       |
|       |       |             | 1'b1: power off                      |
| 10    | RO    | 0x0         | reserved                             |
|       |       |             | PD_GPU_DWN_EN                        |
|       | RW    | 0.40        | Power domain GPU power down enable   |
| 9     | KVV   | 0x0         | 1'b0: power on                       |
|       |       |             | 1'b1: power off                      |
|       |       | A           | PD_VIDEO_DWN_EN                      |
| 8     | RW    | 0.0         | Power domain VIDEO power down enable |
| 0     | IK VV | 0x0         | 1'b0: power on                       |
|       | A     |             | 1'b1: power off                      |
|       |       |             | PD_VIO_DWN_EN                        |
| 7     | RW    | 0×0         | Power domain VIO power down enable   |
| /     | KW    | UXU         | 1'b0: power on                       |
|       |       |             | 1'b1: power off                      |
|       | ~     |             | PD_PERI_DWN_EN                       |
| 6     | RW    | 0×0         | Power domain PERI power down enable  |
| 6     | KVV   | 0x0         | 1'b0: power on                       |
|       |       |             | 1'b1: power off                      |
|       |       |             | PD_BUS_DWN_EN                        |
| 5     | RW    | 0x0         | Power domain BUS power down enable   |
|       |       |             | 1'b0: power on                       |
|       |       |             | 1'b1: power off                      |
| 4     | RO    | 0x0         | reserved                             |

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
|     |      |             | PD_A17_3_DWN_EN                          |
|     |      |             | Power Domain A17 slave core 3 power down |
| 3   | RW   | 0x0         | enable                                   |
|     |      |             | 1'b0: power on                           |
|     |      |             | 1'b1: power off                          |
|     |      |             | PD_A17_2_DWN_EN                          |
|     |      |             | Power Domain A17 slave core 2 power down |
| 2   | RW   | 0x0         | enable                                   |
|     |      |             | 1'b0: power on                           |
|     |      |             | 1'b1: power off                          |
|     |      |             | PD_A17_1_DWN_EN                          |
|     |      |             | Power domain A17 slave core 1 power down |
| 1   | RW   | 0x0         | enable                                   |
|     |      |             | 1'b0: power on                           |
|     |      |             | 1'b1: power off                          |
|     |      |             | PD_A17_0_DWN_EN                          |
|     |      |             | Power Domain A17 primary core power down |
| 0   | RW   | 0x0         | enable                                   |
|     |      |             | 1'b0: power on                           |
|     |      |             | 1'b1: power off                          |

### PMU\_PWRDN\_ST

Address: Operational Base + offset (0x000c)

System power gating status register

| Bit   | Attr | Reset Value                           | Description                     |
|-------|------|---------------------------------------|---------------------------------|
| 31:14 | RO   | 0x0                                   | reserved                        |
| 13    | RW   | 0x0                                   | I2_standywfi                    |
| 12    | RW   | 0x0                                   | I2_flush_done                   |
|       |      |                                       | pd_scu_pwr_st                   |
| 11    | RO   | 0×0                                   | Power domain SCU power status   |
|       | RO   | UXU                                   | 1'b0; power on                  |
|       |      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1'b1: power off                 |
|       |      | 0x0                                   | pd_hevc_pwr_st                  |
| 10    | RO   |                                       | Power domain HEVC power status  |
| 10    |      |                                       | 1'b0: power on                  |
|       |      |                                       | 1'b1: power off                 |
|       |      |                                       | pd_gpu_pwr_st                   |
| 9     | RO   | 0x0                                   | Power domain GPU power status   |
| 9     |      |                                       | 1'b0: power on                  |
|       |      |                                       | 1'b1: power off                 |
|       | RO   | 0×0                                   | pd_video_pwr_st                 |
| 8     |      |                                       | Power domain VIDEO power status |
| 0     |      |                                       | 1'b0: power on                  |
|       |      |                                       | 1'b1: power off                 |

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     |      | 0×0         | pd_vio_pwr_st                              |
| 7   | RO   |             | Power domain VIO power status              |
| /   | KO   | UXU         | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |
|     |      |             | pd_peri_pwr_st                             |
| 6   | RO   | 0x0         | Power domain PERI power status             |
| 0   | RO   | UXU         | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |
|     |      |             | pd_bus_pwr_st                              |
| 5   | RO   | 0.0         | Power domain BUS power status              |
| 5   | RO   | 0x0         | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |
| 4   | RO   | 0x0         | reserved                                   |
|     |      |             | pd_A17_3_pwr_st                            |
| 2   | RW   | 0.40        | Power domain A17 slave core 3 power status |
| 3   | KVV  | 0x0         | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |
|     |      |             | pd_A17_2_pwr_st                            |
| 2   | DW   | 0×0         | Power domain A17 slave core 2 power status |
| 2   | RW   |             | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |
|     |      |             | pd_A17_1_pwr_st                            |
| 1   | RW   | 0×0         | Power domain A17 slave core 1 power status |
| 1   | KVV  |             | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |
|     |      | A 1         | pd_A17_0_pwr_st                            |
| 0   | RW   | V 0x0       | Power domain A17 primary core power status |
|     |      |             | 1'b0: power on                             |
|     |      |             | 1'b1: power off                            |

# PMU\_IDLE\_REQ

Address: Operational Base + offset (0x0010)

PMU Noc idle req control

| Bit   | Attr | Reset Value | Description                                  |
|-------|------|-------------|----------------------------------------------|
| 31:10 | RO   | 0x0         | reserved                                     |
| 7     |      | ¥           | idle_req_hevc_cfg                            |
|       |      |             | software config HEVC domain flush trasaction |
| 9     | RW   | 0x0         | request                                      |
|       |      |             | 1'b1: idle req                               |
|       |      |             | 1'b0: not idle req                           |
|       |      |             | idle_req_cpup_cfg                            |
|       |      |             | software config CPUP domain flush trasaction |
| 8     | RW   | 0x0         | request                                      |
|       |      |             | 1'b1: idle req                               |
|       |      |             | 1'b0: not idle req                           |

| Bit | Attr | Reset Value | Description                                   |
|-----|------|-------------|-----------------------------------------------|
|     |      |             | idle_req_dma_cfg                              |
|     |      |             | software config DMA domain flush trasaction   |
| 7   | RW   | 0x0         | request                                       |
|     |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      |             | idle_req_alive_cfg                            |
|     |      |             | software config ALIVE domain flush trasaction |
| 6   | RW   | 0x0         | request                                       |
|     |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      |             | idle_req_core_cfg                             |
|     |      |             | software config CORE domain flush trasaction  |
| 5   | RW   | 0x0         | request                                       |
|     |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      |             | idle_req_vio_cfg                              |
|     |      |             | software config VIO domain flush trasaction   |
| 4   | RW   | 0x0         | request                                       |
|     |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      |             | idle_req_video_cfg                            |
|     |      |             | software config VIDEO domain flush            |
| 3   | RW   | 0x0         | trasaction request                            |
|     |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      | . ^ \       | idle_req_gpu_cfg                              |
|     |      | 10          | software config GPU domain flush trasaction   |
| 2   | RW   | 0x0         | request                                       |
|     |      | , ( ) >     | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      |             | idle_req_peri_cfg                             |
|     |      |             | software config PERI domain flush trasaction  |
| 1   | RW   | 0x0         | request                                       |
| 1   |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |
|     |      |             | idle_req_bus_cfg                              |
|     |      |             | software config BUS domain flush trasaction   |
| 0   | RW   | 0x0         | request                                       |
|     |      |             | 1'b1: idle req                                |
|     |      |             | 1'b0: not idle req                            |

# PMU\_IDLE\_ST

Address: Operational Base + offset (0x0014)

PMU Noc idle status

| Bit   | Attr | Reset Value | Description |
|-------|------|-------------|-------------|
| 31:26 | RO   | 0x0         | reserved    |

| Bit   | Attr | Reset Value | Description                                |
|-------|------|-------------|--------------------------------------------|
|       |      |             | idle_ack_hevc                              |
| 25    | RW   | 0×0         | hevc domain flush transaction acknowledge  |
| 25    | KVV  | UXU         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_cpup                              |
| 24    | DW   | 0.40        | cpup domain flush transaction acknowledge  |
| 24    | RW   | 0x0         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_dma                               |
| 23    | RW   | 0×0         | dma domain flush transaction acknowledge   |
| 23    | KVV  | UXU         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_alive                             |
| 22    | RW   | 0×0         | ALIVE domain flush transaction acknowledge |
| 22    | KVV  | UXU         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_core                              |
| 21    | RW   | 0.40        | core domain flush transaction acknowledge  |
| 21    | KVV  | 0×0         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_vio                               |
| 20    | RW   | 0×0         | VIO domain flush transaction acknowledge   |
| 20    | KVV  | UXU         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_video                             |
| 19    | RW   | 0×0         | VIDEO domain flush transaction acknowledge |
| 19    | KVV  | UXU         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_gpu                               |
| 18    | RW   | 0×0         | GPU domain flush transaction acknowledge   |
| 10    | KVV  | UXU         | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_peri                              |
| 17    | RW   | 0×0         | PERI domain flush transaction acknowledge  |
| 17    | IXVV | 0.00        | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
|       |      |             | idle_ack_bus                               |
| 16    | RW   | 0×0         | BUS domain flush transaction acknowledge   |
|       | 1244 |             | 1'b0: no ack                               |
|       |      |             | 1'b1: ack                                  |
| 15:10 | RO   | 0x0         | reserved                                   |
|       |      |             | IDLE_HEVC                                  |
| a     | RW   | 0×0         | HEVC domain flush transaction finish(idle) |
| 9     |      |             | 1'b0: no finish                            |
|       |      |             | 1'b1: finish                               |

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      |             | IDLE_CPUP                                   |
| 8   | D.M. |             | CPUP domain flush transaction finish(idle)  |
|     | RW   | 0x0         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_DMA                                    |
| 7   | RW   | 0×0         | DMA domain flush transaction finish(idle)   |
| /   | KVV  | UXU         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_ALIVE                                  |
| 6   | DW   | 0.40        | ALIVE domain flush transaction finish(idle) |
| 6   | RW   | 0x0         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_CORE                                   |
| _   | DW   | 0.40        | CORE domain flush transaction finish(idle)  |
| 5   | RW   | 0x0         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_VIO                                    |
| 4   | RW   | 0.40        | VIO domain flush transaction finish(idle)   |
| 4   | KVV  | 0x0         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_VIDEO                                  |
| 2   | DW   | 0.40        | VIDEO domain flush transaction finish(idle) |
| 3   | RW   | 0x0         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_GPU                                    |
| 2   | RW   | 0x0         | GPU domain flush transaction finish(idle)   |
| 2   | KVV  |             | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_PERI                                   |
| 1   | DW   | 0.40        | PERI domain flush transaction finish(idle)  |
|     | RW   | 0x0         | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |
|     |      |             | IDLE_BUS                                    |
|     | RW   | 0x0         | BUS domain flush transaction finish(idle)   |
| 0   |      |             | 1'b0: no finish                             |
|     |      |             | 1'b1: finish                                |

# PMU\_PWRMODE\_CON

Address: Operational Base + offset (0x0018) PMU configuration register in power mode flow

| Bit   | Attr | Reset Value | Description                        |
|-------|------|-------------|------------------------------------|
| 31:23 | RO   | 0x0         | reserved                           |
| 22    |      | 0×0         | ddr1io_ret_de_req                  |
|       | RW   |             | ddr1io retention de-assert request |
|       | KVV  |             | 1'b0: de-assert request            |
|       |      |             | 1'b1: not de-assert request        |

| Bit      | Attr | Reset Value | Description                                   |
|----------|------|-------------|-----------------------------------------------|
|          |      |             | ddr0io_ret_de_req                             |
| 21       | D.M. | 0×0         | ddr0io retention de-assert request            |
|          | RW   | UXU         | 1'b0: de-assert request                       |
|          |      |             | 1'b1: not de-assert request                   |
|          |      |             | ddrc1_gating_en                               |
|          |      |             | ddrc1 clock auto gating after self-refresh in |
| 20       | RW   | 0x0         | low power mode                                |
|          |      |             | 1'b1: auto gating                             |
|          |      |             | 1'b0: not auto gating                         |
|          |      |             | ddr0_gating_en                                |
| 19       | RW   | 0×0         | ddrc0 auto gating in low power mode           |
| 19       | I VV | UXU         | 1'b0: disable                                 |
|          |      |             | 1'b1: enable                                  |
|          |      |             | ddr1io_ret_en                                 |
| 18       | RW   | 0×0         | ddr1 io ret enable in low power mode          |
| 10       | INVV | OXO         | 1'b1: enable                                  |
|          |      |             | 1'b0: disable                                 |
|          |      |             | ddr0io_ret_en                                 |
| 17       | RW   | 0x0         | DDR0 IO retention function enable or not      |
| 17       | I VV |             | 1'b0: DDR0 IO retention disable               |
|          |      |             | 1'b1: DDR0 IO retention enable                |
|          |      |             | sref1_enter_en                                |
| 16       | RW   | 0×0         | ddr1 enter self-refresh in low power mode     |
| 10       | INVV | OXO         | 1'b1: enable                                  |
|          |      |             | 1'b0: disable                                 |
|          | RW   | 0x0         | sref0_enter_en                                |
|          |      |             | DDR0 enter self-refresh enable in low power   |
| 15       |      |             | mode                                          |
|          |      |             | 1'b0: disable DDR0 enter self-refresh         |
|          |      |             | 1'b1: enable DDR0 enter self-refresh          |
|          |      | Y C         | wakeup_reset_en                               |
| 14       | RW   | 0×0         | wakeup reset enable if power up               |
| 14       | IXVV | OXO .       | 1'b0: diable                                  |
| <b>1</b> |      |             | 1'b1: enable                                  |
|          |      |             | input_clamp_en                                |
| 13       |      |             | input clamp enable if power off               |
|          | RW   | 0×0         | input clamp for PD_PMU enable if power off    |
|          |      |             | 1'b0: disable                                 |
|          |      |             | 1'b1: enable                                  |
|          |      |             | osc_24m_dis                                   |
| 12       | RW   | 0×0         | 24MHz OSC disable in low power mode           |
|          |      |             | 1'b0: 24MHz OSC enable                        |
|          |      |             | 1'b1: 24MHz OSC disable                       |

| Bit | Attr   | Reset Value | Description                                 |
|-----|--------|-------------|---------------------------------------------|
|     |        |             | pmu_use_lf                                  |
| 11  | RW     | 0x0         | pmu domain clock switch to 32.768kHz enable |
| 111 | KVV    | UXU         | 1'b0: not switch to 32.768kHz               |
|     |        |             | 1'b1: switch to 32.768kHz                   |
|     |        |             | alive_use_lf                                |
|     |        |             | ALIVE domain clock switch to 32.768kHz      |
| 10  | RW     | 0x0         | enable                                      |
|     |        |             | 1'b0: not switch to 32.768kHz               |
|     |        |             | 1'b1: switch to 32.768kHz                   |
|     |        |             | pwroff_comb                                 |
| 9   | RW     | 0x0         | three power off signal combination          |
| 9   | KVV    | UXU         | 1'b0: not combine                           |
|     |        |             | 1'b1: combine enable                        |
|     |        |             | chip_pd_en                                  |
| 8   | RW     | 0×0         | chip power down enable in power mode flow   |
| 0   | KVV    | UXU         | 1'b0: chip power on                         |
|     |        |             | 1'b1: chip power off                        |
|     |        |             | pll_pd_en                                   |
| 7   | RW     | 0.40        | pll power down enable in power mode flow    |
| /   | KVV    | 0x0         | 1'b0: pll power on                          |
|     |        |             | 1'b1: pll power off                         |
|     |        |             | scu_en                                      |
| 6   | RW     | 0x0         | scu power down enable in power mode flow    |
| O   | IX V V | 0.00        | 1'b0: scu power on                          |
|     |        |             | 1'b1: scu power off                         |
|     |        | 0×0         | A17_0_pd_en                                 |
| 5   | RW     |             | A17_0 power down in power mode flow         |
|     | IX V V | 0X0         | 1'b0: A17_0 power on                        |
|     |        | , ( ) , >   | 1'b1: A17_0 power off                       |
|     |        |             | bus_pd_en                                   |
| 4   | RW     | 0×0         | bus power off enable in low power mode      |
| 7   | KVV    | UXU         | 1'b0: bus power on                          |
|     |        |             | 1'b1: bus power off                         |
|     |        |             | l2flush_en                                  |
| 3   | RW     | 0×0         | I2 flush enable                             |
|     | KVV    |             | 1'b1: I2 flush enable                       |
|     |        |             | 1'b0: l2 flush disable                      |
|     |        |             | global_int_disable                          |
| 2   | RW     | 0x0         | Global interrupt disable                    |
| _   |        |             | 1'b0: enable global interrupt               |
|     |        |             | 1'b1: disable global interrupt              |

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | 0x0         | clk_core_src_gate_en                        |
|     |      |             | A17 core clock source gating enable in idle |
| 1   | RW   |             | mode                                        |
|     |      |             | 1'b0: enable                                |
|     |      |             | 1'b1: disable                               |
|     |      |             | power_mode_en                               |
| 0   | RW   | 0×0         | power mode flow enable                      |
|     |      |             | 1'b0: disable                               |
|     |      |             | 1'b1: enable                                |

# PMU\_PWR\_STATE

Address: Operational Base + offset (0x001c)

PMU Low power mode state

| ow powe<br>Bit | Attr | Reset Value | Description              |
|----------------|------|-------------|--------------------------|
| 31             | RO   | 0x0         | reserved                 |
|                |      |             | A17 CLK EN               |
| 20             | 514  |             | A17 source clock enable  |
| 30             | RW   | 0×0         | 1'b0: state not happened |
|                |      |             | 1'b1: state happened     |
|                |      |             | TRANS_RESTORE            |
| 20             | DW   | 0.40        | noc trans restore        |
| 29             | RW   | 0×0         | 1'b0: state not happened |
|                |      |             | 1'b1: state happened     |
|                |      |             | A17_0_PWRUP              |
| 28             | RW   | 0x0         | A17 core0 power up state |
| 20             | INVV | UXU .       | 1'b0: state not happened |
|                |      |             | 1'b1: state happened     |
|                | RW   | 0x0         | L2MEM_PWRUP              |
| 27             |      |             | pd_I2mem powerup state   |
| 27             |      |             | 1'b0: state not happened |
|                |      |             | 1'b1: state happened     |
|                |      | <b>Y</b>    | SREF_EXIT                |
| 26             | RW   | 0x0         | ddr exit self-refresh    |
| 20             |      |             | 1'b0: state not happened |
|                | ~    |             | 1'b1: state happened     |
| 7              |      |             | DDR_IO_PWRUP             |
| 25             | RW   | 0×0         | ddr io powerup state     |
| 23             |      |             | 1'b0: state not happened |
|                |      |             | 1'b1: state happened     |
|                |      |             | BUS_PWRUP                |
| 24             | RW   | 0x0         | pd_bus powerup state     |
|                |      |             | 1'b0: state not happened |
|                |      |             | 1'b1: state happened     |

| Bit | Attr   | Reset Value | Description                              |
|-----|--------|-------------|------------------------------------------|
|     |        |             | PLL_PWRUP                                |
| 22  | DW     | 00          | pll power up state                       |
| 23  | RW     | 0x0         | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | WAKEUP_RESET_CLR                         |
| 22  | DW     | 0.40        | deassert wakeup reset                    |
| 22  | RW     | 0x0         | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | ALIVE_PMU_HF                             |
| 21  | RW     | 0×0         | pd_alive & pd_pmu switch to normal clock |
| 21  | KVV    | UXU         | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | X24M_OSC_EN                              |
| 20  | RW     | 0×0         | 24MHz OSC enable                         |
| 20  | KVV    | UXU         | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | RELEASE_CLAMP                            |
| 19  | RW     | 0x0         | release pd_pmu input clamp               |
| 19  | KVV    | UXU         | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        | 0×0         | EXT_PWRUP                                |
| 18  | RW     |             | ext pmic power up                        |
| 10  | IK V V | 0.00        | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | WAKEUP_RESET                             |
| 17  | RW     | 0×0         | wakeup reset                             |
|     |        | UXU .       | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | WAIT_WAKEUP                              |
| 16  | RW     | 0×0         | wati wakeup state                        |
|     | IXVV   | 0.0         | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | X24M_OSC_DIS                             |
| 15  | RW     | 0x0         | 24MHz soc diable state                   |
|     |        | OXO .       | 1'b0: state not happened                 |
| -   |        |             | 1'b1: state happened                     |
| 14  |        |             | POWEROFF                                 |
|     | RW     | 0x0         | chip power off state                     |
|     |        |             | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |
|     |        |             | INPUT_CLAMP                              |
| 13  | RW     | 0x0         | pd_pmu input clamp                       |
|     |        |             | 1'b0: state not happened                 |
|     |        |             | 1'b1: state happened                     |

| Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Attr   | Reset Value | Description                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|---------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | PLL_PWRDN                       |
| 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RW     | 0×0         | pll power down state            |
| 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | KVV    | UXU         | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | ALIVE_PMU_LF                    |
| 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RW     | 0×0         | pd_alive&pd_pmu switch to 32khz |
| 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | KVV    | UXU         | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | L2MEM_PWRDN                     |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RW     | 0×0         | I2 mem power down state         |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | KVV    | UXU         | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | A17_0_PWRDN                     |
| 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     | 0×0         | A17 core0 power down state      |
| 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | KVV    | UXU         | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | BUS_PWRDN                       |
| 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     | 0×0         | pd_bus power down state         |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IK V V | 0.00        | 1'b0: A17_0 power on            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: A17_0 power off           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | DDR_IO_PWROFF                   |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     | 0×0         | ddr io power off                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | KVV    | 0x0         | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | DDR_IO_RET                      |
| 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     | 0×0         | DDR io retention                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | KVV    | 0x0         | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW     | 0×0         | SREF_ENTER                      |
| 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |             | ddr selfrefresh enter           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IXVV   |             | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | TRANS_NO_FIN                    |
| 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     | 0×0         | transfer no finish              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | OXO         | 1'b0: state not happened        |
| , and the second |        |             | 1'b1: state happened            |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |             | A17_CLK_DIS                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW     | 0×0         | A17 clock disable               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IN VV  |             | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | STANDBYL2                       |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     | 0×0         | L2 Standby                      |
| <b>~</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |             | 1'b0: state not happened        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |             | 1'b1: state happened            |

| Bit | Attr | Reset Value | Description              |
|-----|------|-------------|--------------------------|
|     |      | 0x0         | L2FLUSH_REQ              |
| 1   | RW   |             | L2 Flush req             |
| 1   | KVV  |             | 1'b0: state not happened |
|     |      |             | 1'b1: state happened     |
|     |      | 0×0         | NORMAL                   |
|     | DW   |             | normal state             |
| U   | RW   |             | 1'b0: state not happened |
|     |      |             | 1'b1: state happened     |

### PMU\_OSC\_CNT

Address: Operational Base + offset (0x0020) 24MHz OSC stabilization counter threshold

| Bit   | Attr | Reset Value | Description                               |
|-------|------|-------------|-------------------------------------------|
| 31:20 | RO   | 0x0         | reserved                                  |
| 19:0  | RW   | 10x05dc0    | osc_stabl_cnt_thresh                      |
|       |      |             | 24MHz OSC stabilization counter threshold |

### PMU\_PLL\_CNT

Address: Operational Base + offset (0x0024)

PLL lock counter threshold

| Bit   | Attr | Reset Value | Description                                        |
|-------|------|-------------|----------------------------------------------------|
| 31:20 | RW   | 0×100       | pllrst_cnt_thresh                                  |
| 31:20 | KVV  | 000         | PLL reset wait counter threshold                   |
| 19:0  | RW   | 0x04000     | plllock_cnt_thresh PLL lock wait counter threshold |

#### PMU\_STABL\_CNT

Address: Operational Base + offset (0x0028)
External PMU stabilization counter threshold

| Bit   | Attr | Reset Value | Description                                                       |
|-------|------|-------------|-------------------------------------------------------------------|
| 31:20 | RO   | 0x0         | reserved                                                          |
| 19:0  | RW   | 0x05dc0     | pmu_stabl_cnt_thresh External PMU stabilization counter threshold |

#### PMU\_DDR0IO\_PWRON\_CNT

Address: Operational Base + offset (0x002c)

DDR0 IO power on counter threshold

| Bit   | Attr | Reset Value | Description                                                |
|-------|------|-------------|------------------------------------------------------------|
| 31:20 | RO   | 0x0         | reserved                                                   |
| 19:0  | RW   | 0x05dc0     | ddr0io_pwron_cnt_thresh DDR0 IO power on counter threshold |

#### PMU\_DDR1IO\_PWRON\_CNT

Address: Operational Base + offset (0x0030)

DDR1 IO power on counter threshold

| 10 powe | sower on counter threshold |             |             |  |  |
|---------|----------------------------|-------------|-------------|--|--|
| Bit     | Attr                       | Reset Value | Description |  |  |
| 31:20   | RO                         | 0x0         | reserved    |  |  |

| Bit     | Attr    | Reset Value | Description                        |
|---------|---------|-------------|------------------------------------|
| 10.0 DW | RW      | V 10x05dc0  | ddr1io_pwron_cnt_thresh            |
| 19.0    | 19:0 RW |             | DDR1 IO power on counter threshold |

#### PMU\_CORE\_PWRDWN\_CNT

Address: Operational Base + offset (0x0034)

CORE domain power down waiting counter in sleep mode

| Bit   | Attr | Reset Value | Description                                                             |
|-------|------|-------------|-------------------------------------------------------------------------|
| 31:20 | RO   | 0x0         | reserved                                                                |
| 19:0  | RW   |             | core_pwrdwn_cnt_thresh CORE domain power down waiting counter threshold |

#### PMU\_CORE\_PWRUP\_CNT

Address: Operational Base + offset (0x0038)

CORE domain power up waiting counter in sleep mode

| Bit   | Attr | Reset Value | Description                          |
|-------|------|-------------|--------------------------------------|
| 31:20 | RO   | 0x0         | reserved                             |
|       |      |             | core_pwrup_cnt_thresh                |
| 19:0  | RW   | 0x05dc0     | CORE domain power up waiting counter |
|       |      |             | threshold                            |

## PMU\_GPU\_PWRDWN\_CNT

Address: Operational Base + offset (0x003c)

GPU domain power down waiting counter in sleep mode

| Bit   | Attr | Reset Value | Description                           |
|-------|------|-------------|---------------------------------------|
| 31:20 | RO   | 0x0         | reserved                              |
|       |      |             | gpu_pwrdwn_cnt_thresh                 |
| 19:0  | RW   | 0x05dc0     | GPU domain power down waiting counter |
|       |      | 107         | threshold                             |

#### PMU\_GPU\_PWRUP\_CNT

Address: Operational Base + offset (0x0040)

GPU domain power up waiting counter in sleep mode

| Bit   | Attr | <b>Reset Value</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Description                         |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| 31:20 | RO   | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | reserved                            |
|       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | gpu_pwrup_cnt_thresh                |
| 19:0  | RW   | 0x05dc0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | GPU domain power up waiting counter |
|       |      | , and the second | threshold                           |

#### PMU\_WAKEUP\_RST\_CLR\_CNT

Address: Operational Base + offset (0x0044)

Wakeup reset deassert state wait counter in power off mode

| Bit   | Attr | Reset Value | Description                                                                   |
|-------|------|-------------|-------------------------------------------------------------------------------|
| 31:20 | RO   | 0x0         | reserved                                                                      |
| 19:0  | RW   | 0x05dc0     | wakeup_rst_clr_cnt_thresh Power off mode wakeup reset clear counter threshold |

#### PMU\_SFT\_CON

Address: Operational Base + offset (0x0048) PMU Software control in normal mode

| Bit       | Attr | Reset Value   | Description                                  |
|-----------|------|---------------|----------------------------------------------|
| 31:16     | RO   | 0x0           | reserved                                     |
| 0 - 1 - 0 |      |               | I2flush_cfg                                  |
|           |      |               | 12 flush config in normal mode               |
| 15        | RW   | 0x0           | 1'b1: I2 flush req                           |
|           |      |               | 1'b0: I2 flush disable                       |
|           |      |               | osc_disable_cfg                              |
|           |      |               | software config OSC disable                  |
| 14        | RW   | 0x0           | 1'b1: OSC disable                            |
|           |      |               | 1'b0: OSC enable                             |
|           |      |               | osc_bypass                                   |
| 4.0       | 5.47 |               | osc bypass control                           |
| 13        | RW   | 0x0           | 1'b0: disable                                |
|           |      |               | 1'b1: enable                                 |
|           |      |               | alive_lf_ena_cfg                             |
|           |      |               | software config ALIVE domain clock switch to |
| 12        | RW   | 0x0           | 32.768kHz                                    |
|           |      |               | 1'b1: switch to 32.768kHz                    |
|           |      |               | 1'b0: not switch                             |
|           |      |               | pmu_lf_ena_cfg                               |
|           |      |               | software config PMU domain clock switch to   |
| 11        | RW   | 0x0           | 32.768kHz                                    |
|           |      |               | 1'b1: switch to 32.768kHz                    |
|           |      |               | 1'b0: not switch                             |
|           |      | • . <         | power_off_ddr1io_cfg                         |
| 10        | RW   | 0x0           | software conifg power off DDR1 IO            |
|           |      | OXO           | 1'b1: power off                              |
|           |      | $\mathcal{C}$ | 1'b0: not power off                          |
|           |      |               | ddr1_io_ret_cfg                              |
| 9         | RW   | 0x0           | software config DDR1 IO retention            |
|           |      |               | 1'b1: retention                              |
|           |      |               | 1'b0: not retention                          |
| 1         |      |               | upctl1_c_sysreq_cfg                          |
|           |      |               | software config enter DDR1 self-refresh by   |
| 8         | RW   | 0x0           | lowpower interface                           |
|           |      |               | 1'b1: request enter self-refresh             |
|           |      |               | 1'b0: not enter self-refresh                 |
|           |      |               | power_off_ddr0io_cfg                         |
| 7         | RW   | 0×0           | software conifg power off DDR0 IO            |
|           |      |               | 1'b1: power off                              |
|           |      |               | 1'b0: not power off                          |
|           |      |               | ddr0_io_ret_cfg                              |
| 6         | RW   | 0x0           | software config DDR0 IO retention            |
|           |      |               | 1'b1: retention                              |
|           |      |               | 1'b0: not retention                          |

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | upctl0_c_sysreq_cfg                          |
|     |      |             | software config enter DDR0 self-refresh by   |
| 5   | RW   | 0x0         | lowpower interface                           |
|     |      |             | 1'b1: request enter self-refresh             |
|     |      |             | 1'b0: not enter self-refresh                 |
|     |      |             | clk_core_src_gating_cfg                      |
| 4   | RW   | 0x0         | software config A17 core clock source gating |
| 7   | IXVV | 0.00        | 1'b1: gating                                 |
|     |      |             | 1'b0: not gating                             |
|     |      |             | dbgnopwrdwn3_enable                          |
|     |      |             | ARM CORE3 DBGNOPWRDWN function               |
| 3   | RW   | 0x0         | support enable                               |
|     |      |             | 1'b0: not support                            |
|     |      |             | 1'b1: support                                |
|     |      |             | dbgnopwrdwn2_enable                          |
|     |      |             | ARM CORE2 DBGNOPWRDWN function               |
| 2   | RW   | 0x0         | support enable                               |
|     |      |             | 1'b0: not support                            |
|     |      |             | 1'b1: support                                |
|     |      |             | dbgnopwrdwn1_enable                          |
|     |      |             | ARM CORE1 DBGNOPWRDWN function               |
| 1   | RW   | 0x0         | support enable                               |
|     |      |             | 1'b0: not support                            |
|     |      |             | 1'b1: support                                |
|     |      |             | dbgnopwrdwn0_enable                          |
|     | RW   | 0x0         | ARM COREO DBGNOPWRDWN function               |
| 0   |      |             | support enable                               |
|     |      |             | 1'b0: not support                            |
|     |      |             | 1'b1: support                                |

# PMU\_DDR\_SREF\_ST

Address: Operational Base + offset (0x004c)

PMU DDR self refresh status

| Bit      | Attr | Reset Value | Description                         |
|----------|------|-------------|-------------------------------------|
| 31:4     | RO   | 0x0         | reserved                            |
| <b>Y</b> |      |             | upctl0_c_sysack                     |
| 2        | DW   | 0×0         | DDR0 enter self-refresh acknowledge |
| 3        | RW   |             | 1'b0: no ack                        |
|          |      |             | 1'b1: ack                           |
| 2        | RW   | 0×0         | upctl0_c_active                     |
|          |      |             | DDR0 enter self-refresh             |
|          |      |             | 1'b0: no active                     |
|          |      |             | 1'b1: active                        |

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
|     |      | 0x0         | upctl1_c_sysack                     |
| 1   | RW   |             | DDR1 enter self-refresh acknowledge |
| 1   | KVV  |             | 1'b0: no ack                        |
|     |      |             | 1'b1: ack                           |
|     | RW   | 0x0         | upctl1_c_active                     |
|     |      |             | DDR1 enter self-refresh             |
| U   |      |             | 1'b0: no active                     |
|     |      |             | 1'b1: active                        |

# PMU\_INT\_CON

Address: Operational Base + offset (0x0050) PMU interrupt configuration register

| Bit   | Attr | Reset Value | Description                                |
|-------|------|-------------|--------------------------------------------|
| 31:28 | RO   | 0x0         | reserved                                   |
|       |      |             | pd_mem_int_en                              |
|       |      |             | Power domain L2 MEM power switch interrupt |
| 27    | RW   | 0x0         | enable                                     |
|       |      |             | 1'b0: disable                              |
|       |      |             | 1'b1: enable                               |
|       |      |             | pd_hevc_int_en                             |
|       |      |             | Power domain hevc power switch interrupt   |
| 26    | RW   | 0x0         | enable                                     |
|       |      |             | 1'b0: disable                              |
|       |      |             | 1'b1: enable                               |
|       |      |             | pd_gpu_int_en                              |
|       |      | • (         | Power domain GPU power switch interrupt    |
| 25    | RW   | 0x0         | enable                                     |
|       |      |             | 1'b0: disable                              |
|       |      |             | 1'b1: enable                               |
|       | A.   |             | pd_video_int_en                            |
|       |      |             | Power domain VIDEO power switch interrupt  |
| 24    | RW   | 0x0         | enable                                     |
|       |      |             | 1'b0: disable                              |
|       |      |             | 1'b1: enable                               |
|       | ~    |             | pd_vio_int_en                              |
| 7     |      |             | Power domain VIO power switch interrupt    |
| 23    | RW   | 0x0         | enable                                     |
|       |      |             | 1'b0: disable                              |
|       |      |             | 1'b1: enable                               |
|       |      |             | pd_peri_int_en                             |
|       |      |             | Power domain PERI power switch interrupt   |
| 22    | RW   | 0x0         | enable                                     |
|       |      |             | 1'b0: disable                              |
|       |      |             | 1'b1: enable                               |

| Bit  | Attr | Reset Value | Description                                |
|------|------|-------------|--------------------------------------------|
|      |      |             | pd_bus_int_en                              |
|      |      |             | Power domain BUS power switch interrupt    |
| 21   | RW   | 0x0         | enable                                     |
|      |      |             | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |
| 20   | RO   | 0x0         | reserved                                   |
|      |      |             | pd_a2_3_int_en                             |
|      |      |             | Power domain A17 slave core 3 power switch |
| 19   | RW   | 0x0         | interrupt enable                           |
|      |      |             | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |
|      |      |             | pd_A17_2_int_en                            |
|      |      |             | Power domain A17 slave core 2 power switch |
| 18   | RW   | 0x0         | interrupt enable                           |
|      |      |             | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |
|      |      |             | pd_A17_1_int_en                            |
|      |      |             | Power domain A17 slave core 1 power switch |
| 17   | RW   | 0x0         | interrupt enable                           |
|      |      |             | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |
|      |      |             | pd_A17_0_int_en                            |
|      |      |             | Power domain A17 primary core power switch |
| 16   | RW   | 0x0         | interrupt enable                           |
|      |      |             | 1'b0: disable                              |
|      |      | A           | 1'b1: enable                               |
| 15:6 | RO   | 0x0         | reserved                                   |
|      |      |             | pwrmode_wakeup_int_en                      |
| 5    | RW 🔺 | 0×0         | wakeup interrupt enable in power mode      |
|      | IXVV | UAU .       | 1'b0: disable                              |
|      |      | Y C         | 1'b1: enable                               |
|      |      |             | gpioint_wakeup_int_en                      |
| 4    | RW   | 0x0         | gpio interrupt wakeup interrupt enable     |
|      |      | OXO         | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |
| 3    |      |             | sdmmc0_wakeup_int_en                       |
|      | RW   | 0x0         | SDMMC0 wakeup status interrupt enable      |
|      |      |             | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |
|      |      |             | gpio_wakeup_int_en                         |
| 2    | RW   | 0×0         | GPIO0 wakeup status interrupt enable       |
|      |      |             | 1'b0: disable                              |
|      |      |             | 1'b1: enable                               |

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      | 0x0         | armint_wakeup_int_en                         |
| 4   | RW   |             | ARM interrupt wakeup status interrupt enable |
| 1   | KVV  |             | 1'b0: disable                                |
|     |      |             | 1'b1: enable                                 |
| 0   | RW   | 0x0         | pmu_int_en                                   |
|     |      |             | PMU interrupt enable                         |
|     |      |             | 1'b0: disable                                |
|     |      |             | 1'b1: enable                                 |

### PMU\_INT\_ST

Address: Operational Base + offset (0x0054)

PMU interrupt status register

| Bit   | Attr | Reset Value | Description                                                                                                   |
|-------|------|-------------|---------------------------------------------------------------------------------------------------------------|
| 31:28 | RO   | 0x0         | reserved                                                                                                      |
| 27    | RW   | 0×0         | pd_mem_int_st Power domain I2 mem power switch status 1'b0: no power switch happen 1'b1: power switch happen  |
| 26    | RW   | 0x0         | pd_hevc_int_st Power domain HEVC power switch status 1'b0: no power switch happen 1'b1: power switch happen   |
| 25    | W1C  | 0x0         | pd_gpu_int_st Power domain GPU power switch status 1'b0: no power switch happen 1'b1: power switch happen     |
| 24    | W1C  | 0x0         | pd_video_int_st Power domain VIDEO power switch status 1'b0: no power switch happen 1'b1: power switch happen |
| 23    | W1C  | 0x0         | pd_vio_int_st Power domain VIO power switch status 1'b0: no power switch happen 1'b1: power switch happen     |
| 22    | W1C  | 0x0         | pd_peri_int_st Power domain PERI power switch status 1'b0: no power switch happen 1'b1: power switch happen   |
| 21    | W1C  | 0x0         | pd_bus_int_st Power domain BUS power switch status 1'b0: no power switch happen 1'b1: power switch happen     |
| 20    | RO   | 0x0         | reserved                                                                                                      |

| Bit  | Attr | Reset Value | Description                                |
|------|------|-------------|--------------------------------------------|
|      |      |             | pd_A17_3_int_st                            |
|      |      |             | Power domain A17 slave core 3 power switch |
| 19   | RW   | 0x0         | status                                     |
|      |      |             | 1'b0: no power switch happen               |
|      |      |             | 1'b1: power switch happen                  |
|      |      |             | pd_A17_2_int_st                            |
|      |      |             | Power domain A17 slave core 2 power switch |
| 18   | RW   | 0x0         | status                                     |
|      |      |             | 1'b0: no power switch happen               |
|      |      |             | 1'b1: power switch happen                  |
|      |      |             | pd_A17_1_int_st                            |
|      |      |             | Power domain A17 slave core 1 power switch |
| 17   | RW   | 0x0         | status                                     |
|      |      |             | 1'b0: no power switch happen               |
|      |      |             | 1'b1: power switch happen                  |
|      |      |             | pd_A17_0_int_st                            |
|      |      |             | Power domain A17 primary core power switch |
| 16   | RW   | 0x0         | status                                     |
|      |      |             | 1'b0: no power switch happen               |
|      |      |             | 1'b1: power switch happen                  |
| 15:5 | RO   | 0x0         | reserved                                   |
|      |      |             | pwrmode_wakeup_event_trig                  |
| 4    | RW   | 0x0         | power mode flow wakeup                     |
| '    |      | OX O        | 1'b0: no wakeup                            |
|      |      |             | 1'b1: wakeup                               |
|      | RW   | 0x0         | gpioint_wakeup_event_trig                  |
| 3    |      |             | ARM interrupt wake-up enent trigger        |
|      |      |             | 1'b0: no wakeup                            |
|      |      |             | 1'b1: wakeup                               |
|      |      | 1           | sdmmc0_wakeup_event_trig                   |
| 2    | W1C  | 0x0         | SDMMC0 wake-up enent trigger               |
| _    | Wit  | UXU         | 1'b0: no wakeup                            |
|      |      |             | 1'b1: wakeup                               |
|      |      |             | gpio_wakeup_event_trig                     |
| 1    | W1C  | 0x0         | GPIO0 wake-up enent trigger                |
|      | AAIC |             | 1'b0: no wakeup                            |
|      |      |             | 1'b1: wakeup                               |
|      |      |             | armint_wakeup_event_trig                   |
| 0    | RW   | 0×0         | ARM interrupt wake-up enent trigger        |
| J    |      |             | 1'b0: no wakeup                            |
|      |      |             | 1'b1: wakeup                               |

# PMU\_BOOT\_ADDR\_SEL

Address: Operational Base + offset (0x0058)

boot\_addr\_sel in power mode

| Bit |  | Attr | <b>Reset Value</b> | Description |
|-----|--|------|--------------------|-------------|

| Bit  | Attr | Reset Value | Description                                             |
|------|------|-------------|---------------------------------------------------------|
| 31:0 | RW   | 10x00005dc0 | boot_addr_sel boot addr sel when wakeup from power mode |

### PMU\_GRF\_CON

Address: Operational Base + offset (0x005c)

grf control register

| Bit      | Attr | Reset Value | Description                       |
|----------|------|-------------|-----------------------------------|
| 31:16    | RO   | 0x0         | reserved                          |
| 15.10    | DW   | 0x00        | GRF_NPOR_CRNT_CTRL                |
| 15:10 RW | KVV  |             | Npor signal crnt control register |
| 0.4      | DW   | 0x00        | GRF_TEST_CRNT_CTRL                |
| 9:4 F    | RW   |             | Test signal crnt control register |
| 3:2      | 2.2  | RW 0x2      | GRF_X32K_CRNT_CTRL                |
| 3:2  R   | KVV  |             | X32K signal crnt control register |
| 1:0      | DW   | RW 0x0      | GRF_X24M_CRNT_CTRL                |
|          | RW   |             | X24M signal crnt control register |

## PMU\_GPIO\_SR

Address: Operational Base + offset (0x0060)

GPIO slew rate control

| Bit   | Attr | Reset Value | Description                                                                              |
|-------|------|-------------|------------------------------------------------------------------------------------------|
| 31:19 | RO   | 0x0         | reserved                                                                                 |
| 18    | RW   | 0x0         | <pre>gpio0_c2_sr gpio0_c2 slew rate control 1'b0: slow (half frequency) 1'b1: fast</pre> |
| 17    | RW   | 0x1         | gpio0_c1_sr gpio0_c1 slew rate control 1'b0: slow (half frequency) 1'b1: fast            |
| 16    | RW   | 0x0         | gpio0_c0_sr gpio0_c0 slew rate control 1'b0: slow (half frequency) 1'b1: fastl           |
| 15    | RW   | 0x0         | gpio0_b7_sr<br>gpio0_b7 slew rate control<br>1'b0: slow (half frequency)<br>1'b1: fast   |
| 14    | RW   | 0×0         | <pre>gpio0_b6_sr gpio0_b6 slew rate control 1'b0: slow (half frequency) 1'b1: fast</pre> |
| 13    | RW   | 0×0         | gpio0_b5_sr gpio0_b5 slew rate control 1'b0: slow (half frequency) 1'b1: fast            |

| Bit | Attr | Reset Value | Description                               |
|-----|------|-------------|-------------------------------------------|
|     |      |             | gpio0_b4_sr                               |
| 10  | DW   | 00          | gpio0_b4 slew rate control                |
| 12  | RW   | 0x0         | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     |      |             | gpio0_b3_sr                               |
| 11  | RW   | 0×0         | gpio0_b3 slew rate control                |
| 1 1 | KVV  | UXU         | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     |      |             | gpio0_b2_sr                               |
| 10  | RW   | 0×0         | gpio0_b2 slew rate control                |
| 10  | IXVV | 0.00        | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     |      |             | gpio0_b1_sr                               |
| 9   | RW   | 0×0         | gpio0_b1 slew rate control                |
|     |      | OXO         | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     |      |             | gpio0_b0_sr                               |
| 8   | RW   | 0x0         | gpio0_b0 slew rate control                |
|     |      | 0.00        | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     |      | 0x0         | gpio0_a7_sr                               |
| 7   | RW   |             | gpio0_a7 slew rate control                |
|     |      |             | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fastll                              |
|     |      | • 6         | gpio0_a6_sr                               |
| 6   | RW   | 0x0         | gpio0_a6 slew rate control                |
|     |      |             | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     | RW   | 1 0         | gpio0_a5_sr                               |
| 5   |      | 0x0         | gpio0_a5 slew rate control                |
|     |      | <b>Y</b>    | 1'b0: slow (half frequency) 1'b1: fast    |
|     |      |             |                                           |
|     |      |             | gpio0_a4_sr<br>gpio0_a4 slew rate control |
| 4   | RW   | 0x0         | 1'b0: slow (half frequency)               |
| 7   |      |             | 1'b1: fast                                |
|     |      |             | gpio0_a3_sr                               |
| 3   |      |             | gpio0_a3_si                               |
|     | RW   | 0x0         | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     |      |             | gpio0_a2_sr                               |
|     | RW   | 0×0         | gpio0_a2 slew rate control                |
| 2   |      |             | 1'b0: slow (half frequency)               |
|     |      |             | 1'b1: fast                                |
|     | 1    | I           |                                           |

| Bit | Attr | Reset Value | Description                 |
|-----|------|-------------|-----------------------------|
|     |      | 0×0         | gpio0_a1_sr                 |
| 4   | RW   |             | gpio0_a1 slew rate control  |
| 1   | KVV  |             | 1'b0: slow (half frequency) |
|     |      |             | 1'b1: fast                  |
|     |      | 0x0         | gpio0_a0_sr                 |
| 0   | DW   |             | gpio0_a0 slew rate control  |
| U   | RW   |             | 1'b0: slow (half frequency) |
|     |      |             | 1'b1: fast                  |

## PMU\_GPIOO\_A\_PULL

Address: Operational Base + offset (0x0064) GPIO0A input to PU/PD programmation section

| Bit   | Attr | Reset Value | Description                                                                                                                                                          |
|-------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | RO   | 0x0         | reserved                                                                                                                                                             |
| 15:14 | RW   | 0×1         | gpio0_a7_pull gpio0_a7 pu/pd programmation section [p2:p1] 2'b00: Z(Normal operation) 2'b01: weak 1 (pull-up) 2'b10: weak 0 (pull-down) 2'b11: repeater (bus keeper) |
| 13:12 | RW   | 0×1         | gpio0_a6_pull gpio0_a6 pu/pd programmation section [p2:p1] 2'b00: Z(Normal operation) 2'b01: weak 1 (pull-up) 2'b10: weak 0 (pull-down) 2'b11: repeater (bus keeper) |
| 11:10 | RW   | 0x1         | gpio0_a5_pull gpio0_a5 pu/pd programmation section [p2:p1] 2'b00: Z(Normal operation) 2'b01: weak 1 (pull-up) 2'b10: weak 0 (pull-down) 2'b11: repeater (bus keeper) |
| 9:8   | RW   | 0×1         | gpio0_a4_pull gpio0_a4 pu/pd programmation section [p2:p1] 2'b00: Z(Normal operation) 2'b01: weak 1 (pull-up) 2'b10: weak 0 (pull-down) 2'b11: repeater (bus keeper) |

| Bit | Attr | Reset Value | Description                          |
|-----|------|-------------|--------------------------------------|
|     |      |             | gpio0_a3_pull                        |
|     |      |             | gpio0_a3 pu/pd programmation section |
|     |      |             | [p2:p1]                              |
| 7:6 | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|     |      |             | 2'b01: weak 1 (pull-up)              |
|     |      |             | 2'b10: weak 0 (pull-down)            |
|     |      |             | 2'b11: repeater (bus keeper)         |
|     |      |             | gpio0_a2_pull                        |
|     |      |             | gpio0_a2 pu/pd programmation section |
|     |      |             | [p2:p1]                              |
| 5:4 | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|     |      |             | 2'b01: weak 1 (pull-up)              |
|     |      |             | 2'b10: weak 0 (pull-down)            |
|     |      |             | 2'b11: repeater (bus keeper)         |
|     |      |             | gpio0_a1_pull                        |
|     |      |             | gpio0_a1 pu/pd programmation section |
|     |      |             | [p2:p1]                              |
| 3:2 | RW   | 0x2         | 2'b00: Z(Normal operation)           |
|     |      |             | 2'b01: weak 1 (pull-up)              |
|     |      |             | 2'b10: weak 0 (pull-down)            |
|     |      |             | 2'b11: repeater (bus keeper)         |
|     |      |             | gpio0_a0_pull                        |
|     |      |             | gpio0_a0 pu/pd programmation section |
|     |      |             | [p2:p1]                              |
| 1:0 | RW   | 0x2         | 2'b00: Z(Normal operation)           |
|     |      | • ^ \       | 2'b01: weak 1 (pull-up)              |
|     |      | 10          | 2'b10: weak 0 (pull-down)            |
|     |      |             | 2'b11: repeater (bus keeper)         |

# PMU\_GPIOO\_B\_PULL

Address: Operational Base + offset (0x0068) GPIO0B input to PU/PD programmation section

| Bit   | Attr | Reset Value | Description                          |
|-------|------|-------------|--------------------------------------|
| 31:16 | RO   | 0x0         | reserved                             |
|       | (    |             | gpio0_b7_pull                        |
|       |      |             | gpio0_b7 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 15:14 | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      |             | 2'b01: weak 1 (pull-up)              |
|       |      |             | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |

| Bit   | Attr | Reset Value | Description                          |
|-------|------|-------------|--------------------------------------|
|       |      |             | gpio0_b6_pull                        |
|       |      |             | gpio0_b6 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 13:12 | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      |             | 2'b01: weak 1 (pull-up)              |
|       |      |             | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |
|       |      |             | gpio0_b5_pull                        |
|       |      |             | gpio0_b5 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 11:10 | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      |             | 2'b01: weak 1 (pull-up)              |
|       |      |             | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |
|       |      |             | gpio0_b4_pull                        |
|       |      |             | gpio0_b4 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 9:8   | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      |             | 2'b01: weak 1 (pull-up)              |
|       |      |             | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |
|       |      |             | gpio0_b3_pull                        |
|       |      |             | gpio0_b3 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 7:6   | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      | • 1         | 2'b01: weak 1 (pull-up)              |
|       |      | 40          | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |
|       |      |             | gpio0_b2_pull                        |
|       |      |             | gpio0_b2 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 5:4   | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      |             | 2'b01: weak 1 (pull-up)              |
| 1     |      |             | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |
| ,     |      |             | gpio0_b1_pull                        |
|       |      |             | gpio0_b1 pu/pd programmation section |
|       |      |             | [p2:p1]                              |
| 3:2   | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|       |      |             | 2'b01: weak 1 (pull-up)              |
|       |      |             | 2'b10: weak 0 (pull-down)            |
|       |      |             | 2'b11: repeater (bus keeper)         |

| Bit | Attr | Reset Value | Description                          |
|-----|------|-------------|--------------------------------------|
|     |      |             | gpio0_b0_pull                        |
|     |      |             | gpio0_b0 pu/pd programmation section |
|     |      |             | [p2:p1]                              |
| 1:0 | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|     |      |             | 2'b01: weak 1 (pull-up)              |
|     |      |             | 2'b10: weak 0 (pull-down)            |
|     |      |             | 2'b11: repeater (bus keeper)         |

## PMU\_GPIOO\_C\_PULL

Address: Operational Base + offset (0x006c) GPIOOC input to PU/PD programmation section

| Bit  | Attr | Reset Value | Description                          |
|------|------|-------------|--------------------------------------|
| 31:6 | RO   | 0x0         | reserved                             |
|      |      |             | gpio0_c2_pull                        |
|      |      |             | gpio0_c2 pu/pd programmation section |
|      |      |             | [p2:p1]                              |
| 5:4  | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|      |      |             | 2'b01: weak 1 (pull-up)              |
|      |      |             | 2'b10: weak 0 (pull-down)            |
|      |      |             | 2'b11: repeater (bus keeper)         |
|      |      |             | gpio0_c1_pull                        |
|      |      |             | gpio0_c1 pu/pd programmation section |
|      |      |             | [p2:p1]                              |
| 3:2  | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|      |      |             | 2'b01: weak 1 (pull-up)              |
|      |      | • 6         | 2'b10: weak 0 (pull-down)            |
|      |      | A           | 2'b11: repeater (bus keeper)         |
|      |      |             | gpio0_c0_pull                        |
|      |      |             | gpio0_c0 pu/pd programmation section |
|      |      | 10'         | [p2:p1]                              |
| 1:0  | RW   | 0x1         | 2'b00: Z(Normal operation)           |
|      |      | Y           | 2'b01: weak 1 (pull-up)              |
|      |      |             | 2'b10: weak 0 (pull-down)            |
|      |      |             | 2'b11: repeater (bus keeper)         |

# PMU\_GPIOO\_A\_DRV

Address: Operational Base + offset (0x0070)

GPIO0A Drive strength slector

| Bit   | Attr | Reset Value | Description                     |
|-------|------|-------------|---------------------------------|
| 31:16 | RO   | 0x0         | reserved                        |
|       |      |             | gpio0_a7_e                      |
|       |      |             | gpio0_a7 drive strength slector |
|       |      |             | [e2:e1]                         |
| 15:14 | RW   | 0x1         | 2'b00: 2mA                      |
|       |      |             | 2'b01: 4mA                      |
|       |      |             | 2'b10: 8mA                      |
|       |      |             | 2'b11: 12mA                     |

| Description                     |
|---------------------------------|
| gpio0_a6_e                      |
| gpio0_a6 drive strength slector |
| [e2:e1]                         |
| 2'b00: 2mA                      |
| 2'b01: 4mA                      |
| 2'b10: 8mA                      |
| 2'b11: 12mA                     |
| gpio0_a5_e                      |
| gpio0_a5 drive strength slector |
| [e2:e1]                         |
| 2'b00: 2mA                      |
| 2'b01: 4mA                      |
| 2'b10: 8mA                      |
| 2'b11: 12mA                     |
| gpio0_a4_e                      |
| gpio0_a4 drive strength slector |
| [e2:e1]                         |
| 2'b00: 2mA                      |
| 2'b01: 4mA                      |
| 2'b10: 8mA                      |
| 2'b11: 12mA                     |
| gpio0_a3_e                      |
| gpio0_a3 drive strength slector |
| [e2:e1]                         |
| 2'b00: 2mA                      |
| 2'b01: 4mA                      |
| 2'b10: 8mA                      |
| 2'b11: 12mA                     |
| gpio0_a2_e                      |
| gpio0_a2 drive strength slector |
| [e2:e1]                         |
| 2'b00: 2mA                      |
| 2'b01: 4mA                      |
| 2'b10: 8mA                      |
| 2'b11: 12mA                     |
| gpio0_a1_e                      |
| gpio0_a1 drive strength slector |
| [e2:e1]                         |
| 2'b00: 2mA                      |
| 2'b01: 4mA                      |
| 2'b10: 8mA                      |
| 2'b11: 12mA                     |
|                                 |

| Bit | Attr | Reset Value | Description                     |
|-----|------|-------------|---------------------------------|
|     |      |             | gpio0_a0_e                      |
|     |      |             | gpio0_a0 drive strength slector |
|     |      |             | [e2:e1]                         |
| 1:0 | RW   | 0x2         | 2'b00: 2mA                      |
|     |      |             | 2'b01: 4mA                      |
|     |      |             | 2'b10: 8mA                      |
|     |      |             | 2'b11: 12mA                     |

# PMU\_GPIOO\_B\_DRV

Address: Operational Base + offset (0x0074)

GPIO0B Drive strength slector

| Bit      | Attr | Reset Value | Description                     |
|----------|------|-------------|---------------------------------|
| 31:16    | RO   | 0x0         | reserved                        |
|          |      |             | gpio0_b7_e                      |
|          |      |             | gpio0_b7 drive strength slector |
|          |      |             | [e2:e1]                         |
| 15:14    | RW   | 0x1         | 2'b00: 2mA                      |
|          |      |             | 2'b01: 4mA                      |
|          |      |             | 2'b10: 8mA                      |
|          |      |             | 2'b11: 12mA                     |
|          |      |             | gpio0_b6_e                      |
|          |      |             | gpio0_b6 drive strength slector |
|          |      |             | [e2:e1]                         |
| 13:12    | RW   | 0x1         | 2'b00: 2mA                      |
|          |      |             | 2'b01: 4mA                      |
|          |      | • 6         | 2'b10: 8mA                      |
|          |      | A           | 2'b11: 12mA                     |
|          |      |             | gpio0_b5_e                      |
|          |      |             | gpio0_b5 drive strength slector |
|          | A.   |             | [e2:e1]                         |
| 11:10    | RW   | 0x1         | 2'b00: 2mA                      |
|          |      | <i>Y C</i>  | 2'b01: 4mA                      |
|          |      |             | 2'b10: 8mA                      |
|          |      |             | 2'b11: 12mA                     |
|          | ~    |             | gpio0_b4_e                      |
| <b>Y</b> |      | *           | gpio0_b4 drive strength slector |
|          |      |             | [e2:e1]                         |
| 9:8      | RW   | 0x1         | 2′b00: 2mA                      |
|          |      |             | 2'b01: 4mA                      |
|          |      |             | 2′b10: 8mA                      |
|          |      |             | 2'b11: 12mA                     |

| Bit | Attr | Reset Value | Description                     |
|-----|------|-------------|---------------------------------|
|     |      |             | gpio0_b3_e                      |
|     |      |             | gpio0_b3 drive strength slector |
|     |      |             | [e2:e1]                         |
| 7:6 | RW   | 0x1         | 2'b00: 2mA                      |
|     |      |             | 2'b01: 4mA                      |
|     |      |             | 2'b10: 8mA                      |
|     |      |             | 2'b11: 12mA                     |
|     |      |             | gpio0_b2_e                      |
|     |      |             | gpio0_b2 drive strength slector |
|     |      |             | [e2:e1]                         |
| 5:4 | RW   | 0x1         | 2'b00: 2mA                      |
|     |      |             | 2'b01: 4mA                      |
|     |      |             | 2'b10: 8mA                      |
|     |      |             | 2'b11: 12mA                     |
|     |      |             | gpio0_b1_e                      |
|     |      |             | gpio0_b1 drive strength slector |
|     |      |             | [e2:e1]                         |
| 3:2 | RW   | 0x1         | 2'b00: 2mA                      |
|     |      |             | 2'b01: 4mA                      |
|     |      |             | 2'b10: 8mA                      |
|     |      |             | 2'b11: 12mA                     |
|     |      |             | gpio0_b0_e                      |
|     |      |             | gpio0_b0 drive strength slector |
|     |      |             | [e2:e1]                         |
| 1:0 | RW   | 0x1         | 2'b00: 2mA                      |
|     |      | 4           | 2'b01: 4mA                      |
|     |      | 107         | 2'b10: 8mA                      |
|     |      | Y           | 2'b11: 12mA                     |

# PMU\_GPIOO\_C\_DRV

Address: Operational Base + offset (0x0078)

GPIOOC Drive strength slector

| Bit  | Attr | Reset Value | Description                     |  |
|------|------|-------------|---------------------------------|--|
| 31:6 | RO   | 0x0         | reserved                        |  |
|      | (    |             | gpio0_c2_e                      |  |
|      |      |             | gpio0_c2 drive strength slector |  |
|      |      |             | [e2:e1]                         |  |
| 5:4  | RW   | 0x1         | 2'b00: 2mA                      |  |
|      |      |             | 2'b01: 4mA                      |  |
|      |      |             | 2'b10: 8mA                      |  |
|      |      |             | 2'b11: 12mA                     |  |

| Bit | Attr | Reset Value | Description                     |
|-----|------|-------------|---------------------------------|
|     |      |             | gpio0_c1_e                      |
|     |      |             | gpio0_c1 drive strength slector |
|     |      |             | [e2:e1]                         |
| 3:2 | RW   | 0x1         | 2'b00: 2mA                      |
|     |      |             | 2'b01: 4mA                      |
|     |      |             | 2'b10: 8mA                      |
|     |      |             | 2'b11: 12mA                     |
|     |      |             | gpio0_c0_e                      |
|     |      |             | gpio0_c0 drive strength slector |
|     |      |             | [e2:e1]                         |
| 1:0 | RW   | 0x1         | 2'b00: 2mA                      |
|     |      |             | 2'b01: 4mA                      |
|     |      |             | 2'b10: 8mA                      |
|     |      |             | 2'b11: 12mA                     |

# PMU\_GPIO\_OP

Address: Operational Base + offset (0x007c)

GPIO0 output value

| Bit   | Attr   | Reset Value | Description           |
|-------|--------|-------------|-----------------------|
| 31:19 | RO     | 0x0         | reserved              |
| 18    | RW     | 0.40        | gpio0_c2_op           |
| 10    | KVV    | 0x0         | gpio0_c2 output value |
| 17    | RW     | 0×0         | gpio0_c1_op           |
| 17    | KVV    | UXU         | gpio0_c1 output value |
| 16    | RW     | 0.0         | gpio0_c0_op           |
| 10    | KVV    | 0x0         | gpio0_c0 output value |
| 15    | RW     | 0×0         | gpio0_b7_op           |
| 15    | KVV    | UXU         | gpio0_b7 output value |
| 14    | RW     | 0×0         | gpio0_b6_op           |
| 14    | KVV    | UXU         | gpio0_b6 output value |
| 13    | RW     | W 0x0       | gpio0_b5_op           |
| 13    | KVV    | UXU         | gpio0_b5 output value |
| 12    | RW     | W 0x0       | gpio0_b4_op           |
| 12    | IVV    | UXU         | gpio0_b4 output value |
| 11    | RW     | 0x0         | gpio0_b3_op           |
| 11    | IXVV   | 0.00        | gpio0_b3 output value |
| 10    | RW     | 0x0         | gpio0_b2_op           |
| 10    | IXVV   | 0.00        | gpio0_b2 output value |
| 9     | RW     | 0×0         | gpio0_b1_op           |
|       | 1200   | 0.00        | gpio0_b1 output value |
| 8     | RW     | RW 0x0      | gpio0_b0_op           |
| O     | 1244   | 0.00        | gpio0_b0 output value |
| 7     | RW     | 0×0         | gpio0_a7_op           |
| ,     | 1.44   | 0.00        | gpio0_a7 output value |
| 6     | RW 0x0 | 0×0         | gpio0_a6_op           |
|       |        |             | gpio0_a6 output value |

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 5   | RW   | 0×0         | gpio0_a5_op           |
| 3   | KW   | UXU         | gpio0_a5 output value |
| 4   | RW   | 0×0         | gpio0_a4_op           |
| 4   | KW   | UXU         | gpio0_a4 output value |
| 3   | RW   | 0×0         | gpio0_a3_op           |
| 3   | KW   | UXU         | gpio0_a3 output value |
| 2   | DW   | 0×0         | gpio0_a2_op           |
| 2   | RW   | UXU         | gpio0_a2 output value |
| 1   | RW   | 0×0         | gpio0_a1_op           |
| 1   | KW   | UXU         | gpio0_a1 output value |
|     | DW   | 0.40        | gpio0_a0_op           |
| 0   | RW   | 0x0         | gpio0_a0 output value |

### PMU\_GPIO0\_SEL18

Address: Operational Base + offset (0x0080)

gpio0 1.8v/3.3v sel

| Bit  | Attr                | Reset Value  | Description           |  |
|------|---------------------|--------------|-----------------------|--|
| 31:3 | RO                  | 0x0          | reserved              |  |
| 2    | RW                  | 0x1          | gpio0_c0_smt          |  |
| 1    | DW                  | 0v1          | gpio0_b7_smt          |  |
| 1    | RW 0x1              | UXI          | gpio0_a0 output value |  |
| 0    |                     |              | gpio0_a0_op           |  |
|      | DW                  | 0.40         | gpio0_a0 output value |  |
|      | RW 0x0 1'b0: >=2.5v | 1'b0: >=2.5v |                       |  |
|      |                     |              | 1'b1: <=1.8v          |  |

### PMU\_GPIOO\_A\_IOMUX

Address: Operational Base + offset (0x0084)

GPIO0A iomux sel

| Bit  | Attr | Reset Value | Description          |
|------|------|-------------|----------------------|
| 31:8 | RO   | 0x0         | reserved             |
|      |      |             | gpio0_a3 iomux       |
| 7:6  | RW   | 0x0         | 1'b0: gpioa3         |
|      |      |             | 1'b1: ddr1_retention |
| 5    | RO   | 0x0         | reserved             |
|      |      |             | gpio0_a2 iomux       |
| 4    | RW   | 0x0         | 1'b0: gpioa2         |
|      |      |             | 1'b1: ddr0_retention |
| 3    | RO   | 0x0         | reserved             |
|      |      |             | gpio0_a1 iomux       |
| 2    | RW   | 0x0         | 1'b0: gpioa1         |
|      |      |             | 1'b1: ddrio_pwroff   |
| 1    | RO   | 0x0         | reserved             |
|      |      |             | gpio0_a0 iomux       |
| 0    | RW   | 0x0         | 1'b0: gpioa0         |
|      |      |             | 1'b1: global_pwroff  |

### PMU\_GPIOO\_B\_IOMUX

Address: Operational Base + offset (0x0088)

GPIO0B iomux sel

| Bit   | Attr | Reset Value | Description       |  |  |  |
|-------|------|-------------|-------------------|--|--|--|
| 31:15 | RO   | 0x0         | reserved          |  |  |  |
|       |      |             | gpio0_b7 iomux    |  |  |  |
| 14    | RW   | 0x0         | 1'b0: gpiob7      |  |  |  |
|       |      |             | 1'b1: i2c0pmu_sda |  |  |  |
| 13:11 | RO   | 0x0         | reserved          |  |  |  |
|       |      |             | gpio0_b5 iomux    |  |  |  |
| 10    | RW   | 0x0         | 1'b0: gpiob5      |  |  |  |
|       |      |             | 1'b1: CLK_27M     |  |  |  |
| 9:5   | RO   | 0x0         | reserved          |  |  |  |
|       |      |             | gpio0_b2 iomux    |  |  |  |
| 4     | RW   | 0x0         | 1'b0: gpiob2      |  |  |  |
|       |      |             | 1'b1: tsadc_int   |  |  |  |
| 3:0   | RO   | 0x0         | reserved          |  |  |  |

### PMU\_GPIOO\_C\_IOMUX

Address: Operational Base + offset (0x008c)

GPIOOC iomux sel

| Bit  | Attr | Reset Value | Description        |
|------|------|-------------|--------------------|
| 31:4 | RO   | 0x0         | reserved           |
|      |      |             | gpio0_c1 iomux     |
|      |      |             | 2'b00: gpioc1      |
| 3:2  | RW   | 0x0         | 2'b01: test_clkout |
|      |      | •           | 2'b10: clkt1_27m   |
|      |      | 40          | 2'b11: reserved    |
| 1    | RO   | 0x0         | reserved           |
|      |      |             | gpio0_c0 iomux     |
| 0    | RW   | 0x0         | 1'b0: gpioc0       |
|      |      |             | 1'b1: i2c0pmu_scl  |

#### PMU\_PWRMODE\_CON1

Address: Operational Base + offset (0x0090)

PMU PowerMode CON1

| Bit   | Attr | Reset Value | Description                           |  |  |
|-------|------|-------------|---------------------------------------|--|--|
| 31:10 | -    | 0x0         | reserved                              |  |  |
|       |      | 0x0         | clr_vio                               |  |  |
| 0     | RW   |             | issue idle_req_vio in low power mode  |  |  |
| 9     |      |             | 1'b0: not issue                       |  |  |
|       |      |             | 1'b1: issue                           |  |  |
|       |      | 0x0         | clr_hevc                              |  |  |
| 8     | RW   |             | issue idle_req_hevc in low power mode |  |  |
| 0     |      |             | 1'b0: not issue                       |  |  |
|       |      |             | 1'b1: issue                           |  |  |

| Bit | Attr | Reset Value | Description                            |  |
|-----|------|-------------|----------------------------------------|--|
|     |      | 0×0         | clr_video                              |  |
| 7   | RW   |             | issue idle_req_video in low power mode |  |
|     |      | o x o       | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     |      |             | clr_gpu                                |  |
| 6   | RW   | 0x0         | issue idle_req_gpu in low power mode   |  |
|     |      | o x o       | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     |      |             | clr_peri                               |  |
| 5   | RW   | 0x0         | issue idle_req_peri in low power mode  |  |
|     |      | 0.00        | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     | RW   | 0×0         | clr_dma                                |  |
| 4   |      |             | issue idle_req_dma in low power mode   |  |
| T   |      |             | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     | RW   |             | clr_alive                              |  |
| 3   |      | 0x0         | issue idle_req_alive in low power mode |  |
|     |      | UXU         | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     | RW   | 0×0         | clr_cpup                               |  |
| 2   |      |             | issue idle_req_cpup in low power mode  |  |
| _   |      |             | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     |      |             | clr_core                               |  |
| 1   | RW   | 0×0         | issue idle_req_core in low power mode  |  |
| 1   | KVV  | 0x0         | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |
|     | RW   | 0x0         | clr_bus                                |  |
| 0   |      |             | issue idle_req_bus in low power mode   |  |
|     |      |             | 1'b0: not issue                        |  |
|     |      |             | 1'b1: issue                            |  |

# PMU\_SYS\_REG0

Address: Operational Base + offset (0x0094)

PMU system register0

| Bit  | Attr | Reset Value | Description                       |
|------|------|-------------|-----------------------------------|
| 31:0 | RW   | 10×00000000 | pmu_sys_reg0 PMU system register0 |

## PMU\_SYS\_REG1

Address: Operational Base + offset (0x0098)

PMU system register1

| Bit  | Attr | Reset Value | Description                       |  |  |
|------|------|-------------|-----------------------------------|--|--|
| 31:0 | RW   | 0×00000000  | pmu_sys_reg1 PMU system register1 |  |  |

#### PMU\_SYS\_REG2

Address: Operational Base + offset (0x009c)

PMU system register2

| Bit  | Attr Reset Value |            | Description                       |  |
|------|------------------|------------|-----------------------------------|--|
| 31:0 | RW               | 0x00000000 | pmu_sys_reg2 PMU system register2 |  |

### PMU\_SYS\_REG3

Address: Operational Base + offset (0x00a0)

PMU system register3

| Bit  | Attr | Reset Value | Description                       |  |  |
|------|------|-------------|-----------------------------------|--|--|
| 31:0 | RW   | 10x00000000 | pmu_sys_reg3 PMU system register3 |  |  |

# 4.6 Timing Diagram

## 4.6.1 Each domain power switch timing

The following figure is the each domain power down and power up timing.



Fig. 4-3 Each Domain Power Switch Timing

### 4.6.2 External wakeup PAD timing

The PMU supports a lot of external wakeup sources, such as SD/MMDC, USBDEV, SIM0/1 detect wakeup, GPIO0 wakeup source and so on. All these external wakeup sources must meet the timing requirement (at least 200us) when the wakeup event is asserted. The following figure gives the timing information.



Fig. 4-4 External Wakeup Source PAD Timing

# 4.7 Application Notes

### 4.7.1 Recommend configurations for power mode.

The PMU is a design with great flexibilities, but just for facilities and inheritances, a group of recommend configurations will be shown below for software. And for convenience, we will define several modes.

The RK3288 can support following 5 recommended power modes:

- normal
- idle mode
- deep idle mode
- sleep mode
- power off mode

The following table lists the detailed description of the modes.

Table 4-5 Power Domain Status Summary in all Work Mode

| Po                             | wer Domain   | Power Mode                                         |                                                 |                                                 |                                        |                              |  |  |
|--------------------------------|--------------|----------------------------------------------------|-------------------------------------------------|-------------------------------------------------|----------------------------------------|------------------------------|--|--|
|                                |              | Mode0(normal)                                      | Mode1(idle)                                     | Mode2(didle)                                    | Mode3(sleep)                           | Mode4(poweroff)              |  |  |
| PD_A17_0                       |              | Running                                            | Standby                                         | Power off                                       | Power off                              | Power off                    |  |  |
|                                | PD_A17_1     | Running/Standby/Power off                          | Running/Standby/Power off                       | Power off                                       | Power off                              | Power off                    |  |  |
|                                | PD_A17_2     | Running/Standby/Power off                          | Running/Standby/Power off                       | Power off                                       | Power off                              | Power off                    |  |  |
| VD_CORE                        | PD_A17_3     | Running/Standby/Power off                          | Running/Standby/Power off                       | Power off                                       | Power off                              | Power off                    |  |  |
|                                | PD_SCU       | Running                                            | Running                                         | Running                                         | Power off                              | Power off                    |  |  |
|                                | PD_CS        | Power on                                           | Power off                                       | Running                                         | Power off                              | Power off                    |  |  |
|                                | PD_MEM       | Runing                                             | Runing                                          | Running                                         | Power off                              | Power off                    |  |  |
|                                | PD_BUS       | Power on                                           | Power on                                        | Running                                         | Power off                              | Power off                    |  |  |
|                                | PD_PERI      | Power on                                           | Power on/off                                    | Power on/off                                    | Power off                              | Power off                    |  |  |
|                                | PD_VIO       | Power on                                           | Power on/off                                    | Power on/off                                    | Power off                              | Power off                    |  |  |
|                                | PD_VIDEO     | Power on                                           | Power on/off                                    | Power on/off                                    | Power off                              | Power off                    |  |  |
| PD_HEVC PD_GPU PD_ALIVE PD_PMU |              | Power on                                           | Power on/off                                    | Power on/off                                    | Power off                              | Power off                    |  |  |
|                                |              | Power on                                           | Power on/off                                    | Power on/off                                    | Power off                              | Power off                    |  |  |
|                                |              | Power on                                           | Power on                                        | Power on                                        | Power on. Clocked by<br>24MHz or 32KHz | Power off                    |  |  |
|                                |              | Power on                                           | Power on                                        | Power on                                        | Power on. Clocked by<br>24MHz or 32KHz | Power on. Clocked b<br>32KHz |  |  |
|                                | PLL          | Terren                                             | Lucari                                          |                                                 |                                        |                              |  |  |
|                                |              | All PLLs on                                        | All PLLs on                                     | All PLLs on                                     | ALL PLLs off                           | ALL PLLs off                 |  |  |
| DDR                            |              | OSC enable                                         | OSC enable                                      | OSC enable                                      | OSC enable/disable                     | OSC disable                  |  |  |
|                                |              | Running                                            | Running                                         | Self refresh                                    | Self refresh                           | Self refresh                 |  |  |
|                                |              |                                                    | 1. all arm interrupts (include<br>EVENTI input) | 1. all arm interrupts (include<br>EVENTI input) | 1. sdmmc0 detect_n                     |                              |  |  |
| Wa                             | keup Sources | Software control to wake                           | 2. sdmmc0 detect_n                              | 2. sdmmc0 detect_n                              | 2. gpio io int(not                     |                              |  |  |
|                                |              | up all the module in power off or clock off states | 3. gpio int(not gpio0)<br>4. gpio0 io           | 3. gpio int(not gpio0)<br>4. gpio0 io           | gpio0)<br>3. gpio0 io                  | GPIO0 IO                     |  |  |

#### **Normal mode**

In this mode, you can power off/on or enable/disable the following power domain to save power: PD\_PERI/PD\_VIO/PD\_VIDEO/PD\_HEVC/PD\_GPU

#### Idle mode

This mode is used when the core do not have load for a shot while such as waiting for interrupt and the software want to save power by gating Cortex-A17 source clock.

In idle mode, core1/2/3 of Cortex-A17 should be either power off or in WFI/WFE state. The

core0 of A17 should be in WFI/WFE state. The configurations of core clock source gating and disable global interrupt are presented. The Cortex-A17 can waked up by an interrupt.

#### Deep idle mode

Deep idle mode is used in the scenario of audio player. In deep idle mode, powering off Cortex-A17 cores or VD\_CORE voltage domain is operational, and others are same as normal mode.

In deep idle mode, you can set ddr enter the self-refresh, and power off DDRIO and enable DDR retention function in this mode, but it will takes a longer time for the recovery of DDR IO.

#### Sleep mode

The sleep mode can power off all power domains except PD\_ALIVE. The VD\_CORE is turned off externally, PD\_BUS power off by hardware, and other domains power off by software.

In sleep mode the clock of PD\_ALIVE can be switched from 24MHz to 32.768kHz optionally by hardware.

In sleep mode all PLLs power down mandatorily to save power by hardware.

In sleep mode OSC can be disabled optionally by hardware.

In sleep mode DDR self-refresh can be issued by hardware mandatorily.

In sleep mode DDR IO can power off and enter retention optionally by hardware.

#### Power off mode

The power off mode turns off the power of all VD\_LOGIC externally.

In power off mode all PLLs power down mandatorily to save power by hardware.

In power off mode OSC disable request should be send by hardware.

In power off mode DDR self-refresh should be issued mandatorily by hardware.

In power off mode DDR IO can power off and enter retention optionally by hardware.

#### 4.7.2 System Register

PMU support 4 words register: PMU\_SYS\_REG0, PMU\_SYS\_REG1, PMU\_SYS\_REG2, PMU\_SYS\_REG3. These registers are always on no matter what low power mode. So software can use these registers to retain some information which is useful after wakeup from any mode.

### 4.7.3 Configuration Constraint

In order to shut down the power domains correctly, the software must obey the rules bellow:

- Send NIU request to the NIU in power domain that you want to shut down.
- Querying PMU\_NOC\_ST register to get the information until the pacific NIU is in idle state.
- Send power request to the power domain through PMU\_PWRDN\_CON register.
- Querying PMU\_PWRDN\_ST register to make sure the pacific power domain is power down.

The power domains controlled only by software are showing below:

PD\_VIO, PD\_PERI, PD\_GPU, PD\_VIDEO, PD\_HEVC, and PD\_A17\_1 and PD\_A17\_2 to PD\_A17\_3.

So you must power off these power domains before enter low power mode if you need.

#### 4.7.4 Poweroff Request Combine

There is only two poweroff request, one is for VD\_CORE and VD\_LOGIC (power\_off\_req),

another is for DDRIO (power\_off\_ddrio).

#### POWER\_OFF\_REQ

In normal mode, If you set the chip power down (bit[13] of PMU\_PWRDN\_CON), or set core power down (bit[12] of PMU\_PWRDN\_CON), the power\_off\_req will be set to 1 immediate.

In Low Power mode, if you set the chip power down (bit[8] of PMU\_PWRMODE\_CON) or set core power down (bit[6] of PMU\_PWRMODE\_CON), the power\_off\_req will be set to 1 at the sub-step POWEROFF.

#### POWER\_OFF\_DDRIO

In normal mode, If you set the power\_off\_ddr0io\_cfg (bit[7] of PMU\_SFT\_CON), or set power\_off\_ddr1io\_cfg (bit[10] of PMU\_SFT\_CON), the power\_off\_ddrio will be set to 1 immediate.

In Low Power mode, if you set the ddr0io\_ret\_en (bit[17] of PMU\_PWRMODE\_CON) or set ddr1io\_ret\_en (bit[18] of PMU\_PWRMODE\_CON), the power\_off\_ddrio will be set to 1 at the sub-step DDR\_IO\_POWEROFF.

In Low Power mode, if you set pwroff\_comb (bit[9] of PMU\_PWRMODE\_CON) at same time, the power\_off\_ddrio would not be set to 1, and the power\_off\_req would be set to 1 at the sub-step DDR\_IO\_POWEROFF.

