## Chapter 18 TSP(Transport Stream Processing Module)

#### 18.1 Overview

The Transport Stream Processing Module(TSP) is designed for processing Transport Stream Packets, including receiving TS packets, PID filtering, TS descrambling, De-multiplexing and TS outputting. Processed data are transferred to memory buffer which are continued to be processing by software.

TPS supports the following features:

Supports two TS input channels and one TS output channel

Supports 4 TS Input Mode: sync/valid mode in the case of serial TS input; nosync/valid mode, sync/valid, sync/burst mode in the case of parallel TS input

Supports serial and parallel output mode with PCR adjustment, and lsb-msb or msb-lsb bit ordering can be chosen in the serial output mode

Supports 2 TS sources: demodulators and local memory

Supports 2 Built-in PTIs(Programmable Transport Interface) to process TS simultaneously Supports 1 PVR(Personal Video Recording) output channel

1 built-in multi-channel DMA Controller

DMAC supports:

Word alignment transfer

Fixed and incrementing addressing

Word size transfer

burst modes: Incr4, Incr8, Inc16; burst transfer will be done with INCR mode if the remaining data or address space is not capable to perform a complete burst transfer Hardware/software trigger mode

LLP(List Link Programming) Mode

DMA done and error interrupt for each PTI channel

Each PTI supports

64 PID filters

TS descrambling with 16 sets of Control Word under CSA v2.0 standard, up to 104Mbps 16 PES/ES filters with PTS/DTS extraction and ES start code detection

4/8 PCR extraction channels

64 Section filters with CRC check, and three interrupt mode: stop per unit, full-stop, recycle mode with version number check

PID done and error interrupts for each channel

PCR/DTS/PTS extraction interrupt for each channel

# 18.2 Block Diagram

The TSP comprises of following components:

AMBA AHB slave interface

Register block

PTI

**DMAC** 

TS Out Interface



Fig. 18-1 TSP architecture

#### **AHB Slave INTERFACE**

The host processor can get access to the register block through AHB slave interface. The slave interface supports 32bit access.

#### Register block

All registers in the TSP are addressed at 32-bit boundaries to remain consistent with the AHB bus. Where the physical size of any register is less than 32-bits wide, the upper unused bits of the 32-bit boundary are reserved. Writing to these bits has no effect; reading from these bits returns 0.

#### PTI

Most of the TS processing are dealt with PTI. TS packets are re-synchronized, filtered, descrambled and demultiplexing, and the processed packets are transferred to memory buffer to be processed further by software. The embedded TS in interface can receive TS packets by connecting to a compliant TS demodulator. TS stream stored in the local memory is another source to fed into PTI through by using LLP DMA mode.

#### **TS Out Interface**

TS out interface can output either PID-filtered or non-PID-filtered TS packets from one PTI channel in a certain stream mode as configured. The TS receiver conforms to the stream mode to receive the TS packets.

#### **DMAC**

The DMAC performs all DMA transfers which get access to memory.

# 18.3 Function Description

#### 18.3.1 TS Stream of TS\_IN Interface

TS\_IN interface supports 4 input TS stream mode: sync/valid serial mode, sync/valid parallel mode, sync/burst parallel mode, nosync/valid parallel mode.

#### A. Sync/Valid Serial Mode

In this mode, TS\_IN interface takes use of TSI\_SYNC and TSI\_VALID clocked with TSI\_CLK signal to sample input serial TS packet data.



Fig. 18-2 Sync/Valid Serial Mode with Msb-Lsb Bit Ordering

TSI\_SYNC must be active high together with TSI\_VALID when indicating the first valid bit of a TS packet, and TSI\_VALID indicates the 188\*8 valid bits of a TS packet. TSI supports both msb-lsb and lsb-msb bit ordering.

#### **B. Sync/Valid Parallel Mode**

In this mode, TS\_IN interface takes use of TSI\_SYNC and TSI\_VALID clocked with TSI\_CLK signal to sample input parallel TS packet data.



Fig. 18-3 Sync/valid Parallel Mode

TSI\_SYNC must be active high together with TSI\_VALID when indicating the first valid byte of a TS packet, and TSI\_VALID indicates the 188 valid byte of a TS packet.

#### C. Sync/Burst Parallel Mode

In this mode, TSI only takes use of TSI\_SYNC to sample input parallel TS packet data.



Fig. 18-4 Sync/Burst Parallel Mode

When active high, TSI\_SYNC implies the first valid byte of a TS packet and remaining 187 valid bytes of a TS packet are upcoming within the following successive 187 clock cycles.

#### D. Nosync/Valid Parallel Mode

In this mode, TSI only takes uses of TSI\_VALID to sample input parallel TS packet data.



Fig. 18-5 Nosync/Valid Parallel Mode

When active high, TSI\_VALID implies a valid byte of a TS packet.

## **18.3.2 TS output of TS Out Interface**

TS out interface transmit the TS data in two mode: serial mode and parallel mode. In the serial mode, the bit order can be lsb-msb or msb-lsb.

The TS\_SYNC will be active high when indicating the header of the TS packets, and it only lasts for one cycle. TS\_VALID will be active high when the output TS data is valid. The output data is 188 byte TS packet data.

TS out interface also stamp the TS output stream with new PCR value, making PCR adjustment.

PCR is used to measure the transport rate.

$$PCR(i) = PCR \ base(i) \times 300 + PCR \ ext(i)$$

where:

$$PCR\_base(i) = ((system\_clock\_frequency \times t(i)) DIV 300) \% 2^{33}$$

$$PCR\_ext(i) = ((system\_clock\_frequency \times t(i)) DIV 1) \% 300$$

$$transport\_rate(i) = \frac{((i' - i'') \times system\_clock\_frequency)}{PCR(i') - PCR(i'')}$$

Where

i' is the index of the byte containing the last bit of the immediately following program\_clock\_reference\_base field applicable to the program being decoded.

*i* is the is the index of any byte in the Transport Stream for i'' < i < i'.

i" is the index of the byte containing the last bit of the most recent program\_clock\_reference\_base field applicable to the program being decoded. System clock is 27Mhz.

## 18.3.3 Demux and descrambling

Each PTI has 64 PID channels to deal with demultiplexing and descrambling operation. The PTI can descramble the TS Packets which are scrambled with CSA v2.0 standard. The TS packets can be scrambled either in TS level or PES level.

The demux module can do the section filtering, pes filtering and es filtering, or directly output TS packets.

# **18.4 Register Description**

## **18.4.1 Register Summary**

| Name               | Offset | Size | Reset Value | Description                       |
|--------------------|--------|------|-------------|-----------------------------------|
| TSP_GCFG           | 0x0000 | W    | 0x00000000  | Global Configuration Register     |
| TSP_PVR_CTRL       | 0x0004 | W    | 0x00000000  | PVR Control Register              |
| TSP_PVR_LEN        | 0x0008 | W    | 0x00000000  | PVR DMA Transaction Length        |
| TSP_PVR_ADDR       | 0x000c | W    | 0×00000000  | PVR DMA transaction starting      |
| TSF_FVK_ADDK       | UXUUUC | VV   | 0x00000000  | address                           |
| TSP_PVR_INT_STS    | 0x0010 | W    | 0x00000000  | PVR DMA Interrupt Status Register |
| TSP_PVR_INT_ENA    | 0x0014 | W    | 0x00000000  | DMA Interrupt Enable Register     |
| TSP_TSOUT_CTRL     | 0x0018 | W    | 0x00000000  | TS Out Control Register           |
| TSP_PTIx_CTRL      | 0x0100 | W    | 0x00000000  | PTI Channel Control Register      |
| TSP_PTIx_LLP_CFG   | 0x0104 | W    | 0x00000000  | LLP DMA Control Register          |
| TSP_PTIx_LLP_BASE  | 0x0108 | W    | 0x00000000  | LLP Descriptor BASE Address       |
| TSP_PTIx_LLP_WRITE | 0x010c | W    | 0×00000000  | LLP DMA Writing Software          |
| TSP_PTIX_LLP_WRITE | UXUIUC | VV   | 0x00000000  | Descriptor Counter                |
| TSP_PTIx_LLP_READ  | 0×0110 | W    | 0×00000000  | LLP DMA Reading Hardware          |
| TSF_FTIX_LLF_KLAD  | UXUIIU | VV   | 0x00000000  | Descriptor Counter                |
| TSP_PTIx_PID_STS0  | 0x0114 | W    | 0x00000000  | PTI PID Channel Status 0 Register |
| TSP_PTIx_PID_STS1  | 0x0118 | W    | 0x0000000   | PTI PID Channel Status 1 Register |
| TSP_PTIx_PID_STS2  | 0x011c | W    | 0x00000000  | PTI PID Channel Status 2 Register |

| Name                  | Offset | Size | Reset Value | Description                        |
|-----------------------|--------|------|-------------|------------------------------------|
| TSP_PTIx_PID_STS3     | 0x0120 | W    | 0×00000000  | PTI PID Channel Status 3 Register  |
| TSP_PTIx_PID_INT_ENA0 | 0x0124 | W    | 0×00000000  | PID Interrupt Enable Register 0    |
| TSP_PTIx_PID_INT_ENA1 | 0x0128 | W    | 0x00000000  | PID Interrupt Enable Register 1    |
| TSP_PTIx_PID_INT_ENA2 | 0x012c | W    | 0x00000000  | PID Interrupt Enable Register 2    |
| TSP_PTIx_PID_INT_ENA3 | 0x0130 | W    | 0x00000000  | PID Interrupt Enable Register 3    |
| TSP_PTIx_PCR_INT_STS  | 0x0134 | W    | 0x00000000  | PTI PCR Interrupt Status Register  |
| TSP_PTIx_PCR_INT_ENA  | 0x0138 | W    | 0x00000000  | PTI PCR Interrupt Enable Register  |
| TSP_PTIx_PCRn_CTRL    | 0x013c | W    | 0x00000000  | PID PCR Control Register           |
| TSP_PTIx_PCRn_H       | 0x015c | W    | 0x00000000  | High Order PCR value               |
| TSP_PTIx_PCRn_L       | 0x0160 | W    | 0x00000000  | Low Order PCR value                |
| TSP_PTIx_DMA_STS      | 0x019c | W    | 0x00000000  | LLP DMA Interrupt Status Register  |
| TSP_PTIx_DMA_ENA      | 0x01a0 | W    | 0x00000000  | DMA Interrupt Enable Register      |
| TSP_PTIx_DATA_FLAG0   | 0x01a4 | W    | 0x00000000  | PTI_PID_WRITE Flag 0               |
| TSP_PTIx_DATA_FLAG1   | 0x01a8 | W    | 0x00000000  | PTI_PID_WRITE Flag 1               |
| TSP_PTIx_LIST_FLAG    | 0x01ac | W    | 0x00000000  | PTIx_LIST_WRITE Flag               |
| TSP_PTIx_DST_STS0     | 0x01b0 | W    | 0x00000000  | PTI Destination Status Register    |
| TSP_PTIx_DST_STS1     | 0x01b4 | W    | 0x00000000  | PTI Destination Status Register    |
| TCD DTIV DCT ENAG     | 0x01b8 | W    | 0x00000000  | PTI Destination Interrupt Enable   |
| TSP_PTIx_DST_ENA0     | OXOIDO | VV   | 0x00000000  | Register                           |
| TSP_PTIx_DST_ENA1     | 0x01bc | W    | 0x00000000  | PTI Destination Interrupt Enable   |
| TSF_FIIX_DST_LINAT    | OXOIDC | VV   | 0x0000000   | Register                           |
| TSP_PTIx_ECWn_H       | 0x0200 | W    | 0x00000000  | The Even Control Word High Order   |
| TSP_PTIx_ECWn_L       | 0x0204 | W    | 0x00000000  | The Even Control Word Low Order    |
| TSP_PTIx_OCWn_H       | 0x0208 | W    | 0x00000000  | The Odd Control Word High Order    |
| TSP_PTIx_OCWn_L       | 0x020c | W    | 0x00000000  | The Odd Control Word Low Order     |
| TSP_PTIx_PIDn_CTRL    | 0x0300 | W    | 0x00000000  | PID Channel Control Register       |
| TSP_PTIx_PIDn_BASE    | 0x0400 | W    | 0×00000000  | PTI Data Memory Buffer Base        |
| TOT_TTIX_TIDIT_DAGE   | 00000  | V V  | 00000000    | Address                            |
| TSP_PTIx_PIDn_TOP     | 0x0404 | W    | 0×00000000  | PTI Data Memory Buffer Top         |
|                       | /      |      |             | Address                            |
| TSP_PTIx_PIDn_WRITE   | 0x0408 | W    | 0x00000000  | PTI Data Memory Buffer Hardware    |
|                       |        |      |             | Writing Address                    |
| TSP_PTIx_PIDn_READ    | 0x040c | W    | 0×00000000  | PTI Data Memory Buffer Software    |
|                       |        |      |             | Reading Address                    |
| TSP_PTIx_LISTn_BASE   | 0x0800 | W    | 0×00000000  | PTI List Memory Buffer Base        |
|                       | 0.0004 |      |             | Address                            |
| TSP_PTIx_LISTn_TOP    | 0x0804 | W    | 0x00000000  | PTI List Memory Buffer Top Address |
| TSP_PTIx_LISTn_WRITE  | 0x0808 | W    | 0×00000000  | PTI List Memory Buffer Hardware    |
|                       |        |      |             | Writing Address                    |
| TSP_PTIx_LISTn_READ   | 0x080c | W    | 0x00000000  | PTI List Memory Buffer Software    |
| TCD DTIV DIDA CEC     | 0,0000 | ۱۸/  | 0,0000000   | Reading Address                    |
| TSP_PTIx_PIDn_CFG     | 0x0900 | W    | 0x00000000  | PID Demux Configure Register       |
| TSP_PTIx_PIDn_FILT_0  | 0x0904 | W    | 0x00000000  | Fliter Word 1                      |
| TSP_PTIx_PIDn_FILT_1  | 0x0908 | W    | 0x00000000  | Fliter Word 1                      |

| Name                 | Offset | Size | Reset Value | Description   |
|----------------------|--------|------|-------------|---------------|
| TSP_PTIx_PIDn_FILT_2 | 0x090c | W    | 0x00000000  | Fliter Word 2 |
| TSP_PTIx_PIDn_FILT_3 | 0x0910 | W    | 0x00000000  | Fliter Word 3 |

Notes: <u>Size</u>: **B** - Byte (8 bits) access, **HW** - Half WORD (16 bits) access, **W** -WORD (32 bits) access

## 18.4.2 Detail Register Description

#### TSP\_GCFG

Address: Operational Base + offset (0x0000)

Global Configuration Register

| Bit  | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                            |
|------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7 | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                               |
| 6:4  | RW   | 0×0         | arbit_cnt DMA channel arbiter counter This field is used to adjust the priority of DMA channels to prevent one channel holds the highest priority for a long time. The 3-bit field sets the largest times for a DMA channel to hold the highest priority to send the bus request. After requested times reach this limit, the highest priority is passed to next DMA channel in order. |
| 3    | RW   | 0×0         | tsout_on TS Output Module Switch 1: TS output module switched on 0: TS output module switched off                                                                                                                                                                                                                                                                                      |
| 2    | RW   | 0x0         | pvr_on PVR Module Switch 1: PVR function turned on; 0: PVR function turned off;                                                                                                                                                                                                                                                                                                        |
| 1    | RW   | 0x0         | pti1_on PTI0 channel switch 1: PTI1 channel switched on 0: PTI1 channel switched off                                                                                                                                                                                                                                                                                                   |
| 0    | RW   | 0x0         | pti0_on PTI0 channel switch 1: PTI0 channel switched on 0: PTI1 channel switched off                                                                                                                                                                                                                                                                                                   |

## TSP\_PVR\_CTRL

Address: Operational Base + offset (0x0004)

PVR Control Register

| Bit  | Attr | Reset Value | Description |
|------|------|-------------|-------------|
| 31:7 | RO   | 0x0         | reserved    |

| Bit | Attr  | Reset Value | Description                                       |
|-----|-------|-------------|---------------------------------------------------|
|     |       |             | fixaddr_en                                        |
| 6   | RW    | 0×0         | Fix Address Mode Select                           |
| 6   | KVV   | UXU         | 1: fixed address mode;                            |
|     |       |             | 0: incrementing address mode;                     |
|     |       |             | burst_mode                                        |
|     |       |             | PVR burst mode                                    |
|     |       |             | PVR DMA burst mode                                |
| 5:4 | RW    | 0x0         | 2'b00: INCR4                                      |
|     |       |             | 2'b01: INCR8                                      |
|     |       |             | 2'b10: INCR16                                     |
|     |       |             | 2'b11: Reserverd                                  |
|     |       |             | source                                            |
|     |       |             | PVR Source Select                                 |
|     |       |             | TS source for PVR output.                         |
| 3:2 | RW    | 0x0         | 00: non-PID-filtered TS packets in PTI0;          |
|     |       |             | 01: PID filtered TS packets in PTI0;              |
|     |       |             | 10: non-PID-filtered TS packets in PTI1;          |
|     |       |             | 11: PID-filtered TS packets in PTI1;              |
|     |       |             | stop                                              |
|     |       |             | PVR stop                                          |
|     |       |             | Write 1 to stop DMA channel. DMA will             |
| 1   | R/WSC | 0x0         | complete current burst transfer and then stop.    |
|     |       |             | It may takes several cycles.                      |
|     |       |             | 1: PVR Stop ;                                     |
|     |       |             | 0: no effect ;                                    |
|     |       | A 1         | start                                             |
|     |       |             | PVR start                                         |
|     |       |             | Write 1 to start PVR. This bit will be cleared if |
| 0   | R/WSC | 0x0         | PVR is stopped or PVR transaction is              |
|     |       |             | completed.                                        |
|     |       | <b>Y</b>    | 1: start PVR                                      |
|     |       |             | 0: no effect.                                     |

# TSP\_PVR\_LEN

Address: Operational Base + offset (0x0008)

PVR DMA Transaction Length

| Bit  | Attr | Reset Value | Description        |
|------|------|-------------|--------------------|
|      |      |             | len                |
| 31:0 | RW   | 0x00000000  | Transaction Length |
|      |      |             | Transaction Length |

## TSP\_PVR\_ADDR

Address: Operational Base + offset (0x000c)

PVR DMA transaction starting address

| Bit | Attr | Reset Value | Description |
|-----|------|-------------|-------------|

| Bit  | Attr | Reset Value | Description                          |
|------|------|-------------|--------------------------------------|
|      |      |             | addr                                 |
| 31:0 | RW   | 0x00000000  | PVR DMA transaction starting address |
|      |      |             | PVR DMA transaction starting address |

## TSP\_PVR\_INT\_STS

Address: Operational Base + offset (0x0010)

PVR DMA Interrupt Status Register

| Bit    | Attr  | Reset Value                      | Description                           |
|--------|-------|----------------------------------|---------------------------------------|
| 31:2   | RO    | 0x0                              | reserved                              |
|        |       |                                  | pvr_error                             |
|        |       |                                  | PVR DMA transaction error             |
| 1 1416 | 0x0   | 1: error response during PVR DMA |                                       |
|        | W1C   | OXO                              | transaction;                          |
|        |       |                                  | 0: no error response during PVR DMA   |
|        |       |                                  | transaction;                          |
|        |       | V1C 0x0                          | pvr_done                              |
|        | W1C   |                                  | PVR DMA transaction done              |
| 0      | 0 WIC |                                  | 1: PVR DMA transaction completed;     |
|        |       |                                  | 0: PVR DMA transaction not completed; |

#### TSP\_PVR\_INT\_ENA

Address: Operational Base + offset (0x0014)

DMA Interrupt Enable Register

| Bit  | Attr | Reset Value | Description                                |
|------|------|-------------|--------------------------------------------|
| 31:2 | RO   | 0x0         | reserved                                   |
|      |      |             | pvr_error_ena                              |
| 1    | RW   | 0x0         | PVR DMA Transcation Error Interrupt Enable |
|      | KVV  | UXU         | 1: Error Interrupt Enabled                 |
|      | A    | 1           | 0: Error Interrupt Disabled                |
|      |      |             | pvr_done_ena                               |
|      | RW   | 0×0         | PVR DMA Transaction Done Interrupt Enable  |
| 0    | KW   |             | 1: Done Interrupt Enabled                  |
|      |      |             | 0: Done Interrupt Disabled                 |

## TSP\_TSOUT\_CTRL

Address: Operational Base + offset (0x0018)

TS Out Control Register

| Bit  | Attr | Reset Value                          | Description                          |
|------|------|--------------------------------------|--------------------------------------|
| 31:7 | RO   | 0x0                                  | reserved                             |
|      |      | tso_sdo_sel                          |                                      |
| c    | DW   | V (()X()                             | TS serial data output                |
| Ь    | RW   |                                      | 1: bit[0] use as serial data output; |
|      |      | 0: bit[7] use as serial data output; |                                      |

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     |      | 00          | tso_clk_phase                              |
| 5   | RW   |             | TS output clock phase                      |
| 5   | KVV  | 0x0         | 0: ts output clock;                        |
|     |      |             | 1: inverse of ts output clock.             |
|     |      |             | mode                                       |
|     |      |             | TS Output mode Selection                   |
| 4   | RW   | 0x0         | Output mode select:                        |
|     |      |             | 0: Serial Mode                             |
|     |      |             | 1: Parallel Mode                           |
|     |      |             | bit_order                                  |
|     |      | 0x0         | ts output serial data byte order           |
| 3   | RW   |             | Indicates that the output serial data byte |
| 3   | KVV  |             | order, ignored in the parallel:            |
|     |      |             | 0: MSB to LSB                              |
|     |      |             | 1: LSB to MSB                              |
|     |      | 0×0         | source                                     |
|     |      |             | TS Output Source Select                    |
|     |      |             | TS source for TS out.                      |
| 2:1 | RW   |             | 00: non-PID-filtered TS packets in PTI0;   |
|     |      |             | 01: PID filtered TS packets in PTI0;       |
|     |      |             | 10: non-PID-filtered TS packets in PTI1;   |
|     |      |             | 11: PID-filtered TS packets in PTI1;       |
|     |      |             | start                                      |
| 0   | RW   | 0x0         | TS out start                               |
| U   | RVV  |             | 1: to start TS out function;               |
|     |      |             | 0: to stop TS out function;                |

# TSP\_PTIx\_CTRL

Address: Operational Base + offset (0x0100)

PTI Channel Control Register

| Bit   | Attr   | Reset Value | Description                        |
|-------|--------|-------------|------------------------------------|
| 31:22 | RO     | 0x0         | reserved                           |
|       |        |             | tsi_sdi_sel                        |
| 21    | RW     | 0.0         | TS Serial Data Input Select        |
| 21    | IK V V | 0x0         | 1: bit[0] use as serial input data |
|       |        |             | 0: bit[7] use as serial input data |
|       | RW     | 0x0         | tsi_error_handle                   |
|       |        |             | TS ERROR Handle                    |
| 20:19 |        |             | 00: don't output                   |
|       |        |             | 01: set the error indicator to 1   |
|       |        |             | 10: don't care                     |
|       | RW     | 0x0         | clk_phase_sel                      |
| 18    |        |             | ts input clock phase select        |
|       |        |             | 1'b0: ts input clock               |
|       |        |             | 1'b1: inverse of ts input clock    |

| Bit   | Attr | Reset Value | Description                                       |
|-------|------|-------------|---------------------------------------------------|
|       |      |             | demux_burst_mode                                  |
|       |      |             | Demux DMA Burst Mode                              |
|       |      |             | Demux DMA Mode                                    |
| 17:16 | RW   | 0x0         | 2'b00: INCR4                                      |
|       |      |             | 2'b01: INCR8                                      |
|       |      |             | 2'b10: INCR16                                     |
|       |      |             | 2'b11: Reserved                                   |
|       |      |             | sync_bypass                                       |
|       |      |             | Bypass mode Selection                             |
|       |      |             | 1'b1: Bypass mode, indicating that input TS       |
| 1 -   | DW   | 0.40        | packets will not be resynchronized and            |
| 15    | RW   | 0x0         | directly fed into the following modules;          |
|       |      |             | 1'b0: Synchronous mode, default, indicating       |
|       |      |             | that input TS packets will be resynchronized;     |
|       |      |             |                                                   |
|       |      |             | cw_byteorder                                      |
|       |      |             | Control Word format Configuration                 |
| 14    | RW   | 0x0         | 0: Default: first byte of the word is the highest |
|       |      |             | byte                                              |
|       |      |             | 1: first byte of the word is the lowest byte      |
|       |      |             | cm_on                                             |
|       |      |             | CSA Conformance Mechanism Configuration           |
| 13    | RW   | 0x0         | CSA Conformance Mechanism                         |
|       |      |             | 0: CM turned off                                  |
|       |      |             | 1: CM turned on                                   |
|       |      | A           | tsi_mode                                          |
|       |      |             | TSI Input Mode Selection                          |
|       |      |             | Input mode selection:                             |
| 12:11 | RW   | 0x0         | 00: Serial Sync/valid Mode                        |
|       |      | 7           | 01: Parallel Sync/valid Mode                      |
|       |      | <b>Y</b>    | 10: Parallel Sync/burst Mode                      |
|       |      |             | 11: Parallel Nosync/valid Mode                    |
|       |      |             | tsi_bit_order                                     |
|       | ~    |             | input serial data order                           |
| 10    | RW   | 0x0         | Indicates that the input serial data byte order,  |
|       |      |             | ignored in the parallel mode:                     |
|       |      |             | 0: MSB to LSB                                     |
|       |      |             | 1: LSB to MSB                                     |
|       |      |             | tsi_sel                                           |
|       | RW   | 0×0         | TS Input Source Select                            |
| 9     |      |             | Select input TS source                            |
|       |      |             | 1'b1: HSADC;                                      |
|       |      |             | 1'b0: internel memory ;                           |

| Bit | Attr  | Reset Value | Description                                     |
|-----|-------|-------------|-------------------------------------------------|
|     |       |             | out_byteswap                                    |
|     |       |             | Output byteswap function                        |
| 8   | RW    | 0x0         | When enabled, the word to be transferred to     |
|     |       |             | memory buffer "B4B3B2B1" is performed           |
|     |       |             | byteswapping to "B1B2B3B4".                     |
|     |       |             | in_byteswap                                     |
| 7   | RW    | 0×0         | Input TS Word Byteswap                          |
|     |       | OXO .       | When enabled, the input TS word "B4B3B2B1"      |
|     |       |             | is perfomed byteswapping to "B1B2B3B4".         |
|     |       |             | unsync_times                                    |
|     |       |             | TS Header Unsynchronized Times                  |
| 6:4 | RW    | 0x0         | If synchronous mode is selected. This field     |
|     | IXVV  |             | sets the successive times of TS packet header   |
|     |       |             | error to re-lock TS header when TS is in locked |
|     |       |             | status;                                         |
|     | RW    |             | sync_times                                      |
|     |       | 0x0         | TS Header Synchronized Times                    |
| 3:1 |       |             | If synchronous mode is selected. This field     |
| 0.1 |       |             | sets the successive times of finding TS packet  |
|     |       |             | header to lock the TS header when TS is in      |
|     |       |             | unlocked status;                                |
|     |       |             | clear                                           |
|     |       |             | Software clear signal                           |
| 0   | R/WSC |             | It will reset the core register . It will table |
|     |       | 0x0         | several cycles. After reset done, soft_reset    |
|     |       |             | will be low.                                    |
|     |       |             | 1. reset;                                       |
|     |       |             | 0. no effect.                                   |

# TSP\_PTIx\_LLP\_CFG

Address: Operational Base + offset (0x0104)

LLP DMA Control Register

| Bit   | Attr | Reset Value | Description                               |
|-------|------|-------------|-------------------------------------------|
| 31:10 | RO   | 0x0         | reserved                                  |
|       |      |             | threshold                                 |
|       |      |             | LLP Transfer Threshold                    |
|       | RW   | 0×0         | The depth for LLP descriptors is 64. An   |
|       |      |             | interrupt will be asserted when transfer  |
| 9:8   |      |             | reaches the threshold set if DMA transfer |
| 9.0   |      |             | interrupt is enabled.                     |
|       |      |             | 00: 1/1 depth                             |
|       |      |             | 01: 1/2 depth                             |
|       |      |             | 10: 1/4 depth                             |
|       |      |             | 11: 1/8 depth                             |

| Bit | Attr | Reset Value | Description                                          |
|-----|------|-------------|------------------------------------------------------|
|     |      |             | burst_mode                                           |
|     |      |             | LLP DMA Burst Mode                                   |
|     |      |             | LLP DMA Burst Mode                                   |
| 7:6 | RW   | 0x0         | 2'b00: INCR4                                         |
|     |      |             | 2'b01: INCR8                                         |
|     |      |             | 2'b10: INCR16                                        |
|     |      |             | 2'b11: Reserverd                                     |
|     |      |             | hw_trigger                                           |
| E   | DW   | 0.40        | Hardware Trigger Select                              |
| 5   | RW   | 0x0         | 1. hardware trigger;                                 |
|     |      |             | 0. software trigger;                                 |
|     |      |             | fix_addr_en                                          |
| 4   | DW   | 0.40        | Fix Address Mode Select                              |
| 4   | RW   | 0x0         | 1: fixed address mode;                               |
|     |      |             | 0: incrementing address mode;                        |
|     |      |             | cfg_done                                             |
|     |      | 0x0         | LLP DMA Configuration Done                           |
| 3   | W1C  |             | When all descriptors of LLP are configured,          |
|     |      |             | write 1 to to this bit. The core will clear this bit |
|     |      |             | when IIp transction is finished;                     |
|     |      |             | pause                                                |
|     |      |             | LLP DMA Pause                                        |
|     |      |             | Write 1 to Pause DMA channel . DMA will              |
|     |      |             | complete current burst transfer and then             |
| 2   | RW   | 0x0         | pause. All register stay unchange. If                |
|     |      |             | software write 0 later , It will continue to work.   |
|     |      |             | It may take several cycles to pause.                 |
|     |      |             | 1: pause;                                            |
|     |      |             | 0: continue to work ;                                |
|     |      |             | stop                                                 |
|     |      | 0x0         | LLP DMA Stop                                         |
|     |      |             | Write 1 to stop DMA channel. DMA will                |
| 1   | W1C  |             | complete current burst transter and then stop.       |
|     |      |             | It may takes several cycles.                         |
|     |      |             | 1: stop;                                             |
|     |      |             | 0: no effect ;                                       |
| 0   |      |             | start                                                |
|     | W1C  | 0x0         | LLP DMA start                                        |
|     |      |             | Write 1 to start DMA Channel , self clear after      |
|     |      |             | 1 cycle.                                             |
|     |      |             | 1: start ;                                           |
|     |      |             | 0: no effect                                         |

# TSP\_PTIx\_LLP\_BASE

Address: Operational Base + offset (0x0108)

LLP Descriptor BASE Address

| Bit  | Attr | Reset Value | Description                 |
|------|------|-------------|-----------------------------|
|      |      |             | addr                        |
| 31:0 | RW   | 0x00000000  | LLP Descriptor BASE Address |
|      |      |             | LLP Descriptor BASE address |

#### TSP\_PTIx\_LLP\_WRITE

Address: Operational Base + offset (0x010c) LLP DMA Writing Software Descriptor Counter

| Bit  | Attr | Reset Value | Description                                 |
|------|------|-------------|---------------------------------------------|
| 31:8 | RO   | 0x0         | reserved                                    |
|      |      |             | counter                                     |
| 7:0  | RW   | 0x00        | LLP DMA Writing Software Descriptor Counter |
|      |      |             | LLP DMA Writing Software Descriptor Counter |

## TSP\_PTIx\_LLP\_READ

Address: Operational Base + offset (0x0110) LLP DMA Reading Hardware Descriptor Counter

| Bit  | Attr | Reset Value | Description                         |
|------|------|-------------|-------------------------------------|
| 31:8 | RO   | 0x0         | reserved                            |
|      |      |             | counter                             |
|      |      |             | LLP DMA Reading Hardware Descriptor |
| 7:0  | RO   | 0x00        | Counter                             |
|      |      |             | LLP DMA Reading Hardware Descriptor |
|      |      |             | Counter                             |

#### TSP\_PTIx\_PID\_STS0

Address: Operational Base + offset (0x0114)

PTI PID Channel Status 0 Register

| Bit | Attr | Reset Value | Description          |
|-----|------|-------------|----------------------|
|     |      | 7           | pid31_done           |
| 31  | RW   | 0x0         | PID31 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid30_done           |
| 30  | W1C  | 0x0         | PID30 Channel Status |
| 7   |      |             | 1 means done         |
|     |      |             | pid29_done           |
| 29  | W1C  | 0x0         | PID29 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid28_done           |
| 28  | W1C  | 0x0         | PID28 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid27_done           |
| 27  | W1C  | 0x0         | PID27 Channel Status |
|     |      |             | 1 means done         |

| Bit | Attr   | Reset Value | Description          |
|-----|--------|-------------|----------------------|
|     |        |             | pid26_done           |
| 26  | W1C    | 0x0         | PID26 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid25_done           |
| 25  | W1C    | 0x0         | PID25 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid24_done           |
| 24  | W1C    | 0x0         | PID24 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid23_done           |
| 23  | W1C    | 0x0         | PID23 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid22_done           |
| 22  | W1C    | 0x0         | PID22 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid21_done           |
| 21  | W1C    | 0x0         | PID21 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid20_done           |
| 20  | W1C    | 0x0         | PID20 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid19_done           |
| 19  | W1C    | 0x0         | PID19 Channel Status |
|     |        |             | 1 means done         |
|     |        | • 6         | pid18_done           |
| 18  | W1C    | 0x0         | PID18 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid17_done           |
| 17  | W1C    | 0x0         | PID17 Channel Status |
|     |        |             | 1 means done         |
|     |        | 7           | pid16_done           |
| 16  | W1C    | 0x0         | PID16 Channel Status |
|     | $\cup$ |             | 1 means done         |
|     | ~      |             | pid15_done           |
| 15  | W1C    | 0x0         | PID15 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid14_done           |
| 14  | W1C    | 0x0         | PID14 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid13_done           |
| 13  | W1C    | 0x0         | PID13 Channel Status |
|     |        |             | 1 means done         |
|     |        |             | pid12_done           |
| 12  | W1C    | 0x0         | PID12 Channel Status |
|     |        |             | 1 means done         |

| Bit | Attr | Reset Value                            | Description          |
|-----|------|----------------------------------------|----------------------|
|     |      |                                        | pid11_done           |
| 11  | W1C  | 0x0                                    | PID11 Channel Status |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid10_done           |
| 10  | W1C  | 0x0                                    | PID10 Channel Status |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid9_done            |
| 9   | W1C  | 0x0                                    | PID9 Channel Status  |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid8_done            |
| 8   | W1C  | 0x0                                    | PID8 Channel Status  |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid7_done            |
| 7   | W1C  | 0x0                                    | PID7 Channel Status  |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid6_done            |
| 6   | W1C  | 0x0                                    | PID6 Channel Status  |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid5_done            |
| 5   | W1C  | 0x0                                    | PID5 Channel Status  |
|     |      |                                        | 1 means done         |
|     |      |                                        | pid4_done            |
| 4   | W1C  | 0x0                                    | PID4 Channel Status  |
|     |      |                                        | 1 means done         |
|     |      | • •                                    | pid3_done            |
| 3   | W1C  | 0x0                                    | PID3 Channel Status  |
|     |      | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 1 means done         |
|     |      |                                        | pid2_done            |
| 2   | RW   | 0x0                                    | PID2 Channel Status  |
|     |      | 7                                      | 1 means done         |
|     |      | 7                                      | pid1_done            |
| 1   | W1C  | 0x0                                    | PID1 Channel Status  |
|     | V    |                                        | 1 means done         |
|     |      |                                        | pid0_done            |
| 0   | W1C  | 0x0                                    | PID0 Channel Status  |
|     |      |                                        | 1 means done         |

## TSP\_PTIx\_PID\_STS1

Address: Operational Base + offset (0x0118)

PTI PID Channel Status 1 Register

| Bit | Attr | Reset Value | Description          |
|-----|------|-------------|----------------------|
|     |      |             | pid63_done           |
| 31  | W1C  | 0x0         | PID63 Channel Status |
|     |      |             | 1 means done         |

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
|     |      |             | pid62_done                         |
| 30  | W1C  | 0x0         | PID62 Channel Status               |
|     |      |             | 1 means done                       |
|     |      |             | pid61_done                         |
| 29  | W1C  | 0x0         | PID61 Channel Status               |
|     |      |             | 1 means done                       |
|     |      |             | pid60_done                         |
| 28  | W1C  | 0x0         | PID60 Channel Status               |
|     |      |             | 1 means done                       |
|     |      |             | pid59_done                         |
| 27  | W1C  | 0×0         | PID59 Channel Status               |
|     |      |             | 1 means done                       |
|     |      |             | pid58_done                         |
| 26  | W1C  | 0×0         | PID58 Channel Status               |
|     |      |             | 1 means done                       |
|     |      |             | pid57 done                         |
| 25  | W1C  | 0×0         | PID57 Channel Status               |
|     |      | o x o       | 1 means done                       |
|     |      |             | pid56_done                         |
| 24  | W1C  | 0×0         | PID56 Channel Status               |
| _ ' |      | 0.00        | 1 means done                       |
|     |      |             | pid55_done                         |
| 23  | W1C  | 0×0         | PID55 Channel Status               |
| 25  | W1C  | UXU         | 1 means done                       |
|     |      |             | pid54_done                         |
| 22  | W1C  | 0x0         | PID54 Channel Status               |
|     |      | OXO .       | 1 means done                       |
|     |      |             | pid53_done                         |
| 21  | W1C  | 0×0         | PID53 Channel Status               |
|     | ***  | OXO .       | 1 means done                       |
|     |      |             | pid52_done                         |
| 20  | W1C  | 0×0         | PID52 Channel Status               |
| 20  | Wic  | 0.00        | 1 means done                       |
|     |      |             | pid51_done                         |
| 19  | W1C  | 0×0         | PID51 Channel Status               |
|     | VVIC | 0.00        | 1 means done                       |
|     |      |             | pid50_done                         |
| 18  | W1C  | 0×0         | PID51 Channel Status               |
|     | 1010 |             | 1 means done                       |
|     |      |             | pid49_done                         |
| 17  | W1C  | 0×0         | PID49 Channel Status               |
| 1/  | 1010 |             | 1 means done                       |
|     |      |             |                                    |
| 16  | W1C  | 0×0         | pid48_done<br>PID48 Channel Status |
| 10  | VVIC |             | 1 means done                       |
|     |      |             | ווובמווא עטווב                     |

| Bit | Attr | Reset Value | Description          |
|-----|------|-------------|----------------------|
|     |      |             | pid47_done           |
| 15  | W1C  | 0x0         | PID47 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid46_done           |
| 14  | W1C  | 0x0         | PID46 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid45_done           |
| 13  | W1C  | 0x0         | PID45 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid44_done           |
| 12  | W1C  | 0x0         | PID44 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid43 done           |
| 11  | W1C  | 0x0         | PID43 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid42_done           |
| 10  | W1C  | 0x0         | PID42 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid41_done           |
| 9   | W1C  | 0x0         | PID41 Channel Status |
|     |      | o no        | 1 means done         |
|     |      |             | pid40_done           |
| 8   | W1C  | 0×0         | PID40 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid39_done           |
| 7   | W1C  | 0x0         | PID39 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid38_done           |
| 6   | W1C  | 0x0         | PID38 Channel Status |
|     |      |             | 1 means done         |
|     |      | 7           | pid37_done           |
| 5   | W1C  | 0x0         | PID37 Channel Status |
|     |      |             | 1 means done         |
|     | -    |             | pid36_done           |
| 4   | W1C  | 0x0         | PID36 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid35_done           |
| 3   | RW   | 0x0         | PID35 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid34_done           |
| 2   | W1C  | 0x0         | PID34 Channel Status |
|     |      |             | 1 means done         |
|     |      |             | pid33_done           |
| 1   | W1C  | 0x0         | PID33 Channel Status |
|     |      |             | 1 means done         |
|     |      | 1           | 1                    |

| Bit | Attr | Reset Value | Description          |
|-----|------|-------------|----------------------|
|     |      |             | pid32_done           |
| 0   | RW   | 0x0         | PID32 Channel Status |
|     |      |             | 1 means done         |

# TSP\_PTIx\_PID\_STS2

Address: Operational Base + offset (0x011c)

PTI PID Channel Status 2 Register

| Bit | Attr | Reset Value | Description                  |
|-----|------|-------------|------------------------------|
|     |      |             | pid31_error                  |
| 31  | RW   | 0x0         | PID31 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid30_error                  |
| 30  | W1C  | 0x0         | PID30 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid29_error                  |
| 29  | W1C  | 0x0         | PID29 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid28_error                  |
| 28  | W1C  | 0x0         | PID28 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid27_error                  |
| 27  | W1C  | 0x0         | PID27 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid26_error                  |
| 26  | W1C  | 0x0         | PID26 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid25_error                  |
| 25  | W1C  | 0x0         | PID25 Error Interrupt Status |
|     | A    | 1           | 1 means error detected       |
|     |      |             | pid24_error                  |
| 24  | W1C  | 0x0         | PID24 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid23_error                  |
| 23  | W1C  | 0x0         | PID23 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid22_error                  |
| 22  | W1C  | 0x0         | PID22 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid21_error                  |
| 21  | W1C  | 0x0         | PID21 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid20_error                  |
| 20  | W1C  | 0x0         | PID20 Error Interrupt Status |
|     |      |             | 1 means error detected       |

| Bit | Attr | Reset Value | Description                  |
|-----|------|-------------|------------------------------|
|     |      |             | pid19_error                  |
| 19  | W1C  | 0x0         | PID19 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid18_error                  |
| 18  | W1C  | 0x0         | PID18 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid17_error                  |
| 17  | W1C  | 0x0         | PID17 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid16_error                  |
| 16  | W1C  | 0x0         | PID16 Error Interrupt Status |
|     |      | o no        | 1 means error detected       |
|     |      |             | pid15_error                  |
| 15  | W1C  | 0x0         | PID15 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid14_error                  |
| 14  | W1C  | 0x0         | PID14 Error Interrupt Status |
|     |      | o no        | 1 means error detected       |
|     |      |             | pid13_error                  |
| 13  | W1C  | 0×0         | PID13 Error Interrupt Status |
|     |      | O A G       | 1 means error detected       |
|     |      |             | pid12_error                  |
| 12  | W1C  | 0×0         | PID12 Error Interrupt Status |
|     |      | UXU         | 1 means error detected       |
|     |      |             | pid11_error                  |
| 11  | W1C  | 0x0         | PID11 Error Interrupt Status |
|     |      |             | 1 means error detected       |
|     |      |             | pid10_error                  |
| 10  | W1C  | 0x0         | PID10 Error Interrupt Status |
|     |      | OK O        | 1 means error detected       |
|     |      |             | pid9_error                   |
| 9   | W1C  | 0x0         | PID9 Error Interrupt Status  |
|     | 0    |             | 1 means error detected       |
|     |      |             | pid8_error                   |
| 8   | W1C  | 0x0         | PID8 Error Interrupt Status  |
|     |      |             | 1 means error detected       |
|     |      |             | pid7_error                   |
| 7   | W1C  | 0x0         | PID7 Error Interrupt Status  |
| [   |      |             | 1 means error detected       |
|     |      |             | pid6_error                   |
| 6   | W1C  | 0x0         | PID6 Error Interrupt Status  |
| •   |      | 0.00        | 1 means error detected       |
|     |      |             | pid5_error                   |
| 5   | W1C  | 0x0         | PID5 Error Interrupt Status  |
|     | 1    |             | 1 means error detected       |
|     |      |             | ב וווכמווס כודטו שכנכננכע    |

| Bit | Attr | Reset Value | Description                 |
|-----|------|-------------|-----------------------------|
|     |      |             | pid4_error                  |
| 4   | W1C  | 0x0         | PID4 Error Interrupt Status |
|     |      |             | 1 means error detected      |
|     |      |             | pid3_error                  |
| 3   | W1C  | 0x0         | PID3 Error Interrupt Status |
|     |      |             | 1 means error detected      |
|     |      |             | pid2_error                  |
| 2   | W1C  | 0x0         | PID2 Error Interrupt Status |
|     |      |             | 1 means error detected      |
|     |      |             | pid1_error                  |
| 1   | W1C  | 0x0         | PID1 Error Interrupt Status |
|     |      |             | 1 means error detected      |
|     |      |             | pid0_error                  |
| 0   | W1C  | 0x0         | PID0 Error Interrupt Status |
|     |      |             | 1 means error detected      |

**TSP\_PTIx\_PID\_STS3**Address: Operational Base + offset (0x0120)

PTI PID Channel Status 3 Register

| Bit | Attr | Reset Value | Description                  |
|-----|------|-------------|------------------------------|
| 31  | W1C  | 0×0         | pid63_error                  |
| 31  | WIC  | UXU         | PID63 Error Interrupt Status |
| 30  | W1C  | 0×0         | pid62_error                  |
| 30  | WIC  | UXU         | PID62 Error Interrupt Status |
| 29  | W1C  | 0x0         | pid61_error                  |
| 29  | WIC  | OXO         | PID61 Error Interrupt Status |
| 28  | W1C  | 0x0         | pid60_error                  |
| 20  | WIC  | 0.00        | PID60 Error Interrupt Status |
| 27  | W1C  | 0×0         | pid59_error                  |
|     | WIC  | OXO         | PID59 Error Interrupt Status |
| 26  | W1C  | 0x0         | pid58_error                  |
| 20  | Wic  |             | PID58 Error Interrupt Status |
| 25  | W1C  | 0×0         | pid57_error                  |
| 25  |      |             | PID57 Error Interrupt Status |
| 24  | W1C  | 0×0         | pid56_error                  |
| 27  | WIC  |             | PID56 Error Interrupt Status |
| 23  | W1C  | C 0x0       | pid55_error                  |
| 23  |      |             | PID55 Error Interrupt Status |
| 22  | W1C  | 0×0         | pid54_error                  |
|     | WIC  | UXU         | PID54 Error Interrupt Status |
| 21  | W1C  | 0×0         | pid53_error                  |
|     | **10 | UAU .       | PID53 Error Interrupt Status |
| 20  | W1C  | 0×0         | pid52_error                  |
| 20  | WIC  | UXU         | PID52 Error Interrupt Status |

| Bit | Attr  | Reset Value | Description                  |
|-----|-------|-------------|------------------------------|
| 10  | W1.C  | 00          | pid51_error                  |
| 19  | W1C   | 0x0         | PID51 Error Interrupt Status |
| 10  | W1C   | 0.40        | pid50_error                  |
| 18  | W1C   | 0x0         | PID50 Error Interrupt Status |
| 17  | W1C   | 0x0         | pid49_error                  |
| 17  | WIC   | UXU         | PID49 Error Interrupt Status |
| 16  | W1C   | 0x0         | pid48_error                  |
| 10  | WIC   | UXU         | PID48 Error Interrupt Status |
| 15  | W1C   | 0×0         | pid47_error                  |
| 15  | WIC   | UXU         | PID47 Error Interrupt Status |
| 14  | W1C   | 0×0         | pid46_error                  |
| 14  | WIC   | UXU         | PID46 Error Interrupt Status |
| 13  | W1C   | 0.40        | pid45_error                  |
| 13  | WIC   | 0x0         | PID45 Error Interrupt Status |
| 1.2 | W/1 C | 0.40        | pid44_error                  |
| 12  | W1C   | 0x0         | PID44 Error Interrupt Status |
| 1.1 | W1C   | 0.40        | pid43_error                  |
| 11  | W1C   | 0x0         | PID43 Error Interrupt Status |
| 10  | W1C   | 0x0         | pid42_error                  |
| 10  | WIC   |             | PID42 Error Interrupt Status |
| 0   | W1C   | 0.40        | pid41_error                  |
| 9   | W1C   | 0x0         | PID41 Error Interrupt Status |
| 0   | W/1 C | 0.40        | pid40_error                  |
| 8   | W1C   | 0x0         | PID40 Error Interrupt Status |
| 7   | W1C   | 0x0         | pid39_error                  |
| /   | WIC   |             | PID39 Error Interrupt Status |
| 6   | W1C   | 0x0         | pid38_error                  |
| O   | WIC   | UXU         | PID38 Error Interrupt Status |
| 5   | W1C   | 0,0         | pid37_error                  |
| 5   | WIC   | 0x0         | PID37 Error Interrupt Status |
| 4   | W1C   | 0×0         | pid36_error                  |
| 4   | WIC   | UXU         | PID36 Error Interrupt Status |
| 3   | W1C   | 0×0         | pid35_error                  |
| 3   | W1C   | UXU         | PID35 Error Interrupt Status |
| 2   | W1C   | 0.40        | pid34_error                  |
|     | VVIC  | 0x0         | PID34 Error Interrupt Status |
| 1   | W1C   | 0×0         | pid33_error                  |
| 1   | W1C   |             | PID33 Error Interrupt Status |
| 0   | W1C   | 0x0         | pid32_error                  |
| 0   |       |             | PID32 Error Interrupt Status |

Address: Operational Base + offset (0x0124)

| Bit | Attr   | Reset Value | Description       |
|-----|--------|-------------|-------------------|
|     |        |             | pid31_done_ena    |
| 31  |        |             | PID31 Done Enable |
|     | RW     | 0x0         | 1:enabled         |
|     |        |             | 0:disabled        |
|     |        |             | pid30_done_ena    |
| 30  | RW     | 0×0         | PID30 Done Enable |
| 30  | INVV   | OXO         | 1:enabled         |
|     |        |             | 0:disabled        |
|     |        |             | pid29_done_ena    |
| 29  | RW     | 0×0         | PID29 Done Enable |
| 29  | IXVV   | 0.00        | 1:enabled         |
|     |        |             | 0:disabled        |
|     |        |             | pid28_done_ena    |
| 28  | RW     | 0×0         | PID28 Done Enable |
| 20  |        | OXO         | 1:enabled         |
|     |        |             | 0:disabled        |
|     |        |             | pid27_done_ena    |
| 27  | RW     | 0×0         | PID27 Done Enable |
| 27  |        | OXO         | 1:enabled         |
|     |        |             | 0:disabled        |
|     | RW     | 0x0         | pid26_done_ena    |
| 26  |        |             | PID26 Done Enable |
| 20  |        |             | 1:enabled         |
|     |        |             | 0:disabled        |
|     |        | • 6         | pid25_done_ena    |
| 25  | RW     | 0x0         | PID25 Done Enable |
|     | TXVV   |             | 1:enabled         |
|     |        |             | 0:disabled        |
|     | RW 0x0 | 1           | pid24_done_ena    |
| 24  |        | 0x0         | PID24 Done Enable |
|     |        | Y           | 1:enabled         |
|     | 7      |             | 0:disabled        |
|     |        |             | pid23_done_ena    |
| 23  | RW     | 0x0         | PID23 Done Enable |
|     |        |             | 1:enabled         |
|     |        |             | 0:disabled        |
| 22  |        |             | pid22_done_ena    |
|     | RW     | 0x0         | PID22 Done Enable |
|     |        |             | 1:enabled         |
|     |        |             | 0:disabled        |
|     |        |             | pid21_done_ena    |
| 21  | RW     | 0x0         | PID21 Done Enable |
|     |        |             | 1:enabled         |
|     |        |             | 0:disabled        |

| Bit | Attr | Reset Value | Description       |
|-----|------|-------------|-------------------|
|     |      |             | pid20_done_ena    |
| 20  | DVA  | 00          | PID20 Done Enable |
| 20  | RW   | 0x0         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid19_done_ena    |
| 19  | RW   | 0×0         | PID19 Done Enable |
| 19  | KVV  | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid18_done_ena    |
| 18  | RW   | 0×0         | PID18 Done Enable |
| 10  | KVV  | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid17_done_ena    |
| 17  | RW   | 0x0         | PID17 Done Enable |
|     |      |             | <b>A</b>          |
|     |      |             | pid16_done_ena    |
| 16  | RW   | 0x0         | PID16 Done Enable |
|     |      | 0.00        | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid15_done_ena    |
| 15  | RW   | 0x0         | PID15 Done Enable |
|     |      | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid14_done_ena    |
| 14  | RW   | 0x0         | PID14 Done Enable |
|     |      |             | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid13_done_ena    |
| 13  | RW 🔨 | 0x0         | PID13 Done Enable |
|     |      | 7           | 1:enabled         |
|     |      | Y           | 0:disabled        |
|     |      |             | pid12_done_ena    |
| 12  | RW   | 0x0         | PID12 Done Enable |
|     |      |             | 1:enabled         |
| Y   |      |             | 0:disabled        |
| 11  |      |             | pid11_done_ena    |
|     | RW   | 0x0         | PID11 Done Enable |
|     |      |             | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid10_done_ena    |
| 10  | RW   | 0×0         | PID10 Done Enable |
|     |      |             | 1:enabled         |
|     |      |             | 0:disabled        |

| Bit | Attr   | Reset Value | Description      |
|-----|--------|-------------|------------------|
|     |        |             | pid9_done_ena    |
| 9   | RW     | 0×0         | PID9 Done Enable |
| 9   | IK V V | UXU         | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        |             | pid8_done_ena    |
| 8   | RW     | 0×0         | PID8 Done Enable |
| 0   | KVV    | UXU         | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        |             | pid7_done_ena    |
| 7   | RW     | 0×0         | PID7 Done Enable |
| /   | KVV    | UXU         | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        |             | pid6_done_ena    |
| 6   | RW     | 0×0         | PID6 Done Enable |
| 0   | INVV   | UXU         | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        | 0x0         | pid5_done_ena    |
| 5   | RW     |             | PID5 Done Enable |
| ]   | KVV    |             | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        |             | pid4_done_ena    |
| 4   | RW     | 0×0         | PID4 Done Enable |
| 7   | INVV   | 0.00        | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        | • 6         | pid3_done_ena    |
| 3   | RW     | 0x0         | PID3 Done Enable |
|     | KW     |             | 1:enabled        |
|     |        |             | 0:disabled       |
|     | A      |             | pid2_done_ena    |
| 2   | RW     | 0×0         | PID2 Done Enable |
| _   |        | OXO         | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        |             | pid1_done_ena    |
| 1   | RW     | 0x0         | PID1 Done Enable |
| 1   | RW     |             | 1:enabled        |
|     |        |             | 0:disabled       |
|     |        |             | pid0_done_ena    |
| 0   | RW     | 0x0         | PID0 Done Enable |
| 5   |        |             | 1:enabled        |
|     |        |             | 0:disabled       |

Address: Operational Base + offset (0x0128)

| - 4 |   |    |      | 3           |             |
|-----|---|----|------|-------------|-------------|
|     | В | it | Attr | Reset Value | Description |

| Bit | Attr                                                                                                                                                        | Reset Value | Description       |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|
|     |                                                                                                                                                             |             | pid63_done        |
| 21  | DW                                                                                                                                                          | 00          | PID63 Done Enable |
| 31  | KVV                                                                                                                                                         | 0x0         | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid62_done        |
| 30  | DW                                                                                                                                                          | 0×0         | PID62 Done Enable |
| 30  | KVV                                                                                                                                                         | UXU         | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid61_done        |
| 29  | DW                                                                                                                                                          | 0.0         | PID61 Done Enable |
| 29  | KVV                                                                                                                                                         | UXU         | 1:enabled         |
|     | RW 0x0  RW 0x0                                                                                                                                              |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid60_done        |
| 28  | RW.                                                                                                                                                         | 0×0         | PID60 Done Enable |
| 20  |                                                                                                                                                             | 0.00        | 1:enabled         |
|     | RW (                                                                                                                                                        |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid59_done        |
| 27  | RW (COMPANY) | 0×0         | PID59 Done Enable |
| 27  |                                                                                                                                                             | OXO         | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid58_done        |
| 26  | RW.                                                                                                                                                         | 0×0         | PID58 Done Enable |
| 20  |                                                                                                                                                             | OXO .       | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |
|     |                                                                                                                                                             | • 6         | pid57_done        |
| 25  | RW                                                                                                                                                          | 0x0         | PID57 Done Enable |
|     |                                                                                                                                                             |             | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |
|     | A                                                                                                                                                           | A 1 U       | pid56_done        |
| 24  | RW                                                                                                                                                          | 0×0         | PID56 Done Enable |
|     |                                                                                                                                                             | Y           | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |
| ()  |                                                                                                                                                             |             | pid55_done        |
| 23  | RW                                                                                                                                                          | 0x0         | PID55 Done Enable |
| 7   |                                                                                                                                                             |             | 1:enabled         |
|     | 1                                                                                                                                                           |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid54_done        |
| 22  | RW                                                                                                                                                          | 0x0         | PID54 Done Enable |
|     |                                                                                                                                                             |             | 1:enabled         |
|     | 1                                                                                                                                                           |             | 0:disabled        |
|     |                                                                                                                                                             |             | pid53_done        |
| 21  | RW                                                                                                                                                          | 0x0         | PID53 Done Enable |
|     |                                                                                                                                                             |             | 1:enabled         |
|     |                                                                                                                                                             |             | 0:disabled        |

| Bit | Attr   | Reset Value | Description       |            |
|-----|--------|-------------|-------------------|------------|
|     |        |             | pid52_done        |            |
| 20  | DW     | 0.40        | PID52 Done Enable |            |
| 20  | RW     | 0x0         | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        |             | pid51_done        |            |
| 19  | RW     | 0×0         | PID51 Done Enable |            |
| 19  | FCVV   | UXU         | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        |             | pid50_done        |            |
| 18  | RW     | 0×0         | PID50 Done Enable |            |
| 10  | KVV    | UXU         | 1:enabled         |            |
|     | RW 0x0 |             | 0:disabled        |            |
|     |        |             | pid49_done        |            |
| 17  | DW     | 0×0         | PID49 Done Enable |            |
| 17  | IXVV   | 0.00        | 1:enabled         |            |
|     | RW (   |             |                   | 0:disabled |
|     |        |             | pid48_done        |            |
| 16  | RW     | 0×0         | PID48 Done Enable |            |
|     | IXVV   | 0.00        | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        |             | pid47_done        |            |
| 15  | RW     | 0×0         | PID47 Done Enable |            |
|     |        | 0.00        | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        | • 6         | pid46_done        |            |
| 14  | RW     | 0x0         | PID46 Done Enable |            |
|     |        | OXO         | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     | A      | A 1 U'      | pid45_done        |            |
| 13  | RW     | 0x0         | PID45 Done Enable |            |
|     |        |             | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        |             | pid44_done        |            |
| 12  | RW     | 0x0         | PID44 Done Enable |            |
|     |        |             | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        |             | pid43_done        |            |
| 11  | RW     | 0×0         | PID43 Done Enable |            |
|     |        |             | 1:enabled         |            |
|     |        |             | 0:disabled        |            |
|     |        |             | pid42_done        |            |
| 10  | RW     | 0x0         | PID42 Done Enable |            |
|     |        |             | 1:enabled         |            |
|     |        |             | 0:disabled        |            |

| Bit | Attr | Reset Value | Description       |
|-----|------|-------------|-------------------|
|     |      |             | pid41_done        |
| 9   | RW   | 0×0         | PID41 Done Enable |
| 9   | INVV | 0.00        | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid40_done        |
| 8   | RW   | 0×0         | PID40 Done Enable |
| 0   | KVV  | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid39_done        |
| 7   | RW   | 0×0         | PID39 Done Enable |
| /   | KVV  | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid38_done        |
| 6   | RW   | 0×0         | PID38 Done Enable |
| O   | KVV  | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid37_done        |
| _   | DW   | 0.40        | PID37 Done Enable |
| 5   | RW   | 0x0         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid36_done        |
| 4   | RW   | 0×0         | PID36 Done Enable |
| 4   | KVV  | UXU         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid35_done        |
| 2   | RW   | 0.40        | PID35 Done Enable |
| 3   | KVV  | 0x0         | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      | 1 U'        | pid34_done        |
| 2   | RW   | 0×0         | PID34 Done Enable |
| 2   | KVV  | UXU         | 1:enabled         |
| 4   |      |             | 0:disabled        |
|     |      |             | pid33_done        |
| 1   | DW   | 0.0         | PID33 Done Enable |
| 1   | RW   | / 0x0       | 1:enabled         |
|     |      |             | 0:disabled        |
|     |      |             | pid32_done        |
|     | DW   | 0.40        | PID32 Done Enable |
| 0   | RW   | 0x0         | 1:enabled         |
|     |      |             | 0:disabled        |

Address: Operational Base + offset (0x012c)

| - 4 |   |    |      | 3           |             |
|-----|---|----|------|-------------|-------------|
|     | В | it | Attr | Reset Value | Description |

| Bit | Attr                   | Reset Value | Description                  |            |
|-----|------------------------|-------------|------------------------------|------------|
|     |                        |             | pid31_error                  |            |
| 21  | DW                     | 00          | PID31 Error Interrupt Enable |            |
| 31  | RW                     | 0x0         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid30_error                  |            |
| 20  | DW                     | 00          | PID30 Error Interrupt Enable |            |
| 30  | RW                     | 0x0         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid29_error                  |            |
| 20  | DW                     | 0.40        | PID29 Error Interrupt Enable |            |
| 29  | KVV                    | UXU         | 1:enabled                    |            |
|     | RW 0x0  RW 0x0  RW 0x0 | 0:disabled  |                              |            |
|     |                        |             | pid28_error                  |            |
| 20  | DW                     | 0.0         | PID28 Error Interrupt Enable |            |
| 28  | KVV                    | UXU         | 1:enabled                    |            |
|     | RW                     |             |                              | 0:disabled |
|     |                        |             | pid27_error                  |            |
| 27  | DW                     | 0.40        | PID27 Error Interrupt Enable |            |
| 21  | KVV                    | UXU         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid26_error                  |            |
| 26  | RW                     | 00          | PID26 Error Interrupt Enable |            |
| 20  | KVV                    | 0×0         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid25_error                  |            |
| 25  | DW                     | 0×0         | PID25 Error Interrupt Enable |            |
| 23  | RW                     | 0x0         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     | A                      | 1 0         | pid24_error                  |            |
| 24  | RW                     | 0×0         | PID24 Error Interrupt Enable |            |
| 24  | KW                     | OXO         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid23_error                  |            |
| 23  | RW                     | 0×0         | PID23 Error Interrupt Enable |            |
| 25  |                        | OXO         | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid22_error                  |            |
| 22  | RW                     | 0×0         | PID22 Error Interrupt Enable |            |
|     |                        |             | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |
|     |                        |             | pid21_error                  |            |
| 21  | RW                     | 0×0         | PID21 Error Interrupt Enable |            |
|     |                        |             | 1:enabled                    |            |
|     |                        |             | 0:disabled                   |            |

| Bit | Attr | Reset Value | Description                  |
|-----|------|-------------|------------------------------|
|     |      |             | pid20_error                  |
| 20  | DIA  | 00          | PID20 Error Interrupt Enable |
| 20  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid19_error                  |
| 4.0 | D.44 |             | PID19 Error Interrupt Enable |
| 19  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid18_error                  |
|     |      |             | PID18 Error Interrupt Enable |
| 18  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid17_error                  |
|     |      |             | PID17 Error Interrupt Enable |
| 17  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid16_error                  |
|     |      |             | PID16 Error Interrupt Enable |
| 16  | RW   | 0x0         | 1:enabled                    |
|     | RW   |             | 0:disabled                   |
|     |      |             | pid15_error                  |
|     |      |             | PID15 Error Interrupt Enable |
| 15  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid14_error                  |
|     |      | • ^         | PID14 Error Interrupt Enable |
| 14  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      | , ( )       | pid13_error                  |
|     |      |             | PID13 Error Interrupt Enable |
| 13  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid12_error                  |
| 1   |      |             | PID12 Error Interrupt Enable |
| 12  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid11_error                  |
|     |      |             | PID11 Error Interrupt Enable |
| 11  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid10_error                  |
|     |      |             | PID10 Error Interrupt Enable |
| 10  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | o i di Sabiled               |

| Bit | Attr | Reset Value | Description                 |
|-----|------|-------------|-----------------------------|
|     |      |             | pid9_error                  |
| 9   | RW   | 0×0         | PID9 Error Interrupt Enable |
| 9   | INVV | 0.00        | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid8_error                  |
| 8   | RW   | 0×0         | PID8 Error Interrupt Enable |
| 0   | KVV  | UXU         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid7_error                  |
| 7   | DW   | 0.40        | PID7 Error Interrupt Enable |
| 7   | RW   | 0x0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid6_error                  |
|     | DW   | 00          | PID6 Error Interrupt Enable |
| 6   | RW   | 0x0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid5_error                  |
| _   | D    |             | PID5 Error Interrupt Enable |
| 5   | RW   | 0x0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid4_error                  |
|     | DW   |             | PID4 Error Interrupt Enable |
| 4   | RW   | 0x0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid3_error                  |
|     | 514/ |             | PID3 Error Interrupt Enable |
| 3   | RW   | 0x0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      | ( )         | pid2_error                  |
| 2   | DVA  |             | PID2 Error Interrupt Enable |
| 2   | RW   | 0×0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid1_error                  |
|     | 514  |             | PID1 Error Interrupt Enable |
| 1   | RW   | 0×0         | 1:enabled                   |
|     |      |             | 0:disabled                  |
|     |      |             | pid0_error                  |
|     | DW   |             | PID0 Error Interrupt Enable |
| 0   | RW   | 0x0         | 1:enabled                   |
|     |      |             | 0:disabled                  |

Address: Operational Base + offset (0x0130)

| - 4 |   |    |      | 3           |             |
|-----|---|----|------|-------------|-------------|
|     | В | it | Attr | Reset Value | Description |

| Bit | Attr | Reset Value | Description                  |
|-----|------|-------------|------------------------------|
|     |      |             | pid63_error                  |
| 2.1 | DW   | 00          | PID63 Error Interrupt Enable |
| 31  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid62_error                  |
| 20  | DW   | 00          | PID62 Error Interrupt Enable |
| 30  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid61_error                  |
| 20  | DW   | 00          | PID61 Error Interrupt Enable |
| 29  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid60_error                  |
| 20  | DW   | 0.40        | PID60 Error Interrupt Enable |
| 28  | RW   | 0x0         | 1:enabled                    |
|     | DW   |             | 0:disabled                   |
|     |      |             | pid59_error                  |
| 27  | DW   | 0.40        | PID59 Error Interrupt Enable |
| 27  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid58_error                  |
| 26  | DW   |             | PID58 Error Interrupt Enable |
| 26  | RW   | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid57_error                  |
| 25  | RW   | 0.0         | PID57 Error Interrupt Enable |
| 25  | KVV  | 0x0         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid56_error                  |
| 24  | RW   | 0×0         | PID56 Error Interrupt Enable |
| 24  | KVV  | UXU         | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid55_error                  |
| 23  | RW   | 0×0         | PID55 Error Interrupt Enable |
| 23  | IXVV | 0.00        | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid54_error                  |
| 22  | RW   | 0×0         | PID54 Error Interrupt Enable |
|     |      |             | 1:enabled                    |
|     |      |             | 0:disabled                   |
|     |      |             | pid53_error                  |
| 21  | RW   | 0×0         | PID53 Error Interrupt Enable |
|     |      |             | 1:enabled                    |
|     |      |             | 0:disabled                   |

| Bit | Attr   | Reset Value | Description                  |
|-----|--------|-------------|------------------------------|
|     |        |             | pid52_error                  |
| 20  | DVA    | 00          | PID52 Error Interrupt Enable |
| 20  | RW     | 0x0         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid51_error                  |
| 10  | DW     | 00          | PID51 Error Interrupt Enable |
| 19  | RW     | 0x0         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid50_error                  |
| 1.0 | DW     | 00          | PID50 Error Interrupt Enable |
| 18  | RW     | 0x0         | 1:enabled                    |
|     | RW 0x0 | 0:disabled  |                              |
|     |        |             | pid49_error                  |
| 17  | RW     | 00          | PID49 Error Interrupt Enable |
| 17  | RW     | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid48_error                  |
| 1.0 | DW     | 00          | PID48 Error Interrupt Enable |
| 16  | RW     | 0x0         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid47_error                  |
| 1 5 | DW     |             | PID47 Error Interrupt Enable |
| 15  | RW     | 0x0         | 1:enabled                    |
| 15  |        |             | 0:disabled                   |
|     |        |             | pid46_error                  |
| 14  | RW     | 0.40        | PID46 Error Interrupt Enable |
| 14  | KVV    | 0x0         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid45_error                  |
| 13  | RW     | 0×0         | PID45 Error Interrupt Enable |
| 13  | KVV    | OXO         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid44_error                  |
| 12  | RW     | 0×0         | PID44 Error Interrupt Enable |
| 12  | IXVV   | 0.00        | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid43_error                  |
| 11  | RW     | 0×0         | PID43 Error Interrupt Enable |
|     | 1244   |             | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid42_error                  |
| 10  | RW     | w 0x0       | PID42 Error Interrupt Enable |
|     | INVV   | 0.00        | 1:enabled                    |
|     |        |             | 0:disabled                   |

| Bit | Attr   | Reset Value | Description                  |
|-----|--------|-------------|------------------------------|
|     |        |             | pid41_error                  |
| 9   | RW     | 0×0         | PID41 Error Interrupt Enable |
| 9   | INVV   | 0.00        | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid40_error                  |
| 8   | RW     | 0×0         | PID40 Error Interrupt Enable |
| 0   | KVV    | 0.00        | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid39_error                  |
| 7   | RW     | 0×0         | PID39 Error Interrupt Enable |
| /   | KVV    | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid38_error                  |
| 6   | RW     | 0×0         | PID38 Error Interrupt Enable |
| 0   | KVV    | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid37_error                  |
| _   | RW     | 0.40        | PID37 Error Interrupt Enable |
| 5   | KVV    | 0x0         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid36_error                  |
| 4   | RW     | 0×0         | PID36 Error Interrupt Enable |
| 4   | KVV    | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     | RW 0x0 |             | pid35_error                  |
| 3   |        | 0.40        | PID35 Error Interrupt Enable |
| 3   |        | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        | 1 U'        | pid34_error                  |
| 2   | RW     | 0×0         | PID34 Error Interrupt Enable |
| 2   | KW     | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid33_error                  |
| 1   | DW     | 0×0         | PID33 Error Interrupt Enable |
| 1   | RW     | UXU         | 1:enabled                    |
|     |        |             | 0:disabled                   |
|     |        |             | pid32_error                  |
|     | DW     | 0×0         | PID32 Error Interrupt Enable |
| 0   | RW     | W 0×0       | 1:enabled                    |
|     |        |             | 0:disabled                   |

# TSP\_PTIx\_PCR\_INT\_STS

Address: Operational Base + offset (0x0134)

PTI PCR Interrupt Status Register

|     | ·    |             |             |
|-----|------|-------------|-------------|
| Bit | Attr | Reset Value | Description |

| Bit  | Attr     | Reset Value | Description  |
|------|----------|-------------|--------------|
| 31:8 | RO       | 0x0         | reserved     |
|      |          |             | pcr7_done    |
| 7    | W1C      | 0×0         | PCR7 Status  |
|      | WIC      | UXU         | 1: done;     |
|      |          |             | 0: not done; |
|      |          |             | pcr6_done    |
| 6    | W1C      | 0x0         | PCR6 Status  |
|      | WIC      | UXU         | 1: done;     |
|      |          |             | 0: not done; |
|      |          |             | pcr5_done    |
| 5    | W1C      | 0x0         | PCR5 Status  |
|      | VVIC     | OXO         | 1: done;     |
|      |          |             | 0: not done; |
|      |          |             | pcr4_done    |
| 4    | W1C      | 0x0         | PCR4 Status  |
|      | Wic      | 0.00        | 1: done;     |
|      |          |             | 0: not done; |
|      |          |             | pcr3_done    |
| 3    | W1C      | 0×0         | PCR3 Status  |
|      |          | o x c       | 1: done;     |
|      |          |             | 0: not done; |
|      |          | 0×0         | pcr2_done    |
| 2    | W1C      |             | PCR2 Status  |
| _    |          |             | 1: done;     |
|      |          |             | 0: not done; |
|      |          |             | pcr1_done    |
| 1    | W1C      | 0x0         | PCR1 Status  |
|      |          |             | 1: done;     |
|      | <b>A</b> | 1           | 0: not done; |
|      |          | <b>1</b>    | pcr0_done    |
| 0    | W1C 0x0  | 0×0         | PCR0 Status  |
|      |          | 1: done;    |              |
|      |          |             | 0: not done; |

**TSP\_PTIx\_PCR\_INT\_ENA**Address: Operational Base + offset (0x0138)

| Bit  | Attr | Reset Value | Description                |  |
|------|------|-------------|----------------------------|--|
| 31:8 | RO   | 0x0         | 0x0 reserved               |  |
| 7    | RW   | 0×0         | pcr7_done_ena              |  |
|      |      |             | pcr7 done interrupt enable |  |
|      |      |             | 1: enabled;                |  |
|      |      |             | 0: disabled;               |  |

| Bit | Attr | Reset Value | Description                |
|-----|------|-------------|----------------------------|
|     |      |             | pcr6_done_ena              |
| 6   | RW   | 0.40        | pcr6 done interrupt enable |
| 0   | KVV  | 0x0         | 1: enabled;                |
|     |      |             | 0: disabled;               |
|     |      |             | pcr5_done_ena              |
| 5   | RW   | 0×0         | pcr5 done interrupt enable |
| 5   | KVV  | UXU         | 1: enabled;                |
|     |      |             | 0: disabled;               |
|     |      |             | pcr4_done_ena              |
| 4   | RW   | 0.40        | pcr4 done interrupt enable |
| 4   | KVV  | 0x0         | 1: enabled;                |
|     |      |             | 0: disabled;               |
|     |      |             | pcr3_done_ena              |
| 3   | RW   | 0x0         | pcr3 done interrupt enable |
| 3   | KVV  | UXU         | 1: enabled;                |
|     |      |             | 0: disabled;               |
|     |      | 0x0         | pcr2_done_ena              |
| 2   | RW   |             | pcr2 done interrupt enable |
| 2   | KVV  |             | 1: enabled;                |
|     |      |             | 0: disabled;               |
|     |      | V 0x0       | pcr1_done_ena              |
| 1   | RW   |             | pcr1 done interrupt enable |
| 1   | KVV  |             | 1: enabled;                |
|     |      |             | 0: disabled;               |
|     |      | 0x0         | pcr0_done_ena              |
| 0   | RW   |             | pcr0 done interrupt enable |
|     | IXVV |             | 1: enabled;                |
|     |      |             | 0: disabled;               |

## TSP\_PTIx\_PCRn\_CTRL

Address: Operational Base + offset (0x013c)

PID PCR Control Register

| Bit   | Attr | Reset Value | Description                                |  |
|-------|------|-------------|--------------------------------------------|--|
| 31:14 | RO   | 0x0         | reserved                                   |  |
|       |      |             | pid                                        |  |
| 12.1  | RW   | 0x0000      | PCR Extraction PID number                  |  |
| 13:1  | KVV  |             | This 13-bit field sets the PID number that |  |
|       |      |             | needs PCR extraction.                      |  |
| 0 RW  |      | 0×0         | on                                         |  |
|       | RW   |             | PCR Extraction Switch                      |  |
|       |      |             | 1'b1: PCR extraction switched on ;         |  |
|       |      |             | 1'b0: PCR extraction switched off;         |  |

## TSP\_PTIx\_PCRn\_H

Address: Operational Base + offset (0x015c)

High Order PCR value

| Bit  | Attr | Reset Value | Description |
|------|------|-------------|-------------|
| 31:1 | RO   | 0x0         | reserved    |
|      |      |             | pcr         |
| 0    | RO   | 0x0         | PCR[32]     |
|      |      |             | pcr[32]     |

#### TSP\_PTIx\_PCRn\_L

Address: Operational Base + offset (0x0160)

Low Order PCR value

| Bit  | Attr | Reset Value |           | Description |
|------|------|-------------|-----------|-------------|
|      |      |             | pcr       |             |
| 31:0 | RO   | 0x00000000  | pcr[31:0] | • ( )       |
|      |      |             | pcr[31:0] | 1           |

## TSP\_PTIx\_DMA\_STS

Address: Operational Base + offset (0x019c)

LLP DMA Interrupt Status Register

| Bit  | Attr | Reset Value | Description                                  |
|------|------|-------------|----------------------------------------------|
| 31:2 | RO   | 0x0         | reserved                                     |
|      |      | 0×0         | IIp_error                                    |
| 1    | W1C  |             | LLP DMA Error Status                         |
| 1    | WIC  |             | 1: error response during DMA transaction;    |
|      |      |             | 0: no error response during DMA transaction; |
|      |      | 0x0         | llp_done                                     |
| 0    | W1C  |             | LLP DMA Done Status                          |
|      | MATC |             | 1: DMA transaction completed;                |
|      |      |             | 0: DMA transaction not completed;            |

### TSP\_PTIx\_DMA\_ENA

Address: Operational Base + offset (0x01a0)

DMA Interrupt Enable Register

| Bit  | Attr | Reset Value | Description                    |
|------|------|-------------|--------------------------------|
| 31:2 | RO   | 0x0         | reserved                       |
|      | ~    | 0x0         | llp_error_ena                  |
| 1    | DW   |             | LLP DMA Error Interrupt Enable |
| 1    | RW   |             | 1: enabled                     |
|      |      |             | 0: disabled                    |
| 0    |      | 0x0         | llp_done_ena                   |
|      | RW   |             | LLP DMA Done Interrupt Enable  |
| 0    | KVV  |             | 1: enabled                     |
|      |      |             | 0: disabled                    |

#### TSP\_PTIx\_DATA\_FLAG0

Address: Operational Base + offset (0x01a4)

PTI\_PID\_WRITE Flag 0

| Bit  | Attr    | Reset Value | Description        |
|------|---------|-------------|--------------------|
| 21.0 | DW      | 10×00000000 | data_write_flag_0  |
| 31.0 | 31:0 RW |             | From PID0 TO PID31 |

### TSP\_PTIx\_DATA\_FLAG1

Address: Operational Base + offset (0x01a8)

PTI\_PID\_WRITE Flag 1

| Bit  | Attr  | Reset Value | Description         |
|------|-------|-------------|---------------------|
| 31:0 | RW    | 0×00000000  | data_write_flag_1   |
| 31.0 | IK VV | 0200000000  | From PID32 TO PID63 |

### TSP\_PTIx\_LIST\_FLAG

Address: Operational Base + offset (0x01ac)

PTIx\_LIST\_WRITE Flag

| Bit   | Attr | Reset Value         | Description                        |
|-------|------|---------------------|------------------------------------|
| 31:16 | RO   | 0x0                 | reserved                           |
| 15:0  | RW   | 1() <b>x</b> ()()() | list_write_flag From PID0 TO PID15 |

### TSP\_PTIx\_DST\_STS0

Address: Operational Base + offset (0x01b0)

PTI Destination Status Register

| Bit      | Attr | <b>Reset Value</b> | Description          |
|----------|------|--------------------|----------------------|
| 31:0 W1C | W1C  | 0×00000000         | demux_dma_status_0   |
| 31.0     | WIC  | 0x00000000         | From 0 to 31 channel |

#### TSP\_PTIx\_DST\_STS1

Address: Operational Base + offset (0x01b4)

PTI Destination Status Register

| Bit  | Attr | Reset Value | Description                                 |
|------|------|-------------|---------------------------------------------|
| 31:0 | W1C  | 0×00000000  | demux_dma_status_0<br>From 32 to 63 channel |

#### TSP\_PTIx\_DST\_ENA0

Address: Operational Base + offset (0x01b8) PTI Destination Interrupt Enable Register

| Bit  | Attr | Reset Value | Description                             |
|------|------|-------------|-----------------------------------------|
| 31:0 | RW   | 10x00000000 | demux_dma_enable_0 From 0 to 31 channel |

### TSP\_PTIx\_DST\_ENA1

Address: Operational Base + offset (0x01bc)
PTI Destination Interrupt Enable Register

| to this table is a per a made of the groups. |     |      |             |             |  |  |  |
|----------------------------------------------|-----|------|-------------|-------------|--|--|--|
|                                              | Bit | Attr | Reset Value | Description |  |  |  |

| Bit     | Attr | Reset Value           | Description        |
|---------|------|-----------------------|--------------------|
| 31:0 RW | RW/  | 0×00000000            | demux_dma_enable_1 |
|         |      | From 32 to 63 channel |                    |

### TSP\_PTIx\_ECWn\_H

Address: Operational Base + offset (0x0200)

The Even Control Word High Order

| Bit  | Attr | Reset Value | Description                      |  |
|------|------|-------------|----------------------------------|--|
|      |      |             | ecw_h                            |  |
| 31:0 | RW   | 0x00000000  | The Even Control Word High Order |  |
|      |      |             | ECW[63:32]                       |  |

### TSP\_PTIx\_ECWn\_L

Address: Operational Base + offset (0x0204)

The Even Control Word Low Order

| Bit  | Attr | Reset Value | Description                                     |
|------|------|-------------|-------------------------------------------------|
| 31:0 | RW   |             | ecw_I The Even Control Word Low Order ECW[31:0] |

### TSP\_PTIx\_OCWn\_H

Address: Operational Base + offset (0x0208)

The Odd Control Word High Order

| Bit  | Attr | Reset Value | Description                                      |
|------|------|-------------|--------------------------------------------------|
| 31:0 | RW   |             | ocw_h The Odd Control Word High order OCW[63:32] |

### TSP\_PTIx\_OCWn\_L

Address: Operational Base + offset (0x020c)

The Odd Control Word Low Order

| Bit  | Attr | Reset Value | Description                                    |
|------|------|-------------|------------------------------------------------|
| 31:0 | RW   |             | ocw_I The Odd Control Word Low Order OCW[31:0] |

### TSP\_PTIx\_PIDn\_CTRL

Address: Operational Base + offset (0x0300)

PID Channel Control Register

| Bit   | Attr | Reset Value | Description |
|-------|------|-------------|-------------|
| 31:20 | RO   | 0x0         | reserved    |

| Bit   | Attr   | Reset Value | Description                                       |
|-------|--------|-------------|---------------------------------------------------|
|       |        |             | cw_num                                            |
|       |        |             | Control Word Order Number                         |
| 19:16 | RW     | 0x0         | This fields indicates the corresponding order     |
|       |        |             | number of control word to be used to              |
|       |        |             | descramble TS packets.                            |
|       |        |             | pid                                               |
|       |        |             | PID number                                        |
| 15:3  | RW     | 0x0000      | This 13-bit sets the desired PID number to be     |
|       |        |             | processed by PTI channel.                         |
|       |        |             | A                                                 |
|       |        |             | csa_on                                            |
| 2     | RW     | 0x0         | Descrambling Switch                               |
| _     | IXVV   |             | 1'b1: Descrambling function turned on;            |
|       |        |             | 1'b0: Descrambling function turned off;           |
|       |        |             | clear                                             |
| 1     | R/WSC  | 0×0         | PID Channel Clear                                 |
| _     | iy wac | OXO         | Write 1 to clear PID channel. This bit will be    |
|       |        |             | set to 0 if the channel is clear.                 |
|       |        |             | en                                                |
|       |        |             | PID Channel Enable                                |
| 0     | R/WSC  | 0x0         | Write 1 to enable channel. Write 0 to this bit    |
|       |        |             | will not take any effect. This bit will be 0 when |
|       |        |             | channel is cleared.                               |

### TSP\_PTIx\_PIDn\_BASE

Address: Operational Base + offset (0x0400)

PTI Data Memory Buffer Base Address

| Bit  | Attr | Reset Value | Description                         |
|------|------|-------------|-------------------------------------|
|      | A    | 1 0         | address                             |
| 31:0 | RW   | 0x00000000  | PTI Data Memory Buffer Base Address |
|      |      |             | PTI Data Memory Buffer Base Address |

### TSP\_PTIx\_PIDn\_TOP

Address: Operational Base + offset (0x0404)

PTI Data Memory Buffer Top Address

| Bit  | Attr | Reset Value | Description                        |
|------|------|-------------|------------------------------------|
|      |      |             | address                            |
| 31:0 | RW   | 0x00000000  | PTI Data Memory Buffer Top Address |
|      |      |             | PTI Data Memory Buffer Top Address |

### TSP\_PTIx\_PIDn\_WRITE

Address: Operational Base + offset (0x0408) PTI Data Memory Buffer Hardware Writing Address

| Bit | Attr | <b>Reset Value</b> | Description |
|-----|------|--------------------|-------------|
|-----|------|--------------------|-------------|

| Bit  | Attr | Reset Value | Description                             |
|------|------|-------------|-----------------------------------------|
|      |      |             | address                                 |
|      |      |             | PTI Data Memory Buffer Hardware Writing |
| 31:0 | RO   | 0x00000000  | Address                                 |
|      |      |             | PTI Data Memory Buffer Hardware Writing |
|      |      |             | Address                                 |

### TSP\_PTIx\_PIDn\_READ

Address: Operational Base + offset (0x040c) PTI Data Memory Buffer Software Reading Address

| Bit  | Attr | Reset Value | Description                             |
|------|------|-------------|-----------------------------------------|
|      |      |             | address                                 |
|      |      |             | PTI Data Memory Buffer Software Reading |
| 31:0 | RW   | 0x00000000  | Address                                 |
|      |      |             | PTI Data Memory Buffer Software Reading |
|      |      |             | Address                                 |

### TSP\_PTIx\_LISTn\_BASE

Address: Operational Base + offset (0x0800)

PTI List Memory Buffer Base Address

| Bit  | Attr | Reset Value | Description                                                                                             |
|------|------|-------------|---------------------------------------------------------------------------------------------------------|
| 31:0 | RW   | 0×00000000  | address PTI Data Memory Buffer Software Reading Address PTI Data Memory Buffer Software Reading Address |

### TSP\_PTIx\_LISTn\_TOP

Address: Operational Base + offset (0x0804)

PTI List Memory Buffer Top Address

| Bit  | Attr | Reset Value | Description                        |
|------|------|-------------|------------------------------------|
|      |      | Y           | address                            |
| 31:0 | RW   | 0x00000000  | PTI List Memory Buffer Top Address |
|      |      |             | PTI List Memory Buffer Top Address |

### TSP\_PTIx\_LISTn\_WRITE

Address: Operational Base + offset (0x0808) PTI List Memory Buffer Hardware Writing Address

| Bit  | Attr | Reset Value | Description                             |
|------|------|-------------|-----------------------------------------|
|      |      |             | address                                 |
|      |      |             | PTI List Memory Buffer Hardware Writing |
| 31:0 | RW   | 0x00000000  | Address                                 |
|      |      |             | PTI List Memory Buffer Hardware Writing |
|      |      |             | Address                                 |

### TSP\_PTIx\_LISTn\_READ

Address: Operational Base + offset (0x080c)
PTI List Memory Buffer Software Reading Address

| Bit  | Attr | Reset Value | Description                             |
|------|------|-------------|-----------------------------------------|
|      |      |             | address                                 |
|      |      |             | PTI List Memory Buffer Software Reading |
| 31:0 | RW   | 0x00000000  | Address                                 |
|      |      |             | PTI List Memory Buffer Software Reading |
|      |      |             | Address                                 |

### TSP\_PTIx\_PIDn\_CFG

Address: Operational Base + offset (0x0900)

PID Demux Configure Register

| Bit   | Attr   | Reset Value | Description                                    |
|-------|--------|-------------|------------------------------------------------|
|       |        |             | filter_en Filter Byte Enable                   |
|       |        |             | The proper position of filter byte Enable.     |
| 31:16 | RW     | 0×0000      | For Section filter. the 1st,4th,5th,18th byte  |
|       |        |             | of section header are used to be filtered; For |
|       |        |             | PES filter, the 4th,7th,8th21th byte of pes    |
|       |        |             | header are used to be filtered.                |
| 15:12 | RO     | 0x0         | reserved                                       |
|       |        |             | scd_en                                         |
|       |        |             | Start Code Detection Switch                    |
| 11    | RW     | 0×0         | Start code detection                           |
|       | IX V V | 0.00        | 1: enabled;                                    |
|       |        | •           | 0: disabled;                                   |
|       |        | A 0 1       | This bit is only valid when $n < 16$ .         |
|       |        |             | cni_on                                         |
|       |        | . ( )       | Current Next Indicator Abort                   |
| 10    | RW     | 0x0         | when current_next_indicator == 1'b1,           |
|       |        |             | 1'b1: abort ;                                  |
|       |        |             | 1'b0: do nothing ;                             |
|       |        |             | filt_mode                                      |
| 1     |        |             | Section Filter Mode                            |
|       |        |             | Filter Mode when the filter mode is configured |
|       |        |             | as section filter.                             |
| 9:8   | RW     | 0x0         | 2'b00: stop per unit;                          |
|       |        |             | 2'b01: full stop;                              |
|       |        |             | 2'b10: recycle, update when version number     |
|       |        |             | change                                         |
|       |        |             | 2'b11: reserverd                               |

| Bit  | Attr     | Reset Value | Description                                   |  |
|------|----------|-------------|-----------------------------------------------|--|
|      |          |             | video_type                                    |  |
|      |          |             | Video filtering Type                          |  |
| 7.6  | DW       | 0.40        | 2'b00: MPEG2                                  |  |
| 7:6  | RW       | 0x0         | 2'b01: H264                                   |  |
|      |          |             | 2'b10: VC-1                                   |  |
|      |          |             | 2'b11: Reserved                               |  |
|      |          |             | filt_type                                     |  |
|      |          |             | Filter Type                                   |  |
|      |          |             | 2'b00: section filtering;                     |  |
| E. 4 | DW       | 0.40        | 2'b01: pes filtering;                         |  |
| 5:4  | RW       | 0x0         | 2'b10: es filtering;                          |  |
|      |          |             | 2'b11: ts filtering;                          |  |
|      |          |             | if n>=16, it is reserved as only section      |  |
|      |          |             | filtering, other values are invalid.          |  |
|      |          |             | cc_abort                                      |  |
|      |          |             | Continue Counter Error Abort                  |  |
| 3    | RW       | 0×1         | when continuity counter error happens:        |  |
|      |          |             | 1: abort;                                     |  |
|      |          |             | 0: do nothing;                                |  |
|      |          |             | tei_abort                                     |  |
|      |          |             | Ts_error_indicator Abort                      |  |
| 2    | RW       | 0x0         | when ts_error_indicator == 1:                 |  |
|      |          |             | 1'b1: abort ;                                 |  |
|      |          |             | 1'b0: do nothing;                             |  |
|      |          | 0x0         | crc_abort                                     |  |
|      |          |             | CRC Error Abort                               |  |
| 1    | RW       |             | This bit is valid only when $crc_on == 1b1$ . |  |
| 1    | KVV      |             | When crc error happens,                       |  |
|      |          |             | 1'b1: abort ;                                 |  |
|      |          |             | 1'b0: do nothing.                             |  |
|      |          | <b>Y</b>    | crc_on                                        |  |
| 0    | 0 RW 0x0 |             | CRC Check                                     |  |
|      |          |             | 1'b1: CRC check function turned on            |  |
| 1    |          |             | 1'b0: CRC check function turned off           |  |

**TSP\_PTIx\_PIDn\_FILT\_0**Address: Operational Base + offset (0x0904)

Fliter Word 0

| Bit   | Attr | Reset Value | Description                                    |
|-------|------|-------------|------------------------------------------------|
| 31:24 | RW   | 0×00        | filt_byte_3                                    |
|       |      |             | Fliter Byte 2                                  |
|       |      |             | This byte refers to 6th byte of section header |
|       |      |             | or 9th byte of pes header                      |

| Bit   | Attr | Reset Value | Description                                    |
|-------|------|-------------|------------------------------------------------|
|       |      | 0x00        | filt_byte_2                                    |
| 23:16 | RW   |             | Fliter Byte 2                                  |
| 23.10 | KVV  |             | This byte refers to 5th byte of section header |
|       |      |             | or 8th byte of pes header                      |
|       | RW   | 0x00        | filt_byte_1                                    |
| 15:8  |      |             | Fliter Byte 1                                  |
| 15:8  |      |             | This byte refers to 4th byte of section header |
|       |      |             | or 7th byte of pes header                      |
|       | RW   | 0x00        | filt_byte_0                                    |
| 7:0   |      |             | Fliter Byte 0                                  |
|       |      |             | This byte refers to 1st byte of section header |
|       |      |             | or 4th byte of pes header                      |

### TSP\_PTIx\_PIDn\_FILT\_1

Address: Operational Base + offset (0x0908)

Fliter Word 1

| VOIU 1 |      |             |                                                 |  |
|--------|------|-------------|-------------------------------------------------|--|
| Bit    | Attr | Reset Value | Description                                     |  |
|        |      | 0×00        | filt_byte_3                                     |  |
| 31:24  | RW   |             | Fliter Byte 2                                   |  |
| 31.24  | KVV  |             | This byte refers to 10th byte of section header |  |
|        |      |             | or 13rd byte of pes header                      |  |
|        |      |             | filt_byte_2                                     |  |
| 23:16  | RW   | 0×00        | Fliter Byte 2                                   |  |
| 23.10  | KVV  | 0×00        | This byte refers to 9th byte of section header  |  |
|        |      |             | or 12nd byte of pes header                      |  |
|        |      | 0x00        | filt_byte_1                                     |  |
| 15:8   | RW   |             | Fliter Byte 1                                   |  |
| 13.6   | KVV  |             | This byte refers to 8th byte of section header  |  |
|        | A    |             | or 11st byte of pes header                      |  |
|        |      | 0×00        | filt_byte_0                                     |  |
| 7:0    | RW   |             | Fliter Byte 0                                   |  |
| 7.0    | KVV  |             | This byte refers to 7th byte of section header  |  |
|        |      |             | or 10th byte of pes header                      |  |

### TSP\_PTIx\_PIDn\_FILT\_2

Address: Operational Base + offset (0x090c)

Fliter Word 2

| Bit   | Attr | Reset Value | Description                                     |
|-------|------|-------------|-------------------------------------------------|
| 31:24 | RW   | 0x00        | filt_byte_3                                     |
|       |      |             | Fliter Byte 2                                   |
|       |      |             | This byte refers to 14th byte of section header |
|       |      |             | or 17th byte of pes header                      |

| Bit   | Attr | Reset Value | Description                                     |
|-------|------|-------------|-------------------------------------------------|
|       | DW   | 0x00        | filt_byte_2                                     |
| 23:16 |      |             | Fliter Byte 2                                   |
| 23:10 | RW   |             | This byte refers to 13rd byte of section header |
|       |      |             | or 16th byte of pes header                      |
|       | RW   | 0x00        | filt_byte_1                                     |
| 15:8  |      |             | Fliter Byte 1                                   |
| 15.6  |      |             | This byte refers to 12nd byte of section header |
|       |      |             | or 15th byte of pes header                      |
|       | RW   | 0x00        | filt_byte_0                                     |
| 7:0   |      |             | Fliter Byte 0                                   |
|       |      |             | This byte refers to 11st byte of section header |
|       |      |             | or 14th byte of pes header                      |

### TSP\_PTIx\_PIDn\_FILT\_3

Address: Operational Base + offset (0x0910) Fliter Word 3

| Bit Attr Reset Value Description |        |             | Description                                     |
|----------------------------------|--------|-------------|-------------------------------------------------|
| DIL                              | Atti   | Reset value | Description                                     |
|                                  |        |             | filt_byte_3                                     |
| 31:24                            | RW     | 0x00        | Fliter Byte 2                                   |
| 31.24                            | IK V V | UXUU        | This byte refers to 18th byte of section header |
|                                  |        |             | or 21st byte of pes header                      |
|                                  |        |             | filt_byte_2                                     |
| 22.16                            | DW     | 0x00        | Fliter Byte 2                                   |
| 23:16                            | RW     |             | This byte refers to 17th byte of section header |
|                                  |        |             | or 20th byte of pes header                      |
|                                  |        | 0x00        | filt_byte_1                                     |
| 1 5.0                            | DW     |             | Fliter Byte 1                                   |
| 15:8                             | RW     |             | This byte refers to 16th byte of section header |
|                                  |        |             | or 19th byte of pes header                      |
|                                  |        | 0×00        | filt_byte_0                                     |
| 7:0                              | DW     |             | Fliter Byte 0                                   |
|                                  | RW     |             | This byte refers to 15th byte of section header |
|                                  |        |             | or 18th byte of pes header                      |

# **18.5 Interface Description**

Table 18-1 TSP Interface Description

| <b>Module Pin</b> | IO      | Pad Name                                   | IOMUX Setting            |
|-------------------|---------|--------------------------------------------|--------------------------|
| ts_data0          | I/<br>O | IO_UART1BBsin_TS0data0_BBgpio5b0           | GPIO5B_IOMUX[1:0]= 2'b10 |
| ts_data1          | I/<br>O | IO_UART1BBsout_TS0data1_BBgpio5b1          | GPIO5B_IOMUX[3:2]= 2'b10 |
| ts_data2          | I/<br>O | IO_UART1BBctsn_TS0data2_BBgpio5b2          | GPIO5B_IOMUX[5:4]= 2'b10 |
| ts_data3          | I/<br>O | IO_UART1BBrtsn_TS0data3_BBgpio5b3          | GPIO5B_IOMUX[7:6]= 2'b10 |
| ts_data4          | I/<br>O | IO_SPI0clk_TS0data4_UART4EXPctsn_BBgpio5b4 | GPIO5B_IOMUX[9:8]= 2'b10 |

| <b>Module Pin</b> | IO      | Pad Name                                             | IOMUX Setting                 |
|-------------------|---------|------------------------------------------------------|-------------------------------|
| ts_data5          | I/<br>O | IO_SPI0csn0_TS0data5_UART4EXPrtsn_BBgpio5b5          | GPIO5C_IOMUX[11:10]=<br>2'b10 |
| ts_data6          | I/<br>O | IO_SPI0txd_TS0data6_UART4EXPsout_BBgpio5b6           | GPIO5B_IOMUX[13:12]=<br>2'b10 |
| ts_data7          | I/<br>O | IO_SPI0rxd_TS0data7_UART4EXPsin_BBgpio5b7            | GPIO5B_IOMUX[15:14]=<br>2'b10 |
| ts_valid          | I/<br>O | IO_TS0valid_BBgpio5c1                                | GPIO5C_IOMUX[2]= 1'b1         |
| ts_sync           | I/<br>O | IO_SPI0csn1_TS0sync_BBgpio5c0                        | GPIO5C_IOMUX[1:0]= 2'b10      |
| ts_err            | I/<br>O | IO_TS0err_BBgpio5c3                                  | GPIO5C_IOMUX[6]= 1'b1         |
| ts_clk            | I/<br>O | IO_TS0clk_BBgpio5c2                                  | GPIO5C_IOMUX[4]= 1'b1         |
| hsadc_data<br>0   | I       | IO_CIFdata2_HOSTdin0_HSADCdata0_DVPgpio2a0           | GPIO2A_IOMUX[1:0]= 2'b11      |
| hsadc_data<br>1   | I       | IO_CIFdata3_HOSTdin1_HSADCdata1_DVPgpio2a1           | GPIO2A_IOMUX[3:2]= 2'b11      |
| hsadc_data<br>2   | I       | IO_CIFdata4_HOSTdin2_HSADCdata2_DVPgpio2a2           | GPIO2A_IOMUX[5:4]= 2'b11      |
| hsadc_data<br>3   | I       | IO_CIFdata5_HOSTdin3_HSADCdata3_DVPgpio2a3           | GPIO2A_IOMUX[7:6]= 2'b11      |
| hsadc_data<br>4   | I       | IO_CIFdata6_HOSTckinp_HSADCdata4_DVPgpio2a4          | GPIO2A_IOMUX[9:8]= 2'b11      |
| hsadc_data<br>5   | I       | IO_CIFdata7_HOSTckinn_HSADCdata5_DVPgpio2a5          | GPIO2A_IOMUX[11:10]=<br>2'b11 |
| hsadc_data<br>6   | I       | IO_CIFdata8_HOSTdin4_HSADCdata6_DVPgpio2a6           | GPIO2A_IOMUX[13:12]=<br>2'b11 |
| hsadc_data<br>7   | I       | IO_CIFdata9_HOSTdin5_HSADCdata7_DVPgpio2a7           | GPIO2A_IOMUX[15:14]=<br>2'b11 |
| hsadc_valid       | I       | IO_CIFhref_HOSTdin7_HSADCTSvalid_DVPgpio2b1          | GPIO2B_IOMUX[3:2]= 2'b11      |
| hsadc_sync        | I       | IO_CIFvsync_HOSTdin6_HSADCTSsync_DVPgpio2b0          | GPIO2B_IOMUX[1:0]= 2'b11      |
| hsadc_err         | I       | IO_CIFclkout_HOSTwkreq_HSADCTSfail_DVPgpio2b3        | GPIO2B_IOMUX[7:6]= 2'b01      |
| gps_clk           | I       | IO_CIFclkin_HOSTwkack_GPSclk_HSADCclkout_DVPgpio2b 2 | GPIO2B_IOMUX[5:4]= 2'b11      |
| gpst1_clk         | I       | IO_UART3GPSctsn_GPSrfclk_GPST1clk_GPIO30gpio7b1      | GPIO7B_IOMUX[3:2]= 2'b11      |

Notes: I=input, O=output, I/O=input/output, bidirectional

## **18.6 Application Notes**

### **18.6.1 Overall Operation Sequence**

- Enable desired modules to work by writing correspond bit with '1' in TSP\_GCFG. Note: it is important to do this step at first, otherwise writing the corresponding registers will not take effect
- Set up TS configuration by writing corresponding registers.
- Wait for the interrupts to pick up the desired TS packets following the rules detailed in the following section.

Note: PTI1 addr = PTI0 addr + 0x1000;

#### **18.6.2 TS Source**

TS source can be chosen by writing the bit 9 of  $TSP\_PTIx\_CTRL(x=0,1)$ , '1' for demodulator, '0' for local memory.

### 1.TS\_IN Interface

Writing bit 10 of TSP\_PTIx\_CTRL to choose bit ordering, and writing bit [12:11] to choose input TS mode.

TS\_IN interface supports 4 input TS stream mode: sync/valid serial mode, sync/valid parallel mode, sync/burst parallel mode, nosync/valid parallel mode.

### 2.Local Memory

PTI also can process the TS data read from local memory by using LLP DMA mode.



- (1) Write PTIx\_LLP\_BASE with the list base address;
- (2) Starting from the list base address, write the list nodes. One list node comprised of two words. The first word describes the TS data base address, the second one describes the length of TS data in unit of word.
- (3) Write the PTIx\_LLP\_WRITE with the number of words that you have written in list memory. Note it is not the number of LLP nodes, so that the number you are writing should be an even one.
- (4) Write PTIx\_LLP\_CFG with the configuration you want. Write the bit 0 with 1 to start LLP DMA. If all the list nodes are written, don't forget to write 1 to bit 3 to tell DMAC that the configuration is finished.

#### Note:

- The MSB(bit7) of the 8-bit pointer in the PTIx\_LLP\_Write and PTIx\_LLP\_Read is used as the flag bit, and remaining 7 bits are used for addressing. Therefore the the pointer is referred to 7-bit space, not 8-bit space, and remember write the pointer with the correct flag bit. For example, if you have configured 63 LLP nodes and then you have to write the 64<sup>th</sup> LLP node starting from the list base address,
- PTIx\_LLP\_READ informs that how many words has been processed by LLP DMA. An interrupt may be generated when number of the processed words has reach to the threshold set in the PTIx\_LLP\_CFG.
- If you write the PTIx\_LLP\_Write several times in a complete DMA transaction, it is important to notice the flag bit of PTIx\_LLP\_Write, and never make the writing pointer catch up with the reading pointer.

### 18.6.3 TS Synchronous Operation

Synchronous mode and Bypass mode can be switched by writing bit 15 of TSP\_PTIx\_CTRL. In the synchronous mode, 188/192/204 byte TS packets are supported and self-adjusted. Set up locked times in TSP\_PTIx\_CTRL to inform the successive times of TS packet header detection needs to lock the header of TS packets when in the unlocked mode, and set up unlocked times to informs the successive times of TS packet header error needs to re-lock header of TS packets in the locked mode. It is recommended to use 2-3 as the locked times to quickly and correctly locked the header, and 2-3 as unlocked times to avoid unnecessarily entering into unlocked searching mode.

In the bypass mode, the input TS data will not be re-synchronized and directly fed into the PTI channel.

### 18.6.4 Descrambling Operation

Descrambler can achieve PES or TS level descrambling which conforms to the CSA v2.0.

- Enable the channel you want by writing 1 to bit 0 of TSP\_PTIx\_PIDn\_CTRL (x=0~1, n= 0~64);
- Set the desired PID number
- Turn on descrambling function by setting 1 to bit 2. If the corresponding CW is available or TS is required to be left undescrambled, CSA\_ON bit is set to 0;

■ Choose corresponding Control Word by setting bit[19:16], and 16 set Control Word are available to be chosen. Don't forget Control Word should be preprared before the descrambling function is enabled.

Note: If the enabled channel is needed to be disabled, write the CLEAR bit to disabled the channel rather than write '0' to EN bit.

### 18.6.5 Demux Operation

Refer to TSP\_PTIx\_PIDn\_CFG for Demux operation. The software users should be familiar with the demux knowledge.

Users should create a separate memory buffer to receive the processed data for each desired PID channel, and write the base and top address information of the memory buffer into TSP\_PTIx\_PIDn\_BASE and TSP\_PTIx\_PIDn respectively. Also initial writing address and reading address, normally the same as base address, are also needed to be written into TSP\_PTIx\_PIDn\_WRITE and TSP\_PTIx\_PIDn\_READ respectively. For ES/PES filter, another separate memory needs to be created to store list data, which is used to assist obtaining PES/ES data. List base address, top address, initial writing address and reading address are also needed to write into corresponding registers.

- 1. For channel whose PID channel number larger than 15, the channels can only be used section filter. For others, there is no such limit. They can be configured as section filter, pes filter, es filter or ts filter.
- 2. Data memory address boundary should be aligned with word-size, and list memory address boundary should be aligned with word size. If the memory buffer is not larger to store processed data so that writing address reaches the top address, TSP will return to the base address to write data. So fetch the data in time, don't make the writing address catches up with reading address. The list memory buffer has the same issue.

#### 1.Demux data obtain

#### TS filter

To obtain TS data and section data, when an desired PID done interrupt is generated, read TSP\_PTIx\_PIDn\_READ firstly to know the address that last reading stops, and then read TSP\_PTIx\_PIDn\_WRITE to know the address that hardware has reached. For ts data, start from the TSP\_PTIx\_PIDn\_READ address to get the TS packet data, and stop at the address you want. However, the ending address should not catch up with writing address. It is recommended to obtain the TS data in the unit of TS packet which is 47-word size. At last, don't forget to write the ending address into TSP\_PTIx\_PIDn\_READ to leave a hint where current reading stops.

#### **B. Section filter**

Section filter can run three mode to meet different needs: stop-per-unit; full stop; recycle , update when version number change. The PID done interrupt will be generated after each part of a complete section is processed in the first mode, and the PID done will be generated only after the whole section is completed in the last two modes. In the frist two mode, the PID channel will be disabled after the whole section is completed. In the recycle mode, the channel will remain active and start a new section processing when the version number changes. Section filter also supports 16-byte filtering function, which can assign 1st , 4th to 18th byte to be filtered.

The process to obtain section data is similar to the process for TS data. After a PID done interrupt done is generated, refer to the corresponding PID error status register to check if the section data is correct. Read the frist word of the section start address to know the total length of the section according to the format of section data.

Section Length = {First Word[11:8], First Word[23:16]};

Total Length = Section Length;

Then start to fetch section data according to the total length. Again don't forget to write the stopped address.

#### C. PES/ES filter

PES filter supports 16-byte filtering function, which can assign 4<sup>th</sup>, 7<sup>th</sup> to 21<sup>st</sup> byte to be filtered. ES filter supports start code detection, including MPEG2 start code 0x000001b3, 0x00000100, VC-1 start code 0x0000010d, 0x000010f, H264 start code 0x00001.



To obtain the pes/es data, the assistant of list descriptor is needed.

List memory buffer contains descriptors which contains information to obtain es/pes data which are stored in data memory buffer.

The descriptor stored in list memory buffer can be separated into two groups: PTS\_DTS Descriptor and Start Code Descriptor. The descriptor is composed by 4 word content, word\_0, word\_1, word\_2 and word\_3. The word\_x (x means the sequence number in a descriptor, and they are stored in the memory in sequence order). The format of the 4 words are listed as follows:

### (1) start code descriptor

#### Word\_0:

Word\_0[29:28] indicates the attributes of the bytes of the pointed word. 2'b00 means the whole word belongs to the new ES/PES packet; 2'b01 means that word[7:0] belongs to the previous packet, and the remaining bytes belong to the new packet; 2'b10 means means that word[15:0] belongs to the previous packet, and the remaining bytes belong to the new packet; 2'b11 means 'b10 means means that word[23:0] belongs to the previous packet, and the remaining bytes belong to the new packet. This pointed word is the word where start code starts, word 2 describes the location of start code.

Word\_0[27:24] is equal to 0x0 in the start code descriptor. Users can used to tell two kinds of descriptor.

If the video type is H.264, word\_0[23:8] means first\_mb\_in slice, and word\_0 means nal\_nuit\_type.

#### Word 1:

the start code of stream.

#### Word\_2:

DDR offset address in the DDR of the word where the start code is located.

#### Word 3:

0x0

#### (2) PTS\_DTS Descriptor

Word\_0:

```
Word_0[29:28]: the same as start code descriptor
```

Word\_0[27:24]: 0x1 in PTS\_DTS descriptor.

Word\_0[3] : PTS[32]; Word\_0[2] : DTS[32]; Word\_0[1:0] : pts\_dts\_flag;

#### Word 1:

DDR offset address of the word that valid data starts.

#### Word\_2:

PTS[31:0]

### Word\_3

DTS[31:0]

To obtain PES data or ES data when start code detection is disabled, use PTS\_DTS descriptor. To obtain ES data when start code detection is enabled, use start code descriptor.

When a PID done interrupt is generated, make sure there is no corresponding PID error generated. Read the TSP\_PTIx\_LISTn\_READ to know the list reading address in the last time. Start from here, read the 4-word descriptor one by one to know the offset of the packets. Refer to the offset in the DDR where in the data memory buffer to obtain data. Finally write TSP\_PTIx\_LISTn\_READ and TSP\_PTIx\_PIDn\_READ with corresponding reading address.

#### 18.6.6 TS Out Interface

All the configuration is done by writing TSP\_TSOUT\_CTRL. Before programming this register, make sure that you have enabled the TS OUT interface. If you want to disable TS out interface, write '0' to the START bit(bit 0) of TSP\_TSOUT\_CTRL, and then disable it in the TSP\_GFCG. Each PTI channel can provide TS out interface with PID-filtering TS Packets or non-PID-filtering TS packets, and therefore there are totally 4 sources can be chosen for TS out interface.

#### 18.6.7 PVR

PVR module provide you with the function to record the programs you want. The 4 sources can be assigned with PVR, and they are the same as TS out interface.

Assign the PVR length and PVR address, and then configure TSP\_PVR\_CTRL to start PVR module. If you want to stop PVR function during recording, write '1' to STOP bit (bit 0) to to TSP\_PVR\_CTRL to stop it. Remember to take care of the status of PVR\_ON bit of TSP\_GFCG when programming the PVR-related registers.

#### 18.6.8 PCR extraction

PCR extraction can be enabled by configure PTIx\_PCRn\_CTRL. Then if the PID-matched TS data contain PCR field, the 33-bit PCR\_base field will be written corresponding PTIx\_PCRn\_H and PTIx\_PCRn\_L registers. An interrupt will be asserted if PCR interrupt is enabled.